imx53.dtsi 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971
  1. /*
  2. * Copyright 2011 Freescale Semiconductor, Inc.
  3. * Copyright 2011 Linaro Ltd.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include "skeleton.dtsi"
  13. #include "imx53-pinfunc.h"
  14. / {
  15. aliases {
  16. serial0 = &uart1;
  17. serial1 = &uart2;
  18. serial2 = &uart3;
  19. serial3 = &uart4;
  20. serial4 = &uart5;
  21. gpio0 = &gpio1;
  22. gpio1 = &gpio2;
  23. gpio2 = &gpio3;
  24. gpio3 = &gpio4;
  25. gpio4 = &gpio5;
  26. gpio5 = &gpio6;
  27. gpio6 = &gpio7;
  28. i2c0 = &i2c1;
  29. i2c1 = &i2c2;
  30. i2c2 = &i2c3;
  31. };
  32. tzic: tz-interrupt-controller@0fffc000 {
  33. compatible = "fsl,imx53-tzic", "fsl,tzic";
  34. interrupt-controller;
  35. #interrupt-cells = <1>;
  36. reg = <0x0fffc000 0x4000>;
  37. };
  38. clocks {
  39. #address-cells = <1>;
  40. #size-cells = <0>;
  41. ckil {
  42. compatible = "fsl,imx-ckil", "fixed-clock";
  43. clock-frequency = <32768>;
  44. };
  45. ckih1 {
  46. compatible = "fsl,imx-ckih1", "fixed-clock";
  47. clock-frequency = <22579200>;
  48. };
  49. ckih2 {
  50. compatible = "fsl,imx-ckih2", "fixed-clock";
  51. clock-frequency = <0>;
  52. };
  53. osc {
  54. compatible = "fsl,imx-osc", "fixed-clock";
  55. clock-frequency = <24000000>;
  56. };
  57. };
  58. soc {
  59. #address-cells = <1>;
  60. #size-cells = <1>;
  61. compatible = "simple-bus";
  62. interrupt-parent = <&tzic>;
  63. ranges;
  64. ipu: ipu@18000000 {
  65. #crtc-cells = <1>;
  66. compatible = "fsl,imx53-ipu";
  67. reg = <0x18000000 0x080000000>;
  68. interrupts = <11 10>;
  69. clocks = <&clks 59>, <&clks 110>, <&clks 61>;
  70. clock-names = "bus", "di0", "di1";
  71. resets = <&src 2>;
  72. };
  73. aips@50000000 { /* AIPS1 */
  74. compatible = "fsl,aips-bus", "simple-bus";
  75. #address-cells = <1>;
  76. #size-cells = <1>;
  77. reg = <0x50000000 0x10000000>;
  78. ranges;
  79. spba@50000000 {
  80. compatible = "fsl,spba-bus", "simple-bus";
  81. #address-cells = <1>;
  82. #size-cells = <1>;
  83. reg = <0x50000000 0x40000>;
  84. ranges;
  85. esdhc1: esdhc@50004000 {
  86. compatible = "fsl,imx53-esdhc";
  87. reg = <0x50004000 0x4000>;
  88. interrupts = <1>;
  89. clocks = <&clks 44>, <&clks 0>, <&clks 71>;
  90. clock-names = "ipg", "ahb", "per";
  91. bus-width = <4>;
  92. status = "disabled";
  93. };
  94. esdhc2: esdhc@50008000 {
  95. compatible = "fsl,imx53-esdhc";
  96. reg = <0x50008000 0x4000>;
  97. interrupts = <2>;
  98. clocks = <&clks 45>, <&clks 0>, <&clks 72>;
  99. clock-names = "ipg", "ahb", "per";
  100. bus-width = <4>;
  101. status = "disabled";
  102. };
  103. uart3: serial@5000c000 {
  104. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  105. reg = <0x5000c000 0x4000>;
  106. interrupts = <33>;
  107. clocks = <&clks 32>, <&clks 33>;
  108. clock-names = "ipg", "per";
  109. status = "disabled";
  110. };
  111. ecspi1: ecspi@50010000 {
  112. #address-cells = <1>;
  113. #size-cells = <0>;
  114. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  115. reg = <0x50010000 0x4000>;
  116. interrupts = <36>;
  117. clocks = <&clks 51>, <&clks 52>;
  118. clock-names = "ipg", "per";
  119. status = "disabled";
  120. };
  121. ssi2: ssi@50014000 {
  122. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  123. reg = <0x50014000 0x4000>;
  124. interrupts = <30>;
  125. clocks = <&clks 49>;
  126. fsl,fifo-depth = <15>;
  127. fsl,ssi-dma-events = <25 24 23 22>; /* TX0 RX0 TX1 RX1 */
  128. status = "disabled";
  129. };
  130. esdhc3: esdhc@50020000 {
  131. compatible = "fsl,imx53-esdhc";
  132. reg = <0x50020000 0x4000>;
  133. interrupts = <3>;
  134. clocks = <&clks 46>, <&clks 0>, <&clks 73>;
  135. clock-names = "ipg", "ahb", "per";
  136. bus-width = <4>;
  137. status = "disabled";
  138. };
  139. esdhc4: esdhc@50024000 {
  140. compatible = "fsl,imx53-esdhc";
  141. reg = <0x50024000 0x4000>;
  142. interrupts = <4>;
  143. clocks = <&clks 47>, <&clks 0>, <&clks 74>;
  144. clock-names = "ipg", "ahb", "per";
  145. bus-width = <4>;
  146. status = "disabled";
  147. };
  148. };
  149. usbphy0: usbphy@0 {
  150. compatible = "usb-nop-xceiv";
  151. clocks = <&clks 124>;
  152. clock-names = "main_clk";
  153. status = "okay";
  154. };
  155. usbphy1: usbphy@1 {
  156. compatible = "usb-nop-xceiv";
  157. clocks = <&clks 125>;
  158. clock-names = "main_clk";
  159. status = "okay";
  160. };
  161. usbotg: usb@53f80000 {
  162. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  163. reg = <0x53f80000 0x0200>;
  164. interrupts = <18>;
  165. clocks = <&clks 108>;
  166. fsl,usbmisc = <&usbmisc 0>;
  167. fsl,usbphy = <&usbphy0>;
  168. status = "disabled";
  169. };
  170. usbh1: usb@53f80200 {
  171. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  172. reg = <0x53f80200 0x0200>;
  173. interrupts = <14>;
  174. clocks = <&clks 108>;
  175. fsl,usbmisc = <&usbmisc 1>;
  176. fsl,usbphy = <&usbphy1>;
  177. status = "disabled";
  178. };
  179. usbh2: usb@53f80400 {
  180. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  181. reg = <0x53f80400 0x0200>;
  182. interrupts = <16>;
  183. clocks = <&clks 108>;
  184. fsl,usbmisc = <&usbmisc 2>;
  185. status = "disabled";
  186. };
  187. usbh3: usb@53f80600 {
  188. compatible = "fsl,imx53-usb", "fsl,imx27-usb";
  189. reg = <0x53f80600 0x0200>;
  190. interrupts = <17>;
  191. clocks = <&clks 108>;
  192. fsl,usbmisc = <&usbmisc 3>;
  193. status = "disabled";
  194. };
  195. usbmisc: usbmisc@53f80800 {
  196. #index-cells = <1>;
  197. compatible = "fsl,imx53-usbmisc";
  198. reg = <0x53f80800 0x200>;
  199. clocks = <&clks 108>;
  200. };
  201. gpio1: gpio@53f84000 {
  202. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  203. reg = <0x53f84000 0x4000>;
  204. interrupts = <50 51>;
  205. gpio-controller;
  206. #gpio-cells = <2>;
  207. interrupt-controller;
  208. #interrupt-cells = <2>;
  209. };
  210. gpio2: gpio@53f88000 {
  211. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  212. reg = <0x53f88000 0x4000>;
  213. interrupts = <52 53>;
  214. gpio-controller;
  215. #gpio-cells = <2>;
  216. interrupt-controller;
  217. #interrupt-cells = <2>;
  218. };
  219. gpio3: gpio@53f8c000 {
  220. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  221. reg = <0x53f8c000 0x4000>;
  222. interrupts = <54 55>;
  223. gpio-controller;
  224. #gpio-cells = <2>;
  225. interrupt-controller;
  226. #interrupt-cells = <2>;
  227. };
  228. gpio4: gpio@53f90000 {
  229. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  230. reg = <0x53f90000 0x4000>;
  231. interrupts = <56 57>;
  232. gpio-controller;
  233. #gpio-cells = <2>;
  234. interrupt-controller;
  235. #interrupt-cells = <2>;
  236. };
  237. wdog1: wdog@53f98000 {
  238. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  239. reg = <0x53f98000 0x4000>;
  240. interrupts = <58>;
  241. clocks = <&clks 0>;
  242. };
  243. wdog2: wdog@53f9c000 {
  244. compatible = "fsl,imx53-wdt", "fsl,imx21-wdt";
  245. reg = <0x53f9c000 0x4000>;
  246. interrupts = <59>;
  247. clocks = <&clks 0>;
  248. status = "disabled";
  249. };
  250. gpt: timer@53fa0000 {
  251. compatible = "fsl,imx53-gpt", "fsl,imx31-gpt";
  252. reg = <0x53fa0000 0x4000>;
  253. interrupts = <39>;
  254. clocks = <&clks 36>, <&clks 41>;
  255. clock-names = "ipg", "per";
  256. };
  257. iomuxc: iomuxc@53fa8000 {
  258. compatible = "fsl,imx53-iomuxc";
  259. reg = <0x53fa8000 0x4000>;
  260. audmux {
  261. pinctrl_audmux_1: audmuxgrp-1 {
  262. fsl,pins = <
  263. MX53_PAD_KEY_COL0__AUDMUX_AUD5_TXC 0x80000000
  264. MX53_PAD_KEY_ROW0__AUDMUX_AUD5_TXD 0x80000000
  265. MX53_PAD_KEY_COL1__AUDMUX_AUD5_TXFS 0x80000000
  266. MX53_PAD_KEY_ROW1__AUDMUX_AUD5_RXD 0x80000000
  267. >;
  268. };
  269. pinctrl_audmux_2: audmuxgrp-2 {
  270. fsl,pins = <
  271. MX53_PAD_SD2_DATA3__AUDMUX_AUD4_TXC 0x80000000
  272. MX53_PAD_SD2_DATA2__AUDMUX_AUD4_TXD 0x80000000
  273. MX53_PAD_SD2_DATA1__AUDMUX_AUD4_TXFS 0x80000000
  274. MX53_PAD_SD2_DATA0__AUDMUX_AUD4_RXD 0x80000000
  275. >;
  276. };
  277. pinctrl_audmux_3: audmuxgrp-3 {
  278. fsl,pins = <
  279. MX53_PAD_CSI0_DAT4__AUDMUX_AUD3_TXC 0x80000000
  280. MX53_PAD_CSI0_DAT5__AUDMUX_AUD3_TXD 0x80000000
  281. MX53_PAD_CSI0_DAT6__AUDMUX_AUD3_TXFS 0x80000000
  282. MX53_PAD_CSI0_DAT7__AUDMUX_AUD3_RXD 0x80000000
  283. >;
  284. };
  285. };
  286. fec {
  287. pinctrl_fec_1: fecgrp-1 {
  288. fsl,pins = <
  289. MX53_PAD_FEC_MDC__FEC_MDC 0x80000000
  290. MX53_PAD_FEC_MDIO__FEC_MDIO 0x80000000
  291. MX53_PAD_FEC_REF_CLK__FEC_TX_CLK 0x80000000
  292. MX53_PAD_FEC_RX_ER__FEC_RX_ER 0x80000000
  293. MX53_PAD_FEC_CRS_DV__FEC_RX_DV 0x80000000
  294. MX53_PAD_FEC_RXD1__FEC_RDATA_1 0x80000000
  295. MX53_PAD_FEC_RXD0__FEC_RDATA_0 0x80000000
  296. MX53_PAD_FEC_TX_EN__FEC_TX_EN 0x80000000
  297. MX53_PAD_FEC_TXD1__FEC_TDATA_1 0x80000000
  298. MX53_PAD_FEC_TXD0__FEC_TDATA_0 0x80000000
  299. >;
  300. };
  301. };
  302. csi {
  303. pinctrl_csi_1: csigrp-1 {
  304. fsl,pins = <
  305. MX53_PAD_CSI0_DATA_EN__IPU_CSI0_DATA_EN 0x1d5
  306. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  307. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  308. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  309. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  310. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  311. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  312. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  313. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  314. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  315. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  316. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  317. MX53_PAD_CSI0_DAT11__IPU_CSI0_D_11 0x1d5
  318. MX53_PAD_CSI0_DAT10__IPU_CSI0_D_10 0x1d5
  319. MX53_PAD_CSI0_DAT9__IPU_CSI0_D_9 0x1d5
  320. MX53_PAD_CSI0_DAT8__IPU_CSI0_D_8 0x1d5
  321. MX53_PAD_CSI0_DAT7__IPU_CSI0_D_7 0x1d5
  322. MX53_PAD_CSI0_DAT6__IPU_CSI0_D_6 0x1d5
  323. MX53_PAD_CSI0_DAT5__IPU_CSI0_D_5 0x1d5
  324. MX53_PAD_CSI0_DAT4__IPU_CSI0_D_4 0x1d5
  325. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  326. >;
  327. };
  328. pinctrl_csi_2: csigrp-2 {
  329. fsl,pins = <
  330. MX53_PAD_CSI0_VSYNC__IPU_CSI0_VSYNC 0x1d5
  331. MX53_PAD_CSI0_MCLK__IPU_CSI0_HSYNC 0x1d5
  332. MX53_PAD_CSI0_PIXCLK__IPU_CSI0_PIXCLK 0x1d5
  333. MX53_PAD_CSI0_DAT19__IPU_CSI0_D_19 0x1d5
  334. MX53_PAD_CSI0_DAT18__IPU_CSI0_D_18 0x1d5
  335. MX53_PAD_CSI0_DAT17__IPU_CSI0_D_17 0x1d5
  336. MX53_PAD_CSI0_DAT16__IPU_CSI0_D_16 0x1d5
  337. MX53_PAD_CSI0_DAT15__IPU_CSI0_D_15 0x1d5
  338. MX53_PAD_CSI0_DAT14__IPU_CSI0_D_14 0x1d5
  339. MX53_PAD_CSI0_DAT13__IPU_CSI0_D_13 0x1d5
  340. MX53_PAD_CSI0_DAT12__IPU_CSI0_D_12 0x1d5
  341. >;
  342. };
  343. };
  344. cspi {
  345. pinctrl_cspi_1: cspigrp-1 {
  346. fsl,pins = <
  347. MX53_PAD_SD1_DATA0__CSPI_MISO 0x1d5
  348. MX53_PAD_SD1_CMD__CSPI_MOSI 0x1d5
  349. MX53_PAD_SD1_CLK__CSPI_SCLK 0x1d5
  350. >;
  351. };
  352. };
  353. ecspi1 {
  354. pinctrl_ecspi1_1: ecspi1grp-1 {
  355. fsl,pins = <
  356. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  357. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  358. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  359. >;
  360. };
  361. pinctrl_ecspi1_2: ecspi1grp-2 {
  362. fsl,pins = <
  363. MX53_PAD_GPIO_19__ECSPI1_RDY 0x80000000
  364. MX53_PAD_EIM_EB2__ECSPI1_SS0 0x80000000
  365. MX53_PAD_EIM_D16__ECSPI1_SCLK 0x80000000
  366. MX53_PAD_EIM_D17__ECSPI1_MISO 0x80000000
  367. MX53_PAD_EIM_D18__ECSPI1_MOSI 0x80000000
  368. MX53_PAD_EIM_D19__ECSPI1_SS1 0x80000000
  369. >;
  370. };
  371. };
  372. esdhc1 {
  373. pinctrl_esdhc1_1: esdhc1grp-1 {
  374. fsl,pins = <
  375. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  376. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  377. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  378. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  379. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  380. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  381. >;
  382. };
  383. pinctrl_esdhc1_2: esdhc1grp-2 {
  384. fsl,pins = <
  385. MX53_PAD_SD1_DATA0__ESDHC1_DAT0 0x1d5
  386. MX53_PAD_SD1_DATA1__ESDHC1_DAT1 0x1d5
  387. MX53_PAD_SD1_DATA2__ESDHC1_DAT2 0x1d5
  388. MX53_PAD_SD1_DATA3__ESDHC1_DAT3 0x1d5
  389. MX53_PAD_PATA_DATA8__ESDHC1_DAT4 0x1d5
  390. MX53_PAD_PATA_DATA9__ESDHC1_DAT5 0x1d5
  391. MX53_PAD_PATA_DATA10__ESDHC1_DAT6 0x1d5
  392. MX53_PAD_PATA_DATA11__ESDHC1_DAT7 0x1d5
  393. MX53_PAD_SD1_CMD__ESDHC1_CMD 0x1d5
  394. MX53_PAD_SD1_CLK__ESDHC1_CLK 0x1d5
  395. >;
  396. };
  397. };
  398. esdhc2 {
  399. pinctrl_esdhc2_1: esdhc2grp-1 {
  400. fsl,pins = <
  401. MX53_PAD_SD2_CMD__ESDHC2_CMD 0x1d5
  402. MX53_PAD_SD2_CLK__ESDHC2_CLK 0x1d5
  403. MX53_PAD_SD2_DATA0__ESDHC2_DAT0 0x1d5
  404. MX53_PAD_SD2_DATA1__ESDHC2_DAT1 0x1d5
  405. MX53_PAD_SD2_DATA2__ESDHC2_DAT2 0x1d5
  406. MX53_PAD_SD2_DATA3__ESDHC2_DAT3 0x1d5
  407. >;
  408. };
  409. };
  410. esdhc3 {
  411. pinctrl_esdhc3_1: esdhc3grp-1 {
  412. fsl,pins = <
  413. MX53_PAD_PATA_DATA8__ESDHC3_DAT0 0x1d5
  414. MX53_PAD_PATA_DATA9__ESDHC3_DAT1 0x1d5
  415. MX53_PAD_PATA_DATA10__ESDHC3_DAT2 0x1d5
  416. MX53_PAD_PATA_DATA11__ESDHC3_DAT3 0x1d5
  417. MX53_PAD_PATA_DATA0__ESDHC3_DAT4 0x1d5
  418. MX53_PAD_PATA_DATA1__ESDHC3_DAT5 0x1d5
  419. MX53_PAD_PATA_DATA2__ESDHC3_DAT6 0x1d5
  420. MX53_PAD_PATA_DATA3__ESDHC3_DAT7 0x1d5
  421. MX53_PAD_PATA_RESET_B__ESDHC3_CMD 0x1d5
  422. MX53_PAD_PATA_IORDY__ESDHC3_CLK 0x1d5
  423. >;
  424. };
  425. };
  426. can1 {
  427. pinctrl_can1_1: can1grp-1 {
  428. fsl,pins = <
  429. MX53_PAD_PATA_INTRQ__CAN1_TXCAN 0x80000000
  430. MX53_PAD_PATA_DIOR__CAN1_RXCAN 0x80000000
  431. >;
  432. };
  433. pinctrl_can1_2: can1grp-2 {
  434. fsl,pins = <
  435. MX53_PAD_KEY_COL2__CAN1_TXCAN 0x80000000
  436. MX53_PAD_KEY_ROW2__CAN1_RXCAN 0x80000000
  437. >;
  438. };
  439. pinctrl_can1_3: can1grp-3 {
  440. fsl,pins = <
  441. MX53_PAD_GPIO_7__CAN1_TXCAN 0x80000000
  442. MX53_PAD_GPIO_8__CAN1_RXCAN 0x80000000
  443. >;
  444. };
  445. };
  446. can2 {
  447. pinctrl_can2_1: can2grp-1 {
  448. fsl,pins = <
  449. MX53_PAD_KEY_COL4__CAN2_TXCAN 0x80000000
  450. MX53_PAD_KEY_ROW4__CAN2_RXCAN 0x80000000
  451. >;
  452. };
  453. };
  454. i2c1 {
  455. pinctrl_i2c1_1: i2c1grp-1 {
  456. fsl,pins = <
  457. MX53_PAD_CSI0_DAT8__I2C1_SDA 0xc0000000
  458. MX53_PAD_CSI0_DAT9__I2C1_SCL 0xc0000000
  459. >;
  460. };
  461. pinctrl_i2c1_2: i2c1grp-2 {
  462. fsl,pins = <
  463. MX53_PAD_EIM_D21__I2C1_SCL 0xc0000000
  464. MX53_PAD_EIM_D28__I2C1_SDA 0xc0000000
  465. >;
  466. };
  467. };
  468. i2c2 {
  469. pinctrl_i2c2_1: i2c2grp-1 {
  470. fsl,pins = <
  471. MX53_PAD_KEY_ROW3__I2C2_SDA 0xc0000000
  472. MX53_PAD_KEY_COL3__I2C2_SCL 0xc0000000
  473. >;
  474. };
  475. pinctrl_i2c2_2: i2c2grp-2 {
  476. fsl,pins = <
  477. MX53_PAD_EIM_D16__I2C2_SDA 0xc0000000
  478. MX53_PAD_EIM_EB2__I2C2_SCL 0xc0000000
  479. >;
  480. };
  481. };
  482. i2c3 {
  483. pinctrl_i2c3_1: i2c3grp-1 {
  484. fsl,pins = <
  485. MX53_PAD_GPIO_6__I2C3_SDA 0xc0000000
  486. MX53_PAD_GPIO_5__I2C3_SCL 0xc0000000
  487. >;
  488. };
  489. };
  490. ipu_disp1 {
  491. pinctrl_ipu_disp1_1: ipudisp1grp-1 {
  492. fsl,pins = <
  493. MX53_PAD_EIM_DA9__IPU_DISP1_DAT_0 0x5
  494. MX53_PAD_EIM_DA8__IPU_DISP1_DAT_1 0x5
  495. MX53_PAD_EIM_DA7__IPU_DISP1_DAT_2 0x5
  496. MX53_PAD_EIM_DA6__IPU_DISP1_DAT_3 0x5
  497. MX53_PAD_EIM_DA5__IPU_DISP1_DAT_4 0x5
  498. MX53_PAD_EIM_DA4__IPU_DISP1_DAT_5 0x5
  499. MX53_PAD_EIM_DA3__IPU_DISP1_DAT_6 0x5
  500. MX53_PAD_EIM_DA2__IPU_DISP1_DAT_7 0x5
  501. MX53_PAD_EIM_DA1__IPU_DISP1_DAT_8 0x5
  502. MX53_PAD_EIM_DA0__IPU_DISP1_DAT_9 0x5
  503. MX53_PAD_EIM_EB1__IPU_DISP1_DAT_10 0x5
  504. MX53_PAD_EIM_EB0__IPU_DISP1_DAT_11 0x5
  505. MX53_PAD_EIM_A17__IPU_DISP1_DAT_12 0x5
  506. MX53_PAD_EIM_A18__IPU_DISP1_DAT_13 0x5
  507. MX53_PAD_EIM_A19__IPU_DISP1_DAT_14 0x5
  508. MX53_PAD_EIM_A20__IPU_DISP1_DAT_15 0x5
  509. MX53_PAD_EIM_A21__IPU_DISP1_DAT_16 0x5
  510. MX53_PAD_EIM_A22__IPU_DISP1_DAT_17 0x5
  511. MX53_PAD_EIM_A23__IPU_DISP1_DAT_18 0x5
  512. MX53_PAD_EIM_A24__IPU_DISP1_DAT_19 0x5
  513. MX53_PAD_EIM_D31__IPU_DISP1_DAT_20 0x5
  514. MX53_PAD_EIM_D30__IPU_DISP1_DAT_21 0x5
  515. MX53_PAD_EIM_D26__IPU_DISP1_DAT_22 0x5
  516. MX53_PAD_EIM_D27__IPU_DISP1_DAT_23 0x5
  517. MX53_PAD_EIM_A16__IPU_DI1_DISP_CLK 0x5
  518. MX53_PAD_EIM_DA13__IPU_DI1_D0_CS 0x5
  519. MX53_PAD_EIM_DA14__IPU_DI1_D1_CS 0x5
  520. MX53_PAD_EIM_DA15__IPU_DI1_PIN1 0x5
  521. MX53_PAD_EIM_DA11__IPU_DI1_PIN2 0x5
  522. MX53_PAD_EIM_DA12__IPU_DI1_PIN3 0x5
  523. MX53_PAD_EIM_A25__IPU_DI1_PIN12 0x5
  524. MX53_PAD_EIM_DA10__IPU_DI1_PIN15 0x5
  525. >;
  526. };
  527. };
  528. ipu_disp2 {
  529. pinctrl_ipu_disp2_1: ipudisp2grp-1 {
  530. fsl,pins = <
  531. MX53_PAD_LVDS0_TX0_P__LDB_LVDS0_TX0 0x80000000
  532. MX53_PAD_LVDS0_TX1_P__LDB_LVDS0_TX1 0x80000000
  533. MX53_PAD_LVDS0_TX2_P__LDB_LVDS0_TX2 0x80000000
  534. MX53_PAD_LVDS0_TX3_P__LDB_LVDS0_TX3 0x80000000
  535. MX53_PAD_LVDS0_CLK_P__LDB_LVDS0_CLK 0x80000000
  536. MX53_PAD_LVDS1_TX0_P__LDB_LVDS1_TX0 0x80000000
  537. MX53_PAD_LVDS1_TX1_P__LDB_LVDS1_TX1 0x80000000
  538. MX53_PAD_LVDS1_TX2_P__LDB_LVDS1_TX2 0x80000000
  539. MX53_PAD_LVDS1_TX3_P__LDB_LVDS1_TX3 0x80000000
  540. MX53_PAD_LVDS1_CLK_P__LDB_LVDS1_CLK 0x80000000
  541. >;
  542. };
  543. };
  544. nand {
  545. pinctrl_nand_1: nandgrp-1 {
  546. fsl,pins = <
  547. MX53_PAD_NANDF_WE_B__EMI_NANDF_WE_B 0x4
  548. MX53_PAD_NANDF_RE_B__EMI_NANDF_RE_B 0x4
  549. MX53_PAD_NANDF_CLE__EMI_NANDF_CLE 0x4
  550. MX53_PAD_NANDF_ALE__EMI_NANDF_ALE 0x4
  551. MX53_PAD_NANDF_WP_B__EMI_NANDF_WP_B 0xe0
  552. MX53_PAD_NANDF_RB0__EMI_NANDF_RB_0 0xe0
  553. MX53_PAD_NANDF_CS0__EMI_NANDF_CS_0 0x4
  554. MX53_PAD_PATA_DATA0__EMI_NANDF_D_0 0xa4
  555. MX53_PAD_PATA_DATA1__EMI_NANDF_D_1 0xa4
  556. MX53_PAD_PATA_DATA2__EMI_NANDF_D_2 0xa4
  557. MX53_PAD_PATA_DATA3__EMI_NANDF_D_3 0xa4
  558. MX53_PAD_PATA_DATA4__EMI_NANDF_D_4 0xa4
  559. MX53_PAD_PATA_DATA5__EMI_NANDF_D_5 0xa4
  560. MX53_PAD_PATA_DATA6__EMI_NANDF_D_6 0xa4
  561. MX53_PAD_PATA_DATA7__EMI_NANDF_D_7 0xa4
  562. >;
  563. };
  564. };
  565. owire {
  566. pinctrl_owire_1: owiregrp-1 {
  567. fsl,pins = <
  568. MX53_PAD_GPIO_18__OWIRE_LINE 0x80000000
  569. >;
  570. };
  571. };
  572. pwm1 {
  573. pinctrl_pwm1_1: pwm1grp-1 {
  574. fsl,pins = <
  575. MX53_PAD_DISP0_DAT8__PWM1_PWMO 0x5
  576. >;
  577. };
  578. };
  579. uart1 {
  580. pinctrl_uart1_1: uart1grp-1 {
  581. fsl,pins = <
  582. MX53_PAD_CSI0_DAT10__UART1_TXD_MUX 0x1c5
  583. MX53_PAD_CSI0_DAT11__UART1_RXD_MUX 0x1c5
  584. >;
  585. };
  586. pinctrl_uart1_2: uart1grp-2 {
  587. fsl,pins = <
  588. MX53_PAD_PATA_DIOW__UART1_TXD_MUX 0x1c5
  589. MX53_PAD_PATA_DMACK__UART1_RXD_MUX 0x1c5
  590. >;
  591. };
  592. };
  593. uart2 {
  594. pinctrl_uart2_1: uart2grp-1 {
  595. fsl,pins = <
  596. MX53_PAD_PATA_BUFFER_EN__UART2_RXD_MUX 0x1c5
  597. MX53_PAD_PATA_DMARQ__UART2_TXD_MUX 0x1c5
  598. >;
  599. };
  600. };
  601. uart3 {
  602. pinctrl_uart3_1: uart3grp-1 {
  603. fsl,pins = <
  604. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
  605. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
  606. MX53_PAD_PATA_DA_1__UART3_CTS 0x1c5
  607. MX53_PAD_PATA_DA_2__UART3_RTS 0x1c5
  608. >;
  609. };
  610. pinctrl_uart3_2: uart3grp-2 {
  611. fsl,pins = <
  612. MX53_PAD_PATA_CS_0__UART3_TXD_MUX 0x1c5
  613. MX53_PAD_PATA_CS_1__UART3_RXD_MUX 0x1c5
  614. >;
  615. };
  616. };
  617. uart4 {
  618. pinctrl_uart4_1: uart4grp-1 {
  619. fsl,pins = <
  620. MX53_PAD_KEY_COL0__UART4_TXD_MUX 0x1c5
  621. MX53_PAD_KEY_ROW0__UART4_RXD_MUX 0x1c5
  622. >;
  623. };
  624. };
  625. uart5 {
  626. pinctrl_uart5_1: uart5grp-1 {
  627. fsl,pins = <
  628. MX53_PAD_KEY_COL1__UART5_TXD_MUX 0x1c5
  629. MX53_PAD_KEY_ROW1__UART5_RXD_MUX 0x1c5
  630. >;
  631. };
  632. };
  633. };
  634. gpr: iomuxc-gpr@53fa8000 {
  635. compatible = "fsl,imx53-iomuxc-gpr", "syscon";
  636. reg = <0x53fa8000 0xc>;
  637. };
  638. ldb: ldb@53fa8008 {
  639. #address-cells = <1>;
  640. #size-cells = <0>;
  641. compatible = "fsl,imx53-ldb";
  642. reg = <0x53fa8008 0x4>;
  643. gpr = <&gpr>;
  644. clocks = <&clks 122>, <&clks 120>,
  645. <&clks 115>, <&clks 116>,
  646. <&clks 123>, <&clks 85>;
  647. clock-names = "di0_pll", "di1_pll",
  648. "di0_sel", "di1_sel",
  649. "di0", "di1";
  650. status = "disabled";
  651. lvds-channel@0 {
  652. reg = <0>;
  653. crtcs = <&ipu 0>;
  654. status = "disabled";
  655. };
  656. lvds-channel@1 {
  657. reg = <1>;
  658. crtcs = <&ipu 1>;
  659. status = "disabled";
  660. };
  661. };
  662. pwm1: pwm@53fb4000 {
  663. #pwm-cells = <2>;
  664. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  665. reg = <0x53fb4000 0x4000>;
  666. clocks = <&clks 37>, <&clks 38>;
  667. clock-names = "ipg", "per";
  668. interrupts = <61>;
  669. };
  670. pwm2: pwm@53fb8000 {
  671. #pwm-cells = <2>;
  672. compatible = "fsl,imx53-pwm", "fsl,imx27-pwm";
  673. reg = <0x53fb8000 0x4000>;
  674. clocks = <&clks 39>, <&clks 40>;
  675. clock-names = "ipg", "per";
  676. interrupts = <94>;
  677. };
  678. uart1: serial@53fbc000 {
  679. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  680. reg = <0x53fbc000 0x4000>;
  681. interrupts = <31>;
  682. clocks = <&clks 28>, <&clks 29>;
  683. clock-names = "ipg", "per";
  684. status = "disabled";
  685. };
  686. uart2: serial@53fc0000 {
  687. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  688. reg = <0x53fc0000 0x4000>;
  689. interrupts = <32>;
  690. clocks = <&clks 30>, <&clks 31>;
  691. clock-names = "ipg", "per";
  692. status = "disabled";
  693. };
  694. can1: can@53fc8000 {
  695. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  696. reg = <0x53fc8000 0x4000>;
  697. interrupts = <82>;
  698. clocks = <&clks 158>, <&clks 157>;
  699. clock-names = "ipg", "per";
  700. status = "disabled";
  701. };
  702. can2: can@53fcc000 {
  703. compatible = "fsl,imx53-flexcan", "fsl,p1010-flexcan";
  704. reg = <0x53fcc000 0x4000>;
  705. interrupts = <83>;
  706. clocks = <&clks 87>, <&clks 86>;
  707. clock-names = "ipg", "per";
  708. status = "disabled";
  709. };
  710. src: src@53fd0000 {
  711. compatible = "fsl,imx53-src", "fsl,imx51-src";
  712. reg = <0x53fd0000 0x4000>;
  713. #reset-cells = <1>;
  714. };
  715. clks: ccm@53fd4000{
  716. compatible = "fsl,imx53-ccm";
  717. reg = <0x53fd4000 0x4000>;
  718. interrupts = <0 71 0x04 0 72 0x04>;
  719. #clock-cells = <1>;
  720. };
  721. gpio5: gpio@53fdc000 {
  722. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  723. reg = <0x53fdc000 0x4000>;
  724. interrupts = <103 104>;
  725. gpio-controller;
  726. #gpio-cells = <2>;
  727. interrupt-controller;
  728. #interrupt-cells = <2>;
  729. };
  730. gpio6: gpio@53fe0000 {
  731. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  732. reg = <0x53fe0000 0x4000>;
  733. interrupts = <105 106>;
  734. gpio-controller;
  735. #gpio-cells = <2>;
  736. interrupt-controller;
  737. #interrupt-cells = <2>;
  738. };
  739. gpio7: gpio@53fe4000 {
  740. compatible = "fsl,imx53-gpio", "fsl,imx35-gpio";
  741. reg = <0x53fe4000 0x4000>;
  742. interrupts = <107 108>;
  743. gpio-controller;
  744. #gpio-cells = <2>;
  745. interrupt-controller;
  746. #interrupt-cells = <2>;
  747. };
  748. i2c3: i2c@53fec000 {
  749. #address-cells = <1>;
  750. #size-cells = <0>;
  751. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  752. reg = <0x53fec000 0x4000>;
  753. interrupts = <64>;
  754. clocks = <&clks 88>;
  755. status = "disabled";
  756. };
  757. uart4: serial@53ff0000 {
  758. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  759. reg = <0x53ff0000 0x4000>;
  760. interrupts = <13>;
  761. clocks = <&clks 65>, <&clks 66>;
  762. clock-names = "ipg", "per";
  763. status = "disabled";
  764. };
  765. };
  766. aips@60000000 { /* AIPS2 */
  767. compatible = "fsl,aips-bus", "simple-bus";
  768. #address-cells = <1>;
  769. #size-cells = <1>;
  770. reg = <0x60000000 0x10000000>;
  771. ranges;
  772. uart5: serial@63f90000 {
  773. compatible = "fsl,imx53-uart", "fsl,imx21-uart";
  774. reg = <0x63f90000 0x4000>;
  775. interrupts = <86>;
  776. clocks = <&clks 67>, <&clks 68>;
  777. clock-names = "ipg", "per";
  778. status = "disabled";
  779. };
  780. owire: owire@63fa4000 {
  781. compatible = "fsl,imx53-owire", "fsl,imx21-owire";
  782. reg = <0x63fa4000 0x4000>;
  783. clocks = <&clks 159>;
  784. status = "disabled";
  785. };
  786. ecspi2: ecspi@63fac000 {
  787. #address-cells = <1>;
  788. #size-cells = <0>;
  789. compatible = "fsl,imx53-ecspi", "fsl,imx51-ecspi";
  790. reg = <0x63fac000 0x4000>;
  791. interrupts = <37>;
  792. clocks = <&clks 53>, <&clks 54>;
  793. clock-names = "ipg", "per";
  794. status = "disabled";
  795. };
  796. sdma: sdma@63fb0000 {
  797. compatible = "fsl,imx53-sdma", "fsl,imx35-sdma";
  798. reg = <0x63fb0000 0x4000>;
  799. interrupts = <6>;
  800. clocks = <&clks 56>, <&clks 56>;
  801. clock-names = "ipg", "ahb";
  802. fsl,sdma-ram-script-name = "imx/sdma/sdma-imx53.bin";
  803. };
  804. cspi: cspi@63fc0000 {
  805. #address-cells = <1>;
  806. #size-cells = <0>;
  807. compatible = "fsl,imx53-cspi", "fsl,imx35-cspi";
  808. reg = <0x63fc0000 0x4000>;
  809. interrupts = <38>;
  810. clocks = <&clks 55>, <&clks 55>;
  811. clock-names = "ipg", "per";
  812. status = "disabled";
  813. };
  814. i2c2: i2c@63fc4000 {
  815. #address-cells = <1>;
  816. #size-cells = <0>;
  817. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  818. reg = <0x63fc4000 0x4000>;
  819. interrupts = <63>;
  820. clocks = <&clks 35>;
  821. status = "disabled";
  822. };
  823. i2c1: i2c@63fc8000 {
  824. #address-cells = <1>;
  825. #size-cells = <0>;
  826. compatible = "fsl,imx53-i2c", "fsl,imx21-i2c";
  827. reg = <0x63fc8000 0x4000>;
  828. interrupts = <62>;
  829. clocks = <&clks 34>;
  830. status = "disabled";
  831. };
  832. ssi1: ssi@63fcc000 {
  833. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  834. reg = <0x63fcc000 0x4000>;
  835. interrupts = <29>;
  836. clocks = <&clks 48>;
  837. fsl,fifo-depth = <15>;
  838. fsl,ssi-dma-events = <29 28 27 26>; /* TX0 RX0 TX1 RX1 */
  839. status = "disabled";
  840. };
  841. audmux: audmux@63fd0000 {
  842. compatible = "fsl,imx53-audmux", "fsl,imx31-audmux";
  843. reg = <0x63fd0000 0x4000>;
  844. status = "disabled";
  845. };
  846. nfc: nand@63fdb000 {
  847. compatible = "fsl,imx53-nand";
  848. reg = <0x63fdb000 0x1000 0xf7ff0000 0x10000>;
  849. interrupts = <8>;
  850. clocks = <&clks 60>;
  851. status = "disabled";
  852. };
  853. ssi3: ssi@63fe8000 {
  854. compatible = "fsl,imx53-ssi", "fsl,imx21-ssi";
  855. reg = <0x63fe8000 0x4000>;
  856. interrupts = <96>;
  857. clocks = <&clks 50>;
  858. fsl,fifo-depth = <15>;
  859. fsl,ssi-dma-events = <47 46 45 44>; /* TX0 RX0 TX1 RX1 */
  860. status = "disabled";
  861. };
  862. fec: ethernet@63fec000 {
  863. compatible = "fsl,imx53-fec", "fsl,imx25-fec";
  864. reg = <0x63fec000 0x4000>;
  865. interrupts = <87>;
  866. clocks = <&clks 42>, <&clks 42>, <&clks 42>;
  867. clock-names = "ipg", "ahb", "ptp";
  868. status = "disabled";
  869. };
  870. };
  871. };
  872. };