ar9002_hw.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/moduleparam.h>
  17. #include "hw.h"
  18. #include "ar5008_initvals.h"
  19. #include "ar9001_initvals.h"
  20. #include "ar9002_initvals.h"
  21. #include "ar9002_phy.h"
  22. int modparam_force_new_ani;
  23. module_param_named(force_new_ani, modparam_force_new_ani, int, 0444);
  24. MODULE_PARM_DESC(force_new_ani, "Force new ANI for AR5008, AR9001, AR9002");
  25. /* General hardware code for the A5008/AR9001/AR9002 hadware families */
  26. static void ar9002_hw_init_mode_regs(struct ath_hw *ah)
  27. {
  28. if (AR_SREV_9271(ah)) {
  29. INIT_INI_ARRAY(&ah->iniModes, ar9271Modes_9271,
  30. ARRAY_SIZE(ar9271Modes_9271), 5);
  31. INIT_INI_ARRAY(&ah->iniCommon, ar9271Common_9271,
  32. ARRAY_SIZE(ar9271Common_9271), 2);
  33. INIT_INI_ARRAY(&ah->iniCommon_normal_cck_fir_coeff_9271,
  34. ar9287Common_normal_cck_fir_coeff_9287_1_1,
  35. ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_9287_1_1), 2);
  36. INIT_INI_ARRAY(&ah->iniCommon_japan_2484_cck_fir_coeff_9271,
  37. ar9287Common_japan_2484_cck_fir_coeff_9287_1_1,
  38. ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_9287_1_1), 2);
  39. INIT_INI_ARRAY(&ah->iniModes_9271_1_0_only,
  40. ar9271Modes_9271_1_0_only,
  41. ARRAY_SIZE(ar9271Modes_9271_1_0_only), 5);
  42. INIT_INI_ARRAY(&ah->iniModes_9271_ANI_reg, ar9271Modes_9271_ANI_reg,
  43. ARRAY_SIZE(ar9271Modes_9271_ANI_reg), 5);
  44. INIT_INI_ARRAY(&ah->iniModes_high_power_tx_gain_9271,
  45. ar9271Modes_high_power_tx_gain_9271,
  46. ARRAY_SIZE(ar9271Modes_high_power_tx_gain_9271), 5);
  47. INIT_INI_ARRAY(&ah->iniModes_normal_power_tx_gain_9271,
  48. ar9271Modes_normal_power_tx_gain_9271,
  49. ARRAY_SIZE(ar9271Modes_normal_power_tx_gain_9271), 5);
  50. return;
  51. }
  52. if (ah->config.pcie_clock_req)
  53. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  54. ar9280PciePhy_clkreq_off_L1_9280,
  55. ARRAY_SIZE(ar9280PciePhy_clkreq_off_L1_9280), 2);
  56. else
  57. INIT_INI_ARRAY(&ah->iniPcieSerdes,
  58. ar9280PciePhy_clkreq_always_on_L1_9280,
  59. ARRAY_SIZE(ar9280PciePhy_clkreq_always_on_L1_9280), 2);
  60. if (AR_SREV_9287_11_OR_LATER(ah)) {
  61. INIT_INI_ARRAY(&ah->iniModes, ar9287Modes_9287_1_1,
  62. ARRAY_SIZE(ar9287Modes_9287_1_1), 5);
  63. INIT_INI_ARRAY(&ah->iniCommon, ar9287Common_9287_1_1,
  64. ARRAY_SIZE(ar9287Common_9287_1_1), 2);
  65. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  66. INIT_INI_ARRAY(&ah->iniModes, ar9285Modes_9285_1_2,
  67. ARRAY_SIZE(ar9285Modes_9285_1_2), 5);
  68. INIT_INI_ARRAY(&ah->iniCommon, ar9285Common_9285_1_2,
  69. ARRAY_SIZE(ar9285Common_9285_1_2), 2);
  70. } else if (AR_SREV_9280_20_OR_LATER(ah)) {
  71. INIT_INI_ARRAY(&ah->iniModes, ar9280Modes_9280_2,
  72. ARRAY_SIZE(ar9280Modes_9280_2), 5);
  73. INIT_INI_ARRAY(&ah->iniCommon, ar9280Common_9280_2,
  74. ARRAY_SIZE(ar9280Common_9280_2), 2);
  75. INIT_INI_ARRAY(&ah->iniModesAdditional,
  76. ar9280Modes_fast_clock_9280_2,
  77. ARRAY_SIZE(ar9280Modes_fast_clock_9280_2), 3);
  78. } else if (AR_SREV_9160_10_OR_LATER(ah)) {
  79. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9160,
  80. ARRAY_SIZE(ar5416Modes_9160), 5);
  81. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9160,
  82. ARRAY_SIZE(ar5416Common_9160), 2);
  83. if (AR_SREV_9160_11(ah)) {
  84. INIT_INI_ARRAY(&ah->iniAddac,
  85. ar5416Addac_9160_1_1,
  86. ARRAY_SIZE(ar5416Addac_9160_1_1), 2);
  87. } else {
  88. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9160,
  89. ARRAY_SIZE(ar5416Addac_9160), 2);
  90. }
  91. } else if (AR_SREV_9100_OR_LATER(ah)) {
  92. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes_9100,
  93. ARRAY_SIZE(ar5416Modes_9100), 5);
  94. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common_9100,
  95. ARRAY_SIZE(ar5416Common_9100), 2);
  96. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6_9100,
  97. ARRAY_SIZE(ar5416Bank6_9100), 3);
  98. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac_9100,
  99. ARRAY_SIZE(ar5416Addac_9100), 2);
  100. } else {
  101. INIT_INI_ARRAY(&ah->iniModes, ar5416Modes,
  102. ARRAY_SIZE(ar5416Modes), 5);
  103. INIT_INI_ARRAY(&ah->iniCommon, ar5416Common,
  104. ARRAY_SIZE(ar5416Common), 2);
  105. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC,
  106. ARRAY_SIZE(ar5416Bank6TPC), 3);
  107. INIT_INI_ARRAY(&ah->iniAddac, ar5416Addac,
  108. ARRAY_SIZE(ar5416Addac), 2);
  109. }
  110. if (!AR_SREV_9280_20_OR_LATER(ah)) {
  111. /* Common for AR5416, AR913x, AR9160 */
  112. INIT_INI_ARRAY(&ah->iniBB_RfGain, ar5416BB_RfGain,
  113. ARRAY_SIZE(ar5416BB_RfGain), 3);
  114. INIT_INI_ARRAY(&ah->iniBank0, ar5416Bank0,
  115. ARRAY_SIZE(ar5416Bank0), 2);
  116. INIT_INI_ARRAY(&ah->iniBank1, ar5416Bank1,
  117. ARRAY_SIZE(ar5416Bank1), 2);
  118. INIT_INI_ARRAY(&ah->iniBank2, ar5416Bank2,
  119. ARRAY_SIZE(ar5416Bank2), 2);
  120. INIT_INI_ARRAY(&ah->iniBank3, ar5416Bank3,
  121. ARRAY_SIZE(ar5416Bank3), 3);
  122. INIT_INI_ARRAY(&ah->iniBank7, ar5416Bank7,
  123. ARRAY_SIZE(ar5416Bank7), 2);
  124. /* Common for AR5416, AR9160 */
  125. if (!AR_SREV_9100(ah))
  126. INIT_INI_ARRAY(&ah->iniBank6, ar5416Bank6,
  127. ARRAY_SIZE(ar5416Bank6), 3);
  128. /* Common for AR913x, AR9160 */
  129. if (!AR_SREV_5416(ah))
  130. INIT_INI_ARRAY(&ah->iniBank6TPC, ar5416Bank6TPC_9100,
  131. ARRAY_SIZE(ar5416Bank6TPC_9100), 3);
  132. }
  133. /* iniAddac needs to be modified for these chips */
  134. if (AR_SREV_9160(ah) || !AR_SREV_5416_22_OR_LATER(ah)) {
  135. struct ar5416IniArray *addac = &ah->iniAddac;
  136. u32 size = sizeof(u32) * addac->ia_rows * addac->ia_columns;
  137. u32 *data;
  138. data = kmalloc(size, GFP_KERNEL);
  139. if (!data)
  140. return;
  141. memcpy(data, addac->ia_array, size);
  142. addac->ia_array = data;
  143. if (!AR_SREV_5416_22_OR_LATER(ah)) {
  144. /* override CLKDRV value */
  145. INI_RA(addac, 31,1) = 0;
  146. }
  147. }
  148. }
  149. /* Support for Japan ch.14 (2484) spread */
  150. void ar9002_hw_cck_chan14_spread(struct ath_hw *ah)
  151. {
  152. if (AR_SREV_9287_11_OR_LATER(ah)) {
  153. INIT_INI_ARRAY(&ah->iniCckfirNormal,
  154. ar9287Common_normal_cck_fir_coeff_9287_1_1,
  155. ARRAY_SIZE(ar9287Common_normal_cck_fir_coeff_9287_1_1),
  156. 2);
  157. INIT_INI_ARRAY(&ah->iniCckfirJapan2484,
  158. ar9287Common_japan_2484_cck_fir_coeff_9287_1_1,
  159. ARRAY_SIZE(ar9287Common_japan_2484_cck_fir_coeff_9287_1_1),
  160. 2);
  161. }
  162. }
  163. static void ar9280_20_hw_init_rxgain_ini(struct ath_hw *ah)
  164. {
  165. u32 rxgain_type;
  166. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
  167. AR5416_EEP_MINOR_VER_17) {
  168. rxgain_type = ah->eep_ops->get_eeprom(ah, EEP_RXGAIN_TYPE);
  169. if (rxgain_type == AR5416_EEP_RXGAIN_13DB_BACKOFF)
  170. INIT_INI_ARRAY(&ah->iniModesRxGain,
  171. ar9280Modes_backoff_13db_rxgain_9280_2,
  172. ARRAY_SIZE(ar9280Modes_backoff_13db_rxgain_9280_2), 5);
  173. else if (rxgain_type == AR5416_EEP_RXGAIN_23DB_BACKOFF)
  174. INIT_INI_ARRAY(&ah->iniModesRxGain,
  175. ar9280Modes_backoff_23db_rxgain_9280_2,
  176. ARRAY_SIZE(ar9280Modes_backoff_23db_rxgain_9280_2), 5);
  177. else
  178. INIT_INI_ARRAY(&ah->iniModesRxGain,
  179. ar9280Modes_original_rxgain_9280_2,
  180. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 5);
  181. } else {
  182. INIT_INI_ARRAY(&ah->iniModesRxGain,
  183. ar9280Modes_original_rxgain_9280_2,
  184. ARRAY_SIZE(ar9280Modes_original_rxgain_9280_2), 5);
  185. }
  186. }
  187. static void ar9280_20_hw_init_txgain_ini(struct ath_hw *ah)
  188. {
  189. u32 txgain_type;
  190. if (ah->eep_ops->get_eeprom(ah, EEP_MINOR_REV) >=
  191. AR5416_EEP_MINOR_VER_19) {
  192. txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
  193. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER)
  194. INIT_INI_ARRAY(&ah->iniModesTxGain,
  195. ar9280Modes_high_power_tx_gain_9280_2,
  196. ARRAY_SIZE(ar9280Modes_high_power_tx_gain_9280_2), 5);
  197. else
  198. INIT_INI_ARRAY(&ah->iniModesTxGain,
  199. ar9280Modes_original_tx_gain_9280_2,
  200. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 5);
  201. } else {
  202. INIT_INI_ARRAY(&ah->iniModesTxGain,
  203. ar9280Modes_original_tx_gain_9280_2,
  204. ARRAY_SIZE(ar9280Modes_original_tx_gain_9280_2), 5);
  205. }
  206. }
  207. static void ar9002_hw_init_mode_gain_regs(struct ath_hw *ah)
  208. {
  209. if (AR_SREV_9287_11_OR_LATER(ah))
  210. INIT_INI_ARRAY(&ah->iniModesRxGain,
  211. ar9287Modes_rx_gain_9287_1_1,
  212. ARRAY_SIZE(ar9287Modes_rx_gain_9287_1_1), 5);
  213. else if (AR_SREV_9280_20(ah))
  214. ar9280_20_hw_init_rxgain_ini(ah);
  215. if (AR_SREV_9287_11_OR_LATER(ah)) {
  216. INIT_INI_ARRAY(&ah->iniModesTxGain,
  217. ar9287Modes_tx_gain_9287_1_1,
  218. ARRAY_SIZE(ar9287Modes_tx_gain_9287_1_1), 5);
  219. } else if (AR_SREV_9280_20(ah)) {
  220. ar9280_20_hw_init_txgain_ini(ah);
  221. } else if (AR_SREV_9285_12_OR_LATER(ah)) {
  222. u32 txgain_type = ah->eep_ops->get_eeprom(ah, EEP_TXGAIN_TYPE);
  223. /* txgain table */
  224. if (txgain_type == AR5416_EEP_TXGAIN_HIGH_POWER) {
  225. if (AR_SREV_9285E_20(ah)) {
  226. INIT_INI_ARRAY(&ah->iniModesTxGain,
  227. ar9285Modes_XE2_0_high_power,
  228. ARRAY_SIZE(
  229. ar9285Modes_XE2_0_high_power), 5);
  230. } else {
  231. INIT_INI_ARRAY(&ah->iniModesTxGain,
  232. ar9285Modes_high_power_tx_gain_9285_1_2,
  233. ARRAY_SIZE(
  234. ar9285Modes_high_power_tx_gain_9285_1_2), 5);
  235. }
  236. } else {
  237. if (AR_SREV_9285E_20(ah)) {
  238. INIT_INI_ARRAY(&ah->iniModesTxGain,
  239. ar9285Modes_XE2_0_normal_power,
  240. ARRAY_SIZE(
  241. ar9285Modes_XE2_0_normal_power), 5);
  242. } else {
  243. INIT_INI_ARRAY(&ah->iniModesTxGain,
  244. ar9285Modes_original_tx_gain_9285_1_2,
  245. ARRAY_SIZE(
  246. ar9285Modes_original_tx_gain_9285_1_2), 5);
  247. }
  248. }
  249. }
  250. }
  251. /*
  252. * Helper for ASPM support.
  253. *
  254. * Disable PLL when in L0s as well as receiver clock when in L1.
  255. * This power saving option must be enabled through the SerDes.
  256. *
  257. * Programming the SerDes must go through the same 288 bit serial shift
  258. * register as the other analog registers. Hence the 9 writes.
  259. */
  260. static void ar9002_hw_configpcipowersave(struct ath_hw *ah,
  261. bool power_off)
  262. {
  263. u8 i;
  264. u32 val;
  265. /* Nothing to do on restore for 11N */
  266. if (!power_off /* !restore */) {
  267. if (AR_SREV_9280_20_OR_LATER(ah)) {
  268. /*
  269. * AR9280 2.0 or later chips use SerDes values from the
  270. * initvals.h initialized depending on chipset during
  271. * __ath9k_hw_init()
  272. */
  273. for (i = 0; i < ah->iniPcieSerdes.ia_rows; i++) {
  274. REG_WRITE(ah, INI_RA(&ah->iniPcieSerdes, i, 0),
  275. INI_RA(&ah->iniPcieSerdes, i, 1));
  276. }
  277. } else {
  278. ENABLE_REGWRITE_BUFFER(ah);
  279. REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
  280. REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
  281. /* RX shut off when elecidle is asserted */
  282. REG_WRITE(ah, AR_PCIE_SERDES, 0x28000039);
  283. REG_WRITE(ah, AR_PCIE_SERDES, 0x53160824);
  284. REG_WRITE(ah, AR_PCIE_SERDES, 0xe5980579);
  285. /*
  286. * Ignore ah->ah_config.pcie_clock_req setting for
  287. * pre-AR9280 11n
  288. */
  289. REG_WRITE(ah, AR_PCIE_SERDES, 0x001defff);
  290. REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
  291. REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
  292. REG_WRITE(ah, AR_PCIE_SERDES, 0x000e3007);
  293. /* Load the new settings */
  294. REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
  295. REGWRITE_BUFFER_FLUSH(ah);
  296. }
  297. udelay(1000);
  298. }
  299. if (power_off) {
  300. /* clear bit 19 to disable L1 */
  301. REG_CLR_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  302. val = REG_READ(ah, AR_WA);
  303. /*
  304. * Set PCIe workaround bits
  305. * In AR9280 and AR9285, bit 14 in WA register (disable L1)
  306. * should only be set when device enters D3 and be
  307. * cleared when device comes back to D0.
  308. */
  309. if (ah->config.pcie_waen) {
  310. if (ah->config.pcie_waen & AR_WA_D3_L1_DISABLE)
  311. val |= AR_WA_D3_L1_DISABLE;
  312. } else {
  313. if (((AR_SREV_9285(ah) ||
  314. AR_SREV_9271(ah) ||
  315. AR_SREV_9287(ah)) &&
  316. (AR9285_WA_DEFAULT & AR_WA_D3_L1_DISABLE)) ||
  317. (AR_SREV_9280(ah) &&
  318. (AR9280_WA_DEFAULT & AR_WA_D3_L1_DISABLE))) {
  319. val |= AR_WA_D3_L1_DISABLE;
  320. }
  321. }
  322. if (AR_SREV_9280(ah) || AR_SREV_9285(ah) || AR_SREV_9287(ah)) {
  323. /*
  324. * Disable bit 6 and 7 before entering D3 to
  325. * prevent system hang.
  326. */
  327. val &= ~(AR_WA_BIT6 | AR_WA_BIT7);
  328. }
  329. if (AR_SREV_9280(ah))
  330. val |= AR_WA_BIT22;
  331. if (AR_SREV_9285E_20(ah))
  332. val |= AR_WA_BIT23;
  333. REG_WRITE(ah, AR_WA, val);
  334. } else {
  335. if (ah->config.pcie_waen) {
  336. val = ah->config.pcie_waen;
  337. if (!power_off)
  338. val &= (~AR_WA_D3_L1_DISABLE);
  339. } else {
  340. if (AR_SREV_9285(ah) ||
  341. AR_SREV_9271(ah) ||
  342. AR_SREV_9287(ah)) {
  343. val = AR9285_WA_DEFAULT;
  344. if (!power_off)
  345. val &= (~AR_WA_D3_L1_DISABLE);
  346. }
  347. else if (AR_SREV_9280(ah)) {
  348. /*
  349. * For AR9280 chips, bit 22 of 0x4004
  350. * needs to be set.
  351. */
  352. val = AR9280_WA_DEFAULT;
  353. if (!power_off)
  354. val &= (~AR_WA_D3_L1_DISABLE);
  355. } else {
  356. val = AR_WA_DEFAULT;
  357. }
  358. }
  359. /* WAR for ASPM system hang */
  360. if (AR_SREV_9285(ah) || AR_SREV_9287(ah))
  361. val |= (AR_WA_BIT6 | AR_WA_BIT7);
  362. if (AR_SREV_9285E_20(ah))
  363. val |= AR_WA_BIT23;
  364. REG_WRITE(ah, AR_WA, val);
  365. /* set bit 19 to allow forcing of pcie core into L1 state */
  366. REG_SET_BIT(ah, AR_PCIE_PM_CTRL, AR_PCIE_PM_CTRL_ENA);
  367. }
  368. }
  369. static int ar9002_hw_get_radiorev(struct ath_hw *ah)
  370. {
  371. u32 val;
  372. int i;
  373. ENABLE_REGWRITE_BUFFER(ah);
  374. REG_WRITE(ah, AR_PHY(0x36), 0x00007058);
  375. for (i = 0; i < 8; i++)
  376. REG_WRITE(ah, AR_PHY(0x20), 0x00010000);
  377. REGWRITE_BUFFER_FLUSH(ah);
  378. val = (REG_READ(ah, AR_PHY(256)) >> 24) & 0xff;
  379. val = ((val & 0xf0) >> 4) | ((val & 0x0f) << 4);
  380. return ath9k_hw_reverse_bits(val, 8);
  381. }
  382. int ar9002_hw_rf_claim(struct ath_hw *ah)
  383. {
  384. u32 val;
  385. REG_WRITE(ah, AR_PHY(0), 0x00000007);
  386. val = ar9002_hw_get_radiorev(ah);
  387. switch (val & AR_RADIO_SREV_MAJOR) {
  388. case 0:
  389. val = AR_RAD5133_SREV_MAJOR;
  390. break;
  391. case AR_RAD5133_SREV_MAJOR:
  392. case AR_RAD5122_SREV_MAJOR:
  393. case AR_RAD2133_SREV_MAJOR:
  394. case AR_RAD2122_SREV_MAJOR:
  395. break;
  396. default:
  397. ath_err(ath9k_hw_common(ah),
  398. "Radio Chip Rev 0x%02X not supported\n",
  399. val & AR_RADIO_SREV_MAJOR);
  400. return -EOPNOTSUPP;
  401. }
  402. ah->hw_version.analog5GhzRev = val;
  403. return 0;
  404. }
  405. void ar9002_hw_enable_async_fifo(struct ath_hw *ah)
  406. {
  407. if (AR_SREV_9287_13_OR_LATER(ah)) {
  408. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  409. AR_MAC_PCU_ASYNC_FIFO_REG3_DATAPATH_SEL);
  410. REG_SET_BIT(ah, AR_PHY_MODE, AR_PHY_MODE_ASYNCFIFO);
  411. REG_CLR_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  412. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  413. REG_SET_BIT(ah, AR_MAC_PCU_ASYNC_FIFO_REG3,
  414. AR_MAC_PCU_ASYNC_FIFO_REG3_SOFT_RESET);
  415. }
  416. }
  417. /* Sets up the AR5008/AR9001/AR9002 hardware familiy callbacks */
  418. void ar9002_hw_attach_ops(struct ath_hw *ah)
  419. {
  420. struct ath_hw_private_ops *priv_ops = ath9k_hw_private_ops(ah);
  421. struct ath_hw_ops *ops = ath9k_hw_ops(ah);
  422. priv_ops->init_mode_regs = ar9002_hw_init_mode_regs;
  423. priv_ops->init_mode_gain_regs = ar9002_hw_init_mode_gain_regs;
  424. ops->config_pci_powersave = ar9002_hw_configpcipowersave;
  425. ar5008_hw_attach_phy_ops(ah);
  426. if (AR_SREV_9280_20_OR_LATER(ah))
  427. ar9002_hw_attach_phy_ops(ah);
  428. ar9002_hw_attach_calib_ops(ah);
  429. ar9002_hw_attach_mac_ops(ah);
  430. }
  431. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan)
  432. {
  433. u32 modesIndex;
  434. int i;
  435. switch (chan->chanmode) {
  436. case CHANNEL_A:
  437. case CHANNEL_A_HT20:
  438. modesIndex = 1;
  439. break;
  440. case CHANNEL_A_HT40PLUS:
  441. case CHANNEL_A_HT40MINUS:
  442. modesIndex = 2;
  443. break;
  444. case CHANNEL_G:
  445. case CHANNEL_G_HT20:
  446. case CHANNEL_B:
  447. modesIndex = 4;
  448. break;
  449. case CHANNEL_G_HT40PLUS:
  450. case CHANNEL_G_HT40MINUS:
  451. modesIndex = 3;
  452. break;
  453. default:
  454. return;
  455. }
  456. ENABLE_REGWRITE_BUFFER(ah);
  457. for (i = 0; i < ah->iniModes_9271_ANI_reg.ia_rows; i++) {
  458. u32 reg = INI_RA(&ah->iniModes_9271_ANI_reg, i, 0);
  459. u32 val = INI_RA(&ah->iniModes_9271_ANI_reg, i, modesIndex);
  460. u32 val_orig;
  461. if (reg == AR_PHY_CCK_DETECT) {
  462. val_orig = REG_READ(ah, reg);
  463. val &= AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
  464. val_orig &= ~AR_PHY_CCK_DETECT_WEAK_SIG_THR_CCK;
  465. REG_WRITE(ah, reg, val|val_orig);
  466. } else
  467. REG_WRITE(ah, reg, val);
  468. }
  469. REGWRITE_BUFFER_FLUSH(ah);
  470. }