tg3.c 397 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <net/checksum.h>
  42. #include <net/ip.h>
  43. #include <asm/system.h>
  44. #include <asm/io.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/uaccess.h>
  47. #ifdef CONFIG_SPARC
  48. #include <asm/idprom.h>
  49. #include <asm/prom.h>
  50. #endif
  51. #define BAR_0 0
  52. #define BAR_2 2
  53. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  54. #define TG3_VLAN_TAG_USED 1
  55. #else
  56. #define TG3_VLAN_TAG_USED 0
  57. #endif
  58. #define TG3_TSO_SUPPORT 1
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.96"
  63. #define DRV_MODULE_RELDATE "November 21, 2008"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. #define TG3_RAW_IP_ALIGN 2
  116. /* number of ETHTOOL_GSTATS u64's */
  117. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  118. #define TG3_NUM_TEST 6
  119. static char version[] __devinitdata =
  120. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  121. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  122. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  123. MODULE_LICENSE("GPL");
  124. MODULE_VERSION(DRV_MODULE_VERSION);
  125. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  126. module_param(tg3_debug, int, 0);
  127. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  128. static struct pci_device_id tg3_pci_tbl[] = {
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57720)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  201. {}
  202. };
  203. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  204. static const struct {
  205. const char string[ETH_GSTRING_LEN];
  206. } ethtool_stats_keys[TG3_NUM_STATS] = {
  207. { "rx_octets" },
  208. { "rx_fragments" },
  209. { "rx_ucast_packets" },
  210. { "rx_mcast_packets" },
  211. { "rx_bcast_packets" },
  212. { "rx_fcs_errors" },
  213. { "rx_align_errors" },
  214. { "rx_xon_pause_rcvd" },
  215. { "rx_xoff_pause_rcvd" },
  216. { "rx_mac_ctrl_rcvd" },
  217. { "rx_xoff_entered" },
  218. { "rx_frame_too_long_errors" },
  219. { "rx_jabbers" },
  220. { "rx_undersize_packets" },
  221. { "rx_in_length_errors" },
  222. { "rx_out_length_errors" },
  223. { "rx_64_or_less_octet_packets" },
  224. { "rx_65_to_127_octet_packets" },
  225. { "rx_128_to_255_octet_packets" },
  226. { "rx_256_to_511_octet_packets" },
  227. { "rx_512_to_1023_octet_packets" },
  228. { "rx_1024_to_1522_octet_packets" },
  229. { "rx_1523_to_2047_octet_packets" },
  230. { "rx_2048_to_4095_octet_packets" },
  231. { "rx_4096_to_8191_octet_packets" },
  232. { "rx_8192_to_9022_octet_packets" },
  233. { "tx_octets" },
  234. { "tx_collisions" },
  235. { "tx_xon_sent" },
  236. { "tx_xoff_sent" },
  237. { "tx_flow_control" },
  238. { "tx_mac_errors" },
  239. { "tx_single_collisions" },
  240. { "tx_mult_collisions" },
  241. { "tx_deferred" },
  242. { "tx_excessive_collisions" },
  243. { "tx_late_collisions" },
  244. { "tx_collide_2times" },
  245. { "tx_collide_3times" },
  246. { "tx_collide_4times" },
  247. { "tx_collide_5times" },
  248. { "tx_collide_6times" },
  249. { "tx_collide_7times" },
  250. { "tx_collide_8times" },
  251. { "tx_collide_9times" },
  252. { "tx_collide_10times" },
  253. { "tx_collide_11times" },
  254. { "tx_collide_12times" },
  255. { "tx_collide_13times" },
  256. { "tx_collide_14times" },
  257. { "tx_collide_15times" },
  258. { "tx_ucast_packets" },
  259. { "tx_mcast_packets" },
  260. { "tx_bcast_packets" },
  261. { "tx_carrier_sense_errors" },
  262. { "tx_discards" },
  263. { "tx_errors" },
  264. { "dma_writeq_full" },
  265. { "dma_write_prioq_full" },
  266. { "rxbds_empty" },
  267. { "rx_discards" },
  268. { "rx_errors" },
  269. { "rx_threshold_hit" },
  270. { "dma_readq_full" },
  271. { "dma_read_prioq_full" },
  272. { "tx_comp_queue_full" },
  273. { "ring_set_send_prod_index" },
  274. { "ring_status_update" },
  275. { "nic_irqs" },
  276. { "nic_avoided_irqs" },
  277. { "nic_tx_threshold_hit" }
  278. };
  279. static const struct {
  280. const char string[ETH_GSTRING_LEN];
  281. } ethtool_test_keys[TG3_NUM_TEST] = {
  282. { "nvram test (online) " },
  283. { "link test (online) " },
  284. { "register test (offline)" },
  285. { "memory test (offline)" },
  286. { "loopback test (offline)" },
  287. { "interrupt test (offline)" },
  288. };
  289. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  290. {
  291. writel(val, tp->regs + off);
  292. }
  293. static u32 tg3_read32(struct tg3 *tp, u32 off)
  294. {
  295. return (readl(tp->regs + off));
  296. }
  297. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  298. {
  299. writel(val, tp->aperegs + off);
  300. }
  301. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  302. {
  303. return (readl(tp->aperegs + off));
  304. }
  305. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  306. {
  307. unsigned long flags;
  308. spin_lock_irqsave(&tp->indirect_lock, flags);
  309. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  310. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  311. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  312. }
  313. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  314. {
  315. writel(val, tp->regs + off);
  316. readl(tp->regs + off);
  317. }
  318. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  319. {
  320. unsigned long flags;
  321. u32 val;
  322. spin_lock_irqsave(&tp->indirect_lock, flags);
  323. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  324. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  325. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  326. return val;
  327. }
  328. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  329. {
  330. unsigned long flags;
  331. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  332. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  333. TG3_64BIT_REG_LOW, val);
  334. return;
  335. }
  336. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  337. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  338. TG3_64BIT_REG_LOW, val);
  339. return;
  340. }
  341. spin_lock_irqsave(&tp->indirect_lock, flags);
  342. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  343. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  344. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  345. /* In indirect mode when disabling interrupts, we also need
  346. * to clear the interrupt bit in the GRC local ctrl register.
  347. */
  348. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  349. (val == 0x1)) {
  350. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  351. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  352. }
  353. }
  354. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  355. {
  356. unsigned long flags;
  357. u32 val;
  358. spin_lock_irqsave(&tp->indirect_lock, flags);
  359. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  360. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  361. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  362. return val;
  363. }
  364. /* usec_wait specifies the wait time in usec when writing to certain registers
  365. * where it is unsafe to read back the register without some delay.
  366. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  367. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  368. */
  369. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  370. {
  371. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  372. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  373. /* Non-posted methods */
  374. tp->write32(tp, off, val);
  375. else {
  376. /* Posted method */
  377. tg3_write32(tp, off, val);
  378. if (usec_wait)
  379. udelay(usec_wait);
  380. tp->read32(tp, off);
  381. }
  382. /* Wait again after the read for the posted method to guarantee that
  383. * the wait time is met.
  384. */
  385. if (usec_wait)
  386. udelay(usec_wait);
  387. }
  388. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  389. {
  390. tp->write32_mbox(tp, off, val);
  391. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  392. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  393. tp->read32_mbox(tp, off);
  394. }
  395. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  396. {
  397. void __iomem *mbox = tp->regs + off;
  398. writel(val, mbox);
  399. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  400. writel(val, mbox);
  401. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  402. readl(mbox);
  403. }
  404. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  405. {
  406. return (readl(tp->regs + off + GRCMBOX_BASE));
  407. }
  408. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  409. {
  410. writel(val, tp->regs + off + GRCMBOX_BASE);
  411. }
  412. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  413. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  414. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  415. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  416. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  417. #define tw32(reg,val) tp->write32(tp, reg, val)
  418. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  419. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  420. #define tr32(reg) tp->read32(tp, reg)
  421. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  422. {
  423. unsigned long flags;
  424. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  425. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  426. return;
  427. spin_lock_irqsave(&tp->indirect_lock, flags);
  428. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  429. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  430. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  431. /* Always leave this as zero. */
  432. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  433. } else {
  434. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  435. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  436. /* Always leave this as zero. */
  437. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  438. }
  439. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  440. }
  441. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  442. {
  443. unsigned long flags;
  444. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  445. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  446. *val = 0;
  447. return;
  448. }
  449. spin_lock_irqsave(&tp->indirect_lock, flags);
  450. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  451. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  452. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  453. /* Always leave this as zero. */
  454. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  455. } else {
  456. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  457. *val = tr32(TG3PCI_MEM_WIN_DATA);
  458. /* Always leave this as zero. */
  459. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  460. }
  461. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  462. }
  463. static void tg3_ape_lock_init(struct tg3 *tp)
  464. {
  465. int i;
  466. /* Make sure the driver hasn't any stale locks. */
  467. for (i = 0; i < 8; i++)
  468. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  469. APE_LOCK_GRANT_DRIVER);
  470. }
  471. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  472. {
  473. int i, off;
  474. int ret = 0;
  475. u32 status;
  476. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  477. return 0;
  478. switch (locknum) {
  479. case TG3_APE_LOCK_GRC:
  480. case TG3_APE_LOCK_MEM:
  481. break;
  482. default:
  483. return -EINVAL;
  484. }
  485. off = 4 * locknum;
  486. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  487. /* Wait for up to 1 millisecond to acquire lock. */
  488. for (i = 0; i < 100; i++) {
  489. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  490. if (status == APE_LOCK_GRANT_DRIVER)
  491. break;
  492. udelay(10);
  493. }
  494. if (status != APE_LOCK_GRANT_DRIVER) {
  495. /* Revoke the lock request. */
  496. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  497. APE_LOCK_GRANT_DRIVER);
  498. ret = -EBUSY;
  499. }
  500. return ret;
  501. }
  502. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  503. {
  504. int off;
  505. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  506. return;
  507. switch (locknum) {
  508. case TG3_APE_LOCK_GRC:
  509. case TG3_APE_LOCK_MEM:
  510. break;
  511. default:
  512. return;
  513. }
  514. off = 4 * locknum;
  515. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  516. }
  517. static void tg3_disable_ints(struct tg3 *tp)
  518. {
  519. tw32(TG3PCI_MISC_HOST_CTRL,
  520. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  521. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  522. }
  523. static inline void tg3_cond_int(struct tg3 *tp)
  524. {
  525. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  526. (tp->hw_status->status & SD_STATUS_UPDATED))
  527. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  528. else
  529. tw32(HOSTCC_MODE, tp->coalesce_mode |
  530. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  531. }
  532. static void tg3_enable_ints(struct tg3 *tp)
  533. {
  534. tp->irq_sync = 0;
  535. wmb();
  536. tw32(TG3PCI_MISC_HOST_CTRL,
  537. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  538. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  539. (tp->last_tag << 24));
  540. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  541. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  542. (tp->last_tag << 24));
  543. tg3_cond_int(tp);
  544. }
  545. static inline unsigned int tg3_has_work(struct tg3 *tp)
  546. {
  547. struct tg3_hw_status *sblk = tp->hw_status;
  548. unsigned int work_exists = 0;
  549. /* check for phy events */
  550. if (!(tp->tg3_flags &
  551. (TG3_FLAG_USE_LINKCHG_REG |
  552. TG3_FLAG_POLL_SERDES))) {
  553. if (sblk->status & SD_STATUS_LINK_CHG)
  554. work_exists = 1;
  555. }
  556. /* check for RX/TX work to do */
  557. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  558. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  559. work_exists = 1;
  560. return work_exists;
  561. }
  562. /* tg3_restart_ints
  563. * similar to tg3_enable_ints, but it accurately determines whether there
  564. * is new work pending and can return without flushing the PIO write
  565. * which reenables interrupts
  566. */
  567. static void tg3_restart_ints(struct tg3 *tp)
  568. {
  569. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  570. tp->last_tag << 24);
  571. mmiowb();
  572. /* When doing tagged status, this work check is unnecessary.
  573. * The last_tag we write above tells the chip which piece of
  574. * work we've completed.
  575. */
  576. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  577. tg3_has_work(tp))
  578. tw32(HOSTCC_MODE, tp->coalesce_mode |
  579. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  580. }
  581. static inline void tg3_netif_stop(struct tg3 *tp)
  582. {
  583. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  584. napi_disable(&tp->napi);
  585. netif_tx_disable(tp->dev);
  586. }
  587. static inline void tg3_netif_start(struct tg3 *tp)
  588. {
  589. netif_wake_queue(tp->dev);
  590. /* NOTE: unconditional netif_wake_queue is only appropriate
  591. * so long as all callers are assured to have free tx slots
  592. * (such as after tg3_init_hw)
  593. */
  594. napi_enable(&tp->napi);
  595. tp->hw_status->status |= SD_STATUS_UPDATED;
  596. tg3_enable_ints(tp);
  597. }
  598. static void tg3_switch_clocks(struct tg3 *tp)
  599. {
  600. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  601. u32 orig_clock_ctrl;
  602. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  603. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  604. return;
  605. orig_clock_ctrl = clock_ctrl;
  606. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  607. CLOCK_CTRL_CLKRUN_OENABLE |
  608. 0x1f);
  609. tp->pci_clock_ctrl = clock_ctrl;
  610. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  611. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  612. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  613. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  614. }
  615. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  616. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  617. clock_ctrl |
  618. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  619. 40);
  620. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  621. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  622. 40);
  623. }
  624. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  625. }
  626. #define PHY_BUSY_LOOPS 5000
  627. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  628. {
  629. u32 frame_val;
  630. unsigned int loops;
  631. int ret;
  632. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  633. tw32_f(MAC_MI_MODE,
  634. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  635. udelay(80);
  636. }
  637. *val = 0x0;
  638. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  639. MI_COM_PHY_ADDR_MASK);
  640. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  641. MI_COM_REG_ADDR_MASK);
  642. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  643. tw32_f(MAC_MI_COM, frame_val);
  644. loops = PHY_BUSY_LOOPS;
  645. while (loops != 0) {
  646. udelay(10);
  647. frame_val = tr32(MAC_MI_COM);
  648. if ((frame_val & MI_COM_BUSY) == 0) {
  649. udelay(5);
  650. frame_val = tr32(MAC_MI_COM);
  651. break;
  652. }
  653. loops -= 1;
  654. }
  655. ret = -EBUSY;
  656. if (loops != 0) {
  657. *val = frame_val & MI_COM_DATA_MASK;
  658. ret = 0;
  659. }
  660. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  661. tw32_f(MAC_MI_MODE, tp->mi_mode);
  662. udelay(80);
  663. }
  664. return ret;
  665. }
  666. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  667. {
  668. u32 frame_val;
  669. unsigned int loops;
  670. int ret;
  671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  672. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  673. return 0;
  674. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  675. tw32_f(MAC_MI_MODE,
  676. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  677. udelay(80);
  678. }
  679. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  680. MI_COM_PHY_ADDR_MASK);
  681. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  682. MI_COM_REG_ADDR_MASK);
  683. frame_val |= (val & MI_COM_DATA_MASK);
  684. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  685. tw32_f(MAC_MI_COM, frame_val);
  686. loops = PHY_BUSY_LOOPS;
  687. while (loops != 0) {
  688. udelay(10);
  689. frame_val = tr32(MAC_MI_COM);
  690. if ((frame_val & MI_COM_BUSY) == 0) {
  691. udelay(5);
  692. frame_val = tr32(MAC_MI_COM);
  693. break;
  694. }
  695. loops -= 1;
  696. }
  697. ret = -EBUSY;
  698. if (loops != 0)
  699. ret = 0;
  700. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  701. tw32_f(MAC_MI_MODE, tp->mi_mode);
  702. udelay(80);
  703. }
  704. return ret;
  705. }
  706. static int tg3_bmcr_reset(struct tg3 *tp)
  707. {
  708. u32 phy_control;
  709. int limit, err;
  710. /* OK, reset it, and poll the BMCR_RESET bit until it
  711. * clears or we time out.
  712. */
  713. phy_control = BMCR_RESET;
  714. err = tg3_writephy(tp, MII_BMCR, phy_control);
  715. if (err != 0)
  716. return -EBUSY;
  717. limit = 5000;
  718. while (limit--) {
  719. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  720. if (err != 0)
  721. return -EBUSY;
  722. if ((phy_control & BMCR_RESET) == 0) {
  723. udelay(40);
  724. break;
  725. }
  726. udelay(10);
  727. }
  728. if (limit <= 0)
  729. return -EBUSY;
  730. return 0;
  731. }
  732. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  733. {
  734. struct tg3 *tp = (struct tg3 *)bp->priv;
  735. u32 val;
  736. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  737. return -EAGAIN;
  738. if (tg3_readphy(tp, reg, &val))
  739. return -EIO;
  740. return val;
  741. }
  742. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  743. {
  744. struct tg3 *tp = (struct tg3 *)bp->priv;
  745. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  746. return -EAGAIN;
  747. if (tg3_writephy(tp, reg, val))
  748. return -EIO;
  749. return 0;
  750. }
  751. static int tg3_mdio_reset(struct mii_bus *bp)
  752. {
  753. return 0;
  754. }
  755. static void tg3_mdio_config_5785(struct tg3 *tp)
  756. {
  757. u32 val;
  758. struct phy_device *phydev;
  759. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  760. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  761. case TG3_PHY_ID_BCM50610:
  762. val = MAC_PHYCFG2_50610_LED_MODES;
  763. break;
  764. case TG3_PHY_ID_BCMAC131:
  765. val = MAC_PHYCFG2_AC131_LED_MODES;
  766. break;
  767. case TG3_PHY_ID_RTL8211C:
  768. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  769. break;
  770. case TG3_PHY_ID_RTL8201E:
  771. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  772. break;
  773. default:
  774. return;
  775. }
  776. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  777. tw32(MAC_PHYCFG2, val);
  778. val = tr32(MAC_PHYCFG1);
  779. val &= ~MAC_PHYCFG1_RGMII_INT;
  780. tw32(MAC_PHYCFG1, val);
  781. return;
  782. }
  783. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  784. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  785. MAC_PHYCFG2_FMODE_MASK_MASK |
  786. MAC_PHYCFG2_GMODE_MASK_MASK |
  787. MAC_PHYCFG2_ACT_MASK_MASK |
  788. MAC_PHYCFG2_QUAL_MASK_MASK |
  789. MAC_PHYCFG2_INBAND_ENABLE;
  790. tw32(MAC_PHYCFG2, val);
  791. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  792. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  793. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  794. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  795. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  796. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  797. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  798. }
  799. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  800. val = tr32(MAC_EXT_RGMII_MODE);
  801. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  802. MAC_RGMII_MODE_RX_QUALITY |
  803. MAC_RGMII_MODE_RX_ACTIVITY |
  804. MAC_RGMII_MODE_RX_ENG_DET |
  805. MAC_RGMII_MODE_TX_ENABLE |
  806. MAC_RGMII_MODE_TX_LOWPWR |
  807. MAC_RGMII_MODE_TX_RESET);
  808. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  809. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  810. val |= MAC_RGMII_MODE_RX_INT_B |
  811. MAC_RGMII_MODE_RX_QUALITY |
  812. MAC_RGMII_MODE_RX_ACTIVITY |
  813. MAC_RGMII_MODE_RX_ENG_DET;
  814. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  815. val |= MAC_RGMII_MODE_TX_ENABLE |
  816. MAC_RGMII_MODE_TX_LOWPWR |
  817. MAC_RGMII_MODE_TX_RESET;
  818. }
  819. tw32(MAC_EXT_RGMII_MODE, val);
  820. }
  821. static void tg3_mdio_start(struct tg3 *tp)
  822. {
  823. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  824. mutex_lock(&tp->mdio_bus->mdio_lock);
  825. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  826. mutex_unlock(&tp->mdio_bus->mdio_lock);
  827. }
  828. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  829. tw32_f(MAC_MI_MODE, tp->mi_mode);
  830. udelay(80);
  831. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  832. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  833. tg3_mdio_config_5785(tp);
  834. }
  835. static void tg3_mdio_stop(struct tg3 *tp)
  836. {
  837. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  838. mutex_lock(&tp->mdio_bus->mdio_lock);
  839. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  840. mutex_unlock(&tp->mdio_bus->mdio_lock);
  841. }
  842. }
  843. static int tg3_mdio_init(struct tg3 *tp)
  844. {
  845. int i;
  846. u32 reg;
  847. struct phy_device *phydev;
  848. tg3_mdio_start(tp);
  849. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  850. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  851. return 0;
  852. tp->mdio_bus = mdiobus_alloc();
  853. if (tp->mdio_bus == NULL)
  854. return -ENOMEM;
  855. tp->mdio_bus->name = "tg3 mdio bus";
  856. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  857. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  858. tp->mdio_bus->priv = tp;
  859. tp->mdio_bus->parent = &tp->pdev->dev;
  860. tp->mdio_bus->read = &tg3_mdio_read;
  861. tp->mdio_bus->write = &tg3_mdio_write;
  862. tp->mdio_bus->reset = &tg3_mdio_reset;
  863. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  864. tp->mdio_bus->irq = &tp->mdio_irq[0];
  865. for (i = 0; i < PHY_MAX_ADDR; i++)
  866. tp->mdio_bus->irq[i] = PHY_POLL;
  867. /* The bus registration will look for all the PHYs on the mdio bus.
  868. * Unfortunately, it does not ensure the PHY is powered up before
  869. * accessing the PHY ID registers. A chip reset is the
  870. * quickest way to bring the device back to an operational state..
  871. */
  872. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  873. tg3_bmcr_reset(tp);
  874. i = mdiobus_register(tp->mdio_bus);
  875. if (i) {
  876. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  877. tp->dev->name, i);
  878. mdiobus_free(tp->mdio_bus);
  879. return i;
  880. }
  881. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  882. if (!phydev || !phydev->drv) {
  883. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  884. mdiobus_unregister(tp->mdio_bus);
  885. mdiobus_free(tp->mdio_bus);
  886. return -ENODEV;
  887. }
  888. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  889. case TG3_PHY_ID_BCM57780:
  890. phydev->interface = PHY_INTERFACE_MODE_GMII;
  891. break;
  892. case TG3_PHY_ID_BCM50610:
  893. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  894. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  895. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  896. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  897. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  898. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  899. /* fallthru */
  900. case TG3_PHY_ID_RTL8211C:
  901. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  902. break;
  903. case TG3_PHY_ID_RTL8201E:
  904. case TG3_PHY_ID_BCMAC131:
  905. phydev->interface = PHY_INTERFACE_MODE_MII;
  906. break;
  907. }
  908. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  909. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  910. tg3_mdio_config_5785(tp);
  911. return 0;
  912. }
  913. static void tg3_mdio_fini(struct tg3 *tp)
  914. {
  915. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  916. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  917. mdiobus_unregister(tp->mdio_bus);
  918. mdiobus_free(tp->mdio_bus);
  919. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  920. }
  921. }
  922. /* tp->lock is held. */
  923. static inline void tg3_generate_fw_event(struct tg3 *tp)
  924. {
  925. u32 val;
  926. val = tr32(GRC_RX_CPU_EVENT);
  927. val |= GRC_RX_CPU_DRIVER_EVENT;
  928. tw32_f(GRC_RX_CPU_EVENT, val);
  929. tp->last_event_jiffies = jiffies;
  930. }
  931. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  932. /* tp->lock is held. */
  933. static void tg3_wait_for_event_ack(struct tg3 *tp)
  934. {
  935. int i;
  936. unsigned int delay_cnt;
  937. long time_remain;
  938. /* If enough time has passed, no wait is necessary. */
  939. time_remain = (long)(tp->last_event_jiffies + 1 +
  940. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  941. (long)jiffies;
  942. if (time_remain < 0)
  943. return;
  944. /* Check if we can shorten the wait time. */
  945. delay_cnt = jiffies_to_usecs(time_remain);
  946. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  947. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  948. delay_cnt = (delay_cnt >> 3) + 1;
  949. for (i = 0; i < delay_cnt; i++) {
  950. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  951. break;
  952. udelay(8);
  953. }
  954. }
  955. /* tp->lock is held. */
  956. static void tg3_ump_link_report(struct tg3 *tp)
  957. {
  958. u32 reg;
  959. u32 val;
  960. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  961. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  962. return;
  963. tg3_wait_for_event_ack(tp);
  964. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  965. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  966. val = 0;
  967. if (!tg3_readphy(tp, MII_BMCR, &reg))
  968. val = reg << 16;
  969. if (!tg3_readphy(tp, MII_BMSR, &reg))
  970. val |= (reg & 0xffff);
  971. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  972. val = 0;
  973. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  974. val = reg << 16;
  975. if (!tg3_readphy(tp, MII_LPA, &reg))
  976. val |= (reg & 0xffff);
  977. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  978. val = 0;
  979. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  980. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  981. val = reg << 16;
  982. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  983. val |= (reg & 0xffff);
  984. }
  985. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  986. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  987. val = reg << 16;
  988. else
  989. val = 0;
  990. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  991. tg3_generate_fw_event(tp);
  992. }
  993. static void tg3_link_report(struct tg3 *tp)
  994. {
  995. if (!netif_carrier_ok(tp->dev)) {
  996. if (netif_msg_link(tp))
  997. printk(KERN_INFO PFX "%s: Link is down.\n",
  998. tp->dev->name);
  999. tg3_ump_link_report(tp);
  1000. } else if (netif_msg_link(tp)) {
  1001. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1002. tp->dev->name,
  1003. (tp->link_config.active_speed == SPEED_1000 ?
  1004. 1000 :
  1005. (tp->link_config.active_speed == SPEED_100 ?
  1006. 100 : 10)),
  1007. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1008. "full" : "half"));
  1009. printk(KERN_INFO PFX
  1010. "%s: Flow control is %s for TX and %s for RX.\n",
  1011. tp->dev->name,
  1012. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1013. "on" : "off",
  1014. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1015. "on" : "off");
  1016. tg3_ump_link_report(tp);
  1017. }
  1018. }
  1019. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1020. {
  1021. u16 miireg;
  1022. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1023. miireg = ADVERTISE_PAUSE_CAP;
  1024. else if (flow_ctrl & FLOW_CTRL_TX)
  1025. miireg = ADVERTISE_PAUSE_ASYM;
  1026. else if (flow_ctrl & FLOW_CTRL_RX)
  1027. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1028. else
  1029. miireg = 0;
  1030. return miireg;
  1031. }
  1032. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1033. {
  1034. u16 miireg;
  1035. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1036. miireg = ADVERTISE_1000XPAUSE;
  1037. else if (flow_ctrl & FLOW_CTRL_TX)
  1038. miireg = ADVERTISE_1000XPSE_ASYM;
  1039. else if (flow_ctrl & FLOW_CTRL_RX)
  1040. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1041. else
  1042. miireg = 0;
  1043. return miireg;
  1044. }
  1045. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1046. {
  1047. u8 cap = 0;
  1048. if (lcladv & ADVERTISE_1000XPAUSE) {
  1049. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1050. if (rmtadv & LPA_1000XPAUSE)
  1051. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1052. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1053. cap = FLOW_CTRL_RX;
  1054. } else {
  1055. if (rmtadv & LPA_1000XPAUSE)
  1056. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1057. }
  1058. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1059. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1060. cap = FLOW_CTRL_TX;
  1061. }
  1062. return cap;
  1063. }
  1064. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1065. {
  1066. u8 autoneg;
  1067. u8 flowctrl = 0;
  1068. u32 old_rx_mode = tp->rx_mode;
  1069. u32 old_tx_mode = tp->tx_mode;
  1070. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1071. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1072. else
  1073. autoneg = tp->link_config.autoneg;
  1074. if (autoneg == AUTONEG_ENABLE &&
  1075. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1076. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1077. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1078. else
  1079. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1080. } else
  1081. flowctrl = tp->link_config.flowctrl;
  1082. tp->link_config.active_flowctrl = flowctrl;
  1083. if (flowctrl & FLOW_CTRL_RX)
  1084. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1085. else
  1086. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1087. if (old_rx_mode != tp->rx_mode)
  1088. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1089. if (flowctrl & FLOW_CTRL_TX)
  1090. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1091. else
  1092. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1093. if (old_tx_mode != tp->tx_mode)
  1094. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1095. }
  1096. static void tg3_adjust_link(struct net_device *dev)
  1097. {
  1098. u8 oldflowctrl, linkmesg = 0;
  1099. u32 mac_mode, lcl_adv, rmt_adv;
  1100. struct tg3 *tp = netdev_priv(dev);
  1101. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1102. spin_lock(&tp->lock);
  1103. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1104. MAC_MODE_HALF_DUPLEX);
  1105. oldflowctrl = tp->link_config.active_flowctrl;
  1106. if (phydev->link) {
  1107. lcl_adv = 0;
  1108. rmt_adv = 0;
  1109. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1110. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1111. else
  1112. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1113. if (phydev->duplex == DUPLEX_HALF)
  1114. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1115. else {
  1116. lcl_adv = tg3_advert_flowctrl_1000T(
  1117. tp->link_config.flowctrl);
  1118. if (phydev->pause)
  1119. rmt_adv = LPA_PAUSE_CAP;
  1120. if (phydev->asym_pause)
  1121. rmt_adv |= LPA_PAUSE_ASYM;
  1122. }
  1123. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1124. } else
  1125. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1126. if (mac_mode != tp->mac_mode) {
  1127. tp->mac_mode = mac_mode;
  1128. tw32_f(MAC_MODE, tp->mac_mode);
  1129. udelay(40);
  1130. }
  1131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1132. if (phydev->speed == SPEED_10)
  1133. tw32(MAC_MI_STAT,
  1134. MAC_MI_STAT_10MBPS_MODE |
  1135. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1136. else
  1137. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1138. }
  1139. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1140. tw32(MAC_TX_LENGTHS,
  1141. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1142. (6 << TX_LENGTHS_IPG_SHIFT) |
  1143. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1144. else
  1145. tw32(MAC_TX_LENGTHS,
  1146. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1147. (6 << TX_LENGTHS_IPG_SHIFT) |
  1148. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1149. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1150. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1151. phydev->speed != tp->link_config.active_speed ||
  1152. phydev->duplex != tp->link_config.active_duplex ||
  1153. oldflowctrl != tp->link_config.active_flowctrl)
  1154. linkmesg = 1;
  1155. tp->link_config.active_speed = phydev->speed;
  1156. tp->link_config.active_duplex = phydev->duplex;
  1157. spin_unlock(&tp->lock);
  1158. if (linkmesg)
  1159. tg3_link_report(tp);
  1160. }
  1161. static int tg3_phy_init(struct tg3 *tp)
  1162. {
  1163. struct phy_device *phydev;
  1164. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1165. return 0;
  1166. /* Bring the PHY back to a known state. */
  1167. tg3_bmcr_reset(tp);
  1168. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1169. /* Attach the MAC to the PHY. */
  1170. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1171. phydev->dev_flags, phydev->interface);
  1172. if (IS_ERR(phydev)) {
  1173. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1174. return PTR_ERR(phydev);
  1175. }
  1176. /* Mask with MAC supported features. */
  1177. switch (phydev->interface) {
  1178. case PHY_INTERFACE_MODE_GMII:
  1179. case PHY_INTERFACE_MODE_RGMII:
  1180. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1181. phydev->supported &= (PHY_GBIT_FEATURES |
  1182. SUPPORTED_Pause |
  1183. SUPPORTED_Asym_Pause);
  1184. break;
  1185. }
  1186. /* fallthru */
  1187. case PHY_INTERFACE_MODE_MII:
  1188. phydev->supported &= (PHY_BASIC_FEATURES |
  1189. SUPPORTED_Pause |
  1190. SUPPORTED_Asym_Pause);
  1191. break;
  1192. default:
  1193. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1194. return -EINVAL;
  1195. }
  1196. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1197. phydev->advertising = phydev->supported;
  1198. return 0;
  1199. }
  1200. static void tg3_phy_start(struct tg3 *tp)
  1201. {
  1202. struct phy_device *phydev;
  1203. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1204. return;
  1205. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1206. if (tp->link_config.phy_is_low_power) {
  1207. tp->link_config.phy_is_low_power = 0;
  1208. phydev->speed = tp->link_config.orig_speed;
  1209. phydev->duplex = tp->link_config.orig_duplex;
  1210. phydev->autoneg = tp->link_config.orig_autoneg;
  1211. phydev->advertising = tp->link_config.orig_advertising;
  1212. }
  1213. phy_start(phydev);
  1214. phy_start_aneg(phydev);
  1215. }
  1216. static void tg3_phy_stop(struct tg3 *tp)
  1217. {
  1218. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1219. return;
  1220. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1221. }
  1222. static void tg3_phy_fini(struct tg3 *tp)
  1223. {
  1224. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1225. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1226. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1227. }
  1228. }
  1229. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1230. {
  1231. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1232. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1233. }
  1234. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1235. {
  1236. u32 reg;
  1237. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1238. return;
  1239. reg = MII_TG3_MISC_SHDW_WREN |
  1240. MII_TG3_MISC_SHDW_SCR5_SEL |
  1241. MII_TG3_MISC_SHDW_SCR5_LPED |
  1242. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1243. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1244. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1245. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1246. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1247. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1248. reg = MII_TG3_MISC_SHDW_WREN |
  1249. MII_TG3_MISC_SHDW_APD_SEL |
  1250. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1251. if (enable)
  1252. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1253. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1254. }
  1255. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1256. {
  1257. u32 phy;
  1258. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1259. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1260. return;
  1261. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1262. u32 ephy;
  1263. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1264. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1265. ephy | MII_TG3_EPHY_SHADOW_EN);
  1266. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1267. if (enable)
  1268. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1269. else
  1270. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1271. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1272. }
  1273. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1274. }
  1275. } else {
  1276. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1277. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1278. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1279. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1280. if (enable)
  1281. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1282. else
  1283. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1284. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1285. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1286. }
  1287. }
  1288. }
  1289. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1290. {
  1291. u32 val;
  1292. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1293. return;
  1294. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1295. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1296. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1297. (val | (1 << 15) | (1 << 4)));
  1298. }
  1299. static void tg3_phy_apply_otp(struct tg3 *tp)
  1300. {
  1301. u32 otp, phy;
  1302. if (!tp->phy_otp)
  1303. return;
  1304. otp = tp->phy_otp;
  1305. /* Enable SM_DSP clock and tx 6dB coding. */
  1306. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1307. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1308. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1309. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1310. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1311. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1312. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1313. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1314. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1315. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1316. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1317. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1318. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1319. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1320. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1321. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1322. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1323. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1324. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1325. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1326. /* Turn off SM_DSP clock. */
  1327. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1328. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1329. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1330. }
  1331. static int tg3_wait_macro_done(struct tg3 *tp)
  1332. {
  1333. int limit = 100;
  1334. while (limit--) {
  1335. u32 tmp32;
  1336. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1337. if ((tmp32 & 0x1000) == 0)
  1338. break;
  1339. }
  1340. }
  1341. if (limit <= 0)
  1342. return -EBUSY;
  1343. return 0;
  1344. }
  1345. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1346. {
  1347. static const u32 test_pat[4][6] = {
  1348. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1349. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1350. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1351. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1352. };
  1353. int chan;
  1354. for (chan = 0; chan < 4; chan++) {
  1355. int i;
  1356. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1357. (chan * 0x2000) | 0x0200);
  1358. tg3_writephy(tp, 0x16, 0x0002);
  1359. for (i = 0; i < 6; i++)
  1360. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1361. test_pat[chan][i]);
  1362. tg3_writephy(tp, 0x16, 0x0202);
  1363. if (tg3_wait_macro_done(tp)) {
  1364. *resetp = 1;
  1365. return -EBUSY;
  1366. }
  1367. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1368. (chan * 0x2000) | 0x0200);
  1369. tg3_writephy(tp, 0x16, 0x0082);
  1370. if (tg3_wait_macro_done(tp)) {
  1371. *resetp = 1;
  1372. return -EBUSY;
  1373. }
  1374. tg3_writephy(tp, 0x16, 0x0802);
  1375. if (tg3_wait_macro_done(tp)) {
  1376. *resetp = 1;
  1377. return -EBUSY;
  1378. }
  1379. for (i = 0; i < 6; i += 2) {
  1380. u32 low, high;
  1381. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1382. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1383. tg3_wait_macro_done(tp)) {
  1384. *resetp = 1;
  1385. return -EBUSY;
  1386. }
  1387. low &= 0x7fff;
  1388. high &= 0x000f;
  1389. if (low != test_pat[chan][i] ||
  1390. high != test_pat[chan][i+1]) {
  1391. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1392. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1393. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1394. return -EBUSY;
  1395. }
  1396. }
  1397. }
  1398. return 0;
  1399. }
  1400. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1401. {
  1402. int chan;
  1403. for (chan = 0; chan < 4; chan++) {
  1404. int i;
  1405. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1406. (chan * 0x2000) | 0x0200);
  1407. tg3_writephy(tp, 0x16, 0x0002);
  1408. for (i = 0; i < 6; i++)
  1409. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1410. tg3_writephy(tp, 0x16, 0x0202);
  1411. if (tg3_wait_macro_done(tp))
  1412. return -EBUSY;
  1413. }
  1414. return 0;
  1415. }
  1416. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1417. {
  1418. u32 reg32, phy9_orig;
  1419. int retries, do_phy_reset, err;
  1420. retries = 10;
  1421. do_phy_reset = 1;
  1422. do {
  1423. if (do_phy_reset) {
  1424. err = tg3_bmcr_reset(tp);
  1425. if (err)
  1426. return err;
  1427. do_phy_reset = 0;
  1428. }
  1429. /* Disable transmitter and interrupt. */
  1430. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1431. continue;
  1432. reg32 |= 0x3000;
  1433. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1434. /* Set full-duplex, 1000 mbps. */
  1435. tg3_writephy(tp, MII_BMCR,
  1436. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1437. /* Set to master mode. */
  1438. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1439. continue;
  1440. tg3_writephy(tp, MII_TG3_CTRL,
  1441. (MII_TG3_CTRL_AS_MASTER |
  1442. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1443. /* Enable SM_DSP_CLOCK and 6dB. */
  1444. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1445. /* Block the PHY control access. */
  1446. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1447. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1448. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1449. if (!err)
  1450. break;
  1451. } while (--retries);
  1452. err = tg3_phy_reset_chanpat(tp);
  1453. if (err)
  1454. return err;
  1455. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1456. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1457. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1458. tg3_writephy(tp, 0x16, 0x0000);
  1459. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1460. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1461. /* Set Extended packet length bit for jumbo frames */
  1462. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1463. }
  1464. else {
  1465. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1466. }
  1467. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1468. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1469. reg32 &= ~0x3000;
  1470. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1471. } else if (!err)
  1472. err = -EBUSY;
  1473. return err;
  1474. }
  1475. /* This will reset the tigon3 PHY if there is no valid
  1476. * link unless the FORCE argument is non-zero.
  1477. */
  1478. static int tg3_phy_reset(struct tg3 *tp)
  1479. {
  1480. u32 cpmuctrl;
  1481. u32 phy_status;
  1482. int err;
  1483. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1484. u32 val;
  1485. val = tr32(GRC_MISC_CFG);
  1486. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1487. udelay(40);
  1488. }
  1489. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1490. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1491. if (err != 0)
  1492. return -EBUSY;
  1493. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1494. netif_carrier_off(tp->dev);
  1495. tg3_link_report(tp);
  1496. }
  1497. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1499. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1500. err = tg3_phy_reset_5703_4_5(tp);
  1501. if (err)
  1502. return err;
  1503. goto out;
  1504. }
  1505. cpmuctrl = 0;
  1506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1507. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1508. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1509. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1510. tw32(TG3_CPMU_CTRL,
  1511. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1512. }
  1513. err = tg3_bmcr_reset(tp);
  1514. if (err)
  1515. return err;
  1516. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1517. u32 phy;
  1518. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1519. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1520. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1521. }
  1522. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1523. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1524. u32 val;
  1525. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1526. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1527. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1528. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1529. udelay(40);
  1530. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1531. }
  1532. }
  1533. tg3_phy_apply_otp(tp);
  1534. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1535. tg3_phy_toggle_apd(tp, true);
  1536. else
  1537. tg3_phy_toggle_apd(tp, false);
  1538. out:
  1539. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1540. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1541. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1542. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1543. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1544. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1545. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1546. }
  1547. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1548. tg3_writephy(tp, 0x1c, 0x8d68);
  1549. tg3_writephy(tp, 0x1c, 0x8d68);
  1550. }
  1551. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1552. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1553. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1554. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1555. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1556. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1557. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1558. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1559. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1560. }
  1561. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1562. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1563. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1564. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1565. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1566. tg3_writephy(tp, MII_TG3_TEST1,
  1567. MII_TG3_TEST1_TRIM_EN | 0x4);
  1568. } else
  1569. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1570. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1571. }
  1572. /* Set Extended packet length bit (bit 14) on all chips that */
  1573. /* support jumbo frames */
  1574. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1575. /* Cannot do read-modify-write on 5401 */
  1576. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1577. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1578. u32 phy_reg;
  1579. /* Set bit 14 with read-modify-write to preserve other bits */
  1580. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1581. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1582. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1583. }
  1584. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1585. * jumbo frames transmission.
  1586. */
  1587. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1588. u32 phy_reg;
  1589. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1590. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1591. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1592. }
  1593. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1594. /* adjust output voltage */
  1595. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1596. }
  1597. tg3_phy_toggle_automdix(tp, 1);
  1598. tg3_phy_set_wirespeed(tp);
  1599. return 0;
  1600. }
  1601. static void tg3_frob_aux_power(struct tg3 *tp)
  1602. {
  1603. struct tg3 *tp_peer = tp;
  1604. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1605. return;
  1606. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1607. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1608. struct net_device *dev_peer;
  1609. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1610. /* remove_one() may have been run on the peer. */
  1611. if (!dev_peer)
  1612. tp_peer = tp;
  1613. else
  1614. tp_peer = netdev_priv(dev_peer);
  1615. }
  1616. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1617. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1618. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1619. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1620. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1621. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1622. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1623. (GRC_LCLCTRL_GPIO_OE0 |
  1624. GRC_LCLCTRL_GPIO_OE1 |
  1625. GRC_LCLCTRL_GPIO_OE2 |
  1626. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1627. GRC_LCLCTRL_GPIO_OUTPUT1),
  1628. 100);
  1629. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1630. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1631. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1632. GRC_LCLCTRL_GPIO_OE1 |
  1633. GRC_LCLCTRL_GPIO_OE2 |
  1634. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1635. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1636. tp->grc_local_ctrl;
  1637. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1638. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1639. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1640. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1641. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1642. } else {
  1643. u32 no_gpio2;
  1644. u32 grc_local_ctrl = 0;
  1645. if (tp_peer != tp &&
  1646. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1647. return;
  1648. /* Workaround to prevent overdrawing Amps. */
  1649. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1650. ASIC_REV_5714) {
  1651. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1652. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1653. grc_local_ctrl, 100);
  1654. }
  1655. /* On 5753 and variants, GPIO2 cannot be used. */
  1656. no_gpio2 = tp->nic_sram_data_cfg &
  1657. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1658. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1659. GRC_LCLCTRL_GPIO_OE1 |
  1660. GRC_LCLCTRL_GPIO_OE2 |
  1661. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1662. GRC_LCLCTRL_GPIO_OUTPUT2;
  1663. if (no_gpio2) {
  1664. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1665. GRC_LCLCTRL_GPIO_OUTPUT2);
  1666. }
  1667. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1668. grc_local_ctrl, 100);
  1669. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1670. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1671. grc_local_ctrl, 100);
  1672. if (!no_gpio2) {
  1673. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1674. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1675. grc_local_ctrl, 100);
  1676. }
  1677. }
  1678. } else {
  1679. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1680. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1681. if (tp_peer != tp &&
  1682. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1683. return;
  1684. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1685. (GRC_LCLCTRL_GPIO_OE1 |
  1686. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1687. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1688. GRC_LCLCTRL_GPIO_OE1, 100);
  1689. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1690. (GRC_LCLCTRL_GPIO_OE1 |
  1691. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1692. }
  1693. }
  1694. }
  1695. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1696. {
  1697. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1698. return 1;
  1699. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1700. if (speed != SPEED_10)
  1701. return 1;
  1702. } else if (speed == SPEED_10)
  1703. return 1;
  1704. return 0;
  1705. }
  1706. static int tg3_setup_phy(struct tg3 *, int);
  1707. #define RESET_KIND_SHUTDOWN 0
  1708. #define RESET_KIND_INIT 1
  1709. #define RESET_KIND_SUSPEND 2
  1710. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1711. static int tg3_halt_cpu(struct tg3 *, u32);
  1712. static int tg3_nvram_lock(struct tg3 *);
  1713. static void tg3_nvram_unlock(struct tg3 *);
  1714. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1715. {
  1716. u32 val;
  1717. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1718. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1719. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1720. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1721. sg_dig_ctrl |=
  1722. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1723. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1724. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1725. }
  1726. return;
  1727. }
  1728. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1729. tg3_bmcr_reset(tp);
  1730. val = tr32(GRC_MISC_CFG);
  1731. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1732. udelay(40);
  1733. return;
  1734. } else if (do_low_power) {
  1735. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1736. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1737. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1738. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1739. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1740. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1741. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1742. }
  1743. /* The PHY should not be powered down on some chips because
  1744. * of bugs.
  1745. */
  1746. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1747. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1748. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1749. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1750. return;
  1751. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1752. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1753. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1754. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1755. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1756. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1757. }
  1758. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1759. }
  1760. /* tp->lock is held. */
  1761. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1762. {
  1763. u32 addr_high, addr_low;
  1764. int i;
  1765. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1766. tp->dev->dev_addr[1]);
  1767. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1768. (tp->dev->dev_addr[3] << 16) |
  1769. (tp->dev->dev_addr[4] << 8) |
  1770. (tp->dev->dev_addr[5] << 0));
  1771. for (i = 0; i < 4; i++) {
  1772. if (i == 1 && skip_mac_1)
  1773. continue;
  1774. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1775. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1776. }
  1777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1778. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1779. for (i = 0; i < 12; i++) {
  1780. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1781. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1782. }
  1783. }
  1784. addr_high = (tp->dev->dev_addr[0] +
  1785. tp->dev->dev_addr[1] +
  1786. tp->dev->dev_addr[2] +
  1787. tp->dev->dev_addr[3] +
  1788. tp->dev->dev_addr[4] +
  1789. tp->dev->dev_addr[5]) &
  1790. TX_BACKOFF_SEED_MASK;
  1791. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1792. }
  1793. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1794. {
  1795. u32 misc_host_ctrl;
  1796. bool device_should_wake, do_low_power;
  1797. /* Make sure register accesses (indirect or otherwise)
  1798. * will function correctly.
  1799. */
  1800. pci_write_config_dword(tp->pdev,
  1801. TG3PCI_MISC_HOST_CTRL,
  1802. tp->misc_host_ctrl);
  1803. switch (state) {
  1804. case PCI_D0:
  1805. pci_enable_wake(tp->pdev, state, false);
  1806. pci_set_power_state(tp->pdev, PCI_D0);
  1807. /* Switch out of Vaux if it is a NIC */
  1808. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1809. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1810. return 0;
  1811. case PCI_D1:
  1812. case PCI_D2:
  1813. case PCI_D3hot:
  1814. break;
  1815. default:
  1816. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1817. tp->dev->name, state);
  1818. return -EINVAL;
  1819. }
  1820. /* Restore the CLKREQ setting. */
  1821. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  1822. u16 lnkctl;
  1823. pci_read_config_word(tp->pdev,
  1824. tp->pcie_cap + PCI_EXP_LNKCTL,
  1825. &lnkctl);
  1826. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  1827. pci_write_config_word(tp->pdev,
  1828. tp->pcie_cap + PCI_EXP_LNKCTL,
  1829. lnkctl);
  1830. }
  1831. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1832. tw32(TG3PCI_MISC_HOST_CTRL,
  1833. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1834. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  1835. device_may_wakeup(&tp->pdev->dev) &&
  1836. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  1837. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1838. do_low_power = false;
  1839. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1840. !tp->link_config.phy_is_low_power) {
  1841. struct phy_device *phydev;
  1842. u32 phyid, advertising;
  1843. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1844. tp->link_config.phy_is_low_power = 1;
  1845. tp->link_config.orig_speed = phydev->speed;
  1846. tp->link_config.orig_duplex = phydev->duplex;
  1847. tp->link_config.orig_autoneg = phydev->autoneg;
  1848. tp->link_config.orig_advertising = phydev->advertising;
  1849. advertising = ADVERTISED_TP |
  1850. ADVERTISED_Pause |
  1851. ADVERTISED_Autoneg |
  1852. ADVERTISED_10baseT_Half;
  1853. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1854. device_should_wake) {
  1855. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1856. advertising |=
  1857. ADVERTISED_100baseT_Half |
  1858. ADVERTISED_100baseT_Full |
  1859. ADVERTISED_10baseT_Full;
  1860. else
  1861. advertising |= ADVERTISED_10baseT_Full;
  1862. }
  1863. phydev->advertising = advertising;
  1864. phy_start_aneg(phydev);
  1865. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  1866. if (phyid != TG3_PHY_ID_BCMAC131) {
  1867. phyid &= TG3_PHY_OUI_MASK;
  1868. if (phyid == TG3_PHY_OUI_1 &&
  1869. phyid == TG3_PHY_OUI_2 &&
  1870. phyid == TG3_PHY_OUI_3)
  1871. do_low_power = true;
  1872. }
  1873. }
  1874. } else {
  1875. do_low_power = true;
  1876. if (tp->link_config.phy_is_low_power == 0) {
  1877. tp->link_config.phy_is_low_power = 1;
  1878. tp->link_config.orig_speed = tp->link_config.speed;
  1879. tp->link_config.orig_duplex = tp->link_config.duplex;
  1880. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1881. }
  1882. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1883. tp->link_config.speed = SPEED_10;
  1884. tp->link_config.duplex = DUPLEX_HALF;
  1885. tp->link_config.autoneg = AUTONEG_ENABLE;
  1886. tg3_setup_phy(tp, 0);
  1887. }
  1888. }
  1889. __tg3_set_mac_addr(tp, 0);
  1890. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1891. u32 val;
  1892. val = tr32(GRC_VCPU_EXT_CTRL);
  1893. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1894. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1895. int i;
  1896. u32 val;
  1897. for (i = 0; i < 200; i++) {
  1898. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1899. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1900. break;
  1901. msleep(1);
  1902. }
  1903. }
  1904. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1905. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1906. WOL_DRV_STATE_SHUTDOWN |
  1907. WOL_DRV_WOL |
  1908. WOL_SET_MAGIC_PKT);
  1909. if (device_should_wake) {
  1910. u32 mac_mode;
  1911. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1912. if (do_low_power) {
  1913. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1914. udelay(40);
  1915. }
  1916. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1917. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1918. else
  1919. mac_mode = MAC_MODE_PORT_MODE_MII;
  1920. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1921. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1922. ASIC_REV_5700) {
  1923. u32 speed = (tp->tg3_flags &
  1924. TG3_FLAG_WOL_SPEED_100MB) ?
  1925. SPEED_100 : SPEED_10;
  1926. if (tg3_5700_link_polarity(tp, speed))
  1927. mac_mode |= MAC_MODE_LINK_POLARITY;
  1928. else
  1929. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1930. }
  1931. } else {
  1932. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1933. }
  1934. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1935. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1936. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1937. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  1938. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  1939. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1940. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  1941. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  1942. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  1943. mac_mode |= tp->mac_mode &
  1944. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  1945. if (mac_mode & MAC_MODE_APE_TX_EN)
  1946. mac_mode |= MAC_MODE_TDE_ENABLE;
  1947. }
  1948. tw32_f(MAC_MODE, mac_mode);
  1949. udelay(100);
  1950. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1951. udelay(10);
  1952. }
  1953. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1954. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1955. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1956. u32 base_val;
  1957. base_val = tp->pci_clock_ctrl;
  1958. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1959. CLOCK_CTRL_TXCLK_DISABLE);
  1960. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1961. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1962. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1963. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1964. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1965. /* do nothing */
  1966. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1967. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1968. u32 newbits1, newbits2;
  1969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1970. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1971. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1972. CLOCK_CTRL_TXCLK_DISABLE |
  1973. CLOCK_CTRL_ALTCLK);
  1974. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1975. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1976. newbits1 = CLOCK_CTRL_625_CORE;
  1977. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1978. } else {
  1979. newbits1 = CLOCK_CTRL_ALTCLK;
  1980. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1981. }
  1982. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1983. 40);
  1984. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1985. 40);
  1986. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1987. u32 newbits3;
  1988. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1989. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1990. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1991. CLOCK_CTRL_TXCLK_DISABLE |
  1992. CLOCK_CTRL_44MHZ_CORE);
  1993. } else {
  1994. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1995. }
  1996. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1997. tp->pci_clock_ctrl | newbits3, 40);
  1998. }
  1999. }
  2000. if (!(device_should_wake) &&
  2001. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2002. tg3_power_down_phy(tp, do_low_power);
  2003. tg3_frob_aux_power(tp);
  2004. /* Workaround for unstable PLL clock */
  2005. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2006. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2007. u32 val = tr32(0x7d00);
  2008. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2009. tw32(0x7d00, val);
  2010. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2011. int err;
  2012. err = tg3_nvram_lock(tp);
  2013. tg3_halt_cpu(tp, RX_CPU_BASE);
  2014. if (!err)
  2015. tg3_nvram_unlock(tp);
  2016. }
  2017. }
  2018. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2019. if (device_should_wake)
  2020. pci_enable_wake(tp->pdev, state, true);
  2021. /* Finally, set the new power state. */
  2022. pci_set_power_state(tp->pdev, state);
  2023. return 0;
  2024. }
  2025. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2026. {
  2027. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2028. case MII_TG3_AUX_STAT_10HALF:
  2029. *speed = SPEED_10;
  2030. *duplex = DUPLEX_HALF;
  2031. break;
  2032. case MII_TG3_AUX_STAT_10FULL:
  2033. *speed = SPEED_10;
  2034. *duplex = DUPLEX_FULL;
  2035. break;
  2036. case MII_TG3_AUX_STAT_100HALF:
  2037. *speed = SPEED_100;
  2038. *duplex = DUPLEX_HALF;
  2039. break;
  2040. case MII_TG3_AUX_STAT_100FULL:
  2041. *speed = SPEED_100;
  2042. *duplex = DUPLEX_FULL;
  2043. break;
  2044. case MII_TG3_AUX_STAT_1000HALF:
  2045. *speed = SPEED_1000;
  2046. *duplex = DUPLEX_HALF;
  2047. break;
  2048. case MII_TG3_AUX_STAT_1000FULL:
  2049. *speed = SPEED_1000;
  2050. *duplex = DUPLEX_FULL;
  2051. break;
  2052. default:
  2053. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2054. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2055. SPEED_10;
  2056. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2057. DUPLEX_HALF;
  2058. break;
  2059. }
  2060. *speed = SPEED_INVALID;
  2061. *duplex = DUPLEX_INVALID;
  2062. break;
  2063. }
  2064. }
  2065. static void tg3_phy_copper_begin(struct tg3 *tp)
  2066. {
  2067. u32 new_adv;
  2068. int i;
  2069. if (tp->link_config.phy_is_low_power) {
  2070. /* Entering low power mode. Disable gigabit and
  2071. * 100baseT advertisements.
  2072. */
  2073. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2074. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2075. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2076. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2077. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2078. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2079. } else if (tp->link_config.speed == SPEED_INVALID) {
  2080. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2081. tp->link_config.advertising &=
  2082. ~(ADVERTISED_1000baseT_Half |
  2083. ADVERTISED_1000baseT_Full);
  2084. new_adv = ADVERTISE_CSMA;
  2085. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2086. new_adv |= ADVERTISE_10HALF;
  2087. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2088. new_adv |= ADVERTISE_10FULL;
  2089. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2090. new_adv |= ADVERTISE_100HALF;
  2091. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2092. new_adv |= ADVERTISE_100FULL;
  2093. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2094. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2095. if (tp->link_config.advertising &
  2096. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2097. new_adv = 0;
  2098. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2099. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2100. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2101. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2102. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2103. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2104. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2105. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2106. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2107. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2108. } else {
  2109. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2110. }
  2111. } else {
  2112. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2113. new_adv |= ADVERTISE_CSMA;
  2114. /* Asking for a specific link mode. */
  2115. if (tp->link_config.speed == SPEED_1000) {
  2116. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2117. if (tp->link_config.duplex == DUPLEX_FULL)
  2118. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2119. else
  2120. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2121. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2122. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2123. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2124. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2125. } else {
  2126. if (tp->link_config.speed == SPEED_100) {
  2127. if (tp->link_config.duplex == DUPLEX_FULL)
  2128. new_adv |= ADVERTISE_100FULL;
  2129. else
  2130. new_adv |= ADVERTISE_100HALF;
  2131. } else {
  2132. if (tp->link_config.duplex == DUPLEX_FULL)
  2133. new_adv |= ADVERTISE_10FULL;
  2134. else
  2135. new_adv |= ADVERTISE_10HALF;
  2136. }
  2137. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2138. new_adv = 0;
  2139. }
  2140. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2141. }
  2142. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2143. tp->link_config.speed != SPEED_INVALID) {
  2144. u32 bmcr, orig_bmcr;
  2145. tp->link_config.active_speed = tp->link_config.speed;
  2146. tp->link_config.active_duplex = tp->link_config.duplex;
  2147. bmcr = 0;
  2148. switch (tp->link_config.speed) {
  2149. default:
  2150. case SPEED_10:
  2151. break;
  2152. case SPEED_100:
  2153. bmcr |= BMCR_SPEED100;
  2154. break;
  2155. case SPEED_1000:
  2156. bmcr |= TG3_BMCR_SPEED1000;
  2157. break;
  2158. }
  2159. if (tp->link_config.duplex == DUPLEX_FULL)
  2160. bmcr |= BMCR_FULLDPLX;
  2161. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2162. (bmcr != orig_bmcr)) {
  2163. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2164. for (i = 0; i < 1500; i++) {
  2165. u32 tmp;
  2166. udelay(10);
  2167. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2168. tg3_readphy(tp, MII_BMSR, &tmp))
  2169. continue;
  2170. if (!(tmp & BMSR_LSTATUS)) {
  2171. udelay(40);
  2172. break;
  2173. }
  2174. }
  2175. tg3_writephy(tp, MII_BMCR, bmcr);
  2176. udelay(40);
  2177. }
  2178. } else {
  2179. tg3_writephy(tp, MII_BMCR,
  2180. BMCR_ANENABLE | BMCR_ANRESTART);
  2181. }
  2182. }
  2183. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2184. {
  2185. int err;
  2186. /* Turn off tap power management. */
  2187. /* Set Extended packet length bit */
  2188. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2189. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2190. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2191. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2192. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2193. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2194. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2195. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2196. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2197. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2198. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2199. udelay(40);
  2200. return err;
  2201. }
  2202. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2203. {
  2204. u32 adv_reg, all_mask = 0;
  2205. if (mask & ADVERTISED_10baseT_Half)
  2206. all_mask |= ADVERTISE_10HALF;
  2207. if (mask & ADVERTISED_10baseT_Full)
  2208. all_mask |= ADVERTISE_10FULL;
  2209. if (mask & ADVERTISED_100baseT_Half)
  2210. all_mask |= ADVERTISE_100HALF;
  2211. if (mask & ADVERTISED_100baseT_Full)
  2212. all_mask |= ADVERTISE_100FULL;
  2213. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2214. return 0;
  2215. if ((adv_reg & all_mask) != all_mask)
  2216. return 0;
  2217. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2218. u32 tg3_ctrl;
  2219. all_mask = 0;
  2220. if (mask & ADVERTISED_1000baseT_Half)
  2221. all_mask |= ADVERTISE_1000HALF;
  2222. if (mask & ADVERTISED_1000baseT_Full)
  2223. all_mask |= ADVERTISE_1000FULL;
  2224. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2225. return 0;
  2226. if ((tg3_ctrl & all_mask) != all_mask)
  2227. return 0;
  2228. }
  2229. return 1;
  2230. }
  2231. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2232. {
  2233. u32 curadv, reqadv;
  2234. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2235. return 1;
  2236. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2237. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2238. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2239. if (curadv != reqadv)
  2240. return 0;
  2241. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2242. tg3_readphy(tp, MII_LPA, rmtadv);
  2243. } else {
  2244. /* Reprogram the advertisement register, even if it
  2245. * does not affect the current link. If the link
  2246. * gets renegotiated in the future, we can save an
  2247. * additional renegotiation cycle by advertising
  2248. * it correctly in the first place.
  2249. */
  2250. if (curadv != reqadv) {
  2251. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2252. ADVERTISE_PAUSE_ASYM);
  2253. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2254. }
  2255. }
  2256. return 1;
  2257. }
  2258. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2259. {
  2260. int current_link_up;
  2261. u32 bmsr, dummy;
  2262. u32 lcl_adv, rmt_adv;
  2263. u16 current_speed;
  2264. u8 current_duplex;
  2265. int i, err;
  2266. tw32(MAC_EVENT, 0);
  2267. tw32_f(MAC_STATUS,
  2268. (MAC_STATUS_SYNC_CHANGED |
  2269. MAC_STATUS_CFG_CHANGED |
  2270. MAC_STATUS_MI_COMPLETION |
  2271. MAC_STATUS_LNKSTATE_CHANGED));
  2272. udelay(40);
  2273. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2274. tw32_f(MAC_MI_MODE,
  2275. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2276. udelay(80);
  2277. }
  2278. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2279. /* Some third-party PHYs need to be reset on link going
  2280. * down.
  2281. */
  2282. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2284. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2285. netif_carrier_ok(tp->dev)) {
  2286. tg3_readphy(tp, MII_BMSR, &bmsr);
  2287. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2288. !(bmsr & BMSR_LSTATUS))
  2289. force_reset = 1;
  2290. }
  2291. if (force_reset)
  2292. tg3_phy_reset(tp);
  2293. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2294. tg3_readphy(tp, MII_BMSR, &bmsr);
  2295. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2296. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2297. bmsr = 0;
  2298. if (!(bmsr & BMSR_LSTATUS)) {
  2299. err = tg3_init_5401phy_dsp(tp);
  2300. if (err)
  2301. return err;
  2302. tg3_readphy(tp, MII_BMSR, &bmsr);
  2303. for (i = 0; i < 1000; i++) {
  2304. udelay(10);
  2305. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2306. (bmsr & BMSR_LSTATUS)) {
  2307. udelay(40);
  2308. break;
  2309. }
  2310. }
  2311. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2312. !(bmsr & BMSR_LSTATUS) &&
  2313. tp->link_config.active_speed == SPEED_1000) {
  2314. err = tg3_phy_reset(tp);
  2315. if (!err)
  2316. err = tg3_init_5401phy_dsp(tp);
  2317. if (err)
  2318. return err;
  2319. }
  2320. }
  2321. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2322. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2323. /* 5701 {A0,B0} CRC bug workaround */
  2324. tg3_writephy(tp, 0x15, 0x0a75);
  2325. tg3_writephy(tp, 0x1c, 0x8c68);
  2326. tg3_writephy(tp, 0x1c, 0x8d68);
  2327. tg3_writephy(tp, 0x1c, 0x8c68);
  2328. }
  2329. /* Clear pending interrupts... */
  2330. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2331. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2332. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2333. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2334. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2335. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2336. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2338. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2339. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2340. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2341. else
  2342. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2343. }
  2344. current_link_up = 0;
  2345. current_speed = SPEED_INVALID;
  2346. current_duplex = DUPLEX_INVALID;
  2347. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2348. u32 val;
  2349. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2350. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2351. if (!(val & (1 << 10))) {
  2352. val |= (1 << 10);
  2353. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2354. goto relink;
  2355. }
  2356. }
  2357. bmsr = 0;
  2358. for (i = 0; i < 100; i++) {
  2359. tg3_readphy(tp, MII_BMSR, &bmsr);
  2360. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2361. (bmsr & BMSR_LSTATUS))
  2362. break;
  2363. udelay(40);
  2364. }
  2365. if (bmsr & BMSR_LSTATUS) {
  2366. u32 aux_stat, bmcr;
  2367. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2368. for (i = 0; i < 2000; i++) {
  2369. udelay(10);
  2370. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2371. aux_stat)
  2372. break;
  2373. }
  2374. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2375. &current_speed,
  2376. &current_duplex);
  2377. bmcr = 0;
  2378. for (i = 0; i < 200; i++) {
  2379. tg3_readphy(tp, MII_BMCR, &bmcr);
  2380. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2381. continue;
  2382. if (bmcr && bmcr != 0x7fff)
  2383. break;
  2384. udelay(10);
  2385. }
  2386. lcl_adv = 0;
  2387. rmt_adv = 0;
  2388. tp->link_config.active_speed = current_speed;
  2389. tp->link_config.active_duplex = current_duplex;
  2390. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2391. if ((bmcr & BMCR_ANENABLE) &&
  2392. tg3_copper_is_advertising_all(tp,
  2393. tp->link_config.advertising)) {
  2394. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2395. &rmt_adv))
  2396. current_link_up = 1;
  2397. }
  2398. } else {
  2399. if (!(bmcr & BMCR_ANENABLE) &&
  2400. tp->link_config.speed == current_speed &&
  2401. tp->link_config.duplex == current_duplex &&
  2402. tp->link_config.flowctrl ==
  2403. tp->link_config.active_flowctrl) {
  2404. current_link_up = 1;
  2405. }
  2406. }
  2407. if (current_link_up == 1 &&
  2408. tp->link_config.active_duplex == DUPLEX_FULL)
  2409. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2410. }
  2411. relink:
  2412. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2413. u32 tmp;
  2414. tg3_phy_copper_begin(tp);
  2415. tg3_readphy(tp, MII_BMSR, &tmp);
  2416. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2417. (tmp & BMSR_LSTATUS))
  2418. current_link_up = 1;
  2419. }
  2420. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2421. if (current_link_up == 1) {
  2422. if (tp->link_config.active_speed == SPEED_100 ||
  2423. tp->link_config.active_speed == SPEED_10)
  2424. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2425. else
  2426. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2427. } else
  2428. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2429. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2430. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2431. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2432. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2433. if (current_link_up == 1 &&
  2434. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2435. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2436. else
  2437. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2438. }
  2439. /* ??? Without this setting Netgear GA302T PHY does not
  2440. * ??? send/receive packets...
  2441. */
  2442. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2443. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2444. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2445. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2446. udelay(80);
  2447. }
  2448. tw32_f(MAC_MODE, tp->mac_mode);
  2449. udelay(40);
  2450. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2451. /* Polled via timer. */
  2452. tw32_f(MAC_EVENT, 0);
  2453. } else {
  2454. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2455. }
  2456. udelay(40);
  2457. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2458. current_link_up == 1 &&
  2459. tp->link_config.active_speed == SPEED_1000 &&
  2460. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2461. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2462. udelay(120);
  2463. tw32_f(MAC_STATUS,
  2464. (MAC_STATUS_SYNC_CHANGED |
  2465. MAC_STATUS_CFG_CHANGED));
  2466. udelay(40);
  2467. tg3_write_mem(tp,
  2468. NIC_SRAM_FIRMWARE_MBOX,
  2469. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2470. }
  2471. /* Prevent send BD corruption. */
  2472. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2473. u16 oldlnkctl, newlnkctl;
  2474. pci_read_config_word(tp->pdev,
  2475. tp->pcie_cap + PCI_EXP_LNKCTL,
  2476. &oldlnkctl);
  2477. if (tp->link_config.active_speed == SPEED_100 ||
  2478. tp->link_config.active_speed == SPEED_10)
  2479. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2480. else
  2481. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2482. if (newlnkctl != oldlnkctl)
  2483. pci_write_config_word(tp->pdev,
  2484. tp->pcie_cap + PCI_EXP_LNKCTL,
  2485. newlnkctl);
  2486. }
  2487. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2488. if (current_link_up)
  2489. netif_carrier_on(tp->dev);
  2490. else
  2491. netif_carrier_off(tp->dev);
  2492. tg3_link_report(tp);
  2493. }
  2494. return 0;
  2495. }
  2496. struct tg3_fiber_aneginfo {
  2497. int state;
  2498. #define ANEG_STATE_UNKNOWN 0
  2499. #define ANEG_STATE_AN_ENABLE 1
  2500. #define ANEG_STATE_RESTART_INIT 2
  2501. #define ANEG_STATE_RESTART 3
  2502. #define ANEG_STATE_DISABLE_LINK_OK 4
  2503. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2504. #define ANEG_STATE_ABILITY_DETECT 6
  2505. #define ANEG_STATE_ACK_DETECT_INIT 7
  2506. #define ANEG_STATE_ACK_DETECT 8
  2507. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2508. #define ANEG_STATE_COMPLETE_ACK 10
  2509. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2510. #define ANEG_STATE_IDLE_DETECT 12
  2511. #define ANEG_STATE_LINK_OK 13
  2512. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2513. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2514. u32 flags;
  2515. #define MR_AN_ENABLE 0x00000001
  2516. #define MR_RESTART_AN 0x00000002
  2517. #define MR_AN_COMPLETE 0x00000004
  2518. #define MR_PAGE_RX 0x00000008
  2519. #define MR_NP_LOADED 0x00000010
  2520. #define MR_TOGGLE_TX 0x00000020
  2521. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2522. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2523. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2524. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2525. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2526. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2527. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2528. #define MR_TOGGLE_RX 0x00002000
  2529. #define MR_NP_RX 0x00004000
  2530. #define MR_LINK_OK 0x80000000
  2531. unsigned long link_time, cur_time;
  2532. u32 ability_match_cfg;
  2533. int ability_match_count;
  2534. char ability_match, idle_match, ack_match;
  2535. u32 txconfig, rxconfig;
  2536. #define ANEG_CFG_NP 0x00000080
  2537. #define ANEG_CFG_ACK 0x00000040
  2538. #define ANEG_CFG_RF2 0x00000020
  2539. #define ANEG_CFG_RF1 0x00000010
  2540. #define ANEG_CFG_PS2 0x00000001
  2541. #define ANEG_CFG_PS1 0x00008000
  2542. #define ANEG_CFG_HD 0x00004000
  2543. #define ANEG_CFG_FD 0x00002000
  2544. #define ANEG_CFG_INVAL 0x00001f06
  2545. };
  2546. #define ANEG_OK 0
  2547. #define ANEG_DONE 1
  2548. #define ANEG_TIMER_ENAB 2
  2549. #define ANEG_FAILED -1
  2550. #define ANEG_STATE_SETTLE_TIME 10000
  2551. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2552. struct tg3_fiber_aneginfo *ap)
  2553. {
  2554. u16 flowctrl;
  2555. unsigned long delta;
  2556. u32 rx_cfg_reg;
  2557. int ret;
  2558. if (ap->state == ANEG_STATE_UNKNOWN) {
  2559. ap->rxconfig = 0;
  2560. ap->link_time = 0;
  2561. ap->cur_time = 0;
  2562. ap->ability_match_cfg = 0;
  2563. ap->ability_match_count = 0;
  2564. ap->ability_match = 0;
  2565. ap->idle_match = 0;
  2566. ap->ack_match = 0;
  2567. }
  2568. ap->cur_time++;
  2569. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2570. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2571. if (rx_cfg_reg != ap->ability_match_cfg) {
  2572. ap->ability_match_cfg = rx_cfg_reg;
  2573. ap->ability_match = 0;
  2574. ap->ability_match_count = 0;
  2575. } else {
  2576. if (++ap->ability_match_count > 1) {
  2577. ap->ability_match = 1;
  2578. ap->ability_match_cfg = rx_cfg_reg;
  2579. }
  2580. }
  2581. if (rx_cfg_reg & ANEG_CFG_ACK)
  2582. ap->ack_match = 1;
  2583. else
  2584. ap->ack_match = 0;
  2585. ap->idle_match = 0;
  2586. } else {
  2587. ap->idle_match = 1;
  2588. ap->ability_match_cfg = 0;
  2589. ap->ability_match_count = 0;
  2590. ap->ability_match = 0;
  2591. ap->ack_match = 0;
  2592. rx_cfg_reg = 0;
  2593. }
  2594. ap->rxconfig = rx_cfg_reg;
  2595. ret = ANEG_OK;
  2596. switch(ap->state) {
  2597. case ANEG_STATE_UNKNOWN:
  2598. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2599. ap->state = ANEG_STATE_AN_ENABLE;
  2600. /* fallthru */
  2601. case ANEG_STATE_AN_ENABLE:
  2602. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2603. if (ap->flags & MR_AN_ENABLE) {
  2604. ap->link_time = 0;
  2605. ap->cur_time = 0;
  2606. ap->ability_match_cfg = 0;
  2607. ap->ability_match_count = 0;
  2608. ap->ability_match = 0;
  2609. ap->idle_match = 0;
  2610. ap->ack_match = 0;
  2611. ap->state = ANEG_STATE_RESTART_INIT;
  2612. } else {
  2613. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2614. }
  2615. break;
  2616. case ANEG_STATE_RESTART_INIT:
  2617. ap->link_time = ap->cur_time;
  2618. ap->flags &= ~(MR_NP_LOADED);
  2619. ap->txconfig = 0;
  2620. tw32(MAC_TX_AUTO_NEG, 0);
  2621. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2622. tw32_f(MAC_MODE, tp->mac_mode);
  2623. udelay(40);
  2624. ret = ANEG_TIMER_ENAB;
  2625. ap->state = ANEG_STATE_RESTART;
  2626. /* fallthru */
  2627. case ANEG_STATE_RESTART:
  2628. delta = ap->cur_time - ap->link_time;
  2629. if (delta > ANEG_STATE_SETTLE_TIME) {
  2630. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2631. } else {
  2632. ret = ANEG_TIMER_ENAB;
  2633. }
  2634. break;
  2635. case ANEG_STATE_DISABLE_LINK_OK:
  2636. ret = ANEG_DONE;
  2637. break;
  2638. case ANEG_STATE_ABILITY_DETECT_INIT:
  2639. ap->flags &= ~(MR_TOGGLE_TX);
  2640. ap->txconfig = ANEG_CFG_FD;
  2641. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2642. if (flowctrl & ADVERTISE_1000XPAUSE)
  2643. ap->txconfig |= ANEG_CFG_PS1;
  2644. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2645. ap->txconfig |= ANEG_CFG_PS2;
  2646. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2647. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2648. tw32_f(MAC_MODE, tp->mac_mode);
  2649. udelay(40);
  2650. ap->state = ANEG_STATE_ABILITY_DETECT;
  2651. break;
  2652. case ANEG_STATE_ABILITY_DETECT:
  2653. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2654. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2655. }
  2656. break;
  2657. case ANEG_STATE_ACK_DETECT_INIT:
  2658. ap->txconfig |= ANEG_CFG_ACK;
  2659. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2660. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2661. tw32_f(MAC_MODE, tp->mac_mode);
  2662. udelay(40);
  2663. ap->state = ANEG_STATE_ACK_DETECT;
  2664. /* fallthru */
  2665. case ANEG_STATE_ACK_DETECT:
  2666. if (ap->ack_match != 0) {
  2667. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2668. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2669. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2670. } else {
  2671. ap->state = ANEG_STATE_AN_ENABLE;
  2672. }
  2673. } else if (ap->ability_match != 0 &&
  2674. ap->rxconfig == 0) {
  2675. ap->state = ANEG_STATE_AN_ENABLE;
  2676. }
  2677. break;
  2678. case ANEG_STATE_COMPLETE_ACK_INIT:
  2679. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2680. ret = ANEG_FAILED;
  2681. break;
  2682. }
  2683. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2684. MR_LP_ADV_HALF_DUPLEX |
  2685. MR_LP_ADV_SYM_PAUSE |
  2686. MR_LP_ADV_ASYM_PAUSE |
  2687. MR_LP_ADV_REMOTE_FAULT1 |
  2688. MR_LP_ADV_REMOTE_FAULT2 |
  2689. MR_LP_ADV_NEXT_PAGE |
  2690. MR_TOGGLE_RX |
  2691. MR_NP_RX);
  2692. if (ap->rxconfig & ANEG_CFG_FD)
  2693. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2694. if (ap->rxconfig & ANEG_CFG_HD)
  2695. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2696. if (ap->rxconfig & ANEG_CFG_PS1)
  2697. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2698. if (ap->rxconfig & ANEG_CFG_PS2)
  2699. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2700. if (ap->rxconfig & ANEG_CFG_RF1)
  2701. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2702. if (ap->rxconfig & ANEG_CFG_RF2)
  2703. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2704. if (ap->rxconfig & ANEG_CFG_NP)
  2705. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2706. ap->link_time = ap->cur_time;
  2707. ap->flags ^= (MR_TOGGLE_TX);
  2708. if (ap->rxconfig & 0x0008)
  2709. ap->flags |= MR_TOGGLE_RX;
  2710. if (ap->rxconfig & ANEG_CFG_NP)
  2711. ap->flags |= MR_NP_RX;
  2712. ap->flags |= MR_PAGE_RX;
  2713. ap->state = ANEG_STATE_COMPLETE_ACK;
  2714. ret = ANEG_TIMER_ENAB;
  2715. break;
  2716. case ANEG_STATE_COMPLETE_ACK:
  2717. if (ap->ability_match != 0 &&
  2718. ap->rxconfig == 0) {
  2719. ap->state = ANEG_STATE_AN_ENABLE;
  2720. break;
  2721. }
  2722. delta = ap->cur_time - ap->link_time;
  2723. if (delta > ANEG_STATE_SETTLE_TIME) {
  2724. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2725. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2726. } else {
  2727. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2728. !(ap->flags & MR_NP_RX)) {
  2729. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2730. } else {
  2731. ret = ANEG_FAILED;
  2732. }
  2733. }
  2734. }
  2735. break;
  2736. case ANEG_STATE_IDLE_DETECT_INIT:
  2737. ap->link_time = ap->cur_time;
  2738. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2739. tw32_f(MAC_MODE, tp->mac_mode);
  2740. udelay(40);
  2741. ap->state = ANEG_STATE_IDLE_DETECT;
  2742. ret = ANEG_TIMER_ENAB;
  2743. break;
  2744. case ANEG_STATE_IDLE_DETECT:
  2745. if (ap->ability_match != 0 &&
  2746. ap->rxconfig == 0) {
  2747. ap->state = ANEG_STATE_AN_ENABLE;
  2748. break;
  2749. }
  2750. delta = ap->cur_time - ap->link_time;
  2751. if (delta > ANEG_STATE_SETTLE_TIME) {
  2752. /* XXX another gem from the Broadcom driver :( */
  2753. ap->state = ANEG_STATE_LINK_OK;
  2754. }
  2755. break;
  2756. case ANEG_STATE_LINK_OK:
  2757. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2758. ret = ANEG_DONE;
  2759. break;
  2760. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2761. /* ??? unimplemented */
  2762. break;
  2763. case ANEG_STATE_NEXT_PAGE_WAIT:
  2764. /* ??? unimplemented */
  2765. break;
  2766. default:
  2767. ret = ANEG_FAILED;
  2768. break;
  2769. }
  2770. return ret;
  2771. }
  2772. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2773. {
  2774. int res = 0;
  2775. struct tg3_fiber_aneginfo aninfo;
  2776. int status = ANEG_FAILED;
  2777. unsigned int tick;
  2778. u32 tmp;
  2779. tw32_f(MAC_TX_AUTO_NEG, 0);
  2780. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2781. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2782. udelay(40);
  2783. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2784. udelay(40);
  2785. memset(&aninfo, 0, sizeof(aninfo));
  2786. aninfo.flags |= MR_AN_ENABLE;
  2787. aninfo.state = ANEG_STATE_UNKNOWN;
  2788. aninfo.cur_time = 0;
  2789. tick = 0;
  2790. while (++tick < 195000) {
  2791. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2792. if (status == ANEG_DONE || status == ANEG_FAILED)
  2793. break;
  2794. udelay(1);
  2795. }
  2796. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2797. tw32_f(MAC_MODE, tp->mac_mode);
  2798. udelay(40);
  2799. *txflags = aninfo.txconfig;
  2800. *rxflags = aninfo.flags;
  2801. if (status == ANEG_DONE &&
  2802. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2803. MR_LP_ADV_FULL_DUPLEX)))
  2804. res = 1;
  2805. return res;
  2806. }
  2807. static void tg3_init_bcm8002(struct tg3 *tp)
  2808. {
  2809. u32 mac_status = tr32(MAC_STATUS);
  2810. int i;
  2811. /* Reset when initting first time or we have a link. */
  2812. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2813. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2814. return;
  2815. /* Set PLL lock range. */
  2816. tg3_writephy(tp, 0x16, 0x8007);
  2817. /* SW reset */
  2818. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2819. /* Wait for reset to complete. */
  2820. /* XXX schedule_timeout() ... */
  2821. for (i = 0; i < 500; i++)
  2822. udelay(10);
  2823. /* Config mode; select PMA/Ch 1 regs. */
  2824. tg3_writephy(tp, 0x10, 0x8411);
  2825. /* Enable auto-lock and comdet, select txclk for tx. */
  2826. tg3_writephy(tp, 0x11, 0x0a10);
  2827. tg3_writephy(tp, 0x18, 0x00a0);
  2828. tg3_writephy(tp, 0x16, 0x41ff);
  2829. /* Assert and deassert POR. */
  2830. tg3_writephy(tp, 0x13, 0x0400);
  2831. udelay(40);
  2832. tg3_writephy(tp, 0x13, 0x0000);
  2833. tg3_writephy(tp, 0x11, 0x0a50);
  2834. udelay(40);
  2835. tg3_writephy(tp, 0x11, 0x0a10);
  2836. /* Wait for signal to stabilize */
  2837. /* XXX schedule_timeout() ... */
  2838. for (i = 0; i < 15000; i++)
  2839. udelay(10);
  2840. /* Deselect the channel register so we can read the PHYID
  2841. * later.
  2842. */
  2843. tg3_writephy(tp, 0x10, 0x8011);
  2844. }
  2845. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2846. {
  2847. u16 flowctrl;
  2848. u32 sg_dig_ctrl, sg_dig_status;
  2849. u32 serdes_cfg, expected_sg_dig_ctrl;
  2850. int workaround, port_a;
  2851. int current_link_up;
  2852. serdes_cfg = 0;
  2853. expected_sg_dig_ctrl = 0;
  2854. workaround = 0;
  2855. port_a = 1;
  2856. current_link_up = 0;
  2857. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2858. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2859. workaround = 1;
  2860. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2861. port_a = 0;
  2862. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2863. /* preserve bits 20-23 for voltage regulator */
  2864. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2865. }
  2866. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2867. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2868. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2869. if (workaround) {
  2870. u32 val = serdes_cfg;
  2871. if (port_a)
  2872. val |= 0xc010000;
  2873. else
  2874. val |= 0x4010000;
  2875. tw32_f(MAC_SERDES_CFG, val);
  2876. }
  2877. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2878. }
  2879. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2880. tg3_setup_flow_control(tp, 0, 0);
  2881. current_link_up = 1;
  2882. }
  2883. goto out;
  2884. }
  2885. /* Want auto-negotiation. */
  2886. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2887. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2888. if (flowctrl & ADVERTISE_1000XPAUSE)
  2889. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2890. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2891. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2892. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2893. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2894. tp->serdes_counter &&
  2895. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2896. MAC_STATUS_RCVD_CFG)) ==
  2897. MAC_STATUS_PCS_SYNCED)) {
  2898. tp->serdes_counter--;
  2899. current_link_up = 1;
  2900. goto out;
  2901. }
  2902. restart_autoneg:
  2903. if (workaround)
  2904. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2905. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2906. udelay(5);
  2907. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2908. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2909. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2910. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2911. MAC_STATUS_SIGNAL_DET)) {
  2912. sg_dig_status = tr32(SG_DIG_STATUS);
  2913. mac_status = tr32(MAC_STATUS);
  2914. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2915. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2916. u32 local_adv = 0, remote_adv = 0;
  2917. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2918. local_adv |= ADVERTISE_1000XPAUSE;
  2919. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2920. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2921. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2922. remote_adv |= LPA_1000XPAUSE;
  2923. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2924. remote_adv |= LPA_1000XPAUSE_ASYM;
  2925. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2926. current_link_up = 1;
  2927. tp->serdes_counter = 0;
  2928. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2929. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2930. if (tp->serdes_counter)
  2931. tp->serdes_counter--;
  2932. else {
  2933. if (workaround) {
  2934. u32 val = serdes_cfg;
  2935. if (port_a)
  2936. val |= 0xc010000;
  2937. else
  2938. val |= 0x4010000;
  2939. tw32_f(MAC_SERDES_CFG, val);
  2940. }
  2941. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2942. udelay(40);
  2943. /* Link parallel detection - link is up */
  2944. /* only if we have PCS_SYNC and not */
  2945. /* receiving config code words */
  2946. mac_status = tr32(MAC_STATUS);
  2947. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2948. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2949. tg3_setup_flow_control(tp, 0, 0);
  2950. current_link_up = 1;
  2951. tp->tg3_flags2 |=
  2952. TG3_FLG2_PARALLEL_DETECT;
  2953. tp->serdes_counter =
  2954. SERDES_PARALLEL_DET_TIMEOUT;
  2955. } else
  2956. goto restart_autoneg;
  2957. }
  2958. }
  2959. } else {
  2960. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2961. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2962. }
  2963. out:
  2964. return current_link_up;
  2965. }
  2966. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2967. {
  2968. int current_link_up = 0;
  2969. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2970. goto out;
  2971. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2972. u32 txflags, rxflags;
  2973. int i;
  2974. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2975. u32 local_adv = 0, remote_adv = 0;
  2976. if (txflags & ANEG_CFG_PS1)
  2977. local_adv |= ADVERTISE_1000XPAUSE;
  2978. if (txflags & ANEG_CFG_PS2)
  2979. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2980. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2981. remote_adv |= LPA_1000XPAUSE;
  2982. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2983. remote_adv |= LPA_1000XPAUSE_ASYM;
  2984. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2985. current_link_up = 1;
  2986. }
  2987. for (i = 0; i < 30; i++) {
  2988. udelay(20);
  2989. tw32_f(MAC_STATUS,
  2990. (MAC_STATUS_SYNC_CHANGED |
  2991. MAC_STATUS_CFG_CHANGED));
  2992. udelay(40);
  2993. if ((tr32(MAC_STATUS) &
  2994. (MAC_STATUS_SYNC_CHANGED |
  2995. MAC_STATUS_CFG_CHANGED)) == 0)
  2996. break;
  2997. }
  2998. mac_status = tr32(MAC_STATUS);
  2999. if (current_link_up == 0 &&
  3000. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3001. !(mac_status & MAC_STATUS_RCVD_CFG))
  3002. current_link_up = 1;
  3003. } else {
  3004. tg3_setup_flow_control(tp, 0, 0);
  3005. /* Forcing 1000FD link up. */
  3006. current_link_up = 1;
  3007. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3008. udelay(40);
  3009. tw32_f(MAC_MODE, tp->mac_mode);
  3010. udelay(40);
  3011. }
  3012. out:
  3013. return current_link_up;
  3014. }
  3015. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3016. {
  3017. u32 orig_pause_cfg;
  3018. u16 orig_active_speed;
  3019. u8 orig_active_duplex;
  3020. u32 mac_status;
  3021. int current_link_up;
  3022. int i;
  3023. orig_pause_cfg = tp->link_config.active_flowctrl;
  3024. orig_active_speed = tp->link_config.active_speed;
  3025. orig_active_duplex = tp->link_config.active_duplex;
  3026. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3027. netif_carrier_ok(tp->dev) &&
  3028. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3029. mac_status = tr32(MAC_STATUS);
  3030. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3031. MAC_STATUS_SIGNAL_DET |
  3032. MAC_STATUS_CFG_CHANGED |
  3033. MAC_STATUS_RCVD_CFG);
  3034. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3035. MAC_STATUS_SIGNAL_DET)) {
  3036. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3037. MAC_STATUS_CFG_CHANGED));
  3038. return 0;
  3039. }
  3040. }
  3041. tw32_f(MAC_TX_AUTO_NEG, 0);
  3042. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3043. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3044. tw32_f(MAC_MODE, tp->mac_mode);
  3045. udelay(40);
  3046. if (tp->phy_id == PHY_ID_BCM8002)
  3047. tg3_init_bcm8002(tp);
  3048. /* Enable link change event even when serdes polling. */
  3049. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3050. udelay(40);
  3051. current_link_up = 0;
  3052. mac_status = tr32(MAC_STATUS);
  3053. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3054. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3055. else
  3056. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3057. tp->hw_status->status =
  3058. (SD_STATUS_UPDATED |
  3059. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3060. for (i = 0; i < 100; i++) {
  3061. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3062. MAC_STATUS_CFG_CHANGED));
  3063. udelay(5);
  3064. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3065. MAC_STATUS_CFG_CHANGED |
  3066. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3067. break;
  3068. }
  3069. mac_status = tr32(MAC_STATUS);
  3070. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3071. current_link_up = 0;
  3072. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3073. tp->serdes_counter == 0) {
  3074. tw32_f(MAC_MODE, (tp->mac_mode |
  3075. MAC_MODE_SEND_CONFIGS));
  3076. udelay(1);
  3077. tw32_f(MAC_MODE, tp->mac_mode);
  3078. }
  3079. }
  3080. if (current_link_up == 1) {
  3081. tp->link_config.active_speed = SPEED_1000;
  3082. tp->link_config.active_duplex = DUPLEX_FULL;
  3083. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3084. LED_CTRL_LNKLED_OVERRIDE |
  3085. LED_CTRL_1000MBPS_ON));
  3086. } else {
  3087. tp->link_config.active_speed = SPEED_INVALID;
  3088. tp->link_config.active_duplex = DUPLEX_INVALID;
  3089. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3090. LED_CTRL_LNKLED_OVERRIDE |
  3091. LED_CTRL_TRAFFIC_OVERRIDE));
  3092. }
  3093. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3094. if (current_link_up)
  3095. netif_carrier_on(tp->dev);
  3096. else
  3097. netif_carrier_off(tp->dev);
  3098. tg3_link_report(tp);
  3099. } else {
  3100. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3101. if (orig_pause_cfg != now_pause_cfg ||
  3102. orig_active_speed != tp->link_config.active_speed ||
  3103. orig_active_duplex != tp->link_config.active_duplex)
  3104. tg3_link_report(tp);
  3105. }
  3106. return 0;
  3107. }
  3108. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3109. {
  3110. int current_link_up, err = 0;
  3111. u32 bmsr, bmcr;
  3112. u16 current_speed;
  3113. u8 current_duplex;
  3114. u32 local_adv, remote_adv;
  3115. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3116. tw32_f(MAC_MODE, tp->mac_mode);
  3117. udelay(40);
  3118. tw32(MAC_EVENT, 0);
  3119. tw32_f(MAC_STATUS,
  3120. (MAC_STATUS_SYNC_CHANGED |
  3121. MAC_STATUS_CFG_CHANGED |
  3122. MAC_STATUS_MI_COMPLETION |
  3123. MAC_STATUS_LNKSTATE_CHANGED));
  3124. udelay(40);
  3125. if (force_reset)
  3126. tg3_phy_reset(tp);
  3127. current_link_up = 0;
  3128. current_speed = SPEED_INVALID;
  3129. current_duplex = DUPLEX_INVALID;
  3130. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3131. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3132. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3133. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3134. bmsr |= BMSR_LSTATUS;
  3135. else
  3136. bmsr &= ~BMSR_LSTATUS;
  3137. }
  3138. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3139. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3140. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3141. /* do nothing, just check for link up at the end */
  3142. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3143. u32 adv, new_adv;
  3144. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3145. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3146. ADVERTISE_1000XPAUSE |
  3147. ADVERTISE_1000XPSE_ASYM |
  3148. ADVERTISE_SLCT);
  3149. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3150. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3151. new_adv |= ADVERTISE_1000XHALF;
  3152. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3153. new_adv |= ADVERTISE_1000XFULL;
  3154. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3155. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3156. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3157. tg3_writephy(tp, MII_BMCR, bmcr);
  3158. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3159. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3160. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3161. return err;
  3162. }
  3163. } else {
  3164. u32 new_bmcr;
  3165. bmcr &= ~BMCR_SPEED1000;
  3166. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3167. if (tp->link_config.duplex == DUPLEX_FULL)
  3168. new_bmcr |= BMCR_FULLDPLX;
  3169. if (new_bmcr != bmcr) {
  3170. /* BMCR_SPEED1000 is a reserved bit that needs
  3171. * to be set on write.
  3172. */
  3173. new_bmcr |= BMCR_SPEED1000;
  3174. /* Force a linkdown */
  3175. if (netif_carrier_ok(tp->dev)) {
  3176. u32 adv;
  3177. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3178. adv &= ~(ADVERTISE_1000XFULL |
  3179. ADVERTISE_1000XHALF |
  3180. ADVERTISE_SLCT);
  3181. tg3_writephy(tp, MII_ADVERTISE, adv);
  3182. tg3_writephy(tp, MII_BMCR, bmcr |
  3183. BMCR_ANRESTART |
  3184. BMCR_ANENABLE);
  3185. udelay(10);
  3186. netif_carrier_off(tp->dev);
  3187. }
  3188. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3189. bmcr = new_bmcr;
  3190. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3191. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3192. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3193. ASIC_REV_5714) {
  3194. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3195. bmsr |= BMSR_LSTATUS;
  3196. else
  3197. bmsr &= ~BMSR_LSTATUS;
  3198. }
  3199. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3200. }
  3201. }
  3202. if (bmsr & BMSR_LSTATUS) {
  3203. current_speed = SPEED_1000;
  3204. current_link_up = 1;
  3205. if (bmcr & BMCR_FULLDPLX)
  3206. current_duplex = DUPLEX_FULL;
  3207. else
  3208. current_duplex = DUPLEX_HALF;
  3209. local_adv = 0;
  3210. remote_adv = 0;
  3211. if (bmcr & BMCR_ANENABLE) {
  3212. u32 common;
  3213. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3214. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3215. common = local_adv & remote_adv;
  3216. if (common & (ADVERTISE_1000XHALF |
  3217. ADVERTISE_1000XFULL)) {
  3218. if (common & ADVERTISE_1000XFULL)
  3219. current_duplex = DUPLEX_FULL;
  3220. else
  3221. current_duplex = DUPLEX_HALF;
  3222. }
  3223. else
  3224. current_link_up = 0;
  3225. }
  3226. }
  3227. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3228. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3229. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3230. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3231. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3232. tw32_f(MAC_MODE, tp->mac_mode);
  3233. udelay(40);
  3234. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3235. tp->link_config.active_speed = current_speed;
  3236. tp->link_config.active_duplex = current_duplex;
  3237. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3238. if (current_link_up)
  3239. netif_carrier_on(tp->dev);
  3240. else {
  3241. netif_carrier_off(tp->dev);
  3242. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3243. }
  3244. tg3_link_report(tp);
  3245. }
  3246. return err;
  3247. }
  3248. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3249. {
  3250. if (tp->serdes_counter) {
  3251. /* Give autoneg time to complete. */
  3252. tp->serdes_counter--;
  3253. return;
  3254. }
  3255. if (!netif_carrier_ok(tp->dev) &&
  3256. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3257. u32 bmcr;
  3258. tg3_readphy(tp, MII_BMCR, &bmcr);
  3259. if (bmcr & BMCR_ANENABLE) {
  3260. u32 phy1, phy2;
  3261. /* Select shadow register 0x1f */
  3262. tg3_writephy(tp, 0x1c, 0x7c00);
  3263. tg3_readphy(tp, 0x1c, &phy1);
  3264. /* Select expansion interrupt status register */
  3265. tg3_writephy(tp, 0x17, 0x0f01);
  3266. tg3_readphy(tp, 0x15, &phy2);
  3267. tg3_readphy(tp, 0x15, &phy2);
  3268. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3269. /* We have signal detect and not receiving
  3270. * config code words, link is up by parallel
  3271. * detection.
  3272. */
  3273. bmcr &= ~BMCR_ANENABLE;
  3274. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3275. tg3_writephy(tp, MII_BMCR, bmcr);
  3276. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3277. }
  3278. }
  3279. }
  3280. else if (netif_carrier_ok(tp->dev) &&
  3281. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3282. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3283. u32 phy2;
  3284. /* Select expansion interrupt status register */
  3285. tg3_writephy(tp, 0x17, 0x0f01);
  3286. tg3_readphy(tp, 0x15, &phy2);
  3287. if (phy2 & 0x20) {
  3288. u32 bmcr;
  3289. /* Config code words received, turn on autoneg. */
  3290. tg3_readphy(tp, MII_BMCR, &bmcr);
  3291. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3292. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3293. }
  3294. }
  3295. }
  3296. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3297. {
  3298. int err;
  3299. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3300. err = tg3_setup_fiber_phy(tp, force_reset);
  3301. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3302. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3303. } else {
  3304. err = tg3_setup_copper_phy(tp, force_reset);
  3305. }
  3306. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3307. u32 val, scale;
  3308. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3309. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3310. scale = 65;
  3311. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3312. scale = 6;
  3313. else
  3314. scale = 12;
  3315. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3316. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3317. tw32(GRC_MISC_CFG, val);
  3318. }
  3319. if (tp->link_config.active_speed == SPEED_1000 &&
  3320. tp->link_config.active_duplex == DUPLEX_HALF)
  3321. tw32(MAC_TX_LENGTHS,
  3322. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3323. (6 << TX_LENGTHS_IPG_SHIFT) |
  3324. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3325. else
  3326. tw32(MAC_TX_LENGTHS,
  3327. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3328. (6 << TX_LENGTHS_IPG_SHIFT) |
  3329. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3330. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3331. if (netif_carrier_ok(tp->dev)) {
  3332. tw32(HOSTCC_STAT_COAL_TICKS,
  3333. tp->coal.stats_block_coalesce_usecs);
  3334. } else {
  3335. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3336. }
  3337. }
  3338. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3339. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3340. if (!netif_carrier_ok(tp->dev))
  3341. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3342. tp->pwrmgmt_thresh;
  3343. else
  3344. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3345. tw32(PCIE_PWR_MGMT_THRESH, val);
  3346. }
  3347. return err;
  3348. }
  3349. /* This is called whenever we suspect that the system chipset is re-
  3350. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3351. * is bogus tx completions. We try to recover by setting the
  3352. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3353. * in the workqueue.
  3354. */
  3355. static void tg3_tx_recover(struct tg3 *tp)
  3356. {
  3357. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3358. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3359. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3360. "mapped I/O cycles to the network device, attempting to "
  3361. "recover. Please report the problem to the driver maintainer "
  3362. "and include system chipset information.\n", tp->dev->name);
  3363. spin_lock(&tp->lock);
  3364. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3365. spin_unlock(&tp->lock);
  3366. }
  3367. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3368. {
  3369. smp_mb();
  3370. return (tp->tx_pending -
  3371. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3372. }
  3373. /* Tigon3 never reports partial packet sends. So we do not
  3374. * need special logic to handle SKBs that have not had all
  3375. * of their frags sent yet, like SunGEM does.
  3376. */
  3377. static void tg3_tx(struct tg3 *tp)
  3378. {
  3379. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3380. u32 sw_idx = tp->tx_cons;
  3381. while (sw_idx != hw_idx) {
  3382. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3383. struct sk_buff *skb = ri->skb;
  3384. int i, tx_bug = 0;
  3385. if (unlikely(skb == NULL)) {
  3386. tg3_tx_recover(tp);
  3387. return;
  3388. }
  3389. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3390. ri->skb = NULL;
  3391. sw_idx = NEXT_TX(sw_idx);
  3392. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3393. ri = &tp->tx_buffers[sw_idx];
  3394. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3395. tx_bug = 1;
  3396. sw_idx = NEXT_TX(sw_idx);
  3397. }
  3398. dev_kfree_skb(skb);
  3399. if (unlikely(tx_bug)) {
  3400. tg3_tx_recover(tp);
  3401. return;
  3402. }
  3403. }
  3404. tp->tx_cons = sw_idx;
  3405. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3406. * before checking for netif_queue_stopped(). Without the
  3407. * memory barrier, there is a small possibility that tg3_start_xmit()
  3408. * will miss it and cause the queue to be stopped forever.
  3409. */
  3410. smp_mb();
  3411. if (unlikely(netif_queue_stopped(tp->dev) &&
  3412. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3413. netif_tx_lock(tp->dev);
  3414. if (netif_queue_stopped(tp->dev) &&
  3415. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3416. netif_wake_queue(tp->dev);
  3417. netif_tx_unlock(tp->dev);
  3418. }
  3419. }
  3420. /* Returns size of skb allocated or < 0 on error.
  3421. *
  3422. * We only need to fill in the address because the other members
  3423. * of the RX descriptor are invariant, see tg3_init_rings.
  3424. *
  3425. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3426. * posting buffers we only dirty the first cache line of the RX
  3427. * descriptor (containing the address). Whereas for the RX status
  3428. * buffers the cpu only reads the last cacheline of the RX descriptor
  3429. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3430. */
  3431. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3432. int src_idx, u32 dest_idx_unmasked)
  3433. {
  3434. struct tg3_rx_buffer_desc *desc;
  3435. struct ring_info *map, *src_map;
  3436. struct sk_buff *skb;
  3437. dma_addr_t mapping;
  3438. int skb_size, dest_idx;
  3439. src_map = NULL;
  3440. switch (opaque_key) {
  3441. case RXD_OPAQUE_RING_STD:
  3442. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3443. desc = &tp->rx_std[dest_idx];
  3444. map = &tp->rx_std_buffers[dest_idx];
  3445. if (src_idx >= 0)
  3446. src_map = &tp->rx_std_buffers[src_idx];
  3447. skb_size = tp->rx_pkt_buf_sz;
  3448. break;
  3449. case RXD_OPAQUE_RING_JUMBO:
  3450. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3451. desc = &tp->rx_jumbo[dest_idx];
  3452. map = &tp->rx_jumbo_buffers[dest_idx];
  3453. if (src_idx >= 0)
  3454. src_map = &tp->rx_jumbo_buffers[src_idx];
  3455. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3456. break;
  3457. default:
  3458. return -EINVAL;
  3459. }
  3460. /* Do not overwrite any of the map or rp information
  3461. * until we are sure we can commit to a new buffer.
  3462. *
  3463. * Callers depend upon this behavior and assume that
  3464. * we leave everything unchanged if we fail.
  3465. */
  3466. skb = netdev_alloc_skb(tp->dev, skb_size);
  3467. if (skb == NULL)
  3468. return -ENOMEM;
  3469. skb_reserve(skb, tp->rx_offset);
  3470. mapping = pci_map_single(tp->pdev, skb->data,
  3471. skb_size - tp->rx_offset,
  3472. PCI_DMA_FROMDEVICE);
  3473. map->skb = skb;
  3474. pci_unmap_addr_set(map, mapping, mapping);
  3475. if (src_map != NULL)
  3476. src_map->skb = NULL;
  3477. desc->addr_hi = ((u64)mapping >> 32);
  3478. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3479. return skb_size;
  3480. }
  3481. /* We only need to move over in the address because the other
  3482. * members of the RX descriptor are invariant. See notes above
  3483. * tg3_alloc_rx_skb for full details.
  3484. */
  3485. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3486. int src_idx, u32 dest_idx_unmasked)
  3487. {
  3488. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3489. struct ring_info *src_map, *dest_map;
  3490. int dest_idx;
  3491. switch (opaque_key) {
  3492. case RXD_OPAQUE_RING_STD:
  3493. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3494. dest_desc = &tp->rx_std[dest_idx];
  3495. dest_map = &tp->rx_std_buffers[dest_idx];
  3496. src_desc = &tp->rx_std[src_idx];
  3497. src_map = &tp->rx_std_buffers[src_idx];
  3498. break;
  3499. case RXD_OPAQUE_RING_JUMBO:
  3500. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3501. dest_desc = &tp->rx_jumbo[dest_idx];
  3502. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3503. src_desc = &tp->rx_jumbo[src_idx];
  3504. src_map = &tp->rx_jumbo_buffers[src_idx];
  3505. break;
  3506. default:
  3507. return;
  3508. }
  3509. dest_map->skb = src_map->skb;
  3510. pci_unmap_addr_set(dest_map, mapping,
  3511. pci_unmap_addr(src_map, mapping));
  3512. dest_desc->addr_hi = src_desc->addr_hi;
  3513. dest_desc->addr_lo = src_desc->addr_lo;
  3514. src_map->skb = NULL;
  3515. }
  3516. #if TG3_VLAN_TAG_USED
  3517. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3518. {
  3519. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3520. }
  3521. #endif
  3522. /* The RX ring scheme is composed of multiple rings which post fresh
  3523. * buffers to the chip, and one special ring the chip uses to report
  3524. * status back to the host.
  3525. *
  3526. * The special ring reports the status of received packets to the
  3527. * host. The chip does not write into the original descriptor the
  3528. * RX buffer was obtained from. The chip simply takes the original
  3529. * descriptor as provided by the host, updates the status and length
  3530. * field, then writes this into the next status ring entry.
  3531. *
  3532. * Each ring the host uses to post buffers to the chip is described
  3533. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3534. * it is first placed into the on-chip ram. When the packet's length
  3535. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3536. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3537. * which is within the range of the new packet's length is chosen.
  3538. *
  3539. * The "separate ring for rx status" scheme may sound queer, but it makes
  3540. * sense from a cache coherency perspective. If only the host writes
  3541. * to the buffer post rings, and only the chip writes to the rx status
  3542. * rings, then cache lines never move beyond shared-modified state.
  3543. * If both the host and chip were to write into the same ring, cache line
  3544. * eviction could occur since both entities want it in an exclusive state.
  3545. */
  3546. static int tg3_rx(struct tg3 *tp, int budget)
  3547. {
  3548. u32 work_mask, rx_std_posted = 0;
  3549. u32 sw_idx = tp->rx_rcb_ptr;
  3550. u16 hw_idx;
  3551. int received;
  3552. hw_idx = tp->hw_status->idx[0].rx_producer;
  3553. /*
  3554. * We need to order the read of hw_idx and the read of
  3555. * the opaque cookie.
  3556. */
  3557. rmb();
  3558. work_mask = 0;
  3559. received = 0;
  3560. while (sw_idx != hw_idx && budget > 0) {
  3561. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3562. unsigned int len;
  3563. struct sk_buff *skb;
  3564. dma_addr_t dma_addr;
  3565. u32 opaque_key, desc_idx, *post_ptr;
  3566. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3567. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3568. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3569. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3570. mapping);
  3571. skb = tp->rx_std_buffers[desc_idx].skb;
  3572. post_ptr = &tp->rx_std_ptr;
  3573. rx_std_posted++;
  3574. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3575. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3576. mapping);
  3577. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3578. post_ptr = &tp->rx_jumbo_ptr;
  3579. }
  3580. else {
  3581. goto next_pkt_nopost;
  3582. }
  3583. work_mask |= opaque_key;
  3584. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3585. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3586. drop_it:
  3587. tg3_recycle_rx(tp, opaque_key,
  3588. desc_idx, *post_ptr);
  3589. drop_it_no_recycle:
  3590. /* Other statistics kept track of by card. */
  3591. tp->net_stats.rx_dropped++;
  3592. goto next_pkt;
  3593. }
  3594. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3595. ETH_FCS_LEN;
  3596. if (len > RX_COPY_THRESHOLD
  3597. && tp->rx_offset == NET_IP_ALIGN
  3598. /* rx_offset will likely not equal NET_IP_ALIGN
  3599. * if this is a 5701 card running in PCI-X mode
  3600. * [see tg3_get_invariants()]
  3601. */
  3602. ) {
  3603. int skb_size;
  3604. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3605. desc_idx, *post_ptr);
  3606. if (skb_size < 0)
  3607. goto drop_it;
  3608. pci_unmap_single(tp->pdev, dma_addr,
  3609. skb_size - tp->rx_offset,
  3610. PCI_DMA_FROMDEVICE);
  3611. skb_put(skb, len);
  3612. } else {
  3613. struct sk_buff *copy_skb;
  3614. tg3_recycle_rx(tp, opaque_key,
  3615. desc_idx, *post_ptr);
  3616. copy_skb = netdev_alloc_skb(tp->dev,
  3617. len + TG3_RAW_IP_ALIGN);
  3618. if (copy_skb == NULL)
  3619. goto drop_it_no_recycle;
  3620. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3621. skb_put(copy_skb, len);
  3622. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3623. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3624. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3625. /* We'll reuse the original ring buffer. */
  3626. skb = copy_skb;
  3627. }
  3628. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3629. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3630. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3631. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3632. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3633. else
  3634. skb->ip_summed = CHECKSUM_NONE;
  3635. skb->protocol = eth_type_trans(skb, tp->dev);
  3636. #if TG3_VLAN_TAG_USED
  3637. if (tp->vlgrp != NULL &&
  3638. desc->type_flags & RXD_FLAG_VLAN) {
  3639. tg3_vlan_rx(tp, skb,
  3640. desc->err_vlan & RXD_VLAN_MASK);
  3641. } else
  3642. #endif
  3643. netif_receive_skb(skb);
  3644. received++;
  3645. budget--;
  3646. next_pkt:
  3647. (*post_ptr)++;
  3648. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3649. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3650. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3651. TG3_64BIT_REG_LOW, idx);
  3652. work_mask &= ~RXD_OPAQUE_RING_STD;
  3653. rx_std_posted = 0;
  3654. }
  3655. next_pkt_nopost:
  3656. sw_idx++;
  3657. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3658. /* Refresh hw_idx to see if there is new work */
  3659. if (sw_idx == hw_idx) {
  3660. hw_idx = tp->hw_status->idx[0].rx_producer;
  3661. rmb();
  3662. }
  3663. }
  3664. /* ACK the status ring. */
  3665. tp->rx_rcb_ptr = sw_idx;
  3666. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3667. /* Refill RX ring(s). */
  3668. if (work_mask & RXD_OPAQUE_RING_STD) {
  3669. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3670. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3671. sw_idx);
  3672. }
  3673. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3674. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3675. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3676. sw_idx);
  3677. }
  3678. mmiowb();
  3679. return received;
  3680. }
  3681. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3682. {
  3683. struct tg3_hw_status *sblk = tp->hw_status;
  3684. /* handle link change and other phy events */
  3685. if (!(tp->tg3_flags &
  3686. (TG3_FLAG_USE_LINKCHG_REG |
  3687. TG3_FLAG_POLL_SERDES))) {
  3688. if (sblk->status & SD_STATUS_LINK_CHG) {
  3689. sblk->status = SD_STATUS_UPDATED |
  3690. (sblk->status & ~SD_STATUS_LINK_CHG);
  3691. spin_lock(&tp->lock);
  3692. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3693. tw32_f(MAC_STATUS,
  3694. (MAC_STATUS_SYNC_CHANGED |
  3695. MAC_STATUS_CFG_CHANGED |
  3696. MAC_STATUS_MI_COMPLETION |
  3697. MAC_STATUS_LNKSTATE_CHANGED));
  3698. udelay(40);
  3699. } else
  3700. tg3_setup_phy(tp, 0);
  3701. spin_unlock(&tp->lock);
  3702. }
  3703. }
  3704. /* run TX completion thread */
  3705. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3706. tg3_tx(tp);
  3707. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3708. return work_done;
  3709. }
  3710. /* run RX thread, within the bounds set by NAPI.
  3711. * All RX "locking" is done by ensuring outside
  3712. * code synchronizes with tg3->napi.poll()
  3713. */
  3714. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3715. work_done += tg3_rx(tp, budget - work_done);
  3716. return work_done;
  3717. }
  3718. static int tg3_poll(struct napi_struct *napi, int budget)
  3719. {
  3720. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3721. int work_done = 0;
  3722. struct tg3_hw_status *sblk = tp->hw_status;
  3723. while (1) {
  3724. work_done = tg3_poll_work(tp, work_done, budget);
  3725. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3726. goto tx_recovery;
  3727. if (unlikely(work_done >= budget))
  3728. break;
  3729. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3730. /* tp->last_tag is used in tg3_restart_ints() below
  3731. * to tell the hw how much work has been processed,
  3732. * so we must read it before checking for more work.
  3733. */
  3734. tp->last_tag = sblk->status_tag;
  3735. rmb();
  3736. } else
  3737. sblk->status &= ~SD_STATUS_UPDATED;
  3738. if (likely(!tg3_has_work(tp))) {
  3739. netif_rx_complete(tp->dev, napi);
  3740. tg3_restart_ints(tp);
  3741. break;
  3742. }
  3743. }
  3744. return work_done;
  3745. tx_recovery:
  3746. /* work_done is guaranteed to be less than budget. */
  3747. netif_rx_complete(tp->dev, napi);
  3748. schedule_work(&tp->reset_task);
  3749. return work_done;
  3750. }
  3751. static void tg3_irq_quiesce(struct tg3 *tp)
  3752. {
  3753. BUG_ON(tp->irq_sync);
  3754. tp->irq_sync = 1;
  3755. smp_mb();
  3756. synchronize_irq(tp->pdev->irq);
  3757. }
  3758. static inline int tg3_irq_sync(struct tg3 *tp)
  3759. {
  3760. return tp->irq_sync;
  3761. }
  3762. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3763. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3764. * with as well. Most of the time, this is not necessary except when
  3765. * shutting down the device.
  3766. */
  3767. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3768. {
  3769. spin_lock_bh(&tp->lock);
  3770. if (irq_sync)
  3771. tg3_irq_quiesce(tp);
  3772. }
  3773. static inline void tg3_full_unlock(struct tg3 *tp)
  3774. {
  3775. spin_unlock_bh(&tp->lock);
  3776. }
  3777. /* One-shot MSI handler - Chip automatically disables interrupt
  3778. * after sending MSI so driver doesn't have to do it.
  3779. */
  3780. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3781. {
  3782. struct net_device *dev = dev_id;
  3783. struct tg3 *tp = netdev_priv(dev);
  3784. prefetch(tp->hw_status);
  3785. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3786. if (likely(!tg3_irq_sync(tp)))
  3787. netif_rx_schedule(dev, &tp->napi);
  3788. return IRQ_HANDLED;
  3789. }
  3790. /* MSI ISR - No need to check for interrupt sharing and no need to
  3791. * flush status block and interrupt mailbox. PCI ordering rules
  3792. * guarantee that MSI will arrive after the status block.
  3793. */
  3794. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3795. {
  3796. struct net_device *dev = dev_id;
  3797. struct tg3 *tp = netdev_priv(dev);
  3798. prefetch(tp->hw_status);
  3799. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3800. /*
  3801. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3802. * chip-internal interrupt pending events.
  3803. * Writing non-zero to intr-mbox-0 additional tells the
  3804. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3805. * event coalescing.
  3806. */
  3807. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3808. if (likely(!tg3_irq_sync(tp)))
  3809. netif_rx_schedule(dev, &tp->napi);
  3810. return IRQ_RETVAL(1);
  3811. }
  3812. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3813. {
  3814. struct net_device *dev = dev_id;
  3815. struct tg3 *tp = netdev_priv(dev);
  3816. struct tg3_hw_status *sblk = tp->hw_status;
  3817. unsigned int handled = 1;
  3818. /* In INTx mode, it is possible for the interrupt to arrive at
  3819. * the CPU before the status block posted prior to the interrupt.
  3820. * Reading the PCI State register will confirm whether the
  3821. * interrupt is ours and will flush the status block.
  3822. */
  3823. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3824. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3825. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3826. handled = 0;
  3827. goto out;
  3828. }
  3829. }
  3830. /*
  3831. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3832. * chip-internal interrupt pending events.
  3833. * Writing non-zero to intr-mbox-0 additional tells the
  3834. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3835. * event coalescing.
  3836. *
  3837. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3838. * spurious interrupts. The flush impacts performance but
  3839. * excessive spurious interrupts can be worse in some cases.
  3840. */
  3841. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3842. if (tg3_irq_sync(tp))
  3843. goto out;
  3844. sblk->status &= ~SD_STATUS_UPDATED;
  3845. if (likely(tg3_has_work(tp))) {
  3846. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3847. netif_rx_schedule(dev, &tp->napi);
  3848. } else {
  3849. /* No work, shared interrupt perhaps? re-enable
  3850. * interrupts, and flush that PCI write
  3851. */
  3852. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3853. 0x00000000);
  3854. }
  3855. out:
  3856. return IRQ_RETVAL(handled);
  3857. }
  3858. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3859. {
  3860. struct net_device *dev = dev_id;
  3861. struct tg3 *tp = netdev_priv(dev);
  3862. struct tg3_hw_status *sblk = tp->hw_status;
  3863. unsigned int handled = 1;
  3864. /* In INTx mode, it is possible for the interrupt to arrive at
  3865. * the CPU before the status block posted prior to the interrupt.
  3866. * Reading the PCI State register will confirm whether the
  3867. * interrupt is ours and will flush the status block.
  3868. */
  3869. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3870. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3871. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3872. handled = 0;
  3873. goto out;
  3874. }
  3875. }
  3876. /*
  3877. * writing any value to intr-mbox-0 clears PCI INTA# and
  3878. * chip-internal interrupt pending events.
  3879. * writing non-zero to intr-mbox-0 additional tells the
  3880. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3881. * event coalescing.
  3882. *
  3883. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3884. * spurious interrupts. The flush impacts performance but
  3885. * excessive spurious interrupts can be worse in some cases.
  3886. */
  3887. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3888. if (tg3_irq_sync(tp))
  3889. goto out;
  3890. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3891. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3892. /* Update last_tag to mark that this status has been
  3893. * seen. Because interrupt may be shared, we may be
  3894. * racing with tg3_poll(), so only update last_tag
  3895. * if tg3_poll() is not scheduled.
  3896. */
  3897. tp->last_tag = sblk->status_tag;
  3898. __netif_rx_schedule(dev, &tp->napi);
  3899. }
  3900. out:
  3901. return IRQ_RETVAL(handled);
  3902. }
  3903. /* ISR for interrupt test */
  3904. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3905. {
  3906. struct net_device *dev = dev_id;
  3907. struct tg3 *tp = netdev_priv(dev);
  3908. struct tg3_hw_status *sblk = tp->hw_status;
  3909. if ((sblk->status & SD_STATUS_UPDATED) ||
  3910. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3911. tg3_disable_ints(tp);
  3912. return IRQ_RETVAL(1);
  3913. }
  3914. return IRQ_RETVAL(0);
  3915. }
  3916. static int tg3_init_hw(struct tg3 *, int);
  3917. static int tg3_halt(struct tg3 *, int, int);
  3918. /* Restart hardware after configuration changes, self-test, etc.
  3919. * Invoked with tp->lock held.
  3920. */
  3921. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3922. __releases(tp->lock)
  3923. __acquires(tp->lock)
  3924. {
  3925. int err;
  3926. err = tg3_init_hw(tp, reset_phy);
  3927. if (err) {
  3928. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3929. "aborting.\n", tp->dev->name);
  3930. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3931. tg3_full_unlock(tp);
  3932. del_timer_sync(&tp->timer);
  3933. tp->irq_sync = 0;
  3934. napi_enable(&tp->napi);
  3935. dev_close(tp->dev);
  3936. tg3_full_lock(tp, 0);
  3937. }
  3938. return err;
  3939. }
  3940. #ifdef CONFIG_NET_POLL_CONTROLLER
  3941. static void tg3_poll_controller(struct net_device *dev)
  3942. {
  3943. struct tg3 *tp = netdev_priv(dev);
  3944. tg3_interrupt(tp->pdev->irq, dev);
  3945. }
  3946. #endif
  3947. static void tg3_reset_task(struct work_struct *work)
  3948. {
  3949. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3950. int err;
  3951. unsigned int restart_timer;
  3952. tg3_full_lock(tp, 0);
  3953. if (!netif_running(tp->dev)) {
  3954. tg3_full_unlock(tp);
  3955. return;
  3956. }
  3957. tg3_full_unlock(tp);
  3958. tg3_phy_stop(tp);
  3959. tg3_netif_stop(tp);
  3960. tg3_full_lock(tp, 1);
  3961. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3962. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3963. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3964. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3965. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3966. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3967. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3968. }
  3969. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3970. err = tg3_init_hw(tp, 1);
  3971. if (err)
  3972. goto out;
  3973. tg3_netif_start(tp);
  3974. if (restart_timer)
  3975. mod_timer(&tp->timer, jiffies + 1);
  3976. out:
  3977. tg3_full_unlock(tp);
  3978. if (!err)
  3979. tg3_phy_start(tp);
  3980. }
  3981. static void tg3_dump_short_state(struct tg3 *tp)
  3982. {
  3983. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3984. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3985. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3986. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3987. }
  3988. static void tg3_tx_timeout(struct net_device *dev)
  3989. {
  3990. struct tg3 *tp = netdev_priv(dev);
  3991. if (netif_msg_tx_err(tp)) {
  3992. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3993. dev->name);
  3994. tg3_dump_short_state(tp);
  3995. }
  3996. schedule_work(&tp->reset_task);
  3997. }
  3998. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3999. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4000. {
  4001. u32 base = (u32) mapping & 0xffffffff;
  4002. return ((base > 0xffffdcc0) &&
  4003. (base + len + 8 < base));
  4004. }
  4005. /* Test for DMA addresses > 40-bit */
  4006. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4007. int len)
  4008. {
  4009. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4010. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4011. return (((u64) mapping + len) > DMA_40BIT_MASK);
  4012. return 0;
  4013. #else
  4014. return 0;
  4015. #endif
  4016. }
  4017. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4018. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4019. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4020. u32 last_plus_one, u32 *start,
  4021. u32 base_flags, u32 mss)
  4022. {
  4023. struct sk_buff *new_skb;
  4024. dma_addr_t new_addr = 0;
  4025. u32 entry = *start;
  4026. int i, ret = 0;
  4027. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4028. new_skb = skb_copy(skb, GFP_ATOMIC);
  4029. else {
  4030. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4031. new_skb = skb_copy_expand(skb,
  4032. skb_headroom(skb) + more_headroom,
  4033. skb_tailroom(skb), GFP_ATOMIC);
  4034. }
  4035. if (!new_skb) {
  4036. ret = -1;
  4037. } else {
  4038. /* New SKB is guaranteed to be linear. */
  4039. entry = *start;
  4040. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4041. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  4042. /* Make sure new skb does not cross any 4G boundaries.
  4043. * Drop the packet if it does.
  4044. */
  4045. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4046. if (!ret)
  4047. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4048. DMA_TO_DEVICE);
  4049. ret = -1;
  4050. dev_kfree_skb(new_skb);
  4051. new_skb = NULL;
  4052. } else {
  4053. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4054. base_flags, 1 | (mss << 1));
  4055. *start = NEXT_TX(entry);
  4056. }
  4057. }
  4058. /* Now clean up the sw ring entries. */
  4059. i = 0;
  4060. while (entry != last_plus_one) {
  4061. if (i == 0) {
  4062. tp->tx_buffers[entry].skb = new_skb;
  4063. } else {
  4064. tp->tx_buffers[entry].skb = NULL;
  4065. }
  4066. entry = NEXT_TX(entry);
  4067. i++;
  4068. }
  4069. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4070. dev_kfree_skb(skb);
  4071. return ret;
  4072. }
  4073. static void tg3_set_txd(struct tg3 *tp, int entry,
  4074. dma_addr_t mapping, int len, u32 flags,
  4075. u32 mss_and_is_end)
  4076. {
  4077. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4078. int is_end = (mss_and_is_end & 0x1);
  4079. u32 mss = (mss_and_is_end >> 1);
  4080. u32 vlan_tag = 0;
  4081. if (is_end)
  4082. flags |= TXD_FLAG_END;
  4083. if (flags & TXD_FLAG_VLAN) {
  4084. vlan_tag = flags >> 16;
  4085. flags &= 0xffff;
  4086. }
  4087. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4088. txd->addr_hi = ((u64) mapping >> 32);
  4089. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4090. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4091. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4092. }
  4093. /* hard_start_xmit for devices that don't have any bugs and
  4094. * support TG3_FLG2_HW_TSO_2 only.
  4095. */
  4096. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4097. {
  4098. struct tg3 *tp = netdev_priv(dev);
  4099. u32 len, entry, base_flags, mss;
  4100. struct skb_shared_info *sp;
  4101. dma_addr_t mapping;
  4102. len = skb_headlen(skb);
  4103. /* We are running in BH disabled context with netif_tx_lock
  4104. * and TX reclaim runs via tp->napi.poll inside of a software
  4105. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4106. * no IRQ context deadlocks to worry about either. Rejoice!
  4107. */
  4108. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4109. if (!netif_queue_stopped(dev)) {
  4110. netif_stop_queue(dev);
  4111. /* This is a hard error, log it. */
  4112. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4113. "queue awake!\n", dev->name);
  4114. }
  4115. return NETDEV_TX_BUSY;
  4116. }
  4117. entry = tp->tx_prod;
  4118. base_flags = 0;
  4119. mss = 0;
  4120. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4121. int tcp_opt_len, ip_tcp_len;
  4122. if (skb_header_cloned(skb) &&
  4123. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4124. dev_kfree_skb(skb);
  4125. goto out_unlock;
  4126. }
  4127. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4128. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4129. else {
  4130. struct iphdr *iph = ip_hdr(skb);
  4131. tcp_opt_len = tcp_optlen(skb);
  4132. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4133. iph->check = 0;
  4134. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4135. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4136. }
  4137. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4138. TXD_FLAG_CPU_POST_DMA);
  4139. tcp_hdr(skb)->check = 0;
  4140. }
  4141. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4142. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4143. #if TG3_VLAN_TAG_USED
  4144. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4145. base_flags |= (TXD_FLAG_VLAN |
  4146. (vlan_tx_tag_get(skb) << 16));
  4147. #endif
  4148. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4149. dev_kfree_skb(skb);
  4150. goto out_unlock;
  4151. }
  4152. sp = skb_shinfo(skb);
  4153. mapping = sp->dma_maps[0];
  4154. tp->tx_buffers[entry].skb = skb;
  4155. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4156. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4157. entry = NEXT_TX(entry);
  4158. /* Now loop through additional data fragments, and queue them. */
  4159. if (skb_shinfo(skb)->nr_frags > 0) {
  4160. unsigned int i, last;
  4161. last = skb_shinfo(skb)->nr_frags - 1;
  4162. for (i = 0; i <= last; i++) {
  4163. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4164. len = frag->size;
  4165. mapping = sp->dma_maps[i + 1];
  4166. tp->tx_buffers[entry].skb = NULL;
  4167. tg3_set_txd(tp, entry, mapping, len,
  4168. base_flags, (i == last) | (mss << 1));
  4169. entry = NEXT_TX(entry);
  4170. }
  4171. }
  4172. /* Packets are ready, update Tx producer idx local and on card. */
  4173. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4174. tp->tx_prod = entry;
  4175. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4176. netif_stop_queue(dev);
  4177. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4178. netif_wake_queue(tp->dev);
  4179. }
  4180. out_unlock:
  4181. mmiowb();
  4182. dev->trans_start = jiffies;
  4183. return NETDEV_TX_OK;
  4184. }
  4185. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4186. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4187. * TSO header is greater than 80 bytes.
  4188. */
  4189. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4190. {
  4191. struct sk_buff *segs, *nskb;
  4192. /* Estimate the number of fragments in the worst case */
  4193. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4194. netif_stop_queue(tp->dev);
  4195. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4196. return NETDEV_TX_BUSY;
  4197. netif_wake_queue(tp->dev);
  4198. }
  4199. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4200. if (IS_ERR(segs))
  4201. goto tg3_tso_bug_end;
  4202. do {
  4203. nskb = segs;
  4204. segs = segs->next;
  4205. nskb->next = NULL;
  4206. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4207. } while (segs);
  4208. tg3_tso_bug_end:
  4209. dev_kfree_skb(skb);
  4210. return NETDEV_TX_OK;
  4211. }
  4212. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4213. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4214. */
  4215. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4216. {
  4217. struct tg3 *tp = netdev_priv(dev);
  4218. u32 len, entry, base_flags, mss;
  4219. struct skb_shared_info *sp;
  4220. int would_hit_hwbug;
  4221. dma_addr_t mapping;
  4222. len = skb_headlen(skb);
  4223. /* We are running in BH disabled context with netif_tx_lock
  4224. * and TX reclaim runs via tp->napi.poll inside of a software
  4225. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4226. * no IRQ context deadlocks to worry about either. Rejoice!
  4227. */
  4228. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4229. if (!netif_queue_stopped(dev)) {
  4230. netif_stop_queue(dev);
  4231. /* This is a hard error, log it. */
  4232. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4233. "queue awake!\n", dev->name);
  4234. }
  4235. return NETDEV_TX_BUSY;
  4236. }
  4237. entry = tp->tx_prod;
  4238. base_flags = 0;
  4239. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4240. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4241. mss = 0;
  4242. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4243. struct iphdr *iph;
  4244. int tcp_opt_len, ip_tcp_len, hdr_len;
  4245. if (skb_header_cloned(skb) &&
  4246. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4247. dev_kfree_skb(skb);
  4248. goto out_unlock;
  4249. }
  4250. tcp_opt_len = tcp_optlen(skb);
  4251. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4252. hdr_len = ip_tcp_len + tcp_opt_len;
  4253. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4254. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4255. return (tg3_tso_bug(tp, skb));
  4256. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4257. TXD_FLAG_CPU_POST_DMA);
  4258. iph = ip_hdr(skb);
  4259. iph->check = 0;
  4260. iph->tot_len = htons(mss + hdr_len);
  4261. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4262. tcp_hdr(skb)->check = 0;
  4263. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4264. } else
  4265. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4266. iph->daddr, 0,
  4267. IPPROTO_TCP,
  4268. 0);
  4269. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4270. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4271. if (tcp_opt_len || iph->ihl > 5) {
  4272. int tsflags;
  4273. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4274. mss |= (tsflags << 11);
  4275. }
  4276. } else {
  4277. if (tcp_opt_len || iph->ihl > 5) {
  4278. int tsflags;
  4279. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4280. base_flags |= tsflags << 12;
  4281. }
  4282. }
  4283. }
  4284. #if TG3_VLAN_TAG_USED
  4285. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4286. base_flags |= (TXD_FLAG_VLAN |
  4287. (vlan_tx_tag_get(skb) << 16));
  4288. #endif
  4289. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4290. dev_kfree_skb(skb);
  4291. goto out_unlock;
  4292. }
  4293. sp = skb_shinfo(skb);
  4294. mapping = sp->dma_maps[0];
  4295. tp->tx_buffers[entry].skb = skb;
  4296. would_hit_hwbug = 0;
  4297. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4298. would_hit_hwbug = 1;
  4299. else if (tg3_4g_overflow_test(mapping, len))
  4300. would_hit_hwbug = 1;
  4301. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4302. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4303. entry = NEXT_TX(entry);
  4304. /* Now loop through additional data fragments, and queue them. */
  4305. if (skb_shinfo(skb)->nr_frags > 0) {
  4306. unsigned int i, last;
  4307. last = skb_shinfo(skb)->nr_frags - 1;
  4308. for (i = 0; i <= last; i++) {
  4309. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4310. len = frag->size;
  4311. mapping = sp->dma_maps[i + 1];
  4312. tp->tx_buffers[entry].skb = NULL;
  4313. if (tg3_4g_overflow_test(mapping, len))
  4314. would_hit_hwbug = 1;
  4315. if (tg3_40bit_overflow_test(tp, mapping, len))
  4316. would_hit_hwbug = 1;
  4317. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4318. tg3_set_txd(tp, entry, mapping, len,
  4319. base_flags, (i == last)|(mss << 1));
  4320. else
  4321. tg3_set_txd(tp, entry, mapping, len,
  4322. base_flags, (i == last));
  4323. entry = NEXT_TX(entry);
  4324. }
  4325. }
  4326. if (would_hit_hwbug) {
  4327. u32 last_plus_one = entry;
  4328. u32 start;
  4329. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4330. start &= (TG3_TX_RING_SIZE - 1);
  4331. /* If the workaround fails due to memory/mapping
  4332. * failure, silently drop this packet.
  4333. */
  4334. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4335. &start, base_flags, mss))
  4336. goto out_unlock;
  4337. entry = start;
  4338. }
  4339. /* Packets are ready, update Tx producer idx local and on card. */
  4340. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4341. tp->tx_prod = entry;
  4342. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4343. netif_stop_queue(dev);
  4344. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4345. netif_wake_queue(tp->dev);
  4346. }
  4347. out_unlock:
  4348. mmiowb();
  4349. dev->trans_start = jiffies;
  4350. return NETDEV_TX_OK;
  4351. }
  4352. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4353. int new_mtu)
  4354. {
  4355. dev->mtu = new_mtu;
  4356. if (new_mtu > ETH_DATA_LEN) {
  4357. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4358. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4359. ethtool_op_set_tso(dev, 0);
  4360. }
  4361. else
  4362. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4363. } else {
  4364. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4365. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4366. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4367. }
  4368. }
  4369. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4370. {
  4371. struct tg3 *tp = netdev_priv(dev);
  4372. int err;
  4373. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4374. return -EINVAL;
  4375. if (!netif_running(dev)) {
  4376. /* We'll just catch it later when the
  4377. * device is up'd.
  4378. */
  4379. tg3_set_mtu(dev, tp, new_mtu);
  4380. return 0;
  4381. }
  4382. tg3_phy_stop(tp);
  4383. tg3_netif_stop(tp);
  4384. tg3_full_lock(tp, 1);
  4385. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4386. tg3_set_mtu(dev, tp, new_mtu);
  4387. err = tg3_restart_hw(tp, 0);
  4388. if (!err)
  4389. tg3_netif_start(tp);
  4390. tg3_full_unlock(tp);
  4391. if (!err)
  4392. tg3_phy_start(tp);
  4393. return err;
  4394. }
  4395. /* Free up pending packets in all rx/tx rings.
  4396. *
  4397. * The chip has been shut down and the driver detached from
  4398. * the networking, so no interrupts or new tx packets will
  4399. * end up in the driver. tp->{tx,}lock is not held and we are not
  4400. * in an interrupt context and thus may sleep.
  4401. */
  4402. static void tg3_free_rings(struct tg3 *tp)
  4403. {
  4404. struct ring_info *rxp;
  4405. int i;
  4406. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4407. rxp = &tp->rx_std_buffers[i];
  4408. if (rxp->skb == NULL)
  4409. continue;
  4410. pci_unmap_single(tp->pdev,
  4411. pci_unmap_addr(rxp, mapping),
  4412. tp->rx_pkt_buf_sz - tp->rx_offset,
  4413. PCI_DMA_FROMDEVICE);
  4414. dev_kfree_skb_any(rxp->skb);
  4415. rxp->skb = NULL;
  4416. }
  4417. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4418. rxp = &tp->rx_jumbo_buffers[i];
  4419. if (rxp->skb == NULL)
  4420. continue;
  4421. pci_unmap_single(tp->pdev,
  4422. pci_unmap_addr(rxp, mapping),
  4423. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4424. PCI_DMA_FROMDEVICE);
  4425. dev_kfree_skb_any(rxp->skb);
  4426. rxp->skb = NULL;
  4427. }
  4428. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4429. struct tx_ring_info *txp;
  4430. struct sk_buff *skb;
  4431. txp = &tp->tx_buffers[i];
  4432. skb = txp->skb;
  4433. if (skb == NULL) {
  4434. i++;
  4435. continue;
  4436. }
  4437. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4438. txp->skb = NULL;
  4439. i += skb_shinfo(skb)->nr_frags + 1;
  4440. dev_kfree_skb_any(skb);
  4441. }
  4442. }
  4443. /* Initialize tx/rx rings for packet processing.
  4444. *
  4445. * The chip has been shut down and the driver detached from
  4446. * the networking, so no interrupts or new tx packets will
  4447. * end up in the driver. tp->{tx,}lock are held and thus
  4448. * we may not sleep.
  4449. */
  4450. static int tg3_init_rings(struct tg3 *tp)
  4451. {
  4452. u32 i;
  4453. /* Free up all the SKBs. */
  4454. tg3_free_rings(tp);
  4455. /* Zero out all descriptors. */
  4456. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4457. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4458. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4459. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4460. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4461. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4462. (tp->dev->mtu > ETH_DATA_LEN))
  4463. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4464. /* Initialize invariants of the rings, we only set this
  4465. * stuff once. This works because the card does not
  4466. * write into the rx buffer posting rings.
  4467. */
  4468. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4469. struct tg3_rx_buffer_desc *rxd;
  4470. rxd = &tp->rx_std[i];
  4471. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4472. << RXD_LEN_SHIFT;
  4473. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4474. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4475. (i << RXD_OPAQUE_INDEX_SHIFT));
  4476. }
  4477. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4478. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4479. struct tg3_rx_buffer_desc *rxd;
  4480. rxd = &tp->rx_jumbo[i];
  4481. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4482. << RXD_LEN_SHIFT;
  4483. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4484. RXD_FLAG_JUMBO;
  4485. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4486. (i << RXD_OPAQUE_INDEX_SHIFT));
  4487. }
  4488. }
  4489. /* Now allocate fresh SKBs for each rx ring. */
  4490. for (i = 0; i < tp->rx_pending; i++) {
  4491. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4492. printk(KERN_WARNING PFX
  4493. "%s: Using a smaller RX standard ring, "
  4494. "only %d out of %d buffers were allocated "
  4495. "successfully.\n",
  4496. tp->dev->name, i, tp->rx_pending);
  4497. if (i == 0)
  4498. return -ENOMEM;
  4499. tp->rx_pending = i;
  4500. break;
  4501. }
  4502. }
  4503. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4504. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4505. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4506. -1, i) < 0) {
  4507. printk(KERN_WARNING PFX
  4508. "%s: Using a smaller RX jumbo ring, "
  4509. "only %d out of %d buffers were "
  4510. "allocated successfully.\n",
  4511. tp->dev->name, i, tp->rx_jumbo_pending);
  4512. if (i == 0) {
  4513. tg3_free_rings(tp);
  4514. return -ENOMEM;
  4515. }
  4516. tp->rx_jumbo_pending = i;
  4517. break;
  4518. }
  4519. }
  4520. }
  4521. return 0;
  4522. }
  4523. /*
  4524. * Must not be invoked with interrupt sources disabled and
  4525. * the hardware shutdown down.
  4526. */
  4527. static void tg3_free_consistent(struct tg3 *tp)
  4528. {
  4529. kfree(tp->rx_std_buffers);
  4530. tp->rx_std_buffers = NULL;
  4531. if (tp->rx_std) {
  4532. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4533. tp->rx_std, tp->rx_std_mapping);
  4534. tp->rx_std = NULL;
  4535. }
  4536. if (tp->rx_jumbo) {
  4537. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4538. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4539. tp->rx_jumbo = NULL;
  4540. }
  4541. if (tp->rx_rcb) {
  4542. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4543. tp->rx_rcb, tp->rx_rcb_mapping);
  4544. tp->rx_rcb = NULL;
  4545. }
  4546. if (tp->tx_ring) {
  4547. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4548. tp->tx_ring, tp->tx_desc_mapping);
  4549. tp->tx_ring = NULL;
  4550. }
  4551. if (tp->hw_status) {
  4552. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4553. tp->hw_status, tp->status_mapping);
  4554. tp->hw_status = NULL;
  4555. }
  4556. if (tp->hw_stats) {
  4557. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4558. tp->hw_stats, tp->stats_mapping);
  4559. tp->hw_stats = NULL;
  4560. }
  4561. }
  4562. /*
  4563. * Must not be invoked with interrupt sources disabled and
  4564. * the hardware shutdown down. Can sleep.
  4565. */
  4566. static int tg3_alloc_consistent(struct tg3 *tp)
  4567. {
  4568. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4569. (TG3_RX_RING_SIZE +
  4570. TG3_RX_JUMBO_RING_SIZE)) +
  4571. (sizeof(struct tx_ring_info) *
  4572. TG3_TX_RING_SIZE),
  4573. GFP_KERNEL);
  4574. if (!tp->rx_std_buffers)
  4575. return -ENOMEM;
  4576. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4577. tp->tx_buffers = (struct tx_ring_info *)
  4578. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4579. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4580. &tp->rx_std_mapping);
  4581. if (!tp->rx_std)
  4582. goto err_out;
  4583. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4584. &tp->rx_jumbo_mapping);
  4585. if (!tp->rx_jumbo)
  4586. goto err_out;
  4587. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4588. &tp->rx_rcb_mapping);
  4589. if (!tp->rx_rcb)
  4590. goto err_out;
  4591. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4592. &tp->tx_desc_mapping);
  4593. if (!tp->tx_ring)
  4594. goto err_out;
  4595. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4596. TG3_HW_STATUS_SIZE,
  4597. &tp->status_mapping);
  4598. if (!tp->hw_status)
  4599. goto err_out;
  4600. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4601. sizeof(struct tg3_hw_stats),
  4602. &tp->stats_mapping);
  4603. if (!tp->hw_stats)
  4604. goto err_out;
  4605. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4606. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4607. return 0;
  4608. err_out:
  4609. tg3_free_consistent(tp);
  4610. return -ENOMEM;
  4611. }
  4612. #define MAX_WAIT_CNT 1000
  4613. /* To stop a block, clear the enable bit and poll till it
  4614. * clears. tp->lock is held.
  4615. */
  4616. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4617. {
  4618. unsigned int i;
  4619. u32 val;
  4620. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4621. switch (ofs) {
  4622. case RCVLSC_MODE:
  4623. case DMAC_MODE:
  4624. case MBFREE_MODE:
  4625. case BUFMGR_MODE:
  4626. case MEMARB_MODE:
  4627. /* We can't enable/disable these bits of the
  4628. * 5705/5750, just say success.
  4629. */
  4630. return 0;
  4631. default:
  4632. break;
  4633. }
  4634. }
  4635. val = tr32(ofs);
  4636. val &= ~enable_bit;
  4637. tw32_f(ofs, val);
  4638. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4639. udelay(100);
  4640. val = tr32(ofs);
  4641. if ((val & enable_bit) == 0)
  4642. break;
  4643. }
  4644. if (i == MAX_WAIT_CNT && !silent) {
  4645. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4646. "ofs=%lx enable_bit=%x\n",
  4647. ofs, enable_bit);
  4648. return -ENODEV;
  4649. }
  4650. return 0;
  4651. }
  4652. /* tp->lock is held. */
  4653. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4654. {
  4655. int i, err;
  4656. tg3_disable_ints(tp);
  4657. tp->rx_mode &= ~RX_MODE_ENABLE;
  4658. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4659. udelay(10);
  4660. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4661. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4662. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4663. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4664. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4665. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4666. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4667. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4668. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4669. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4670. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4671. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4672. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4673. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4674. tw32_f(MAC_MODE, tp->mac_mode);
  4675. udelay(40);
  4676. tp->tx_mode &= ~TX_MODE_ENABLE;
  4677. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4678. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4679. udelay(100);
  4680. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4681. break;
  4682. }
  4683. if (i >= MAX_WAIT_CNT) {
  4684. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4685. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4686. tp->dev->name, tr32(MAC_TX_MODE));
  4687. err |= -ENODEV;
  4688. }
  4689. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4690. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4691. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4692. tw32(FTQ_RESET, 0xffffffff);
  4693. tw32(FTQ_RESET, 0x00000000);
  4694. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4695. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4696. if (tp->hw_status)
  4697. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4698. if (tp->hw_stats)
  4699. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4700. return err;
  4701. }
  4702. /* tp->lock is held. */
  4703. static int tg3_nvram_lock(struct tg3 *tp)
  4704. {
  4705. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4706. int i;
  4707. if (tp->nvram_lock_cnt == 0) {
  4708. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4709. for (i = 0; i < 8000; i++) {
  4710. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4711. break;
  4712. udelay(20);
  4713. }
  4714. if (i == 8000) {
  4715. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4716. return -ENODEV;
  4717. }
  4718. }
  4719. tp->nvram_lock_cnt++;
  4720. }
  4721. return 0;
  4722. }
  4723. /* tp->lock is held. */
  4724. static void tg3_nvram_unlock(struct tg3 *tp)
  4725. {
  4726. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4727. if (tp->nvram_lock_cnt > 0)
  4728. tp->nvram_lock_cnt--;
  4729. if (tp->nvram_lock_cnt == 0)
  4730. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4731. }
  4732. }
  4733. /* tp->lock is held. */
  4734. static void tg3_enable_nvram_access(struct tg3 *tp)
  4735. {
  4736. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4737. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4738. u32 nvaccess = tr32(NVRAM_ACCESS);
  4739. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4740. }
  4741. }
  4742. /* tp->lock is held. */
  4743. static void tg3_disable_nvram_access(struct tg3 *tp)
  4744. {
  4745. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4746. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4747. u32 nvaccess = tr32(NVRAM_ACCESS);
  4748. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4749. }
  4750. }
  4751. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4752. {
  4753. int i;
  4754. u32 apedata;
  4755. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4756. if (apedata != APE_SEG_SIG_MAGIC)
  4757. return;
  4758. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4759. if (!(apedata & APE_FW_STATUS_READY))
  4760. return;
  4761. /* Wait for up to 1 millisecond for APE to service previous event. */
  4762. for (i = 0; i < 10; i++) {
  4763. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4764. return;
  4765. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4766. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4767. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4768. event | APE_EVENT_STATUS_EVENT_PENDING);
  4769. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4770. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4771. break;
  4772. udelay(100);
  4773. }
  4774. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4775. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4776. }
  4777. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4778. {
  4779. u32 event;
  4780. u32 apedata;
  4781. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4782. return;
  4783. switch (kind) {
  4784. case RESET_KIND_INIT:
  4785. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4786. APE_HOST_SEG_SIG_MAGIC);
  4787. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4788. APE_HOST_SEG_LEN_MAGIC);
  4789. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4790. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4791. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4792. APE_HOST_DRIVER_ID_MAGIC);
  4793. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4794. APE_HOST_BEHAV_NO_PHYLOCK);
  4795. event = APE_EVENT_STATUS_STATE_START;
  4796. break;
  4797. case RESET_KIND_SHUTDOWN:
  4798. /* With the interface we are currently using,
  4799. * APE does not track driver state. Wiping
  4800. * out the HOST SEGMENT SIGNATURE forces
  4801. * the APE to assume OS absent status.
  4802. */
  4803. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4804. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4805. break;
  4806. case RESET_KIND_SUSPEND:
  4807. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4808. break;
  4809. default:
  4810. return;
  4811. }
  4812. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4813. tg3_ape_send_event(tp, event);
  4814. }
  4815. /* tp->lock is held. */
  4816. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4817. {
  4818. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4819. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4820. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4821. switch (kind) {
  4822. case RESET_KIND_INIT:
  4823. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4824. DRV_STATE_START);
  4825. break;
  4826. case RESET_KIND_SHUTDOWN:
  4827. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4828. DRV_STATE_UNLOAD);
  4829. break;
  4830. case RESET_KIND_SUSPEND:
  4831. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4832. DRV_STATE_SUSPEND);
  4833. break;
  4834. default:
  4835. break;
  4836. }
  4837. }
  4838. if (kind == RESET_KIND_INIT ||
  4839. kind == RESET_KIND_SUSPEND)
  4840. tg3_ape_driver_state_change(tp, kind);
  4841. }
  4842. /* tp->lock is held. */
  4843. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4844. {
  4845. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4846. switch (kind) {
  4847. case RESET_KIND_INIT:
  4848. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4849. DRV_STATE_START_DONE);
  4850. break;
  4851. case RESET_KIND_SHUTDOWN:
  4852. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4853. DRV_STATE_UNLOAD_DONE);
  4854. break;
  4855. default:
  4856. break;
  4857. }
  4858. }
  4859. if (kind == RESET_KIND_SHUTDOWN)
  4860. tg3_ape_driver_state_change(tp, kind);
  4861. }
  4862. /* tp->lock is held. */
  4863. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4864. {
  4865. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4866. switch (kind) {
  4867. case RESET_KIND_INIT:
  4868. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4869. DRV_STATE_START);
  4870. break;
  4871. case RESET_KIND_SHUTDOWN:
  4872. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4873. DRV_STATE_UNLOAD);
  4874. break;
  4875. case RESET_KIND_SUSPEND:
  4876. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4877. DRV_STATE_SUSPEND);
  4878. break;
  4879. default:
  4880. break;
  4881. }
  4882. }
  4883. }
  4884. static int tg3_poll_fw(struct tg3 *tp)
  4885. {
  4886. int i;
  4887. u32 val;
  4888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4889. /* Wait up to 20ms for init done. */
  4890. for (i = 0; i < 200; i++) {
  4891. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4892. return 0;
  4893. udelay(100);
  4894. }
  4895. return -ENODEV;
  4896. }
  4897. /* Wait for firmware initialization to complete. */
  4898. for (i = 0; i < 100000; i++) {
  4899. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4900. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4901. break;
  4902. udelay(10);
  4903. }
  4904. /* Chip might not be fitted with firmware. Some Sun onboard
  4905. * parts are configured like that. So don't signal the timeout
  4906. * of the above loop as an error, but do report the lack of
  4907. * running firmware once.
  4908. */
  4909. if (i >= 100000 &&
  4910. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4911. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4912. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4913. tp->dev->name);
  4914. }
  4915. return 0;
  4916. }
  4917. /* Save PCI command register before chip reset */
  4918. static void tg3_save_pci_state(struct tg3 *tp)
  4919. {
  4920. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4921. }
  4922. /* Restore PCI state after chip reset */
  4923. static void tg3_restore_pci_state(struct tg3 *tp)
  4924. {
  4925. u32 val;
  4926. /* Re-enable indirect register accesses. */
  4927. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4928. tp->misc_host_ctrl);
  4929. /* Set MAX PCI retry to zero. */
  4930. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4931. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4932. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4933. val |= PCISTATE_RETRY_SAME_DMA;
  4934. /* Allow reads and writes to the APE register and memory space. */
  4935. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4936. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4937. PCISTATE_ALLOW_APE_SHMEM_WR;
  4938. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4939. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4940. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  4941. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4942. pcie_set_readrq(tp->pdev, 4096);
  4943. else {
  4944. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4945. tp->pci_cacheline_sz);
  4946. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4947. tp->pci_lat_timer);
  4948. }
  4949. }
  4950. /* Make sure PCI-X relaxed ordering bit is clear. */
  4951. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  4952. u16 pcix_cmd;
  4953. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4954. &pcix_cmd);
  4955. pcix_cmd &= ~PCI_X_CMD_ERO;
  4956. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4957. pcix_cmd);
  4958. }
  4959. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4960. /* Chip reset on 5780 will reset MSI enable bit,
  4961. * so need to restore it.
  4962. */
  4963. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4964. u16 ctrl;
  4965. pci_read_config_word(tp->pdev,
  4966. tp->msi_cap + PCI_MSI_FLAGS,
  4967. &ctrl);
  4968. pci_write_config_word(tp->pdev,
  4969. tp->msi_cap + PCI_MSI_FLAGS,
  4970. ctrl | PCI_MSI_FLAGS_ENABLE);
  4971. val = tr32(MSGINT_MODE);
  4972. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4973. }
  4974. }
  4975. }
  4976. static void tg3_stop_fw(struct tg3 *);
  4977. /* tp->lock is held. */
  4978. static int tg3_chip_reset(struct tg3 *tp)
  4979. {
  4980. u32 val;
  4981. void (*write_op)(struct tg3 *, u32, u32);
  4982. int err;
  4983. tg3_nvram_lock(tp);
  4984. tg3_mdio_stop(tp);
  4985. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  4986. /* No matching tg3_nvram_unlock() after this because
  4987. * chip reset below will undo the nvram lock.
  4988. */
  4989. tp->nvram_lock_cnt = 0;
  4990. /* GRC_MISC_CFG core clock reset will clear the memory
  4991. * enable bit in PCI register 4 and the MSI enable bit
  4992. * on some chips, so we save relevant registers here.
  4993. */
  4994. tg3_save_pci_state(tp);
  4995. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4996. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  4997. tw32(GRC_FASTBOOT_PC, 0);
  4998. /*
  4999. * We must avoid the readl() that normally takes place.
  5000. * It locks machines, causes machine checks, and other
  5001. * fun things. So, temporarily disable the 5701
  5002. * hardware workaround, while we do the reset.
  5003. */
  5004. write_op = tp->write32;
  5005. if (write_op == tg3_write_flush_reg32)
  5006. tp->write32 = tg3_write32;
  5007. /* Prevent the irq handler from reading or writing PCI registers
  5008. * during chip reset when the memory enable bit in the PCI command
  5009. * register may be cleared. The chip does not generate interrupt
  5010. * at this time, but the irq handler may still be called due to irq
  5011. * sharing or irqpoll.
  5012. */
  5013. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5014. if (tp->hw_status) {
  5015. tp->hw_status->status = 0;
  5016. tp->hw_status->status_tag = 0;
  5017. }
  5018. tp->last_tag = 0;
  5019. smp_mb();
  5020. synchronize_irq(tp->pdev->irq);
  5021. /* do the reset */
  5022. val = GRC_MISC_CFG_CORECLK_RESET;
  5023. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5024. if (tr32(0x7e2c) == 0x60) {
  5025. tw32(0x7e2c, 0x20);
  5026. }
  5027. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5028. tw32(GRC_MISC_CFG, (1 << 29));
  5029. val |= (1 << 29);
  5030. }
  5031. }
  5032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5033. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5034. tw32(GRC_VCPU_EXT_CTRL,
  5035. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5036. }
  5037. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5038. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5039. tw32(GRC_MISC_CFG, val);
  5040. /* restore 5701 hardware bug workaround write method */
  5041. tp->write32 = write_op;
  5042. /* Unfortunately, we have to delay before the PCI read back.
  5043. * Some 575X chips even will not respond to a PCI cfg access
  5044. * when the reset command is given to the chip.
  5045. *
  5046. * How do these hardware designers expect things to work
  5047. * properly if the PCI write is posted for a long period
  5048. * of time? It is always necessary to have some method by
  5049. * which a register read back can occur to push the write
  5050. * out which does the reset.
  5051. *
  5052. * For most tg3 variants the trick below was working.
  5053. * Ho hum...
  5054. */
  5055. udelay(120);
  5056. /* Flush PCI posted writes. The normal MMIO registers
  5057. * are inaccessible at this time so this is the only
  5058. * way to make this reliably (actually, this is no longer
  5059. * the case, see above). I tried to use indirect
  5060. * register read/write but this upset some 5701 variants.
  5061. */
  5062. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5063. udelay(120);
  5064. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5065. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5066. int i;
  5067. u32 cfg_val;
  5068. /* Wait for link training to complete. */
  5069. for (i = 0; i < 5000; i++)
  5070. udelay(100);
  5071. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5072. pci_write_config_dword(tp->pdev, 0xc4,
  5073. cfg_val | (1 << 15));
  5074. }
  5075. /* Set PCIE max payload size to 128 bytes and
  5076. * clear the "no snoop" and "relaxed ordering" bits.
  5077. */
  5078. pci_write_config_word(tp->pdev,
  5079. tp->pcie_cap + PCI_EXP_DEVCTL,
  5080. 0);
  5081. pcie_set_readrq(tp->pdev, 4096);
  5082. /* Clear error status */
  5083. pci_write_config_word(tp->pdev,
  5084. tp->pcie_cap + PCI_EXP_DEVSTA,
  5085. PCI_EXP_DEVSTA_CED |
  5086. PCI_EXP_DEVSTA_NFED |
  5087. PCI_EXP_DEVSTA_FED |
  5088. PCI_EXP_DEVSTA_URD);
  5089. }
  5090. tg3_restore_pci_state(tp);
  5091. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5092. val = 0;
  5093. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5094. val = tr32(MEMARB_MODE);
  5095. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5096. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5097. tg3_stop_fw(tp);
  5098. tw32(0x5000, 0x400);
  5099. }
  5100. tw32(GRC_MODE, tp->grc_mode);
  5101. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5102. val = tr32(0xc4);
  5103. tw32(0xc4, val | (1 << 15));
  5104. }
  5105. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5106. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5107. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5108. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5109. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5110. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5111. }
  5112. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5113. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5114. tw32_f(MAC_MODE, tp->mac_mode);
  5115. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5116. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5117. tw32_f(MAC_MODE, tp->mac_mode);
  5118. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5119. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5120. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5121. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5122. tw32_f(MAC_MODE, tp->mac_mode);
  5123. } else
  5124. tw32_f(MAC_MODE, 0);
  5125. udelay(40);
  5126. tg3_mdio_start(tp);
  5127. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5128. err = tg3_poll_fw(tp);
  5129. if (err)
  5130. return err;
  5131. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5132. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5133. val = tr32(0x7c00);
  5134. tw32(0x7c00, val | (1 << 25));
  5135. }
  5136. /* Reprobe ASF enable state. */
  5137. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5138. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5139. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5140. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5141. u32 nic_cfg;
  5142. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5143. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5144. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5145. tp->last_event_jiffies = jiffies;
  5146. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5147. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5148. }
  5149. }
  5150. return 0;
  5151. }
  5152. /* tp->lock is held. */
  5153. static void tg3_stop_fw(struct tg3 *tp)
  5154. {
  5155. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5156. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5157. /* Wait for RX cpu to ACK the previous event. */
  5158. tg3_wait_for_event_ack(tp);
  5159. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5160. tg3_generate_fw_event(tp);
  5161. /* Wait for RX cpu to ACK this event. */
  5162. tg3_wait_for_event_ack(tp);
  5163. }
  5164. }
  5165. /* tp->lock is held. */
  5166. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5167. {
  5168. int err;
  5169. tg3_stop_fw(tp);
  5170. tg3_write_sig_pre_reset(tp, kind);
  5171. tg3_abort_hw(tp, silent);
  5172. err = tg3_chip_reset(tp);
  5173. tg3_write_sig_legacy(tp, kind);
  5174. tg3_write_sig_post_reset(tp, kind);
  5175. if (err)
  5176. return err;
  5177. return 0;
  5178. }
  5179. #define TG3_FW_RELEASE_MAJOR 0x0
  5180. #define TG3_FW_RELASE_MINOR 0x0
  5181. #define TG3_FW_RELEASE_FIX 0x0
  5182. #define TG3_FW_START_ADDR 0x08000000
  5183. #define TG3_FW_TEXT_ADDR 0x08000000
  5184. #define TG3_FW_TEXT_LEN 0x9c0
  5185. #define TG3_FW_RODATA_ADDR 0x080009c0
  5186. #define TG3_FW_RODATA_LEN 0x60
  5187. #define TG3_FW_DATA_ADDR 0x08000a40
  5188. #define TG3_FW_DATA_LEN 0x20
  5189. #define TG3_FW_SBSS_ADDR 0x08000a60
  5190. #define TG3_FW_SBSS_LEN 0xc
  5191. #define TG3_FW_BSS_ADDR 0x08000a70
  5192. #define TG3_FW_BSS_LEN 0x10
  5193. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  5194. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  5195. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  5196. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  5197. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  5198. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  5199. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  5200. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  5201. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  5202. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  5203. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  5204. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  5205. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  5206. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  5207. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  5208. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  5209. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5210. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  5211. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  5212. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  5213. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5214. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  5215. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  5216. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5217. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5218. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5219. 0, 0, 0, 0, 0, 0,
  5220. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  5221. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5222. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5223. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5224. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  5225. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  5226. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  5227. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  5228. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5229. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5230. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  5231. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5232. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5233. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5234. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  5235. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  5236. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  5237. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  5238. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  5239. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5240. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5241. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5242. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5243. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5244. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5245. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5246. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5247. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5248. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5249. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5250. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5251. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5252. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5253. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5254. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5255. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5256. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5257. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5258. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5259. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5260. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5261. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5262. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5263. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5264. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5265. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5266. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5267. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5268. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5269. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5270. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5271. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5272. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5273. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5274. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5275. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5276. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5277. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5278. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5279. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5280. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5281. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5282. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5283. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5284. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5285. };
  5286. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5287. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5288. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5289. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5290. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5291. 0x00000000
  5292. };
  5293. #if 0 /* All zeros, don't eat up space with it. */
  5294. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5295. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5296. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5297. };
  5298. #endif
  5299. #define RX_CPU_SCRATCH_BASE 0x30000
  5300. #define RX_CPU_SCRATCH_SIZE 0x04000
  5301. #define TX_CPU_SCRATCH_BASE 0x34000
  5302. #define TX_CPU_SCRATCH_SIZE 0x04000
  5303. /* tp->lock is held. */
  5304. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5305. {
  5306. int i;
  5307. BUG_ON(offset == TX_CPU_BASE &&
  5308. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5309. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5310. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5311. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5312. return 0;
  5313. }
  5314. if (offset == RX_CPU_BASE) {
  5315. for (i = 0; i < 10000; i++) {
  5316. tw32(offset + CPU_STATE, 0xffffffff);
  5317. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5318. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5319. break;
  5320. }
  5321. tw32(offset + CPU_STATE, 0xffffffff);
  5322. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5323. udelay(10);
  5324. } else {
  5325. for (i = 0; i < 10000; i++) {
  5326. tw32(offset + CPU_STATE, 0xffffffff);
  5327. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5328. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5329. break;
  5330. }
  5331. }
  5332. if (i >= 10000) {
  5333. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5334. "and %s CPU\n",
  5335. tp->dev->name,
  5336. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5337. return -ENODEV;
  5338. }
  5339. /* Clear firmware's nvram arbitration. */
  5340. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5341. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5342. return 0;
  5343. }
  5344. struct fw_info {
  5345. unsigned int text_base;
  5346. unsigned int text_len;
  5347. const u32 *text_data;
  5348. unsigned int rodata_base;
  5349. unsigned int rodata_len;
  5350. const u32 *rodata_data;
  5351. unsigned int data_base;
  5352. unsigned int data_len;
  5353. const u32 *data_data;
  5354. };
  5355. /* tp->lock is held. */
  5356. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5357. int cpu_scratch_size, struct fw_info *info)
  5358. {
  5359. int err, lock_err, i;
  5360. void (*write_op)(struct tg3 *, u32, u32);
  5361. if (cpu_base == TX_CPU_BASE &&
  5362. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5363. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5364. "TX cpu firmware on %s which is 5705.\n",
  5365. tp->dev->name);
  5366. return -EINVAL;
  5367. }
  5368. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5369. write_op = tg3_write_mem;
  5370. else
  5371. write_op = tg3_write_indirect_reg32;
  5372. /* It is possible that bootcode is still loading at this point.
  5373. * Get the nvram lock first before halting the cpu.
  5374. */
  5375. lock_err = tg3_nvram_lock(tp);
  5376. err = tg3_halt_cpu(tp, cpu_base);
  5377. if (!lock_err)
  5378. tg3_nvram_unlock(tp);
  5379. if (err)
  5380. goto out;
  5381. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5382. write_op(tp, cpu_scratch_base + i, 0);
  5383. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5384. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5385. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5386. write_op(tp, (cpu_scratch_base +
  5387. (info->text_base & 0xffff) +
  5388. (i * sizeof(u32))),
  5389. (info->text_data ?
  5390. info->text_data[i] : 0));
  5391. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5392. write_op(tp, (cpu_scratch_base +
  5393. (info->rodata_base & 0xffff) +
  5394. (i * sizeof(u32))),
  5395. (info->rodata_data ?
  5396. info->rodata_data[i] : 0));
  5397. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5398. write_op(tp, (cpu_scratch_base +
  5399. (info->data_base & 0xffff) +
  5400. (i * sizeof(u32))),
  5401. (info->data_data ?
  5402. info->data_data[i] : 0));
  5403. err = 0;
  5404. out:
  5405. return err;
  5406. }
  5407. /* tp->lock is held. */
  5408. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5409. {
  5410. struct fw_info info;
  5411. int err, i;
  5412. info.text_base = TG3_FW_TEXT_ADDR;
  5413. info.text_len = TG3_FW_TEXT_LEN;
  5414. info.text_data = &tg3FwText[0];
  5415. info.rodata_base = TG3_FW_RODATA_ADDR;
  5416. info.rodata_len = TG3_FW_RODATA_LEN;
  5417. info.rodata_data = &tg3FwRodata[0];
  5418. info.data_base = TG3_FW_DATA_ADDR;
  5419. info.data_len = TG3_FW_DATA_LEN;
  5420. info.data_data = NULL;
  5421. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5422. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5423. &info);
  5424. if (err)
  5425. return err;
  5426. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5427. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5428. &info);
  5429. if (err)
  5430. return err;
  5431. /* Now startup only the RX cpu. */
  5432. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5433. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5434. for (i = 0; i < 5; i++) {
  5435. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5436. break;
  5437. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5438. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5439. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5440. udelay(1000);
  5441. }
  5442. if (i >= 5) {
  5443. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5444. "to set RX CPU PC, is %08x should be %08x\n",
  5445. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5446. TG3_FW_TEXT_ADDR);
  5447. return -ENODEV;
  5448. }
  5449. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5450. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5451. return 0;
  5452. }
  5453. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5454. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5455. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5456. #define TG3_TSO_FW_START_ADDR 0x08000000
  5457. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5458. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5459. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5460. #define TG3_TSO_FW_RODATA_LEN 0x60
  5461. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5462. #define TG3_TSO_FW_DATA_LEN 0x30
  5463. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5464. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5465. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5466. #define TG3_TSO_FW_BSS_LEN 0x894
  5467. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5468. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5469. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5470. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5471. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5472. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5473. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5474. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5475. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5476. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5477. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5478. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5479. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5480. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5481. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5482. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5483. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5484. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5485. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5486. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5487. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5488. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5489. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5490. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5491. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5492. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5493. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5494. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5495. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5496. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5497. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5498. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5499. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5500. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5501. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5502. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5503. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5504. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5505. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5506. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5507. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5508. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5509. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5510. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5511. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5512. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5513. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5514. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5515. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5516. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5517. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5518. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5519. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5520. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5521. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5522. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5523. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5524. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5525. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5526. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5527. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5528. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5529. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5530. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5531. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5532. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5533. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5534. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5535. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5536. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5537. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5538. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5539. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5540. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5541. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5542. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5543. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5544. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5545. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5546. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5547. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5548. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5549. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5550. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5551. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5552. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5553. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5554. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5555. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5556. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5557. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5558. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5559. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5560. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5561. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5562. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5563. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5564. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5565. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5566. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5567. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5568. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5569. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5570. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5571. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5572. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5573. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5574. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5575. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5576. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5577. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5578. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5579. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5580. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5581. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5582. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5583. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5584. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5585. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5586. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5587. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5588. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5589. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5590. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5591. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5592. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5593. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5594. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5595. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5596. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5597. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5598. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5599. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5600. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5601. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5602. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5603. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5604. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5605. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5606. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5607. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5608. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5609. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5610. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5611. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5612. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5613. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5614. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5615. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5616. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5617. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5618. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5619. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5620. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5621. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5622. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5623. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5624. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5625. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5626. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5627. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5628. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5629. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5630. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5631. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5632. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5633. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5634. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5635. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5636. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5637. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5638. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5639. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5640. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5641. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5642. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5643. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5644. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5645. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5646. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5647. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5648. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5649. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5650. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5651. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5652. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5653. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5654. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5655. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5656. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5657. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5658. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5659. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5660. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5661. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5662. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5663. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5664. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5665. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5666. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5667. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5668. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5669. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5670. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5671. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5672. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5673. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5674. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5675. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5676. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5677. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5678. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5679. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5680. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5681. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5682. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5683. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5684. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5685. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5686. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5687. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5688. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5689. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5690. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5691. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5692. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5693. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5694. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5695. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5696. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5697. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5698. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5699. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5700. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5701. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5702. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5703. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5704. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5705. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5706. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5707. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5708. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5709. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5710. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5711. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5712. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5713. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5714. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5715. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5716. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5717. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5718. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5719. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5720. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5721. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5722. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5723. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5724. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5725. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5726. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5727. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5728. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5729. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5730. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5731. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5732. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5733. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5734. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5735. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5736. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5737. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5738. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5739. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5740. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5741. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5742. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5743. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5744. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5745. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5746. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5747. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5748. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5749. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5750. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5751. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5752. };
  5753. static const u32 tg3TsoFwRodata[] = {
  5754. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5755. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5756. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5757. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5758. 0x00000000,
  5759. };
  5760. static const u32 tg3TsoFwData[] = {
  5761. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5762. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5763. 0x00000000,
  5764. };
  5765. /* 5705 needs a special version of the TSO firmware. */
  5766. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5767. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5768. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5769. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5770. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5771. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5772. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5773. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5774. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5775. #define TG3_TSO5_FW_DATA_LEN 0x20
  5776. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5777. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5778. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5779. #define TG3_TSO5_FW_BSS_LEN 0x88
  5780. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5781. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5782. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5783. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5784. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5785. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5786. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5787. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5788. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5789. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5790. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5791. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5792. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5793. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5794. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5795. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5796. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5797. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5798. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5799. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5800. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5801. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5802. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5803. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5804. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5805. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5806. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5807. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5808. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5809. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5810. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5811. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5812. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5813. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5814. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5815. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5816. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5817. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5818. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5819. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5820. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5821. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5822. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5823. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5824. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5825. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5826. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5827. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5828. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5829. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5830. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5831. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5832. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5833. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5834. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5835. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5836. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5837. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5838. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5839. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5840. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5841. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5842. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5843. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5844. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5845. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5846. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5847. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5848. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5849. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5850. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5851. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5852. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5853. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5854. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5855. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5856. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5857. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5858. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5859. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5860. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5861. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5862. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5863. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5864. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5865. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5866. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5867. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5868. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5869. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5870. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5871. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5872. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5873. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5874. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5875. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5876. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5877. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5878. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5879. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5880. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5881. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5882. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5883. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5884. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5885. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5886. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5887. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5888. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5889. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5890. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5891. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5892. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5893. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5894. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5895. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5896. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5897. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5898. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5899. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5900. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5901. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5902. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5903. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5904. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5905. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5906. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5907. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5908. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5909. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5910. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5911. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5912. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5913. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5914. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5915. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5916. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5917. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5918. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5919. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5920. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5921. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5922. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5923. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5924. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5925. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5926. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5927. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5928. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5929. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5930. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5931. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5932. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5933. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5934. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5935. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5936. 0x00000000, 0x00000000, 0x00000000,
  5937. };
  5938. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5939. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5940. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5941. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5942. 0x00000000, 0x00000000, 0x00000000,
  5943. };
  5944. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5945. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5946. 0x00000000, 0x00000000, 0x00000000,
  5947. };
  5948. /* tp->lock is held. */
  5949. static int tg3_load_tso_firmware(struct tg3 *tp)
  5950. {
  5951. struct fw_info info;
  5952. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5953. int err, i;
  5954. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5955. return 0;
  5956. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5957. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5958. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5959. info.text_data = &tg3Tso5FwText[0];
  5960. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5961. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5962. info.rodata_data = &tg3Tso5FwRodata[0];
  5963. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5964. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5965. info.data_data = &tg3Tso5FwData[0];
  5966. cpu_base = RX_CPU_BASE;
  5967. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5968. cpu_scratch_size = (info.text_len +
  5969. info.rodata_len +
  5970. info.data_len +
  5971. TG3_TSO5_FW_SBSS_LEN +
  5972. TG3_TSO5_FW_BSS_LEN);
  5973. } else {
  5974. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5975. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5976. info.text_data = &tg3TsoFwText[0];
  5977. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5978. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5979. info.rodata_data = &tg3TsoFwRodata[0];
  5980. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5981. info.data_len = TG3_TSO_FW_DATA_LEN;
  5982. info.data_data = &tg3TsoFwData[0];
  5983. cpu_base = TX_CPU_BASE;
  5984. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5985. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5986. }
  5987. err = tg3_load_firmware_cpu(tp, cpu_base,
  5988. cpu_scratch_base, cpu_scratch_size,
  5989. &info);
  5990. if (err)
  5991. return err;
  5992. /* Now startup the cpu. */
  5993. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5994. tw32_f(cpu_base + CPU_PC, info.text_base);
  5995. for (i = 0; i < 5; i++) {
  5996. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5997. break;
  5998. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5999. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6000. tw32_f(cpu_base + CPU_PC, info.text_base);
  6001. udelay(1000);
  6002. }
  6003. if (i >= 5) {
  6004. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  6005. "to set CPU PC, is %08x should be %08x\n",
  6006. tp->dev->name, tr32(cpu_base + CPU_PC),
  6007. info.text_base);
  6008. return -ENODEV;
  6009. }
  6010. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6011. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6012. return 0;
  6013. }
  6014. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6015. {
  6016. struct tg3 *tp = netdev_priv(dev);
  6017. struct sockaddr *addr = p;
  6018. int err = 0, skip_mac_1 = 0;
  6019. if (!is_valid_ether_addr(addr->sa_data))
  6020. return -EINVAL;
  6021. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6022. if (!netif_running(dev))
  6023. return 0;
  6024. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6025. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6026. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6027. addr0_low = tr32(MAC_ADDR_0_LOW);
  6028. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6029. addr1_low = tr32(MAC_ADDR_1_LOW);
  6030. /* Skip MAC addr 1 if ASF is using it. */
  6031. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6032. !(addr1_high == 0 && addr1_low == 0))
  6033. skip_mac_1 = 1;
  6034. }
  6035. spin_lock_bh(&tp->lock);
  6036. __tg3_set_mac_addr(tp, skip_mac_1);
  6037. spin_unlock_bh(&tp->lock);
  6038. return err;
  6039. }
  6040. /* tp->lock is held. */
  6041. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6042. dma_addr_t mapping, u32 maxlen_flags,
  6043. u32 nic_addr)
  6044. {
  6045. tg3_write_mem(tp,
  6046. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6047. ((u64) mapping >> 32));
  6048. tg3_write_mem(tp,
  6049. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6050. ((u64) mapping & 0xffffffff));
  6051. tg3_write_mem(tp,
  6052. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6053. maxlen_flags);
  6054. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6055. tg3_write_mem(tp,
  6056. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6057. nic_addr);
  6058. }
  6059. static void __tg3_set_rx_mode(struct net_device *);
  6060. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6061. {
  6062. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6063. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6064. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6065. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6066. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6067. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6068. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6069. }
  6070. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6071. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6072. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6073. u32 val = ec->stats_block_coalesce_usecs;
  6074. if (!netif_carrier_ok(tp->dev))
  6075. val = 0;
  6076. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6077. }
  6078. }
  6079. /* tp->lock is held. */
  6080. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6081. {
  6082. u32 val, rdmac_mode;
  6083. int i, err, limit;
  6084. tg3_disable_ints(tp);
  6085. tg3_stop_fw(tp);
  6086. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6087. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6088. tg3_abort_hw(tp, 1);
  6089. }
  6090. if (reset_phy &&
  6091. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  6092. tg3_phy_reset(tp);
  6093. err = tg3_chip_reset(tp);
  6094. if (err)
  6095. return err;
  6096. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6097. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6098. val = tr32(TG3_CPMU_CTRL);
  6099. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6100. tw32(TG3_CPMU_CTRL, val);
  6101. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6102. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6103. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6104. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6105. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6106. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6107. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6108. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6109. val = tr32(TG3_CPMU_HST_ACC);
  6110. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6111. val |= CPMU_HST_ACC_MACCLK_6_25;
  6112. tw32(TG3_CPMU_HST_ACC, val);
  6113. }
  6114. /* This works around an issue with Athlon chipsets on
  6115. * B3 tigon3 silicon. This bit has no effect on any
  6116. * other revision. But do not set this on PCI Express
  6117. * chips and don't even touch the clocks if the CPMU is present.
  6118. */
  6119. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6120. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6121. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6122. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6123. }
  6124. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6125. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6126. val = tr32(TG3PCI_PCISTATE);
  6127. val |= PCISTATE_RETRY_SAME_DMA;
  6128. tw32(TG3PCI_PCISTATE, val);
  6129. }
  6130. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6131. /* Allow reads and writes to the
  6132. * APE register and memory space.
  6133. */
  6134. val = tr32(TG3PCI_PCISTATE);
  6135. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6136. PCISTATE_ALLOW_APE_SHMEM_WR;
  6137. tw32(TG3PCI_PCISTATE, val);
  6138. }
  6139. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6140. /* Enable some hw fixes. */
  6141. val = tr32(TG3PCI_MSI_DATA);
  6142. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6143. tw32(TG3PCI_MSI_DATA, val);
  6144. }
  6145. /* Descriptor ring init may make accesses to the
  6146. * NIC SRAM area to setup the TX descriptors, so we
  6147. * can only do this after the hardware has been
  6148. * successfully reset.
  6149. */
  6150. err = tg3_init_rings(tp);
  6151. if (err)
  6152. return err;
  6153. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6154. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6155. /* This value is determined during the probe time DMA
  6156. * engine test, tg3_test_dma.
  6157. */
  6158. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6159. }
  6160. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6161. GRC_MODE_4X_NIC_SEND_RINGS |
  6162. GRC_MODE_NO_TX_PHDR_CSUM |
  6163. GRC_MODE_NO_RX_PHDR_CSUM);
  6164. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6165. /* Pseudo-header checksum is done by hardware logic and not
  6166. * the offload processers, so make the chip do the pseudo-
  6167. * header checksums on receive. For transmit it is more
  6168. * convenient to do the pseudo-header checksum in software
  6169. * as Linux does that on transmit for us in all cases.
  6170. */
  6171. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6172. tw32(GRC_MODE,
  6173. tp->grc_mode |
  6174. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6175. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6176. val = tr32(GRC_MISC_CFG);
  6177. val &= ~0xff;
  6178. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6179. tw32(GRC_MISC_CFG, val);
  6180. /* Initialize MBUF/DESC pool. */
  6181. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6182. /* Do nothing. */
  6183. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6184. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6185. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6186. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6187. else
  6188. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6189. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6190. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6191. }
  6192. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6193. int fw_len;
  6194. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  6195. TG3_TSO5_FW_RODATA_LEN +
  6196. TG3_TSO5_FW_DATA_LEN +
  6197. TG3_TSO5_FW_SBSS_LEN +
  6198. TG3_TSO5_FW_BSS_LEN);
  6199. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6200. tw32(BUFMGR_MB_POOL_ADDR,
  6201. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6202. tw32(BUFMGR_MB_POOL_SIZE,
  6203. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6204. }
  6205. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6206. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6207. tp->bufmgr_config.mbuf_read_dma_low_water);
  6208. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6209. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6210. tw32(BUFMGR_MB_HIGH_WATER,
  6211. tp->bufmgr_config.mbuf_high_water);
  6212. } else {
  6213. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6214. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6215. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6216. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6217. tw32(BUFMGR_MB_HIGH_WATER,
  6218. tp->bufmgr_config.mbuf_high_water_jumbo);
  6219. }
  6220. tw32(BUFMGR_DMA_LOW_WATER,
  6221. tp->bufmgr_config.dma_low_water);
  6222. tw32(BUFMGR_DMA_HIGH_WATER,
  6223. tp->bufmgr_config.dma_high_water);
  6224. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6225. for (i = 0; i < 2000; i++) {
  6226. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6227. break;
  6228. udelay(10);
  6229. }
  6230. if (i >= 2000) {
  6231. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6232. tp->dev->name);
  6233. return -ENODEV;
  6234. }
  6235. /* Setup replenish threshold. */
  6236. val = tp->rx_pending / 8;
  6237. if (val == 0)
  6238. val = 1;
  6239. else if (val > tp->rx_std_max_post)
  6240. val = tp->rx_std_max_post;
  6241. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6242. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6243. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6244. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6245. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6246. }
  6247. tw32(RCVBDI_STD_THRESH, val);
  6248. /* Initialize TG3_BDINFO's at:
  6249. * RCVDBDI_STD_BD: standard eth size rx ring
  6250. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6251. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6252. *
  6253. * like so:
  6254. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6255. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6256. * ring attribute flags
  6257. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6258. *
  6259. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6260. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6261. *
  6262. * The size of each ring is fixed in the firmware, but the location is
  6263. * configurable.
  6264. */
  6265. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6266. ((u64) tp->rx_std_mapping >> 32));
  6267. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6268. ((u64) tp->rx_std_mapping & 0xffffffff));
  6269. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6270. NIC_SRAM_RX_BUFFER_DESC);
  6271. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6272. * configs on 5705.
  6273. */
  6274. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6275. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6276. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6277. } else {
  6278. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6279. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6280. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6281. BDINFO_FLAGS_DISABLED);
  6282. /* Setup replenish threshold. */
  6283. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6284. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6285. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6286. ((u64) tp->rx_jumbo_mapping >> 32));
  6287. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6288. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6289. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6290. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6291. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6292. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6293. } else {
  6294. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6295. BDINFO_FLAGS_DISABLED);
  6296. }
  6297. }
  6298. /* There is only one send ring on 5705/5750, no need to explicitly
  6299. * disable the others.
  6300. */
  6301. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6302. /* Clear out send RCB ring in SRAM. */
  6303. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6304. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6305. BDINFO_FLAGS_DISABLED);
  6306. }
  6307. tp->tx_prod = 0;
  6308. tp->tx_cons = 0;
  6309. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6310. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6311. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6312. tp->tx_desc_mapping,
  6313. (TG3_TX_RING_SIZE <<
  6314. BDINFO_FLAGS_MAXLEN_SHIFT),
  6315. NIC_SRAM_TX_BUFFER_DESC);
  6316. /* There is only one receive return ring on 5705/5750, no need
  6317. * to explicitly disable the others.
  6318. */
  6319. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6320. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6321. i += TG3_BDINFO_SIZE) {
  6322. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6323. BDINFO_FLAGS_DISABLED);
  6324. }
  6325. }
  6326. tp->rx_rcb_ptr = 0;
  6327. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6328. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6329. tp->rx_rcb_mapping,
  6330. (TG3_RX_RCB_RING_SIZE(tp) <<
  6331. BDINFO_FLAGS_MAXLEN_SHIFT),
  6332. 0);
  6333. tp->rx_std_ptr = tp->rx_pending;
  6334. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6335. tp->rx_std_ptr);
  6336. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6337. tp->rx_jumbo_pending : 0;
  6338. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6339. tp->rx_jumbo_ptr);
  6340. /* Initialize MAC address and backoff seed. */
  6341. __tg3_set_mac_addr(tp, 0);
  6342. /* MTU + ethernet header + FCS + optional VLAN tag */
  6343. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6344. /* The slot time is changed by tg3_setup_phy if we
  6345. * run at gigabit with half duplex.
  6346. */
  6347. tw32(MAC_TX_LENGTHS,
  6348. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6349. (6 << TX_LENGTHS_IPG_SHIFT) |
  6350. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6351. /* Receive rules. */
  6352. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6353. tw32(RCVLPC_CONFIG, 0x0181);
  6354. /* Calculate RDMAC_MODE setting early, we need it to determine
  6355. * the RCVLPC_STATE_ENABLE mask.
  6356. */
  6357. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6358. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6359. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6360. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6361. RDMAC_MODE_LNGREAD_ENAB);
  6362. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6363. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6364. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6365. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6366. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6367. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6368. /* If statement applies to 5705 and 5750 PCI devices only */
  6369. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6370. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6371. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6372. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6373. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6374. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6375. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6376. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6377. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6378. }
  6379. }
  6380. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6381. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6382. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6383. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6386. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6387. /* Receive/send statistics. */
  6388. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6389. val = tr32(RCVLPC_STATS_ENABLE);
  6390. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6391. tw32(RCVLPC_STATS_ENABLE, val);
  6392. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6393. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6394. val = tr32(RCVLPC_STATS_ENABLE);
  6395. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6396. tw32(RCVLPC_STATS_ENABLE, val);
  6397. } else {
  6398. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6399. }
  6400. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6401. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6402. tw32(SNDDATAI_STATSCTRL,
  6403. (SNDDATAI_SCTRL_ENABLE |
  6404. SNDDATAI_SCTRL_FASTUPD));
  6405. /* Setup host coalescing engine. */
  6406. tw32(HOSTCC_MODE, 0);
  6407. for (i = 0; i < 2000; i++) {
  6408. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6409. break;
  6410. udelay(10);
  6411. }
  6412. __tg3_set_coalesce(tp, &tp->coal);
  6413. /* set status block DMA address */
  6414. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6415. ((u64) tp->status_mapping >> 32));
  6416. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6417. ((u64) tp->status_mapping & 0xffffffff));
  6418. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6419. /* Status/statistics block address. See tg3_timer,
  6420. * the tg3_periodic_fetch_stats call there, and
  6421. * tg3_get_stats to see how this works for 5705/5750 chips.
  6422. */
  6423. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6424. ((u64) tp->stats_mapping >> 32));
  6425. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6426. ((u64) tp->stats_mapping & 0xffffffff));
  6427. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6428. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6429. }
  6430. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6431. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6432. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6433. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6434. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6435. /* Clear statistics/status block in chip, and status block in ram. */
  6436. for (i = NIC_SRAM_STATS_BLK;
  6437. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6438. i += sizeof(u32)) {
  6439. tg3_write_mem(tp, i, 0);
  6440. udelay(40);
  6441. }
  6442. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6443. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6444. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6445. /* reset to prevent losing 1st rx packet intermittently */
  6446. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6447. udelay(10);
  6448. }
  6449. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6450. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6451. else
  6452. tp->mac_mode = 0;
  6453. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6454. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6455. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6456. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6457. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6458. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6459. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6460. udelay(40);
  6461. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6462. * If TG3_FLG2_IS_NIC is zero, we should read the
  6463. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6464. * whether used as inputs or outputs, are set by boot code after
  6465. * reset.
  6466. */
  6467. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6468. u32 gpio_mask;
  6469. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6470. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6471. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6472. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6473. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6474. GRC_LCLCTRL_GPIO_OUTPUT3;
  6475. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6476. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6477. tp->grc_local_ctrl &= ~gpio_mask;
  6478. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6479. /* GPIO1 must be driven high for eeprom write protect */
  6480. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6481. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6482. GRC_LCLCTRL_GPIO_OUTPUT1);
  6483. }
  6484. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6485. udelay(100);
  6486. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6487. tp->last_tag = 0;
  6488. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6489. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6490. udelay(40);
  6491. }
  6492. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6493. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6494. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6495. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6496. WDMAC_MODE_LNGREAD_ENAB);
  6497. /* If statement applies to 5705 and 5750 PCI devices only */
  6498. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6499. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6500. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6501. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6502. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6503. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6504. /* nothing */
  6505. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6506. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6507. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6508. val |= WDMAC_MODE_RX_ACCEL;
  6509. }
  6510. }
  6511. /* Enable host coalescing bug fix */
  6512. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6513. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6514. tw32_f(WDMAC_MODE, val);
  6515. udelay(40);
  6516. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6517. u16 pcix_cmd;
  6518. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6519. &pcix_cmd);
  6520. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6521. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6522. pcix_cmd |= PCI_X_CMD_READ_2K;
  6523. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6524. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6525. pcix_cmd |= PCI_X_CMD_READ_2K;
  6526. }
  6527. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6528. pcix_cmd);
  6529. }
  6530. tw32_f(RDMAC_MODE, rdmac_mode);
  6531. udelay(40);
  6532. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6533. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6534. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6535. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6536. tw32(SNDDATAC_MODE,
  6537. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6538. else
  6539. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6540. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6541. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6542. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6543. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6544. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6545. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6546. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6547. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6548. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6549. err = tg3_load_5701_a0_firmware_fix(tp);
  6550. if (err)
  6551. return err;
  6552. }
  6553. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6554. err = tg3_load_tso_firmware(tp);
  6555. if (err)
  6556. return err;
  6557. }
  6558. tp->tx_mode = TX_MODE_ENABLE;
  6559. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6560. udelay(100);
  6561. tp->rx_mode = RX_MODE_ENABLE;
  6562. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6563. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6564. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6565. udelay(10);
  6566. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6567. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6568. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6569. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6570. udelay(10);
  6571. }
  6572. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6573. udelay(10);
  6574. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6575. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6576. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6577. /* Set drive transmission level to 1.2V */
  6578. /* only if the signal pre-emphasis bit is not set */
  6579. val = tr32(MAC_SERDES_CFG);
  6580. val &= 0xfffff000;
  6581. val |= 0x880;
  6582. tw32(MAC_SERDES_CFG, val);
  6583. }
  6584. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6585. tw32(MAC_SERDES_CFG, 0x616000);
  6586. }
  6587. /* Prevent chip from dropping frames when flow control
  6588. * is enabled.
  6589. */
  6590. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6592. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6593. /* Use hardware link auto-negotiation */
  6594. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6595. }
  6596. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6597. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6598. u32 tmp;
  6599. tmp = tr32(SERDES_RX_CTRL);
  6600. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6601. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6602. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6603. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6604. }
  6605. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6606. if (tp->link_config.phy_is_low_power) {
  6607. tp->link_config.phy_is_low_power = 0;
  6608. tp->link_config.speed = tp->link_config.orig_speed;
  6609. tp->link_config.duplex = tp->link_config.orig_duplex;
  6610. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6611. }
  6612. err = tg3_setup_phy(tp, 0);
  6613. if (err)
  6614. return err;
  6615. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6616. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6617. u32 tmp;
  6618. /* Clear CRC stats. */
  6619. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6620. tg3_writephy(tp, MII_TG3_TEST1,
  6621. tmp | MII_TG3_TEST1_CRC_EN);
  6622. tg3_readphy(tp, 0x14, &tmp);
  6623. }
  6624. }
  6625. }
  6626. __tg3_set_rx_mode(tp->dev);
  6627. /* Initialize receive rules. */
  6628. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6629. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6630. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6631. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6632. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6633. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6634. limit = 8;
  6635. else
  6636. limit = 16;
  6637. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6638. limit -= 4;
  6639. switch (limit) {
  6640. case 16:
  6641. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6642. case 15:
  6643. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6644. case 14:
  6645. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6646. case 13:
  6647. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6648. case 12:
  6649. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6650. case 11:
  6651. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6652. case 10:
  6653. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6654. case 9:
  6655. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6656. case 8:
  6657. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6658. case 7:
  6659. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6660. case 6:
  6661. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6662. case 5:
  6663. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6664. case 4:
  6665. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6666. case 3:
  6667. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6668. case 2:
  6669. case 1:
  6670. default:
  6671. break;
  6672. }
  6673. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6674. /* Write our heartbeat update interval to APE. */
  6675. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6676. APE_HOST_HEARTBEAT_INT_DISABLE);
  6677. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6678. return 0;
  6679. }
  6680. /* Called at device open time to get the chip ready for
  6681. * packet processing. Invoked with tp->lock held.
  6682. */
  6683. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6684. {
  6685. tg3_switch_clocks(tp);
  6686. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6687. return tg3_reset_hw(tp, reset_phy);
  6688. }
  6689. #define TG3_STAT_ADD32(PSTAT, REG) \
  6690. do { u32 __val = tr32(REG); \
  6691. (PSTAT)->low += __val; \
  6692. if ((PSTAT)->low < __val) \
  6693. (PSTAT)->high += 1; \
  6694. } while (0)
  6695. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6696. {
  6697. struct tg3_hw_stats *sp = tp->hw_stats;
  6698. if (!netif_carrier_ok(tp->dev))
  6699. return;
  6700. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6701. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6702. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6703. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6704. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6705. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6706. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6707. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6708. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6709. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6710. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6711. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6712. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6713. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6714. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6715. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6716. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6717. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6718. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6719. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6720. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6721. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6722. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6723. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6724. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6725. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6726. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6727. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6728. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6729. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6730. }
  6731. static void tg3_timer(unsigned long __opaque)
  6732. {
  6733. struct tg3 *tp = (struct tg3 *) __opaque;
  6734. if (tp->irq_sync)
  6735. goto restart_timer;
  6736. spin_lock(&tp->lock);
  6737. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6738. /* All of this garbage is because when using non-tagged
  6739. * IRQ status the mailbox/status_block protocol the chip
  6740. * uses with the cpu is race prone.
  6741. */
  6742. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6743. tw32(GRC_LOCAL_CTRL,
  6744. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6745. } else {
  6746. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6747. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6748. }
  6749. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6750. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6751. spin_unlock(&tp->lock);
  6752. schedule_work(&tp->reset_task);
  6753. return;
  6754. }
  6755. }
  6756. /* This part only runs once per second. */
  6757. if (!--tp->timer_counter) {
  6758. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6759. tg3_periodic_fetch_stats(tp);
  6760. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6761. u32 mac_stat;
  6762. int phy_event;
  6763. mac_stat = tr32(MAC_STATUS);
  6764. phy_event = 0;
  6765. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6766. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6767. phy_event = 1;
  6768. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6769. phy_event = 1;
  6770. if (phy_event)
  6771. tg3_setup_phy(tp, 0);
  6772. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6773. u32 mac_stat = tr32(MAC_STATUS);
  6774. int need_setup = 0;
  6775. if (netif_carrier_ok(tp->dev) &&
  6776. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6777. need_setup = 1;
  6778. }
  6779. if (! netif_carrier_ok(tp->dev) &&
  6780. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6781. MAC_STATUS_SIGNAL_DET))) {
  6782. need_setup = 1;
  6783. }
  6784. if (need_setup) {
  6785. if (!tp->serdes_counter) {
  6786. tw32_f(MAC_MODE,
  6787. (tp->mac_mode &
  6788. ~MAC_MODE_PORT_MODE_MASK));
  6789. udelay(40);
  6790. tw32_f(MAC_MODE, tp->mac_mode);
  6791. udelay(40);
  6792. }
  6793. tg3_setup_phy(tp, 0);
  6794. }
  6795. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6796. tg3_serdes_parallel_detect(tp);
  6797. tp->timer_counter = tp->timer_multiplier;
  6798. }
  6799. /* Heartbeat is only sent once every 2 seconds.
  6800. *
  6801. * The heartbeat is to tell the ASF firmware that the host
  6802. * driver is still alive. In the event that the OS crashes,
  6803. * ASF needs to reset the hardware to free up the FIFO space
  6804. * that may be filled with rx packets destined for the host.
  6805. * If the FIFO is full, ASF will no longer function properly.
  6806. *
  6807. * Unintended resets have been reported on real time kernels
  6808. * where the timer doesn't run on time. Netpoll will also have
  6809. * same problem.
  6810. *
  6811. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6812. * to check the ring condition when the heartbeat is expiring
  6813. * before doing the reset. This will prevent most unintended
  6814. * resets.
  6815. */
  6816. if (!--tp->asf_counter) {
  6817. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6818. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6819. tg3_wait_for_event_ack(tp);
  6820. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6821. FWCMD_NICDRV_ALIVE3);
  6822. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6823. /* 5 seconds timeout */
  6824. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6825. tg3_generate_fw_event(tp);
  6826. }
  6827. tp->asf_counter = tp->asf_multiplier;
  6828. }
  6829. spin_unlock(&tp->lock);
  6830. restart_timer:
  6831. tp->timer.expires = jiffies + tp->timer_offset;
  6832. add_timer(&tp->timer);
  6833. }
  6834. static int tg3_request_irq(struct tg3 *tp)
  6835. {
  6836. irq_handler_t fn;
  6837. unsigned long flags;
  6838. struct net_device *dev = tp->dev;
  6839. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6840. fn = tg3_msi;
  6841. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6842. fn = tg3_msi_1shot;
  6843. flags = IRQF_SAMPLE_RANDOM;
  6844. } else {
  6845. fn = tg3_interrupt;
  6846. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6847. fn = tg3_interrupt_tagged;
  6848. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6849. }
  6850. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6851. }
  6852. static int tg3_test_interrupt(struct tg3 *tp)
  6853. {
  6854. struct net_device *dev = tp->dev;
  6855. int err, i, intr_ok = 0;
  6856. if (!netif_running(dev))
  6857. return -ENODEV;
  6858. tg3_disable_ints(tp);
  6859. free_irq(tp->pdev->irq, dev);
  6860. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6861. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6862. if (err)
  6863. return err;
  6864. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6865. tg3_enable_ints(tp);
  6866. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6867. HOSTCC_MODE_NOW);
  6868. for (i = 0; i < 5; i++) {
  6869. u32 int_mbox, misc_host_ctrl;
  6870. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6871. TG3_64BIT_REG_LOW);
  6872. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6873. if ((int_mbox != 0) ||
  6874. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6875. intr_ok = 1;
  6876. break;
  6877. }
  6878. msleep(10);
  6879. }
  6880. tg3_disable_ints(tp);
  6881. free_irq(tp->pdev->irq, dev);
  6882. err = tg3_request_irq(tp);
  6883. if (err)
  6884. return err;
  6885. if (intr_ok)
  6886. return 0;
  6887. return -EIO;
  6888. }
  6889. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6890. * successfully restored
  6891. */
  6892. static int tg3_test_msi(struct tg3 *tp)
  6893. {
  6894. struct net_device *dev = tp->dev;
  6895. int err;
  6896. u16 pci_cmd;
  6897. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6898. return 0;
  6899. /* Turn off SERR reporting in case MSI terminates with Master
  6900. * Abort.
  6901. */
  6902. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6903. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6904. pci_cmd & ~PCI_COMMAND_SERR);
  6905. err = tg3_test_interrupt(tp);
  6906. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6907. if (!err)
  6908. return 0;
  6909. /* other failures */
  6910. if (err != -EIO)
  6911. return err;
  6912. /* MSI test failed, go back to INTx mode */
  6913. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6914. "switching to INTx mode. Please report this failure to "
  6915. "the PCI maintainer and include system chipset information.\n",
  6916. tp->dev->name);
  6917. free_irq(tp->pdev->irq, dev);
  6918. pci_disable_msi(tp->pdev);
  6919. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6920. err = tg3_request_irq(tp);
  6921. if (err)
  6922. return err;
  6923. /* Need to reset the chip because the MSI cycle may have terminated
  6924. * with Master Abort.
  6925. */
  6926. tg3_full_lock(tp, 1);
  6927. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6928. err = tg3_init_hw(tp, 1);
  6929. tg3_full_unlock(tp);
  6930. if (err)
  6931. free_irq(tp->pdev->irq, dev);
  6932. return err;
  6933. }
  6934. static int tg3_open(struct net_device *dev)
  6935. {
  6936. struct tg3 *tp = netdev_priv(dev);
  6937. int err;
  6938. netif_carrier_off(tp->dev);
  6939. err = tg3_set_power_state(tp, PCI_D0);
  6940. if (err)
  6941. return err;
  6942. tg3_full_lock(tp, 0);
  6943. tg3_disable_ints(tp);
  6944. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6945. tg3_full_unlock(tp);
  6946. /* The placement of this call is tied
  6947. * to the setup and use of Host TX descriptors.
  6948. */
  6949. err = tg3_alloc_consistent(tp);
  6950. if (err)
  6951. return err;
  6952. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6953. /* All MSI supporting chips should support tagged
  6954. * status. Assert that this is the case.
  6955. */
  6956. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6957. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6958. "Not using MSI.\n", tp->dev->name);
  6959. } else if (pci_enable_msi(tp->pdev) == 0) {
  6960. u32 msi_mode;
  6961. msi_mode = tr32(MSGINT_MODE);
  6962. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6963. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6964. }
  6965. }
  6966. err = tg3_request_irq(tp);
  6967. if (err) {
  6968. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6969. pci_disable_msi(tp->pdev);
  6970. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6971. }
  6972. tg3_free_consistent(tp);
  6973. return err;
  6974. }
  6975. napi_enable(&tp->napi);
  6976. tg3_full_lock(tp, 0);
  6977. err = tg3_init_hw(tp, 1);
  6978. if (err) {
  6979. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6980. tg3_free_rings(tp);
  6981. } else {
  6982. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6983. tp->timer_offset = HZ;
  6984. else
  6985. tp->timer_offset = HZ / 10;
  6986. BUG_ON(tp->timer_offset > HZ);
  6987. tp->timer_counter = tp->timer_multiplier =
  6988. (HZ / tp->timer_offset);
  6989. tp->asf_counter = tp->asf_multiplier =
  6990. ((HZ / tp->timer_offset) * 2);
  6991. init_timer(&tp->timer);
  6992. tp->timer.expires = jiffies + tp->timer_offset;
  6993. tp->timer.data = (unsigned long) tp;
  6994. tp->timer.function = tg3_timer;
  6995. }
  6996. tg3_full_unlock(tp);
  6997. if (err) {
  6998. napi_disable(&tp->napi);
  6999. free_irq(tp->pdev->irq, dev);
  7000. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7001. pci_disable_msi(tp->pdev);
  7002. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7003. }
  7004. tg3_free_consistent(tp);
  7005. return err;
  7006. }
  7007. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7008. err = tg3_test_msi(tp);
  7009. if (err) {
  7010. tg3_full_lock(tp, 0);
  7011. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7012. pci_disable_msi(tp->pdev);
  7013. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7014. }
  7015. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7016. tg3_free_rings(tp);
  7017. tg3_free_consistent(tp);
  7018. tg3_full_unlock(tp);
  7019. napi_disable(&tp->napi);
  7020. return err;
  7021. }
  7022. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7023. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  7024. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7025. tw32(PCIE_TRANSACTION_CFG,
  7026. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7027. }
  7028. }
  7029. }
  7030. tg3_phy_start(tp);
  7031. tg3_full_lock(tp, 0);
  7032. add_timer(&tp->timer);
  7033. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7034. tg3_enable_ints(tp);
  7035. tg3_full_unlock(tp);
  7036. netif_start_queue(dev);
  7037. return 0;
  7038. }
  7039. #if 0
  7040. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7041. {
  7042. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7043. u16 val16;
  7044. int i;
  7045. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7046. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7047. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7048. val16, val32);
  7049. /* MAC block */
  7050. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7051. tr32(MAC_MODE), tr32(MAC_STATUS));
  7052. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7053. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7054. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7055. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7056. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7057. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7058. /* Send data initiator control block */
  7059. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7060. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7061. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7062. tr32(SNDDATAI_STATSCTRL));
  7063. /* Send data completion control block */
  7064. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7065. /* Send BD ring selector block */
  7066. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7067. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7068. /* Send BD initiator control block */
  7069. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7070. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7071. /* Send BD completion control block */
  7072. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7073. /* Receive list placement control block */
  7074. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7075. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7076. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7077. tr32(RCVLPC_STATSCTRL));
  7078. /* Receive data and receive BD initiator control block */
  7079. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7080. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7081. /* Receive data completion control block */
  7082. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7083. tr32(RCVDCC_MODE));
  7084. /* Receive BD initiator control block */
  7085. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7086. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7087. /* Receive BD completion control block */
  7088. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7089. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7090. /* Receive list selector control block */
  7091. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7092. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7093. /* Mbuf cluster free block */
  7094. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7095. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7096. /* Host coalescing control block */
  7097. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7098. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7099. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7100. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7101. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7102. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7103. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7104. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7105. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7106. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7107. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7108. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7109. /* Memory arbiter control block */
  7110. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7111. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7112. /* Buffer manager control block */
  7113. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7114. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7115. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7116. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7117. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7118. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7119. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7120. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7121. /* Read DMA control block */
  7122. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7123. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7124. /* Write DMA control block */
  7125. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7126. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7127. /* DMA completion block */
  7128. printk("DEBUG: DMAC_MODE[%08x]\n",
  7129. tr32(DMAC_MODE));
  7130. /* GRC block */
  7131. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7132. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7133. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7134. tr32(GRC_LOCAL_CTRL));
  7135. /* TG3_BDINFOs */
  7136. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7137. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7138. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7139. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7140. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7141. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7142. tr32(RCVDBDI_STD_BD + 0x0),
  7143. tr32(RCVDBDI_STD_BD + 0x4),
  7144. tr32(RCVDBDI_STD_BD + 0x8),
  7145. tr32(RCVDBDI_STD_BD + 0xc));
  7146. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7147. tr32(RCVDBDI_MINI_BD + 0x0),
  7148. tr32(RCVDBDI_MINI_BD + 0x4),
  7149. tr32(RCVDBDI_MINI_BD + 0x8),
  7150. tr32(RCVDBDI_MINI_BD + 0xc));
  7151. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7152. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7153. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7154. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7155. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7156. val32, val32_2, val32_3, val32_4);
  7157. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7158. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7159. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7160. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7161. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7162. val32, val32_2, val32_3, val32_4);
  7163. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7164. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7165. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7166. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7167. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7168. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7169. val32, val32_2, val32_3, val32_4, val32_5);
  7170. /* SW status block */
  7171. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7172. tp->hw_status->status,
  7173. tp->hw_status->status_tag,
  7174. tp->hw_status->rx_jumbo_consumer,
  7175. tp->hw_status->rx_consumer,
  7176. tp->hw_status->rx_mini_consumer,
  7177. tp->hw_status->idx[0].rx_producer,
  7178. tp->hw_status->idx[0].tx_consumer);
  7179. /* SW statistics block */
  7180. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7181. ((u32 *)tp->hw_stats)[0],
  7182. ((u32 *)tp->hw_stats)[1],
  7183. ((u32 *)tp->hw_stats)[2],
  7184. ((u32 *)tp->hw_stats)[3]);
  7185. /* Mailboxes */
  7186. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7187. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7188. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7189. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7190. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7191. /* NIC side send descriptors. */
  7192. for (i = 0; i < 6; i++) {
  7193. unsigned long txd;
  7194. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7195. + (i * sizeof(struct tg3_tx_buffer_desc));
  7196. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7197. i,
  7198. readl(txd + 0x0), readl(txd + 0x4),
  7199. readl(txd + 0x8), readl(txd + 0xc));
  7200. }
  7201. /* NIC side RX descriptors. */
  7202. for (i = 0; i < 6; i++) {
  7203. unsigned long rxd;
  7204. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7205. + (i * sizeof(struct tg3_rx_buffer_desc));
  7206. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7207. i,
  7208. readl(rxd + 0x0), readl(rxd + 0x4),
  7209. readl(rxd + 0x8), readl(rxd + 0xc));
  7210. rxd += (4 * sizeof(u32));
  7211. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7212. i,
  7213. readl(rxd + 0x0), readl(rxd + 0x4),
  7214. readl(rxd + 0x8), readl(rxd + 0xc));
  7215. }
  7216. for (i = 0; i < 6; i++) {
  7217. unsigned long rxd;
  7218. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7219. + (i * sizeof(struct tg3_rx_buffer_desc));
  7220. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7221. i,
  7222. readl(rxd + 0x0), readl(rxd + 0x4),
  7223. readl(rxd + 0x8), readl(rxd + 0xc));
  7224. rxd += (4 * sizeof(u32));
  7225. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7226. i,
  7227. readl(rxd + 0x0), readl(rxd + 0x4),
  7228. readl(rxd + 0x8), readl(rxd + 0xc));
  7229. }
  7230. }
  7231. #endif
  7232. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7233. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7234. static int tg3_close(struct net_device *dev)
  7235. {
  7236. struct tg3 *tp = netdev_priv(dev);
  7237. napi_disable(&tp->napi);
  7238. cancel_work_sync(&tp->reset_task);
  7239. netif_stop_queue(dev);
  7240. del_timer_sync(&tp->timer);
  7241. tg3_full_lock(tp, 1);
  7242. #if 0
  7243. tg3_dump_state(tp);
  7244. #endif
  7245. tg3_disable_ints(tp);
  7246. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7247. tg3_free_rings(tp);
  7248. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7249. tg3_full_unlock(tp);
  7250. free_irq(tp->pdev->irq, dev);
  7251. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7252. pci_disable_msi(tp->pdev);
  7253. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7254. }
  7255. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7256. sizeof(tp->net_stats_prev));
  7257. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7258. sizeof(tp->estats_prev));
  7259. tg3_free_consistent(tp);
  7260. tg3_set_power_state(tp, PCI_D3hot);
  7261. netif_carrier_off(tp->dev);
  7262. return 0;
  7263. }
  7264. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7265. {
  7266. unsigned long ret;
  7267. #if (BITS_PER_LONG == 32)
  7268. ret = val->low;
  7269. #else
  7270. ret = ((u64)val->high << 32) | ((u64)val->low);
  7271. #endif
  7272. return ret;
  7273. }
  7274. static inline u64 get_estat64(tg3_stat64_t *val)
  7275. {
  7276. return ((u64)val->high << 32) | ((u64)val->low);
  7277. }
  7278. static unsigned long calc_crc_errors(struct tg3 *tp)
  7279. {
  7280. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7281. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7282. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7284. u32 val;
  7285. spin_lock_bh(&tp->lock);
  7286. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7287. tg3_writephy(tp, MII_TG3_TEST1,
  7288. val | MII_TG3_TEST1_CRC_EN);
  7289. tg3_readphy(tp, 0x14, &val);
  7290. } else
  7291. val = 0;
  7292. spin_unlock_bh(&tp->lock);
  7293. tp->phy_crc_errors += val;
  7294. return tp->phy_crc_errors;
  7295. }
  7296. return get_stat64(&hw_stats->rx_fcs_errors);
  7297. }
  7298. #define ESTAT_ADD(member) \
  7299. estats->member = old_estats->member + \
  7300. get_estat64(&hw_stats->member)
  7301. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7302. {
  7303. struct tg3_ethtool_stats *estats = &tp->estats;
  7304. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7305. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7306. if (!hw_stats)
  7307. return old_estats;
  7308. ESTAT_ADD(rx_octets);
  7309. ESTAT_ADD(rx_fragments);
  7310. ESTAT_ADD(rx_ucast_packets);
  7311. ESTAT_ADD(rx_mcast_packets);
  7312. ESTAT_ADD(rx_bcast_packets);
  7313. ESTAT_ADD(rx_fcs_errors);
  7314. ESTAT_ADD(rx_align_errors);
  7315. ESTAT_ADD(rx_xon_pause_rcvd);
  7316. ESTAT_ADD(rx_xoff_pause_rcvd);
  7317. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7318. ESTAT_ADD(rx_xoff_entered);
  7319. ESTAT_ADD(rx_frame_too_long_errors);
  7320. ESTAT_ADD(rx_jabbers);
  7321. ESTAT_ADD(rx_undersize_packets);
  7322. ESTAT_ADD(rx_in_length_errors);
  7323. ESTAT_ADD(rx_out_length_errors);
  7324. ESTAT_ADD(rx_64_or_less_octet_packets);
  7325. ESTAT_ADD(rx_65_to_127_octet_packets);
  7326. ESTAT_ADD(rx_128_to_255_octet_packets);
  7327. ESTAT_ADD(rx_256_to_511_octet_packets);
  7328. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7329. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7330. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7331. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7332. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7333. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7334. ESTAT_ADD(tx_octets);
  7335. ESTAT_ADD(tx_collisions);
  7336. ESTAT_ADD(tx_xon_sent);
  7337. ESTAT_ADD(tx_xoff_sent);
  7338. ESTAT_ADD(tx_flow_control);
  7339. ESTAT_ADD(tx_mac_errors);
  7340. ESTAT_ADD(tx_single_collisions);
  7341. ESTAT_ADD(tx_mult_collisions);
  7342. ESTAT_ADD(tx_deferred);
  7343. ESTAT_ADD(tx_excessive_collisions);
  7344. ESTAT_ADD(tx_late_collisions);
  7345. ESTAT_ADD(tx_collide_2times);
  7346. ESTAT_ADD(tx_collide_3times);
  7347. ESTAT_ADD(tx_collide_4times);
  7348. ESTAT_ADD(tx_collide_5times);
  7349. ESTAT_ADD(tx_collide_6times);
  7350. ESTAT_ADD(tx_collide_7times);
  7351. ESTAT_ADD(tx_collide_8times);
  7352. ESTAT_ADD(tx_collide_9times);
  7353. ESTAT_ADD(tx_collide_10times);
  7354. ESTAT_ADD(tx_collide_11times);
  7355. ESTAT_ADD(tx_collide_12times);
  7356. ESTAT_ADD(tx_collide_13times);
  7357. ESTAT_ADD(tx_collide_14times);
  7358. ESTAT_ADD(tx_collide_15times);
  7359. ESTAT_ADD(tx_ucast_packets);
  7360. ESTAT_ADD(tx_mcast_packets);
  7361. ESTAT_ADD(tx_bcast_packets);
  7362. ESTAT_ADD(tx_carrier_sense_errors);
  7363. ESTAT_ADD(tx_discards);
  7364. ESTAT_ADD(tx_errors);
  7365. ESTAT_ADD(dma_writeq_full);
  7366. ESTAT_ADD(dma_write_prioq_full);
  7367. ESTAT_ADD(rxbds_empty);
  7368. ESTAT_ADD(rx_discards);
  7369. ESTAT_ADD(rx_errors);
  7370. ESTAT_ADD(rx_threshold_hit);
  7371. ESTAT_ADD(dma_readq_full);
  7372. ESTAT_ADD(dma_read_prioq_full);
  7373. ESTAT_ADD(tx_comp_queue_full);
  7374. ESTAT_ADD(ring_set_send_prod_index);
  7375. ESTAT_ADD(ring_status_update);
  7376. ESTAT_ADD(nic_irqs);
  7377. ESTAT_ADD(nic_avoided_irqs);
  7378. ESTAT_ADD(nic_tx_threshold_hit);
  7379. return estats;
  7380. }
  7381. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7382. {
  7383. struct tg3 *tp = netdev_priv(dev);
  7384. struct net_device_stats *stats = &tp->net_stats;
  7385. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7386. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7387. if (!hw_stats)
  7388. return old_stats;
  7389. stats->rx_packets = old_stats->rx_packets +
  7390. get_stat64(&hw_stats->rx_ucast_packets) +
  7391. get_stat64(&hw_stats->rx_mcast_packets) +
  7392. get_stat64(&hw_stats->rx_bcast_packets);
  7393. stats->tx_packets = old_stats->tx_packets +
  7394. get_stat64(&hw_stats->tx_ucast_packets) +
  7395. get_stat64(&hw_stats->tx_mcast_packets) +
  7396. get_stat64(&hw_stats->tx_bcast_packets);
  7397. stats->rx_bytes = old_stats->rx_bytes +
  7398. get_stat64(&hw_stats->rx_octets);
  7399. stats->tx_bytes = old_stats->tx_bytes +
  7400. get_stat64(&hw_stats->tx_octets);
  7401. stats->rx_errors = old_stats->rx_errors +
  7402. get_stat64(&hw_stats->rx_errors);
  7403. stats->tx_errors = old_stats->tx_errors +
  7404. get_stat64(&hw_stats->tx_errors) +
  7405. get_stat64(&hw_stats->tx_mac_errors) +
  7406. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7407. get_stat64(&hw_stats->tx_discards);
  7408. stats->multicast = old_stats->multicast +
  7409. get_stat64(&hw_stats->rx_mcast_packets);
  7410. stats->collisions = old_stats->collisions +
  7411. get_stat64(&hw_stats->tx_collisions);
  7412. stats->rx_length_errors = old_stats->rx_length_errors +
  7413. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7414. get_stat64(&hw_stats->rx_undersize_packets);
  7415. stats->rx_over_errors = old_stats->rx_over_errors +
  7416. get_stat64(&hw_stats->rxbds_empty);
  7417. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7418. get_stat64(&hw_stats->rx_align_errors);
  7419. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7420. get_stat64(&hw_stats->tx_discards);
  7421. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7422. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7423. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7424. calc_crc_errors(tp);
  7425. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7426. get_stat64(&hw_stats->rx_discards);
  7427. return stats;
  7428. }
  7429. static inline u32 calc_crc(unsigned char *buf, int len)
  7430. {
  7431. u32 reg;
  7432. u32 tmp;
  7433. int j, k;
  7434. reg = 0xffffffff;
  7435. for (j = 0; j < len; j++) {
  7436. reg ^= buf[j];
  7437. for (k = 0; k < 8; k++) {
  7438. tmp = reg & 0x01;
  7439. reg >>= 1;
  7440. if (tmp) {
  7441. reg ^= 0xedb88320;
  7442. }
  7443. }
  7444. }
  7445. return ~reg;
  7446. }
  7447. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7448. {
  7449. /* accept or reject all multicast frames */
  7450. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7451. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7452. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7453. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7454. }
  7455. static void __tg3_set_rx_mode(struct net_device *dev)
  7456. {
  7457. struct tg3 *tp = netdev_priv(dev);
  7458. u32 rx_mode;
  7459. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7460. RX_MODE_KEEP_VLAN_TAG);
  7461. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7462. * flag clear.
  7463. */
  7464. #if TG3_VLAN_TAG_USED
  7465. if (!tp->vlgrp &&
  7466. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7467. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7468. #else
  7469. /* By definition, VLAN is disabled always in this
  7470. * case.
  7471. */
  7472. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7473. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7474. #endif
  7475. if (dev->flags & IFF_PROMISC) {
  7476. /* Promiscuous mode. */
  7477. rx_mode |= RX_MODE_PROMISC;
  7478. } else if (dev->flags & IFF_ALLMULTI) {
  7479. /* Accept all multicast. */
  7480. tg3_set_multi (tp, 1);
  7481. } else if (dev->mc_count < 1) {
  7482. /* Reject all multicast. */
  7483. tg3_set_multi (tp, 0);
  7484. } else {
  7485. /* Accept one or more multicast(s). */
  7486. struct dev_mc_list *mclist;
  7487. unsigned int i;
  7488. u32 mc_filter[4] = { 0, };
  7489. u32 regidx;
  7490. u32 bit;
  7491. u32 crc;
  7492. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7493. i++, mclist = mclist->next) {
  7494. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7495. bit = ~crc & 0x7f;
  7496. regidx = (bit & 0x60) >> 5;
  7497. bit &= 0x1f;
  7498. mc_filter[regidx] |= (1 << bit);
  7499. }
  7500. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7501. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7502. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7503. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7504. }
  7505. if (rx_mode != tp->rx_mode) {
  7506. tp->rx_mode = rx_mode;
  7507. tw32_f(MAC_RX_MODE, rx_mode);
  7508. udelay(10);
  7509. }
  7510. }
  7511. static void tg3_set_rx_mode(struct net_device *dev)
  7512. {
  7513. struct tg3 *tp = netdev_priv(dev);
  7514. if (!netif_running(dev))
  7515. return;
  7516. tg3_full_lock(tp, 0);
  7517. __tg3_set_rx_mode(dev);
  7518. tg3_full_unlock(tp);
  7519. }
  7520. #define TG3_REGDUMP_LEN (32 * 1024)
  7521. static int tg3_get_regs_len(struct net_device *dev)
  7522. {
  7523. return TG3_REGDUMP_LEN;
  7524. }
  7525. static void tg3_get_regs(struct net_device *dev,
  7526. struct ethtool_regs *regs, void *_p)
  7527. {
  7528. u32 *p = _p;
  7529. struct tg3 *tp = netdev_priv(dev);
  7530. u8 *orig_p = _p;
  7531. int i;
  7532. regs->version = 0;
  7533. memset(p, 0, TG3_REGDUMP_LEN);
  7534. if (tp->link_config.phy_is_low_power)
  7535. return;
  7536. tg3_full_lock(tp, 0);
  7537. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7538. #define GET_REG32_LOOP(base,len) \
  7539. do { p = (u32 *)(orig_p + (base)); \
  7540. for (i = 0; i < len; i += 4) \
  7541. __GET_REG32((base) + i); \
  7542. } while (0)
  7543. #define GET_REG32_1(reg) \
  7544. do { p = (u32 *)(orig_p + (reg)); \
  7545. __GET_REG32((reg)); \
  7546. } while (0)
  7547. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7548. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7549. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7550. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7551. GET_REG32_1(SNDDATAC_MODE);
  7552. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7553. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7554. GET_REG32_1(SNDBDC_MODE);
  7555. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7556. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7557. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7558. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7559. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7560. GET_REG32_1(RCVDCC_MODE);
  7561. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7562. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7563. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7564. GET_REG32_1(MBFREE_MODE);
  7565. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7566. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7567. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7568. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7569. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7570. GET_REG32_1(RX_CPU_MODE);
  7571. GET_REG32_1(RX_CPU_STATE);
  7572. GET_REG32_1(RX_CPU_PGMCTR);
  7573. GET_REG32_1(RX_CPU_HWBKPT);
  7574. GET_REG32_1(TX_CPU_MODE);
  7575. GET_REG32_1(TX_CPU_STATE);
  7576. GET_REG32_1(TX_CPU_PGMCTR);
  7577. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7578. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7579. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7580. GET_REG32_1(DMAC_MODE);
  7581. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7582. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7583. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7584. #undef __GET_REG32
  7585. #undef GET_REG32_LOOP
  7586. #undef GET_REG32_1
  7587. tg3_full_unlock(tp);
  7588. }
  7589. static int tg3_get_eeprom_len(struct net_device *dev)
  7590. {
  7591. struct tg3 *tp = netdev_priv(dev);
  7592. return tp->nvram_size;
  7593. }
  7594. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7595. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7596. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7597. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7598. {
  7599. struct tg3 *tp = netdev_priv(dev);
  7600. int ret;
  7601. u8 *pd;
  7602. u32 i, offset, len, b_offset, b_count;
  7603. __le32 val;
  7604. if (tp->link_config.phy_is_low_power)
  7605. return -EAGAIN;
  7606. offset = eeprom->offset;
  7607. len = eeprom->len;
  7608. eeprom->len = 0;
  7609. eeprom->magic = TG3_EEPROM_MAGIC;
  7610. if (offset & 3) {
  7611. /* adjustments to start on required 4 byte boundary */
  7612. b_offset = offset & 3;
  7613. b_count = 4 - b_offset;
  7614. if (b_count > len) {
  7615. /* i.e. offset=1 len=2 */
  7616. b_count = len;
  7617. }
  7618. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7619. if (ret)
  7620. return ret;
  7621. memcpy(data, ((char*)&val) + b_offset, b_count);
  7622. len -= b_count;
  7623. offset += b_count;
  7624. eeprom->len += b_count;
  7625. }
  7626. /* read bytes upto the last 4 byte boundary */
  7627. pd = &data[eeprom->len];
  7628. for (i = 0; i < (len - (len & 3)); i += 4) {
  7629. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7630. if (ret) {
  7631. eeprom->len += i;
  7632. return ret;
  7633. }
  7634. memcpy(pd + i, &val, 4);
  7635. }
  7636. eeprom->len += i;
  7637. if (len & 3) {
  7638. /* read last bytes not ending on 4 byte boundary */
  7639. pd = &data[eeprom->len];
  7640. b_count = len & 3;
  7641. b_offset = offset + len - b_count;
  7642. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7643. if (ret)
  7644. return ret;
  7645. memcpy(pd, &val, b_count);
  7646. eeprom->len += b_count;
  7647. }
  7648. return 0;
  7649. }
  7650. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7651. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7652. {
  7653. struct tg3 *tp = netdev_priv(dev);
  7654. int ret;
  7655. u32 offset, len, b_offset, odd_len;
  7656. u8 *buf;
  7657. __le32 start, end;
  7658. if (tp->link_config.phy_is_low_power)
  7659. return -EAGAIN;
  7660. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7661. return -EINVAL;
  7662. offset = eeprom->offset;
  7663. len = eeprom->len;
  7664. if ((b_offset = (offset & 3))) {
  7665. /* adjustments to start on required 4 byte boundary */
  7666. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7667. if (ret)
  7668. return ret;
  7669. len += b_offset;
  7670. offset &= ~3;
  7671. if (len < 4)
  7672. len = 4;
  7673. }
  7674. odd_len = 0;
  7675. if (len & 3) {
  7676. /* adjustments to end on required 4 byte boundary */
  7677. odd_len = 1;
  7678. len = (len + 3) & ~3;
  7679. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7680. if (ret)
  7681. return ret;
  7682. }
  7683. buf = data;
  7684. if (b_offset || odd_len) {
  7685. buf = kmalloc(len, GFP_KERNEL);
  7686. if (!buf)
  7687. return -ENOMEM;
  7688. if (b_offset)
  7689. memcpy(buf, &start, 4);
  7690. if (odd_len)
  7691. memcpy(buf+len-4, &end, 4);
  7692. memcpy(buf + b_offset, data, eeprom->len);
  7693. }
  7694. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7695. if (buf != data)
  7696. kfree(buf);
  7697. return ret;
  7698. }
  7699. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7700. {
  7701. struct tg3 *tp = netdev_priv(dev);
  7702. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7703. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7704. return -EAGAIN;
  7705. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7706. }
  7707. cmd->supported = (SUPPORTED_Autoneg);
  7708. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7709. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7710. SUPPORTED_1000baseT_Full);
  7711. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7712. cmd->supported |= (SUPPORTED_100baseT_Half |
  7713. SUPPORTED_100baseT_Full |
  7714. SUPPORTED_10baseT_Half |
  7715. SUPPORTED_10baseT_Full |
  7716. SUPPORTED_TP);
  7717. cmd->port = PORT_TP;
  7718. } else {
  7719. cmd->supported |= SUPPORTED_FIBRE;
  7720. cmd->port = PORT_FIBRE;
  7721. }
  7722. cmd->advertising = tp->link_config.advertising;
  7723. if (netif_running(dev)) {
  7724. cmd->speed = tp->link_config.active_speed;
  7725. cmd->duplex = tp->link_config.active_duplex;
  7726. }
  7727. cmd->phy_address = PHY_ADDR;
  7728. cmd->transceiver = 0;
  7729. cmd->autoneg = tp->link_config.autoneg;
  7730. cmd->maxtxpkt = 0;
  7731. cmd->maxrxpkt = 0;
  7732. return 0;
  7733. }
  7734. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7735. {
  7736. struct tg3 *tp = netdev_priv(dev);
  7737. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7738. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7739. return -EAGAIN;
  7740. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7741. }
  7742. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7743. /* These are the only valid advertisement bits allowed. */
  7744. if (cmd->autoneg == AUTONEG_ENABLE &&
  7745. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7746. ADVERTISED_1000baseT_Full |
  7747. ADVERTISED_Autoneg |
  7748. ADVERTISED_FIBRE)))
  7749. return -EINVAL;
  7750. /* Fiber can only do SPEED_1000. */
  7751. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7752. (cmd->speed != SPEED_1000))
  7753. return -EINVAL;
  7754. /* Copper cannot force SPEED_1000. */
  7755. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7756. (cmd->speed == SPEED_1000))
  7757. return -EINVAL;
  7758. else if ((cmd->speed == SPEED_1000) &&
  7759. (tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7760. return -EINVAL;
  7761. tg3_full_lock(tp, 0);
  7762. tp->link_config.autoneg = cmd->autoneg;
  7763. if (cmd->autoneg == AUTONEG_ENABLE) {
  7764. tp->link_config.advertising = (cmd->advertising |
  7765. ADVERTISED_Autoneg);
  7766. tp->link_config.speed = SPEED_INVALID;
  7767. tp->link_config.duplex = DUPLEX_INVALID;
  7768. } else {
  7769. tp->link_config.advertising = 0;
  7770. tp->link_config.speed = cmd->speed;
  7771. tp->link_config.duplex = cmd->duplex;
  7772. }
  7773. tp->link_config.orig_speed = tp->link_config.speed;
  7774. tp->link_config.orig_duplex = tp->link_config.duplex;
  7775. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7776. if (netif_running(dev))
  7777. tg3_setup_phy(tp, 1);
  7778. tg3_full_unlock(tp);
  7779. return 0;
  7780. }
  7781. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7782. {
  7783. struct tg3 *tp = netdev_priv(dev);
  7784. strcpy(info->driver, DRV_MODULE_NAME);
  7785. strcpy(info->version, DRV_MODULE_VERSION);
  7786. strcpy(info->fw_version, tp->fw_ver);
  7787. strcpy(info->bus_info, pci_name(tp->pdev));
  7788. }
  7789. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7790. {
  7791. struct tg3 *tp = netdev_priv(dev);
  7792. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7793. device_can_wakeup(&tp->pdev->dev))
  7794. wol->supported = WAKE_MAGIC;
  7795. else
  7796. wol->supported = 0;
  7797. wol->wolopts = 0;
  7798. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7799. device_can_wakeup(&tp->pdev->dev))
  7800. wol->wolopts = WAKE_MAGIC;
  7801. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7802. }
  7803. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7804. {
  7805. struct tg3 *tp = netdev_priv(dev);
  7806. struct device *dp = &tp->pdev->dev;
  7807. if (wol->wolopts & ~WAKE_MAGIC)
  7808. return -EINVAL;
  7809. if ((wol->wolopts & WAKE_MAGIC) &&
  7810. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7811. return -EINVAL;
  7812. spin_lock_bh(&tp->lock);
  7813. if (wol->wolopts & WAKE_MAGIC) {
  7814. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7815. device_set_wakeup_enable(dp, true);
  7816. } else {
  7817. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7818. device_set_wakeup_enable(dp, false);
  7819. }
  7820. spin_unlock_bh(&tp->lock);
  7821. return 0;
  7822. }
  7823. static u32 tg3_get_msglevel(struct net_device *dev)
  7824. {
  7825. struct tg3 *tp = netdev_priv(dev);
  7826. return tp->msg_enable;
  7827. }
  7828. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7829. {
  7830. struct tg3 *tp = netdev_priv(dev);
  7831. tp->msg_enable = value;
  7832. }
  7833. static int tg3_set_tso(struct net_device *dev, u32 value)
  7834. {
  7835. struct tg3 *tp = netdev_priv(dev);
  7836. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7837. if (value)
  7838. return -EINVAL;
  7839. return 0;
  7840. }
  7841. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7842. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7843. if (value) {
  7844. dev->features |= NETIF_F_TSO6;
  7845. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7846. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7847. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7848. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7850. dev->features |= NETIF_F_TSO_ECN;
  7851. } else
  7852. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7853. }
  7854. return ethtool_op_set_tso(dev, value);
  7855. }
  7856. static int tg3_nway_reset(struct net_device *dev)
  7857. {
  7858. struct tg3 *tp = netdev_priv(dev);
  7859. int r;
  7860. if (!netif_running(dev))
  7861. return -EAGAIN;
  7862. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7863. return -EINVAL;
  7864. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7865. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7866. return -EAGAIN;
  7867. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7868. } else {
  7869. u32 bmcr;
  7870. spin_lock_bh(&tp->lock);
  7871. r = -EINVAL;
  7872. tg3_readphy(tp, MII_BMCR, &bmcr);
  7873. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7874. ((bmcr & BMCR_ANENABLE) ||
  7875. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7876. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7877. BMCR_ANENABLE);
  7878. r = 0;
  7879. }
  7880. spin_unlock_bh(&tp->lock);
  7881. }
  7882. return r;
  7883. }
  7884. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7885. {
  7886. struct tg3 *tp = netdev_priv(dev);
  7887. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7888. ering->rx_mini_max_pending = 0;
  7889. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7890. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7891. else
  7892. ering->rx_jumbo_max_pending = 0;
  7893. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7894. ering->rx_pending = tp->rx_pending;
  7895. ering->rx_mini_pending = 0;
  7896. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7897. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7898. else
  7899. ering->rx_jumbo_pending = 0;
  7900. ering->tx_pending = tp->tx_pending;
  7901. }
  7902. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7903. {
  7904. struct tg3 *tp = netdev_priv(dev);
  7905. int irq_sync = 0, err = 0;
  7906. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7907. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7908. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7909. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7910. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7911. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7912. return -EINVAL;
  7913. if (netif_running(dev)) {
  7914. tg3_phy_stop(tp);
  7915. tg3_netif_stop(tp);
  7916. irq_sync = 1;
  7917. }
  7918. tg3_full_lock(tp, irq_sync);
  7919. tp->rx_pending = ering->rx_pending;
  7920. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7921. tp->rx_pending > 63)
  7922. tp->rx_pending = 63;
  7923. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7924. tp->tx_pending = ering->tx_pending;
  7925. if (netif_running(dev)) {
  7926. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7927. err = tg3_restart_hw(tp, 1);
  7928. if (!err)
  7929. tg3_netif_start(tp);
  7930. }
  7931. tg3_full_unlock(tp);
  7932. if (irq_sync && !err)
  7933. tg3_phy_start(tp);
  7934. return err;
  7935. }
  7936. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7937. {
  7938. struct tg3 *tp = netdev_priv(dev);
  7939. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7940. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7941. epause->rx_pause = 1;
  7942. else
  7943. epause->rx_pause = 0;
  7944. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7945. epause->tx_pause = 1;
  7946. else
  7947. epause->tx_pause = 0;
  7948. }
  7949. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7950. {
  7951. struct tg3 *tp = netdev_priv(dev);
  7952. int err = 0;
  7953. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7954. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7955. return -EAGAIN;
  7956. if (epause->autoneg) {
  7957. u32 newadv;
  7958. struct phy_device *phydev;
  7959. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7960. if (epause->rx_pause) {
  7961. if (epause->tx_pause)
  7962. newadv = ADVERTISED_Pause;
  7963. else
  7964. newadv = ADVERTISED_Pause |
  7965. ADVERTISED_Asym_Pause;
  7966. } else if (epause->tx_pause) {
  7967. newadv = ADVERTISED_Asym_Pause;
  7968. } else
  7969. newadv = 0;
  7970. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7971. u32 oldadv = phydev->advertising &
  7972. (ADVERTISED_Pause |
  7973. ADVERTISED_Asym_Pause);
  7974. if (oldadv != newadv) {
  7975. phydev->advertising &=
  7976. ~(ADVERTISED_Pause |
  7977. ADVERTISED_Asym_Pause);
  7978. phydev->advertising |= newadv;
  7979. err = phy_start_aneg(phydev);
  7980. }
  7981. } else {
  7982. tp->link_config.advertising &=
  7983. ~(ADVERTISED_Pause |
  7984. ADVERTISED_Asym_Pause);
  7985. tp->link_config.advertising |= newadv;
  7986. }
  7987. } else {
  7988. if (epause->rx_pause)
  7989. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  7990. else
  7991. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  7992. if (epause->tx_pause)
  7993. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  7994. else
  7995. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  7996. if (netif_running(dev))
  7997. tg3_setup_flow_control(tp, 0, 0);
  7998. }
  7999. } else {
  8000. int irq_sync = 0;
  8001. if (netif_running(dev)) {
  8002. tg3_netif_stop(tp);
  8003. irq_sync = 1;
  8004. }
  8005. tg3_full_lock(tp, irq_sync);
  8006. if (epause->autoneg)
  8007. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8008. else
  8009. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8010. if (epause->rx_pause)
  8011. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8012. else
  8013. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8014. if (epause->tx_pause)
  8015. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8016. else
  8017. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8018. if (netif_running(dev)) {
  8019. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8020. err = tg3_restart_hw(tp, 1);
  8021. if (!err)
  8022. tg3_netif_start(tp);
  8023. }
  8024. tg3_full_unlock(tp);
  8025. }
  8026. return err;
  8027. }
  8028. static u32 tg3_get_rx_csum(struct net_device *dev)
  8029. {
  8030. struct tg3 *tp = netdev_priv(dev);
  8031. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8032. }
  8033. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8034. {
  8035. struct tg3 *tp = netdev_priv(dev);
  8036. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8037. if (data != 0)
  8038. return -EINVAL;
  8039. return 0;
  8040. }
  8041. spin_lock_bh(&tp->lock);
  8042. if (data)
  8043. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8044. else
  8045. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8046. spin_unlock_bh(&tp->lock);
  8047. return 0;
  8048. }
  8049. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8050. {
  8051. struct tg3 *tp = netdev_priv(dev);
  8052. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8053. if (data != 0)
  8054. return -EINVAL;
  8055. return 0;
  8056. }
  8057. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8058. ethtool_op_set_tx_ipv6_csum(dev, data);
  8059. else
  8060. ethtool_op_set_tx_csum(dev, data);
  8061. return 0;
  8062. }
  8063. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8064. {
  8065. switch (sset) {
  8066. case ETH_SS_TEST:
  8067. return TG3_NUM_TEST;
  8068. case ETH_SS_STATS:
  8069. return TG3_NUM_STATS;
  8070. default:
  8071. return -EOPNOTSUPP;
  8072. }
  8073. }
  8074. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8075. {
  8076. switch (stringset) {
  8077. case ETH_SS_STATS:
  8078. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8079. break;
  8080. case ETH_SS_TEST:
  8081. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8082. break;
  8083. default:
  8084. WARN_ON(1); /* we need a WARN() */
  8085. break;
  8086. }
  8087. }
  8088. static int tg3_phys_id(struct net_device *dev, u32 data)
  8089. {
  8090. struct tg3 *tp = netdev_priv(dev);
  8091. int i;
  8092. if (!netif_running(tp->dev))
  8093. return -EAGAIN;
  8094. if (data == 0)
  8095. data = UINT_MAX / 2;
  8096. for (i = 0; i < (data * 2); i++) {
  8097. if ((i % 2) == 0)
  8098. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8099. LED_CTRL_1000MBPS_ON |
  8100. LED_CTRL_100MBPS_ON |
  8101. LED_CTRL_10MBPS_ON |
  8102. LED_CTRL_TRAFFIC_OVERRIDE |
  8103. LED_CTRL_TRAFFIC_BLINK |
  8104. LED_CTRL_TRAFFIC_LED);
  8105. else
  8106. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8107. LED_CTRL_TRAFFIC_OVERRIDE);
  8108. if (msleep_interruptible(500))
  8109. break;
  8110. }
  8111. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8112. return 0;
  8113. }
  8114. static void tg3_get_ethtool_stats (struct net_device *dev,
  8115. struct ethtool_stats *estats, u64 *tmp_stats)
  8116. {
  8117. struct tg3 *tp = netdev_priv(dev);
  8118. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8119. }
  8120. #define NVRAM_TEST_SIZE 0x100
  8121. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8122. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8123. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8124. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8125. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8126. static int tg3_test_nvram(struct tg3 *tp)
  8127. {
  8128. u32 csum, magic;
  8129. __le32 *buf;
  8130. int i, j, k, err = 0, size;
  8131. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8132. return -EIO;
  8133. if (magic == TG3_EEPROM_MAGIC)
  8134. size = NVRAM_TEST_SIZE;
  8135. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8136. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8137. TG3_EEPROM_SB_FORMAT_1) {
  8138. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8139. case TG3_EEPROM_SB_REVISION_0:
  8140. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8141. break;
  8142. case TG3_EEPROM_SB_REVISION_2:
  8143. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8144. break;
  8145. case TG3_EEPROM_SB_REVISION_3:
  8146. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8147. break;
  8148. default:
  8149. return 0;
  8150. }
  8151. } else
  8152. return 0;
  8153. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8154. size = NVRAM_SELFBOOT_HW_SIZE;
  8155. else
  8156. return -EIO;
  8157. buf = kmalloc(size, GFP_KERNEL);
  8158. if (buf == NULL)
  8159. return -ENOMEM;
  8160. err = -EIO;
  8161. for (i = 0, j = 0; i < size; i += 4, j++) {
  8162. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  8163. break;
  8164. }
  8165. if (i < size)
  8166. goto out;
  8167. /* Selfboot format */
  8168. magic = swab32(le32_to_cpu(buf[0]));
  8169. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8170. TG3_EEPROM_MAGIC_FW) {
  8171. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8172. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8173. TG3_EEPROM_SB_REVISION_2) {
  8174. /* For rev 2, the csum doesn't include the MBA. */
  8175. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8176. csum8 += buf8[i];
  8177. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8178. csum8 += buf8[i];
  8179. } else {
  8180. for (i = 0; i < size; i++)
  8181. csum8 += buf8[i];
  8182. }
  8183. if (csum8 == 0) {
  8184. err = 0;
  8185. goto out;
  8186. }
  8187. err = -EIO;
  8188. goto out;
  8189. }
  8190. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8191. TG3_EEPROM_MAGIC_HW) {
  8192. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8193. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8194. u8 *buf8 = (u8 *) buf;
  8195. /* Separate the parity bits and the data bytes. */
  8196. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8197. if ((i == 0) || (i == 8)) {
  8198. int l;
  8199. u8 msk;
  8200. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8201. parity[k++] = buf8[i] & msk;
  8202. i++;
  8203. }
  8204. else if (i == 16) {
  8205. int l;
  8206. u8 msk;
  8207. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8208. parity[k++] = buf8[i] & msk;
  8209. i++;
  8210. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8211. parity[k++] = buf8[i] & msk;
  8212. i++;
  8213. }
  8214. data[j++] = buf8[i];
  8215. }
  8216. err = -EIO;
  8217. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8218. u8 hw8 = hweight8(data[i]);
  8219. if ((hw8 & 0x1) && parity[i])
  8220. goto out;
  8221. else if (!(hw8 & 0x1) && !parity[i])
  8222. goto out;
  8223. }
  8224. err = 0;
  8225. goto out;
  8226. }
  8227. /* Bootstrap checksum at offset 0x10 */
  8228. csum = calc_crc((unsigned char *) buf, 0x10);
  8229. if(csum != le32_to_cpu(buf[0x10/4]))
  8230. goto out;
  8231. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8232. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8233. if (csum != le32_to_cpu(buf[0xfc/4]))
  8234. goto out;
  8235. err = 0;
  8236. out:
  8237. kfree(buf);
  8238. return err;
  8239. }
  8240. #define TG3_SERDES_TIMEOUT_SEC 2
  8241. #define TG3_COPPER_TIMEOUT_SEC 6
  8242. static int tg3_test_link(struct tg3 *tp)
  8243. {
  8244. int i, max;
  8245. if (!netif_running(tp->dev))
  8246. return -ENODEV;
  8247. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8248. max = TG3_SERDES_TIMEOUT_SEC;
  8249. else
  8250. max = TG3_COPPER_TIMEOUT_SEC;
  8251. for (i = 0; i < max; i++) {
  8252. if (netif_carrier_ok(tp->dev))
  8253. return 0;
  8254. if (msleep_interruptible(1000))
  8255. break;
  8256. }
  8257. return -EIO;
  8258. }
  8259. /* Only test the commonly used registers */
  8260. static int tg3_test_registers(struct tg3 *tp)
  8261. {
  8262. int i, is_5705, is_5750;
  8263. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8264. static struct {
  8265. u16 offset;
  8266. u16 flags;
  8267. #define TG3_FL_5705 0x1
  8268. #define TG3_FL_NOT_5705 0x2
  8269. #define TG3_FL_NOT_5788 0x4
  8270. #define TG3_FL_NOT_5750 0x8
  8271. u32 read_mask;
  8272. u32 write_mask;
  8273. } reg_tbl[] = {
  8274. /* MAC Control Registers */
  8275. { MAC_MODE, TG3_FL_NOT_5705,
  8276. 0x00000000, 0x00ef6f8c },
  8277. { MAC_MODE, TG3_FL_5705,
  8278. 0x00000000, 0x01ef6b8c },
  8279. { MAC_STATUS, TG3_FL_NOT_5705,
  8280. 0x03800107, 0x00000000 },
  8281. { MAC_STATUS, TG3_FL_5705,
  8282. 0x03800100, 0x00000000 },
  8283. { MAC_ADDR_0_HIGH, 0x0000,
  8284. 0x00000000, 0x0000ffff },
  8285. { MAC_ADDR_0_LOW, 0x0000,
  8286. 0x00000000, 0xffffffff },
  8287. { MAC_RX_MTU_SIZE, 0x0000,
  8288. 0x00000000, 0x0000ffff },
  8289. { MAC_TX_MODE, 0x0000,
  8290. 0x00000000, 0x00000070 },
  8291. { MAC_TX_LENGTHS, 0x0000,
  8292. 0x00000000, 0x00003fff },
  8293. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8294. 0x00000000, 0x000007fc },
  8295. { MAC_RX_MODE, TG3_FL_5705,
  8296. 0x00000000, 0x000007dc },
  8297. { MAC_HASH_REG_0, 0x0000,
  8298. 0x00000000, 0xffffffff },
  8299. { MAC_HASH_REG_1, 0x0000,
  8300. 0x00000000, 0xffffffff },
  8301. { MAC_HASH_REG_2, 0x0000,
  8302. 0x00000000, 0xffffffff },
  8303. { MAC_HASH_REG_3, 0x0000,
  8304. 0x00000000, 0xffffffff },
  8305. /* Receive Data and Receive BD Initiator Control Registers. */
  8306. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8307. 0x00000000, 0xffffffff },
  8308. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8309. 0x00000000, 0xffffffff },
  8310. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8311. 0x00000000, 0x00000003 },
  8312. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8313. 0x00000000, 0xffffffff },
  8314. { RCVDBDI_STD_BD+0, 0x0000,
  8315. 0x00000000, 0xffffffff },
  8316. { RCVDBDI_STD_BD+4, 0x0000,
  8317. 0x00000000, 0xffffffff },
  8318. { RCVDBDI_STD_BD+8, 0x0000,
  8319. 0x00000000, 0xffff0002 },
  8320. { RCVDBDI_STD_BD+0xc, 0x0000,
  8321. 0x00000000, 0xffffffff },
  8322. /* Receive BD Initiator Control Registers. */
  8323. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8324. 0x00000000, 0xffffffff },
  8325. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8326. 0x00000000, 0x000003ff },
  8327. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8328. 0x00000000, 0xffffffff },
  8329. /* Host Coalescing Control Registers. */
  8330. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8331. 0x00000000, 0x00000004 },
  8332. { HOSTCC_MODE, TG3_FL_5705,
  8333. 0x00000000, 0x000000f6 },
  8334. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8335. 0x00000000, 0xffffffff },
  8336. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8337. 0x00000000, 0x000003ff },
  8338. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8339. 0x00000000, 0xffffffff },
  8340. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8341. 0x00000000, 0x000003ff },
  8342. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8343. 0x00000000, 0xffffffff },
  8344. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8345. 0x00000000, 0x000000ff },
  8346. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8347. 0x00000000, 0xffffffff },
  8348. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8349. 0x00000000, 0x000000ff },
  8350. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8351. 0x00000000, 0xffffffff },
  8352. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8353. 0x00000000, 0xffffffff },
  8354. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8355. 0x00000000, 0xffffffff },
  8356. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8357. 0x00000000, 0x000000ff },
  8358. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8359. 0x00000000, 0xffffffff },
  8360. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8361. 0x00000000, 0x000000ff },
  8362. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8363. 0x00000000, 0xffffffff },
  8364. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8365. 0x00000000, 0xffffffff },
  8366. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8367. 0x00000000, 0xffffffff },
  8368. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8369. 0x00000000, 0xffffffff },
  8370. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8371. 0x00000000, 0xffffffff },
  8372. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8373. 0xffffffff, 0x00000000 },
  8374. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8375. 0xffffffff, 0x00000000 },
  8376. /* Buffer Manager Control Registers. */
  8377. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8378. 0x00000000, 0x007fff80 },
  8379. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8380. 0x00000000, 0x007fffff },
  8381. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8382. 0x00000000, 0x0000003f },
  8383. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8384. 0x00000000, 0x000001ff },
  8385. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8386. 0x00000000, 0x000001ff },
  8387. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8388. 0xffffffff, 0x00000000 },
  8389. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8390. 0xffffffff, 0x00000000 },
  8391. /* Mailbox Registers */
  8392. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8393. 0x00000000, 0x000001ff },
  8394. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8395. 0x00000000, 0x000001ff },
  8396. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8397. 0x00000000, 0x000007ff },
  8398. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8399. 0x00000000, 0x000001ff },
  8400. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8401. };
  8402. is_5705 = is_5750 = 0;
  8403. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8404. is_5705 = 1;
  8405. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8406. is_5750 = 1;
  8407. }
  8408. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8409. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8410. continue;
  8411. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8412. continue;
  8413. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8414. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8415. continue;
  8416. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8417. continue;
  8418. offset = (u32) reg_tbl[i].offset;
  8419. read_mask = reg_tbl[i].read_mask;
  8420. write_mask = reg_tbl[i].write_mask;
  8421. /* Save the original register content */
  8422. save_val = tr32(offset);
  8423. /* Determine the read-only value. */
  8424. read_val = save_val & read_mask;
  8425. /* Write zero to the register, then make sure the read-only bits
  8426. * are not changed and the read/write bits are all zeros.
  8427. */
  8428. tw32(offset, 0);
  8429. val = tr32(offset);
  8430. /* Test the read-only and read/write bits. */
  8431. if (((val & read_mask) != read_val) || (val & write_mask))
  8432. goto out;
  8433. /* Write ones to all the bits defined by RdMask and WrMask, then
  8434. * make sure the read-only bits are not changed and the
  8435. * read/write bits are all ones.
  8436. */
  8437. tw32(offset, read_mask | write_mask);
  8438. val = tr32(offset);
  8439. /* Test the read-only bits. */
  8440. if ((val & read_mask) != read_val)
  8441. goto out;
  8442. /* Test the read/write bits. */
  8443. if ((val & write_mask) != write_mask)
  8444. goto out;
  8445. tw32(offset, save_val);
  8446. }
  8447. return 0;
  8448. out:
  8449. if (netif_msg_hw(tp))
  8450. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8451. offset);
  8452. tw32(offset, save_val);
  8453. return -EIO;
  8454. }
  8455. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8456. {
  8457. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8458. int i;
  8459. u32 j;
  8460. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8461. for (j = 0; j < len; j += 4) {
  8462. u32 val;
  8463. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8464. tg3_read_mem(tp, offset + j, &val);
  8465. if (val != test_pattern[i])
  8466. return -EIO;
  8467. }
  8468. }
  8469. return 0;
  8470. }
  8471. static int tg3_test_memory(struct tg3 *tp)
  8472. {
  8473. static struct mem_entry {
  8474. u32 offset;
  8475. u32 len;
  8476. } mem_tbl_570x[] = {
  8477. { 0x00000000, 0x00b50},
  8478. { 0x00002000, 0x1c000},
  8479. { 0xffffffff, 0x00000}
  8480. }, mem_tbl_5705[] = {
  8481. { 0x00000100, 0x0000c},
  8482. { 0x00000200, 0x00008},
  8483. { 0x00004000, 0x00800},
  8484. { 0x00006000, 0x01000},
  8485. { 0x00008000, 0x02000},
  8486. { 0x00010000, 0x0e000},
  8487. { 0xffffffff, 0x00000}
  8488. }, mem_tbl_5755[] = {
  8489. { 0x00000200, 0x00008},
  8490. { 0x00004000, 0x00800},
  8491. { 0x00006000, 0x00800},
  8492. { 0x00008000, 0x02000},
  8493. { 0x00010000, 0x0c000},
  8494. { 0xffffffff, 0x00000}
  8495. }, mem_tbl_5906[] = {
  8496. { 0x00000200, 0x00008},
  8497. { 0x00004000, 0x00400},
  8498. { 0x00006000, 0x00400},
  8499. { 0x00008000, 0x01000},
  8500. { 0x00010000, 0x01000},
  8501. { 0xffffffff, 0x00000}
  8502. };
  8503. struct mem_entry *mem_tbl;
  8504. int err = 0;
  8505. int i;
  8506. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8507. mem_tbl = mem_tbl_5755;
  8508. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8509. mem_tbl = mem_tbl_5906;
  8510. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8511. mem_tbl = mem_tbl_5705;
  8512. else
  8513. mem_tbl = mem_tbl_570x;
  8514. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8515. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8516. mem_tbl[i].len)) != 0)
  8517. break;
  8518. }
  8519. return err;
  8520. }
  8521. #define TG3_MAC_LOOPBACK 0
  8522. #define TG3_PHY_LOOPBACK 1
  8523. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8524. {
  8525. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8526. u32 desc_idx;
  8527. struct sk_buff *skb, *rx_skb;
  8528. u8 *tx_data;
  8529. dma_addr_t map;
  8530. int num_pkts, tx_len, rx_len, i, err;
  8531. struct tg3_rx_buffer_desc *desc;
  8532. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8533. /* HW errata - mac loopback fails in some cases on 5780.
  8534. * Normal traffic and PHY loopback are not affected by
  8535. * errata.
  8536. */
  8537. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8538. return 0;
  8539. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8540. MAC_MODE_PORT_INT_LPBACK;
  8541. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8542. mac_mode |= MAC_MODE_LINK_POLARITY;
  8543. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8544. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8545. else
  8546. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8547. tw32(MAC_MODE, mac_mode);
  8548. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8549. u32 val;
  8550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8551. u32 phytest;
  8552. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8553. u32 phy;
  8554. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8555. phytest | MII_TG3_EPHY_SHADOW_EN);
  8556. if (!tg3_readphy(tp, 0x1b, &phy))
  8557. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8558. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8559. }
  8560. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8561. } else
  8562. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8563. tg3_phy_toggle_automdix(tp, 0);
  8564. tg3_writephy(tp, MII_BMCR, val);
  8565. udelay(40);
  8566. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8567. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8568. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8569. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8570. } else
  8571. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8572. /* reset to prevent losing 1st rx packet intermittently */
  8573. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8574. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8575. udelay(10);
  8576. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8577. }
  8578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8579. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8580. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8581. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8582. mac_mode |= MAC_MODE_LINK_POLARITY;
  8583. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8584. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8585. }
  8586. tw32(MAC_MODE, mac_mode);
  8587. }
  8588. else
  8589. return -EINVAL;
  8590. err = -EIO;
  8591. tx_len = 1514;
  8592. skb = netdev_alloc_skb(tp->dev, tx_len);
  8593. if (!skb)
  8594. return -ENOMEM;
  8595. tx_data = skb_put(skb, tx_len);
  8596. memcpy(tx_data, tp->dev->dev_addr, 6);
  8597. memset(tx_data + 6, 0x0, 8);
  8598. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8599. for (i = 14; i < tx_len; i++)
  8600. tx_data[i] = (u8) (i & 0xff);
  8601. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8602. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8603. HOSTCC_MODE_NOW);
  8604. udelay(10);
  8605. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8606. num_pkts = 0;
  8607. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8608. tp->tx_prod++;
  8609. num_pkts++;
  8610. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8611. tp->tx_prod);
  8612. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8613. udelay(10);
  8614. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8615. for (i = 0; i < 25; i++) {
  8616. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8617. HOSTCC_MODE_NOW);
  8618. udelay(10);
  8619. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8620. rx_idx = tp->hw_status->idx[0].rx_producer;
  8621. if ((tx_idx == tp->tx_prod) &&
  8622. (rx_idx == (rx_start_idx + num_pkts)))
  8623. break;
  8624. }
  8625. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8626. dev_kfree_skb(skb);
  8627. if (tx_idx != tp->tx_prod)
  8628. goto out;
  8629. if (rx_idx != rx_start_idx + num_pkts)
  8630. goto out;
  8631. desc = &tp->rx_rcb[rx_start_idx];
  8632. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8633. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8634. if (opaque_key != RXD_OPAQUE_RING_STD)
  8635. goto out;
  8636. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8637. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8638. goto out;
  8639. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8640. if (rx_len != tx_len)
  8641. goto out;
  8642. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8643. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8644. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8645. for (i = 14; i < tx_len; i++) {
  8646. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8647. goto out;
  8648. }
  8649. err = 0;
  8650. /* tg3_free_rings will unmap and free the rx_skb */
  8651. out:
  8652. return err;
  8653. }
  8654. #define TG3_MAC_LOOPBACK_FAILED 1
  8655. #define TG3_PHY_LOOPBACK_FAILED 2
  8656. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8657. TG3_PHY_LOOPBACK_FAILED)
  8658. static int tg3_test_loopback(struct tg3 *tp)
  8659. {
  8660. int err = 0;
  8661. u32 cpmuctrl = 0;
  8662. if (!netif_running(tp->dev))
  8663. return TG3_LOOPBACK_FAILED;
  8664. err = tg3_reset_hw(tp, 1);
  8665. if (err)
  8666. return TG3_LOOPBACK_FAILED;
  8667. /* Turn off gphy autopowerdown. */
  8668. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8669. tg3_phy_toggle_apd(tp, false);
  8670. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8671. int i;
  8672. u32 status;
  8673. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8674. /* Wait for up to 40 microseconds to acquire lock. */
  8675. for (i = 0; i < 4; i++) {
  8676. status = tr32(TG3_CPMU_MUTEX_GNT);
  8677. if (status == CPMU_MUTEX_GNT_DRIVER)
  8678. break;
  8679. udelay(10);
  8680. }
  8681. if (status != CPMU_MUTEX_GNT_DRIVER)
  8682. return TG3_LOOPBACK_FAILED;
  8683. /* Turn off link-based power management. */
  8684. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8685. tw32(TG3_CPMU_CTRL,
  8686. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8687. CPMU_CTRL_LINK_AWARE_MODE));
  8688. }
  8689. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8690. err |= TG3_MAC_LOOPBACK_FAILED;
  8691. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8692. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8693. /* Release the mutex */
  8694. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8695. }
  8696. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8697. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8698. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8699. err |= TG3_PHY_LOOPBACK_FAILED;
  8700. }
  8701. /* Re-enable gphy autopowerdown. */
  8702. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8703. tg3_phy_toggle_apd(tp, true);
  8704. return err;
  8705. }
  8706. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8707. u64 *data)
  8708. {
  8709. struct tg3 *tp = netdev_priv(dev);
  8710. if (tp->link_config.phy_is_low_power)
  8711. tg3_set_power_state(tp, PCI_D0);
  8712. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8713. if (tg3_test_nvram(tp) != 0) {
  8714. etest->flags |= ETH_TEST_FL_FAILED;
  8715. data[0] = 1;
  8716. }
  8717. if (tg3_test_link(tp) != 0) {
  8718. etest->flags |= ETH_TEST_FL_FAILED;
  8719. data[1] = 1;
  8720. }
  8721. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8722. int err, err2 = 0, irq_sync = 0;
  8723. if (netif_running(dev)) {
  8724. tg3_phy_stop(tp);
  8725. tg3_netif_stop(tp);
  8726. irq_sync = 1;
  8727. }
  8728. tg3_full_lock(tp, irq_sync);
  8729. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8730. err = tg3_nvram_lock(tp);
  8731. tg3_halt_cpu(tp, RX_CPU_BASE);
  8732. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8733. tg3_halt_cpu(tp, TX_CPU_BASE);
  8734. if (!err)
  8735. tg3_nvram_unlock(tp);
  8736. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8737. tg3_phy_reset(tp);
  8738. if (tg3_test_registers(tp) != 0) {
  8739. etest->flags |= ETH_TEST_FL_FAILED;
  8740. data[2] = 1;
  8741. }
  8742. if (tg3_test_memory(tp) != 0) {
  8743. etest->flags |= ETH_TEST_FL_FAILED;
  8744. data[3] = 1;
  8745. }
  8746. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8747. etest->flags |= ETH_TEST_FL_FAILED;
  8748. tg3_full_unlock(tp);
  8749. if (tg3_test_interrupt(tp) != 0) {
  8750. etest->flags |= ETH_TEST_FL_FAILED;
  8751. data[5] = 1;
  8752. }
  8753. tg3_full_lock(tp, 0);
  8754. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8755. if (netif_running(dev)) {
  8756. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8757. err2 = tg3_restart_hw(tp, 1);
  8758. if (!err2)
  8759. tg3_netif_start(tp);
  8760. }
  8761. tg3_full_unlock(tp);
  8762. if (irq_sync && !err2)
  8763. tg3_phy_start(tp);
  8764. }
  8765. if (tp->link_config.phy_is_low_power)
  8766. tg3_set_power_state(tp, PCI_D3hot);
  8767. }
  8768. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8769. {
  8770. struct mii_ioctl_data *data = if_mii(ifr);
  8771. struct tg3 *tp = netdev_priv(dev);
  8772. int err;
  8773. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8774. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8775. return -EAGAIN;
  8776. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8777. }
  8778. switch(cmd) {
  8779. case SIOCGMIIPHY:
  8780. data->phy_id = PHY_ADDR;
  8781. /* fallthru */
  8782. case SIOCGMIIREG: {
  8783. u32 mii_regval;
  8784. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8785. break; /* We have no PHY */
  8786. if (tp->link_config.phy_is_low_power)
  8787. return -EAGAIN;
  8788. spin_lock_bh(&tp->lock);
  8789. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8790. spin_unlock_bh(&tp->lock);
  8791. data->val_out = mii_regval;
  8792. return err;
  8793. }
  8794. case SIOCSMIIREG:
  8795. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8796. break; /* We have no PHY */
  8797. if (!capable(CAP_NET_ADMIN))
  8798. return -EPERM;
  8799. if (tp->link_config.phy_is_low_power)
  8800. return -EAGAIN;
  8801. spin_lock_bh(&tp->lock);
  8802. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8803. spin_unlock_bh(&tp->lock);
  8804. return err;
  8805. default:
  8806. /* do nothing */
  8807. break;
  8808. }
  8809. return -EOPNOTSUPP;
  8810. }
  8811. #if TG3_VLAN_TAG_USED
  8812. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8813. {
  8814. struct tg3 *tp = netdev_priv(dev);
  8815. if (netif_running(dev))
  8816. tg3_netif_stop(tp);
  8817. tg3_full_lock(tp, 0);
  8818. tp->vlgrp = grp;
  8819. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8820. __tg3_set_rx_mode(dev);
  8821. if (netif_running(dev))
  8822. tg3_netif_start(tp);
  8823. tg3_full_unlock(tp);
  8824. }
  8825. #endif
  8826. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8827. {
  8828. struct tg3 *tp = netdev_priv(dev);
  8829. memcpy(ec, &tp->coal, sizeof(*ec));
  8830. return 0;
  8831. }
  8832. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8833. {
  8834. struct tg3 *tp = netdev_priv(dev);
  8835. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8836. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8837. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8838. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8839. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8840. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8841. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8842. }
  8843. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8844. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8845. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8846. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8847. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8848. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8849. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8850. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8851. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8852. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8853. return -EINVAL;
  8854. /* No rx interrupts will be generated if both are zero */
  8855. if ((ec->rx_coalesce_usecs == 0) &&
  8856. (ec->rx_max_coalesced_frames == 0))
  8857. return -EINVAL;
  8858. /* No tx interrupts will be generated if both are zero */
  8859. if ((ec->tx_coalesce_usecs == 0) &&
  8860. (ec->tx_max_coalesced_frames == 0))
  8861. return -EINVAL;
  8862. /* Only copy relevant parameters, ignore all others. */
  8863. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8864. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8865. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8866. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8867. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8868. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8869. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8870. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8871. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8872. if (netif_running(dev)) {
  8873. tg3_full_lock(tp, 0);
  8874. __tg3_set_coalesce(tp, &tp->coal);
  8875. tg3_full_unlock(tp);
  8876. }
  8877. return 0;
  8878. }
  8879. static const struct ethtool_ops tg3_ethtool_ops = {
  8880. .get_settings = tg3_get_settings,
  8881. .set_settings = tg3_set_settings,
  8882. .get_drvinfo = tg3_get_drvinfo,
  8883. .get_regs_len = tg3_get_regs_len,
  8884. .get_regs = tg3_get_regs,
  8885. .get_wol = tg3_get_wol,
  8886. .set_wol = tg3_set_wol,
  8887. .get_msglevel = tg3_get_msglevel,
  8888. .set_msglevel = tg3_set_msglevel,
  8889. .nway_reset = tg3_nway_reset,
  8890. .get_link = ethtool_op_get_link,
  8891. .get_eeprom_len = tg3_get_eeprom_len,
  8892. .get_eeprom = tg3_get_eeprom,
  8893. .set_eeprom = tg3_set_eeprom,
  8894. .get_ringparam = tg3_get_ringparam,
  8895. .set_ringparam = tg3_set_ringparam,
  8896. .get_pauseparam = tg3_get_pauseparam,
  8897. .set_pauseparam = tg3_set_pauseparam,
  8898. .get_rx_csum = tg3_get_rx_csum,
  8899. .set_rx_csum = tg3_set_rx_csum,
  8900. .set_tx_csum = tg3_set_tx_csum,
  8901. .set_sg = ethtool_op_set_sg,
  8902. .set_tso = tg3_set_tso,
  8903. .self_test = tg3_self_test,
  8904. .get_strings = tg3_get_strings,
  8905. .phys_id = tg3_phys_id,
  8906. .get_ethtool_stats = tg3_get_ethtool_stats,
  8907. .get_coalesce = tg3_get_coalesce,
  8908. .set_coalesce = tg3_set_coalesce,
  8909. .get_sset_count = tg3_get_sset_count,
  8910. };
  8911. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8912. {
  8913. u32 cursize, val, magic;
  8914. tp->nvram_size = EEPROM_CHIP_SIZE;
  8915. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8916. return;
  8917. if ((magic != TG3_EEPROM_MAGIC) &&
  8918. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8919. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8920. return;
  8921. /*
  8922. * Size the chip by reading offsets at increasing powers of two.
  8923. * When we encounter our validation signature, we know the addressing
  8924. * has wrapped around, and thus have our chip size.
  8925. */
  8926. cursize = 0x10;
  8927. while (cursize < tp->nvram_size) {
  8928. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8929. return;
  8930. if (val == magic)
  8931. break;
  8932. cursize <<= 1;
  8933. }
  8934. tp->nvram_size = cursize;
  8935. }
  8936. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8937. {
  8938. u32 val;
  8939. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8940. return;
  8941. /* Selfboot format */
  8942. if (val != TG3_EEPROM_MAGIC) {
  8943. tg3_get_eeprom_size(tp);
  8944. return;
  8945. }
  8946. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8947. if (val != 0) {
  8948. tp->nvram_size = (val >> 16) * 1024;
  8949. return;
  8950. }
  8951. }
  8952. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8953. }
  8954. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8955. {
  8956. u32 nvcfg1;
  8957. nvcfg1 = tr32(NVRAM_CFG1);
  8958. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8959. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8960. }
  8961. else {
  8962. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8963. tw32(NVRAM_CFG1, nvcfg1);
  8964. }
  8965. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8966. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8967. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8968. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8969. tp->nvram_jedecnum = JEDEC_ATMEL;
  8970. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8971. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8972. break;
  8973. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8974. tp->nvram_jedecnum = JEDEC_ATMEL;
  8975. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8976. break;
  8977. case FLASH_VENDOR_ATMEL_EEPROM:
  8978. tp->nvram_jedecnum = JEDEC_ATMEL;
  8979. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8980. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8981. break;
  8982. case FLASH_VENDOR_ST:
  8983. tp->nvram_jedecnum = JEDEC_ST;
  8984. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8985. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8986. break;
  8987. case FLASH_VENDOR_SAIFUN:
  8988. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8989. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8990. break;
  8991. case FLASH_VENDOR_SST_SMALL:
  8992. case FLASH_VENDOR_SST_LARGE:
  8993. tp->nvram_jedecnum = JEDEC_SST;
  8994. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8995. break;
  8996. }
  8997. }
  8998. else {
  8999. tp->nvram_jedecnum = JEDEC_ATMEL;
  9000. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9001. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9002. }
  9003. }
  9004. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9005. {
  9006. u32 nvcfg1;
  9007. nvcfg1 = tr32(NVRAM_CFG1);
  9008. /* NVRAM protection for TPM */
  9009. if (nvcfg1 & (1 << 27))
  9010. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9011. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9012. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9013. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9014. tp->nvram_jedecnum = JEDEC_ATMEL;
  9015. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9016. break;
  9017. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9018. tp->nvram_jedecnum = JEDEC_ATMEL;
  9019. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9020. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9021. break;
  9022. case FLASH_5752VENDOR_ST_M45PE10:
  9023. case FLASH_5752VENDOR_ST_M45PE20:
  9024. case FLASH_5752VENDOR_ST_M45PE40:
  9025. tp->nvram_jedecnum = JEDEC_ST;
  9026. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9027. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9028. break;
  9029. }
  9030. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9031. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9032. case FLASH_5752PAGE_SIZE_256:
  9033. tp->nvram_pagesize = 256;
  9034. break;
  9035. case FLASH_5752PAGE_SIZE_512:
  9036. tp->nvram_pagesize = 512;
  9037. break;
  9038. case FLASH_5752PAGE_SIZE_1K:
  9039. tp->nvram_pagesize = 1024;
  9040. break;
  9041. case FLASH_5752PAGE_SIZE_2K:
  9042. tp->nvram_pagesize = 2048;
  9043. break;
  9044. case FLASH_5752PAGE_SIZE_4K:
  9045. tp->nvram_pagesize = 4096;
  9046. break;
  9047. case FLASH_5752PAGE_SIZE_264:
  9048. tp->nvram_pagesize = 264;
  9049. break;
  9050. }
  9051. }
  9052. else {
  9053. /* For eeprom, set pagesize to maximum eeprom size */
  9054. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9055. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9056. tw32(NVRAM_CFG1, nvcfg1);
  9057. }
  9058. }
  9059. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9060. {
  9061. u32 nvcfg1, protect = 0;
  9062. nvcfg1 = tr32(NVRAM_CFG1);
  9063. /* NVRAM protection for TPM */
  9064. if (nvcfg1 & (1 << 27)) {
  9065. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9066. protect = 1;
  9067. }
  9068. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9069. switch (nvcfg1) {
  9070. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9071. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9072. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9073. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9074. tp->nvram_jedecnum = JEDEC_ATMEL;
  9075. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9076. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9077. tp->nvram_pagesize = 264;
  9078. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9079. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9080. tp->nvram_size = (protect ? 0x3e200 :
  9081. TG3_NVRAM_SIZE_512KB);
  9082. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9083. tp->nvram_size = (protect ? 0x1f200 :
  9084. TG3_NVRAM_SIZE_256KB);
  9085. else
  9086. tp->nvram_size = (protect ? 0x1f200 :
  9087. TG3_NVRAM_SIZE_128KB);
  9088. break;
  9089. case FLASH_5752VENDOR_ST_M45PE10:
  9090. case FLASH_5752VENDOR_ST_M45PE20:
  9091. case FLASH_5752VENDOR_ST_M45PE40:
  9092. tp->nvram_jedecnum = JEDEC_ST;
  9093. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9094. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9095. tp->nvram_pagesize = 256;
  9096. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9097. tp->nvram_size = (protect ?
  9098. TG3_NVRAM_SIZE_64KB :
  9099. TG3_NVRAM_SIZE_128KB);
  9100. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9101. tp->nvram_size = (protect ?
  9102. TG3_NVRAM_SIZE_64KB :
  9103. TG3_NVRAM_SIZE_256KB);
  9104. else
  9105. tp->nvram_size = (protect ?
  9106. TG3_NVRAM_SIZE_128KB :
  9107. TG3_NVRAM_SIZE_512KB);
  9108. break;
  9109. }
  9110. }
  9111. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9112. {
  9113. u32 nvcfg1;
  9114. nvcfg1 = tr32(NVRAM_CFG1);
  9115. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9116. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9117. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9118. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9119. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9120. tp->nvram_jedecnum = JEDEC_ATMEL;
  9121. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9122. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9123. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9124. tw32(NVRAM_CFG1, nvcfg1);
  9125. break;
  9126. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9127. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9128. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9129. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9130. tp->nvram_jedecnum = JEDEC_ATMEL;
  9131. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9132. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9133. tp->nvram_pagesize = 264;
  9134. break;
  9135. case FLASH_5752VENDOR_ST_M45PE10:
  9136. case FLASH_5752VENDOR_ST_M45PE20:
  9137. case FLASH_5752VENDOR_ST_M45PE40:
  9138. tp->nvram_jedecnum = JEDEC_ST;
  9139. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9140. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9141. tp->nvram_pagesize = 256;
  9142. break;
  9143. }
  9144. }
  9145. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9146. {
  9147. u32 nvcfg1, protect = 0;
  9148. nvcfg1 = tr32(NVRAM_CFG1);
  9149. /* NVRAM protection for TPM */
  9150. if (nvcfg1 & (1 << 27)) {
  9151. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9152. protect = 1;
  9153. }
  9154. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9155. switch (nvcfg1) {
  9156. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9157. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9158. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9159. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9160. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9161. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9162. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9163. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9164. tp->nvram_jedecnum = JEDEC_ATMEL;
  9165. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9166. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9167. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9168. tp->nvram_pagesize = 256;
  9169. break;
  9170. case FLASH_5761VENDOR_ST_A_M45PE20:
  9171. case FLASH_5761VENDOR_ST_A_M45PE40:
  9172. case FLASH_5761VENDOR_ST_A_M45PE80:
  9173. case FLASH_5761VENDOR_ST_A_M45PE16:
  9174. case FLASH_5761VENDOR_ST_M_M45PE20:
  9175. case FLASH_5761VENDOR_ST_M_M45PE40:
  9176. case FLASH_5761VENDOR_ST_M_M45PE80:
  9177. case FLASH_5761VENDOR_ST_M_M45PE16:
  9178. tp->nvram_jedecnum = JEDEC_ST;
  9179. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9180. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9181. tp->nvram_pagesize = 256;
  9182. break;
  9183. }
  9184. if (protect) {
  9185. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9186. } else {
  9187. switch (nvcfg1) {
  9188. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9189. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9190. case FLASH_5761VENDOR_ST_A_M45PE16:
  9191. case FLASH_5761VENDOR_ST_M_M45PE16:
  9192. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9193. break;
  9194. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9195. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9196. case FLASH_5761VENDOR_ST_A_M45PE80:
  9197. case FLASH_5761VENDOR_ST_M_M45PE80:
  9198. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9199. break;
  9200. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9201. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9202. case FLASH_5761VENDOR_ST_A_M45PE40:
  9203. case FLASH_5761VENDOR_ST_M_M45PE40:
  9204. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9205. break;
  9206. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9207. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9208. case FLASH_5761VENDOR_ST_A_M45PE20:
  9209. case FLASH_5761VENDOR_ST_M_M45PE20:
  9210. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9211. break;
  9212. }
  9213. }
  9214. }
  9215. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9216. {
  9217. tp->nvram_jedecnum = JEDEC_ATMEL;
  9218. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9219. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9220. }
  9221. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9222. {
  9223. u32 nvcfg1;
  9224. nvcfg1 = tr32(NVRAM_CFG1);
  9225. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9226. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9227. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9228. tp->nvram_jedecnum = JEDEC_ATMEL;
  9229. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9230. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9231. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9232. tw32(NVRAM_CFG1, nvcfg1);
  9233. return;
  9234. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9235. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9236. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9237. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9238. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9239. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9240. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9241. tp->nvram_jedecnum = JEDEC_ATMEL;
  9242. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9243. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9244. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9245. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9246. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9247. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9248. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9249. break;
  9250. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9251. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9252. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9253. break;
  9254. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9255. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9256. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9257. break;
  9258. }
  9259. break;
  9260. case FLASH_5752VENDOR_ST_M45PE10:
  9261. case FLASH_5752VENDOR_ST_M45PE20:
  9262. case FLASH_5752VENDOR_ST_M45PE40:
  9263. tp->nvram_jedecnum = JEDEC_ST;
  9264. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9265. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9266. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9267. case FLASH_5752VENDOR_ST_M45PE10:
  9268. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9269. break;
  9270. case FLASH_5752VENDOR_ST_M45PE20:
  9271. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9272. break;
  9273. case FLASH_5752VENDOR_ST_M45PE40:
  9274. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9275. break;
  9276. }
  9277. break;
  9278. default:
  9279. return;
  9280. }
  9281. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9282. case FLASH_5752PAGE_SIZE_256:
  9283. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9284. tp->nvram_pagesize = 256;
  9285. break;
  9286. case FLASH_5752PAGE_SIZE_512:
  9287. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9288. tp->nvram_pagesize = 512;
  9289. break;
  9290. case FLASH_5752PAGE_SIZE_1K:
  9291. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9292. tp->nvram_pagesize = 1024;
  9293. break;
  9294. case FLASH_5752PAGE_SIZE_2K:
  9295. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9296. tp->nvram_pagesize = 2048;
  9297. break;
  9298. case FLASH_5752PAGE_SIZE_4K:
  9299. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9300. tp->nvram_pagesize = 4096;
  9301. break;
  9302. case FLASH_5752PAGE_SIZE_264:
  9303. tp->nvram_pagesize = 264;
  9304. break;
  9305. case FLASH_5752PAGE_SIZE_528:
  9306. tp->nvram_pagesize = 528;
  9307. break;
  9308. }
  9309. }
  9310. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9311. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9312. {
  9313. tw32_f(GRC_EEPROM_ADDR,
  9314. (EEPROM_ADDR_FSM_RESET |
  9315. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9316. EEPROM_ADDR_CLKPERD_SHIFT)));
  9317. msleep(1);
  9318. /* Enable seeprom accesses. */
  9319. tw32_f(GRC_LOCAL_CTRL,
  9320. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9321. udelay(100);
  9322. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9323. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9324. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9325. if (tg3_nvram_lock(tp)) {
  9326. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9327. "tg3_nvram_init failed.\n", tp->dev->name);
  9328. return;
  9329. }
  9330. tg3_enable_nvram_access(tp);
  9331. tp->nvram_size = 0;
  9332. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9333. tg3_get_5752_nvram_info(tp);
  9334. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9335. tg3_get_5755_nvram_info(tp);
  9336. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9338. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9339. tg3_get_5787_nvram_info(tp);
  9340. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9341. tg3_get_5761_nvram_info(tp);
  9342. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9343. tg3_get_5906_nvram_info(tp);
  9344. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9345. tg3_get_57780_nvram_info(tp);
  9346. else
  9347. tg3_get_nvram_info(tp);
  9348. if (tp->nvram_size == 0)
  9349. tg3_get_nvram_size(tp);
  9350. tg3_disable_nvram_access(tp);
  9351. tg3_nvram_unlock(tp);
  9352. } else {
  9353. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9354. tg3_get_eeprom_size(tp);
  9355. }
  9356. }
  9357. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9358. u32 offset, u32 *val)
  9359. {
  9360. u32 tmp;
  9361. int i;
  9362. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9363. (offset % 4) != 0)
  9364. return -EINVAL;
  9365. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9366. EEPROM_ADDR_DEVID_MASK |
  9367. EEPROM_ADDR_READ);
  9368. tw32(GRC_EEPROM_ADDR,
  9369. tmp |
  9370. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9371. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9372. EEPROM_ADDR_ADDR_MASK) |
  9373. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9374. for (i = 0; i < 1000; i++) {
  9375. tmp = tr32(GRC_EEPROM_ADDR);
  9376. if (tmp & EEPROM_ADDR_COMPLETE)
  9377. break;
  9378. msleep(1);
  9379. }
  9380. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9381. return -EBUSY;
  9382. *val = tr32(GRC_EEPROM_DATA);
  9383. return 0;
  9384. }
  9385. #define NVRAM_CMD_TIMEOUT 10000
  9386. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9387. {
  9388. int i;
  9389. tw32(NVRAM_CMD, nvram_cmd);
  9390. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9391. udelay(10);
  9392. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9393. udelay(10);
  9394. break;
  9395. }
  9396. }
  9397. if (i == NVRAM_CMD_TIMEOUT) {
  9398. return -EBUSY;
  9399. }
  9400. return 0;
  9401. }
  9402. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9403. {
  9404. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9405. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9406. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9407. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9408. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9409. addr = ((addr / tp->nvram_pagesize) <<
  9410. ATMEL_AT45DB0X1B_PAGE_POS) +
  9411. (addr % tp->nvram_pagesize);
  9412. return addr;
  9413. }
  9414. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9415. {
  9416. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9417. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9418. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9419. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9420. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9421. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9422. tp->nvram_pagesize) +
  9423. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9424. return addr;
  9425. }
  9426. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9427. {
  9428. int ret;
  9429. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9430. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9431. offset = tg3_nvram_phys_addr(tp, offset);
  9432. if (offset > NVRAM_ADDR_MSK)
  9433. return -EINVAL;
  9434. ret = tg3_nvram_lock(tp);
  9435. if (ret)
  9436. return ret;
  9437. tg3_enable_nvram_access(tp);
  9438. tw32(NVRAM_ADDR, offset);
  9439. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9440. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9441. if (ret == 0)
  9442. *val = swab32(tr32(NVRAM_RDDATA));
  9443. tg3_disable_nvram_access(tp);
  9444. tg3_nvram_unlock(tp);
  9445. return ret;
  9446. }
  9447. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9448. {
  9449. u32 v;
  9450. int res = tg3_nvram_read(tp, offset, &v);
  9451. if (!res)
  9452. *val = cpu_to_le32(v);
  9453. return res;
  9454. }
  9455. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9456. {
  9457. int err;
  9458. u32 tmp;
  9459. err = tg3_nvram_read(tp, offset, &tmp);
  9460. *val = swab32(tmp);
  9461. return err;
  9462. }
  9463. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9464. u32 offset, u32 len, u8 *buf)
  9465. {
  9466. int i, j, rc = 0;
  9467. u32 val;
  9468. for (i = 0; i < len; i += 4) {
  9469. u32 addr;
  9470. __le32 data;
  9471. addr = offset + i;
  9472. memcpy(&data, buf + i, 4);
  9473. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9474. val = tr32(GRC_EEPROM_ADDR);
  9475. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9476. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9477. EEPROM_ADDR_READ);
  9478. tw32(GRC_EEPROM_ADDR, val |
  9479. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9480. (addr & EEPROM_ADDR_ADDR_MASK) |
  9481. EEPROM_ADDR_START |
  9482. EEPROM_ADDR_WRITE);
  9483. for (j = 0; j < 1000; j++) {
  9484. val = tr32(GRC_EEPROM_ADDR);
  9485. if (val & EEPROM_ADDR_COMPLETE)
  9486. break;
  9487. msleep(1);
  9488. }
  9489. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9490. rc = -EBUSY;
  9491. break;
  9492. }
  9493. }
  9494. return rc;
  9495. }
  9496. /* offset and length are dword aligned */
  9497. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9498. u8 *buf)
  9499. {
  9500. int ret = 0;
  9501. u32 pagesize = tp->nvram_pagesize;
  9502. u32 pagemask = pagesize - 1;
  9503. u32 nvram_cmd;
  9504. u8 *tmp;
  9505. tmp = kmalloc(pagesize, GFP_KERNEL);
  9506. if (tmp == NULL)
  9507. return -ENOMEM;
  9508. while (len) {
  9509. int j;
  9510. u32 phy_addr, page_off, size;
  9511. phy_addr = offset & ~pagemask;
  9512. for (j = 0; j < pagesize; j += 4) {
  9513. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9514. (__le32 *) (tmp + j))))
  9515. break;
  9516. }
  9517. if (ret)
  9518. break;
  9519. page_off = offset & pagemask;
  9520. size = pagesize;
  9521. if (len < size)
  9522. size = len;
  9523. len -= size;
  9524. memcpy(tmp + page_off, buf, size);
  9525. offset = offset + (pagesize - page_off);
  9526. tg3_enable_nvram_access(tp);
  9527. /*
  9528. * Before we can erase the flash page, we need
  9529. * to issue a special "write enable" command.
  9530. */
  9531. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9532. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9533. break;
  9534. /* Erase the target page */
  9535. tw32(NVRAM_ADDR, phy_addr);
  9536. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9537. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9538. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9539. break;
  9540. /* Issue another write enable to start the write. */
  9541. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9542. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9543. break;
  9544. for (j = 0; j < pagesize; j += 4) {
  9545. __be32 data;
  9546. data = *((__be32 *) (tmp + j));
  9547. /* swab32(le32_to_cpu(data)), actually */
  9548. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9549. tw32(NVRAM_ADDR, phy_addr + j);
  9550. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9551. NVRAM_CMD_WR;
  9552. if (j == 0)
  9553. nvram_cmd |= NVRAM_CMD_FIRST;
  9554. else if (j == (pagesize - 4))
  9555. nvram_cmd |= NVRAM_CMD_LAST;
  9556. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9557. break;
  9558. }
  9559. if (ret)
  9560. break;
  9561. }
  9562. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9563. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9564. kfree(tmp);
  9565. return ret;
  9566. }
  9567. /* offset and length are dword aligned */
  9568. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9569. u8 *buf)
  9570. {
  9571. int i, ret = 0;
  9572. for (i = 0; i < len; i += 4, offset += 4) {
  9573. u32 page_off, phy_addr, nvram_cmd;
  9574. __be32 data;
  9575. memcpy(&data, buf + i, 4);
  9576. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9577. page_off = offset % tp->nvram_pagesize;
  9578. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9579. tw32(NVRAM_ADDR, phy_addr);
  9580. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9581. if ((page_off == 0) || (i == 0))
  9582. nvram_cmd |= NVRAM_CMD_FIRST;
  9583. if (page_off == (tp->nvram_pagesize - 4))
  9584. nvram_cmd |= NVRAM_CMD_LAST;
  9585. if (i == (len - 4))
  9586. nvram_cmd |= NVRAM_CMD_LAST;
  9587. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9588. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9589. (tp->nvram_jedecnum == JEDEC_ST) &&
  9590. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9591. if ((ret = tg3_nvram_exec_cmd(tp,
  9592. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9593. NVRAM_CMD_DONE)))
  9594. break;
  9595. }
  9596. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9597. /* We always do complete word writes to eeprom. */
  9598. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9599. }
  9600. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9601. break;
  9602. }
  9603. return ret;
  9604. }
  9605. /* offset and length are dword aligned */
  9606. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9607. {
  9608. int ret;
  9609. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9610. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9611. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9612. udelay(40);
  9613. }
  9614. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9615. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9616. }
  9617. else {
  9618. u32 grc_mode;
  9619. ret = tg3_nvram_lock(tp);
  9620. if (ret)
  9621. return ret;
  9622. tg3_enable_nvram_access(tp);
  9623. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9624. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9625. tw32(NVRAM_WRITE1, 0x406);
  9626. grc_mode = tr32(GRC_MODE);
  9627. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9628. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9629. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9630. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9631. buf);
  9632. }
  9633. else {
  9634. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9635. buf);
  9636. }
  9637. grc_mode = tr32(GRC_MODE);
  9638. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9639. tg3_disable_nvram_access(tp);
  9640. tg3_nvram_unlock(tp);
  9641. }
  9642. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9643. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9644. udelay(40);
  9645. }
  9646. return ret;
  9647. }
  9648. struct subsys_tbl_ent {
  9649. u16 subsys_vendor, subsys_devid;
  9650. u32 phy_id;
  9651. };
  9652. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9653. /* Broadcom boards. */
  9654. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9655. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9656. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9657. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9658. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9659. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9660. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9661. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9662. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9663. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9664. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9665. /* 3com boards. */
  9666. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9667. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9668. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9669. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9670. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9671. /* DELL boards. */
  9672. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9673. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9674. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9675. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9676. /* Compaq boards. */
  9677. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9678. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9679. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9680. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9681. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9682. /* IBM boards. */
  9683. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9684. };
  9685. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9686. {
  9687. int i;
  9688. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9689. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9690. tp->pdev->subsystem_vendor) &&
  9691. (subsys_id_to_phy_id[i].subsys_devid ==
  9692. tp->pdev->subsystem_device))
  9693. return &subsys_id_to_phy_id[i];
  9694. }
  9695. return NULL;
  9696. }
  9697. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9698. {
  9699. u32 val;
  9700. u16 pmcsr;
  9701. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9702. * so need make sure we're in D0.
  9703. */
  9704. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9705. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9706. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9707. msleep(1);
  9708. /* Make sure register accesses (indirect or otherwise)
  9709. * will function correctly.
  9710. */
  9711. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9712. tp->misc_host_ctrl);
  9713. /* The memory arbiter has to be enabled in order for SRAM accesses
  9714. * to succeed. Normally on powerup the tg3 chip firmware will make
  9715. * sure it is enabled, but other entities such as system netboot
  9716. * code might disable it.
  9717. */
  9718. val = tr32(MEMARB_MODE);
  9719. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9720. tp->phy_id = PHY_ID_INVALID;
  9721. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9722. /* Assume an onboard device and WOL capable by default. */
  9723. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9724. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9725. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9726. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9727. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9728. }
  9729. val = tr32(VCPU_CFGSHDW);
  9730. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9731. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9732. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9733. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9734. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9735. goto done;
  9736. }
  9737. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9738. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9739. u32 nic_cfg, led_cfg;
  9740. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9741. int eeprom_phy_serdes = 0;
  9742. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9743. tp->nic_sram_data_cfg = nic_cfg;
  9744. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9745. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9746. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9747. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9748. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9749. (ver > 0) && (ver < 0x100))
  9750. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9751. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9752. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9753. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9754. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9755. eeprom_phy_serdes = 1;
  9756. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9757. if (nic_phy_id != 0) {
  9758. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9759. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9760. eeprom_phy_id = (id1 >> 16) << 10;
  9761. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9762. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9763. } else
  9764. eeprom_phy_id = 0;
  9765. tp->phy_id = eeprom_phy_id;
  9766. if (eeprom_phy_serdes) {
  9767. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9768. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9769. else
  9770. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9771. }
  9772. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9773. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9774. SHASTA_EXT_LED_MODE_MASK);
  9775. else
  9776. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9777. switch (led_cfg) {
  9778. default:
  9779. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9780. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9781. break;
  9782. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9783. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9784. break;
  9785. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9786. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9787. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9788. * read on some older 5700/5701 bootcode.
  9789. */
  9790. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9791. ASIC_REV_5700 ||
  9792. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9793. ASIC_REV_5701)
  9794. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9795. break;
  9796. case SHASTA_EXT_LED_SHARED:
  9797. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9798. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9799. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9800. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9801. LED_CTRL_MODE_PHY_2);
  9802. break;
  9803. case SHASTA_EXT_LED_MAC:
  9804. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9805. break;
  9806. case SHASTA_EXT_LED_COMBO:
  9807. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9808. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9809. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9810. LED_CTRL_MODE_PHY_2);
  9811. break;
  9812. }
  9813. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9815. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9816. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9817. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9818. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9819. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9820. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9821. if ((tp->pdev->subsystem_vendor ==
  9822. PCI_VENDOR_ID_ARIMA) &&
  9823. (tp->pdev->subsystem_device == 0x205a ||
  9824. tp->pdev->subsystem_device == 0x2063))
  9825. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9826. } else {
  9827. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9828. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9829. }
  9830. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9831. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9832. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9833. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9834. }
  9835. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9836. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9837. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9838. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9839. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9840. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9841. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9842. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9843. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9844. if (cfg2 & (1 << 17))
  9845. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9846. /* serdes signal pre-emphasis in register 0x590 set by */
  9847. /* bootcode if bit 18 is set */
  9848. if (cfg2 & (1 << 18))
  9849. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9850. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9851. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9852. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9853. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9854. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9855. u32 cfg3;
  9856. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9857. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9858. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9859. }
  9860. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9861. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9862. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9863. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9864. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9865. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9866. }
  9867. done:
  9868. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9869. device_set_wakeup_enable(&tp->pdev->dev,
  9870. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9871. }
  9872. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9873. {
  9874. int i;
  9875. u32 val;
  9876. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9877. tw32(OTP_CTRL, cmd);
  9878. /* Wait for up to 1 ms for command to execute. */
  9879. for (i = 0; i < 100; i++) {
  9880. val = tr32(OTP_STATUS);
  9881. if (val & OTP_STATUS_CMD_DONE)
  9882. break;
  9883. udelay(10);
  9884. }
  9885. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9886. }
  9887. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9888. * configuration is a 32-bit value that straddles the alignment boundary.
  9889. * We do two 32-bit reads and then shift and merge the results.
  9890. */
  9891. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9892. {
  9893. u32 bhalf_otp, thalf_otp;
  9894. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9895. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9896. return 0;
  9897. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9898. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9899. return 0;
  9900. thalf_otp = tr32(OTP_READ_DATA);
  9901. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9902. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9903. return 0;
  9904. bhalf_otp = tr32(OTP_READ_DATA);
  9905. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9906. }
  9907. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9908. {
  9909. u32 hw_phy_id_1, hw_phy_id_2;
  9910. u32 hw_phy_id, hw_phy_id_masked;
  9911. int err;
  9912. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9913. return tg3_phy_init(tp);
  9914. /* Reading the PHY ID register can conflict with ASF
  9915. * firwmare access to the PHY hardware.
  9916. */
  9917. err = 0;
  9918. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9919. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9920. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9921. } else {
  9922. /* Now read the physical PHY_ID from the chip and verify
  9923. * that it is sane. If it doesn't look good, we fall back
  9924. * to either the hard-coded table based PHY_ID and failing
  9925. * that the value found in the eeprom area.
  9926. */
  9927. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9928. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9929. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9930. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9931. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9932. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9933. }
  9934. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9935. tp->phy_id = hw_phy_id;
  9936. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9937. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9938. else
  9939. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9940. } else {
  9941. if (tp->phy_id != PHY_ID_INVALID) {
  9942. /* Do nothing, phy ID already set up in
  9943. * tg3_get_eeprom_hw_cfg().
  9944. */
  9945. } else {
  9946. struct subsys_tbl_ent *p;
  9947. /* No eeprom signature? Try the hardcoded
  9948. * subsys device table.
  9949. */
  9950. p = lookup_by_subsys(tp);
  9951. if (!p)
  9952. return -ENODEV;
  9953. tp->phy_id = p->phy_id;
  9954. if (!tp->phy_id ||
  9955. tp->phy_id == PHY_ID_BCM8002)
  9956. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9957. }
  9958. }
  9959. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9960. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9961. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9962. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9963. tg3_readphy(tp, MII_BMSR, &bmsr);
  9964. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9965. (bmsr & BMSR_LSTATUS))
  9966. goto skip_phy_reset;
  9967. err = tg3_phy_reset(tp);
  9968. if (err)
  9969. return err;
  9970. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9971. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9972. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9973. tg3_ctrl = 0;
  9974. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9975. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9976. MII_TG3_CTRL_ADV_1000_FULL);
  9977. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9978. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9979. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9980. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9981. }
  9982. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9983. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9984. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9985. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9986. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9987. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9988. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9989. tg3_writephy(tp, MII_BMCR,
  9990. BMCR_ANENABLE | BMCR_ANRESTART);
  9991. }
  9992. tg3_phy_set_wirespeed(tp);
  9993. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9994. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9995. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9996. }
  9997. skip_phy_reset:
  9998. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9999. err = tg3_init_5401phy_dsp(tp);
  10000. if (err)
  10001. return err;
  10002. }
  10003. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10004. err = tg3_init_5401phy_dsp(tp);
  10005. }
  10006. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10007. tp->link_config.advertising =
  10008. (ADVERTISED_1000baseT_Half |
  10009. ADVERTISED_1000baseT_Full |
  10010. ADVERTISED_Autoneg |
  10011. ADVERTISED_FIBRE);
  10012. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10013. tp->link_config.advertising &=
  10014. ~(ADVERTISED_1000baseT_Half |
  10015. ADVERTISED_1000baseT_Full);
  10016. return err;
  10017. }
  10018. static void __devinit tg3_read_partno(struct tg3 *tp)
  10019. {
  10020. unsigned char vpd_data[256];
  10021. unsigned int i;
  10022. u32 magic;
  10023. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  10024. goto out_not_found;
  10025. if (magic == TG3_EEPROM_MAGIC) {
  10026. for (i = 0; i < 256; i += 4) {
  10027. u32 tmp;
  10028. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  10029. goto out_not_found;
  10030. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  10031. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  10032. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  10033. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  10034. }
  10035. } else {
  10036. int vpd_cap;
  10037. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  10038. for (i = 0; i < 256; i += 4) {
  10039. u32 tmp, j = 0;
  10040. __le32 v;
  10041. u16 tmp16;
  10042. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  10043. i);
  10044. while (j++ < 100) {
  10045. pci_read_config_word(tp->pdev, vpd_cap +
  10046. PCI_VPD_ADDR, &tmp16);
  10047. if (tmp16 & 0x8000)
  10048. break;
  10049. msleep(1);
  10050. }
  10051. if (!(tmp16 & 0x8000))
  10052. goto out_not_found;
  10053. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  10054. &tmp);
  10055. v = cpu_to_le32(tmp);
  10056. memcpy(&vpd_data[i], &v, 4);
  10057. }
  10058. }
  10059. /* Now parse and find the part number. */
  10060. for (i = 0; i < 254; ) {
  10061. unsigned char val = vpd_data[i];
  10062. unsigned int block_end;
  10063. if (val == 0x82 || val == 0x91) {
  10064. i = (i + 3 +
  10065. (vpd_data[i + 1] +
  10066. (vpd_data[i + 2] << 8)));
  10067. continue;
  10068. }
  10069. if (val != 0x90)
  10070. goto out_not_found;
  10071. block_end = (i + 3 +
  10072. (vpd_data[i + 1] +
  10073. (vpd_data[i + 2] << 8)));
  10074. i += 3;
  10075. if (block_end > 256)
  10076. goto out_not_found;
  10077. while (i < (block_end - 2)) {
  10078. if (vpd_data[i + 0] == 'P' &&
  10079. vpd_data[i + 1] == 'N') {
  10080. int partno_len = vpd_data[i + 2];
  10081. i += 3;
  10082. if (partno_len > 24 || (partno_len + i) > 256)
  10083. goto out_not_found;
  10084. memcpy(tp->board_part_number,
  10085. &vpd_data[i], partno_len);
  10086. /* Success. */
  10087. return;
  10088. }
  10089. i += 3 + vpd_data[i + 2];
  10090. }
  10091. /* Part number not found. */
  10092. goto out_not_found;
  10093. }
  10094. out_not_found:
  10095. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10096. strcpy(tp->board_part_number, "BCM95906");
  10097. else
  10098. strcpy(tp->board_part_number, "none");
  10099. }
  10100. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10101. {
  10102. u32 val;
  10103. if (tg3_nvram_read_swab(tp, offset, &val) ||
  10104. (val & 0xfc000000) != 0x0c000000 ||
  10105. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  10106. val != 0)
  10107. return 0;
  10108. return 1;
  10109. }
  10110. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10111. {
  10112. u32 offset, major, minor, build;
  10113. tp->fw_ver[0] = 's';
  10114. tp->fw_ver[1] = 'b';
  10115. tp->fw_ver[2] = '\0';
  10116. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10117. return;
  10118. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10119. case TG3_EEPROM_SB_REVISION_0:
  10120. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10121. break;
  10122. case TG3_EEPROM_SB_REVISION_2:
  10123. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10124. break;
  10125. case TG3_EEPROM_SB_REVISION_3:
  10126. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10127. break;
  10128. default:
  10129. return;
  10130. }
  10131. if (tg3_nvram_read_swab(tp, offset, &val))
  10132. return;
  10133. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10134. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10135. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10136. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10137. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10138. if (minor > 99 || build > 26)
  10139. return;
  10140. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10141. if (build > 0) {
  10142. tp->fw_ver[8] = 'a' + build - 1;
  10143. tp->fw_ver[9] = '\0';
  10144. }
  10145. }
  10146. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10147. {
  10148. u32 val, offset, start;
  10149. u32 ver_offset;
  10150. int i, bcnt;
  10151. if (tg3_nvram_read_swab(tp, 0, &val))
  10152. return;
  10153. if (val != TG3_EEPROM_MAGIC) {
  10154. if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10155. tg3_read_sb_ver(tp, val);
  10156. return;
  10157. }
  10158. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  10159. tg3_nvram_read_swab(tp, 0x4, &start))
  10160. return;
  10161. offset = tg3_nvram_logical_addr(tp, offset);
  10162. if (!tg3_fw_img_is_valid(tp, offset) ||
  10163. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  10164. return;
  10165. offset = offset + ver_offset - start;
  10166. for (i = 0; i < 16; i += 4) {
  10167. __le32 v;
  10168. if (tg3_nvram_read_le(tp, offset + i, &v))
  10169. return;
  10170. memcpy(tp->fw_ver + i, &v, 4);
  10171. }
  10172. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10173. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10174. return;
  10175. for (offset = TG3_NVM_DIR_START;
  10176. offset < TG3_NVM_DIR_END;
  10177. offset += TG3_NVM_DIRENT_SIZE) {
  10178. if (tg3_nvram_read_swab(tp, offset, &val))
  10179. return;
  10180. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10181. break;
  10182. }
  10183. if (offset == TG3_NVM_DIR_END)
  10184. return;
  10185. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10186. start = 0x08000000;
  10187. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  10188. return;
  10189. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  10190. !tg3_fw_img_is_valid(tp, offset) ||
  10191. tg3_nvram_read_swab(tp, offset + 8, &val))
  10192. return;
  10193. offset += val - start;
  10194. bcnt = strlen(tp->fw_ver);
  10195. tp->fw_ver[bcnt++] = ',';
  10196. tp->fw_ver[bcnt++] = ' ';
  10197. for (i = 0; i < 4; i++) {
  10198. __le32 v;
  10199. if (tg3_nvram_read_le(tp, offset, &v))
  10200. return;
  10201. offset += sizeof(v);
  10202. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  10203. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  10204. break;
  10205. }
  10206. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  10207. bcnt += sizeof(v);
  10208. }
  10209. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10210. }
  10211. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10212. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10213. {
  10214. static struct pci_device_id write_reorder_chipsets[] = {
  10215. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10216. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10217. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10218. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10219. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10220. PCI_DEVICE_ID_VIA_8385_0) },
  10221. { },
  10222. };
  10223. u32 misc_ctrl_reg;
  10224. u32 pci_state_reg, grc_misc_cfg;
  10225. u32 val;
  10226. u16 pci_cmd;
  10227. int err;
  10228. /* Force memory write invalidate off. If we leave it on,
  10229. * then on 5700_BX chips we have to enable a workaround.
  10230. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10231. * to match the cacheline size. The Broadcom driver have this
  10232. * workaround but turns MWI off all the times so never uses
  10233. * it. This seems to suggest that the workaround is insufficient.
  10234. */
  10235. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10236. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10237. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10238. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10239. * has the register indirect write enable bit set before
  10240. * we try to access any of the MMIO registers. It is also
  10241. * critical that the PCI-X hw workaround situation is decided
  10242. * before that as well.
  10243. */
  10244. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10245. &misc_ctrl_reg);
  10246. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10247. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10249. u32 prod_id_asic_rev;
  10250. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10251. &prod_id_asic_rev);
  10252. tp->pci_chip_rev_id = prod_id_asic_rev;
  10253. }
  10254. /* Wrong chip ID in 5752 A0. This code can be removed later
  10255. * as A0 is not in production.
  10256. */
  10257. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10258. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10259. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10260. * we need to disable memory and use config. cycles
  10261. * only to access all registers. The 5702/03 chips
  10262. * can mistakenly decode the special cycles from the
  10263. * ICH chipsets as memory write cycles, causing corruption
  10264. * of register and memory space. Only certain ICH bridges
  10265. * will drive special cycles with non-zero data during the
  10266. * address phase which can fall within the 5703's address
  10267. * range. This is not an ICH bug as the PCI spec allows
  10268. * non-zero address during special cycles. However, only
  10269. * these ICH bridges are known to drive non-zero addresses
  10270. * during special cycles.
  10271. *
  10272. * Since special cycles do not cross PCI bridges, we only
  10273. * enable this workaround if the 5703 is on the secondary
  10274. * bus of these ICH bridges.
  10275. */
  10276. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10277. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10278. static struct tg3_dev_id {
  10279. u32 vendor;
  10280. u32 device;
  10281. u32 rev;
  10282. } ich_chipsets[] = {
  10283. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10284. PCI_ANY_ID },
  10285. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10286. PCI_ANY_ID },
  10287. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10288. 0xa },
  10289. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10290. PCI_ANY_ID },
  10291. { },
  10292. };
  10293. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10294. struct pci_dev *bridge = NULL;
  10295. while (pci_id->vendor != 0) {
  10296. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10297. bridge);
  10298. if (!bridge) {
  10299. pci_id++;
  10300. continue;
  10301. }
  10302. if (pci_id->rev != PCI_ANY_ID) {
  10303. if (bridge->revision > pci_id->rev)
  10304. continue;
  10305. }
  10306. if (bridge->subordinate &&
  10307. (bridge->subordinate->number ==
  10308. tp->pdev->bus->number)) {
  10309. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10310. pci_dev_put(bridge);
  10311. break;
  10312. }
  10313. }
  10314. }
  10315. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10316. static struct tg3_dev_id {
  10317. u32 vendor;
  10318. u32 device;
  10319. } bridge_chipsets[] = {
  10320. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10321. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10322. { },
  10323. };
  10324. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10325. struct pci_dev *bridge = NULL;
  10326. while (pci_id->vendor != 0) {
  10327. bridge = pci_get_device(pci_id->vendor,
  10328. pci_id->device,
  10329. bridge);
  10330. if (!bridge) {
  10331. pci_id++;
  10332. continue;
  10333. }
  10334. if (bridge->subordinate &&
  10335. (bridge->subordinate->number <=
  10336. tp->pdev->bus->number) &&
  10337. (bridge->subordinate->subordinate >=
  10338. tp->pdev->bus->number)) {
  10339. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10340. pci_dev_put(bridge);
  10341. break;
  10342. }
  10343. }
  10344. }
  10345. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10346. * DMA addresses > 40-bit. This bridge may have other additional
  10347. * 57xx devices behind it in some 4-port NIC designs for example.
  10348. * Any tg3 device found behind the bridge will also need the 40-bit
  10349. * DMA workaround.
  10350. */
  10351. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10352. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10353. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10354. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10355. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10356. }
  10357. else {
  10358. struct pci_dev *bridge = NULL;
  10359. do {
  10360. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10361. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10362. bridge);
  10363. if (bridge && bridge->subordinate &&
  10364. (bridge->subordinate->number <=
  10365. tp->pdev->bus->number) &&
  10366. (bridge->subordinate->subordinate >=
  10367. tp->pdev->bus->number)) {
  10368. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10369. pci_dev_put(bridge);
  10370. break;
  10371. }
  10372. } while (bridge);
  10373. }
  10374. /* Initialize misc host control in PCI block. */
  10375. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10376. MISC_HOST_CTRL_CHIPREV);
  10377. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10378. tp->misc_host_ctrl);
  10379. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10380. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10381. tp->pdev_peer = tg3_find_peer(tp);
  10382. /* Intentionally exclude ASIC_REV_5906 */
  10383. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10384. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10386. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10387. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10388. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10389. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10390. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10391. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10392. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10393. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10394. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10395. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10396. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10397. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10398. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10399. /* 5700 B0 chips do not support checksumming correctly due
  10400. * to hardware bugs.
  10401. */
  10402. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10403. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10404. else {
  10405. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10406. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10407. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10408. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10409. }
  10410. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10411. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10412. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10413. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10414. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10415. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10416. tp->pdev_peer == tp->pdev))
  10417. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10418. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10419. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10420. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10421. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10422. } else {
  10423. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10424. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10425. ASIC_REV_5750 &&
  10426. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10427. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10428. }
  10429. }
  10430. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10431. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10432. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10433. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10434. &pci_state_reg);
  10435. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10436. if (tp->pcie_cap != 0) {
  10437. u16 lnkctl;
  10438. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10439. pcie_set_readrq(tp->pdev, 4096);
  10440. pci_read_config_word(tp->pdev,
  10441. tp->pcie_cap + PCI_EXP_LNKCTL,
  10442. &lnkctl);
  10443. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10444. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10445. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10446. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10447. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10448. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10449. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10450. }
  10451. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10452. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10453. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10454. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10455. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10456. if (!tp->pcix_cap) {
  10457. printk(KERN_ERR PFX "Cannot find PCI-X "
  10458. "capability, aborting.\n");
  10459. return -EIO;
  10460. }
  10461. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10462. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10463. }
  10464. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10465. * reordering to the mailbox registers done by the host
  10466. * controller can cause major troubles. We read back from
  10467. * every mailbox register write to force the writes to be
  10468. * posted to the chip in order.
  10469. */
  10470. if (pci_dev_present(write_reorder_chipsets) &&
  10471. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10472. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10473. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10474. &tp->pci_cacheline_sz);
  10475. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10476. &tp->pci_lat_timer);
  10477. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10478. tp->pci_lat_timer < 64) {
  10479. tp->pci_lat_timer = 64;
  10480. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10481. tp->pci_lat_timer);
  10482. }
  10483. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10484. /* 5700 BX chips need to have their TX producer index
  10485. * mailboxes written twice to workaround a bug.
  10486. */
  10487. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10488. /* If we are in PCI-X mode, enable register write workaround.
  10489. *
  10490. * The workaround is to use indirect register accesses
  10491. * for all chip writes not to mailbox registers.
  10492. */
  10493. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10494. u32 pm_reg;
  10495. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10496. /* The chip can have it's power management PCI config
  10497. * space registers clobbered due to this bug.
  10498. * So explicitly force the chip into D0 here.
  10499. */
  10500. pci_read_config_dword(tp->pdev,
  10501. tp->pm_cap + PCI_PM_CTRL,
  10502. &pm_reg);
  10503. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10504. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10505. pci_write_config_dword(tp->pdev,
  10506. tp->pm_cap + PCI_PM_CTRL,
  10507. pm_reg);
  10508. /* Also, force SERR#/PERR# in PCI command. */
  10509. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10510. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10511. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10512. }
  10513. }
  10514. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10515. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10516. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10517. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10518. /* Chip-specific fixup from Broadcom driver */
  10519. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10520. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10521. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10522. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10523. }
  10524. /* Default fast path register access methods */
  10525. tp->read32 = tg3_read32;
  10526. tp->write32 = tg3_write32;
  10527. tp->read32_mbox = tg3_read32;
  10528. tp->write32_mbox = tg3_write32;
  10529. tp->write32_tx_mbox = tg3_write32;
  10530. tp->write32_rx_mbox = tg3_write32;
  10531. /* Various workaround register access methods */
  10532. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10533. tp->write32 = tg3_write_indirect_reg32;
  10534. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10535. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10536. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10537. /*
  10538. * Back to back register writes can cause problems on these
  10539. * chips, the workaround is to read back all reg writes
  10540. * except those to mailbox regs.
  10541. *
  10542. * See tg3_write_indirect_reg32().
  10543. */
  10544. tp->write32 = tg3_write_flush_reg32;
  10545. }
  10546. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10547. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10548. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10549. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10550. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10551. }
  10552. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10553. tp->read32 = tg3_read_indirect_reg32;
  10554. tp->write32 = tg3_write_indirect_reg32;
  10555. tp->read32_mbox = tg3_read_indirect_mbox;
  10556. tp->write32_mbox = tg3_write_indirect_mbox;
  10557. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10558. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10559. iounmap(tp->regs);
  10560. tp->regs = NULL;
  10561. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10562. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10563. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10564. }
  10565. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10566. tp->read32_mbox = tg3_read32_mbox_5906;
  10567. tp->write32_mbox = tg3_write32_mbox_5906;
  10568. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10569. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10570. }
  10571. if (tp->write32 == tg3_write_indirect_reg32 ||
  10572. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10573. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10574. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10575. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10576. /* Get eeprom hw config before calling tg3_set_power_state().
  10577. * In particular, the TG3_FLG2_IS_NIC flag must be
  10578. * determined before calling tg3_set_power_state() so that
  10579. * we know whether or not to switch out of Vaux power.
  10580. * When the flag is set, it means that GPIO1 is used for eeprom
  10581. * write protect and also implies that it is a LOM where GPIOs
  10582. * are not used to switch power.
  10583. */
  10584. tg3_get_eeprom_hw_cfg(tp);
  10585. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10586. /* Allow reads and writes to the
  10587. * APE register and memory space.
  10588. */
  10589. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10590. PCISTATE_ALLOW_APE_SHMEM_WR;
  10591. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10592. pci_state_reg);
  10593. }
  10594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10595. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10596. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10597. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10598. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10599. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10600. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10601. * It is also used as eeprom write protect on LOMs.
  10602. */
  10603. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10604. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10605. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10606. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10607. GRC_LCLCTRL_GPIO_OUTPUT1);
  10608. /* Unused GPIO3 must be driven as output on 5752 because there
  10609. * are no pull-up resistors on unused GPIO pins.
  10610. */
  10611. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10612. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10614. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10615. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10616. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10617. /* Turn off the debug UART. */
  10618. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10619. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10620. /* Keep VMain power. */
  10621. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10622. GRC_LCLCTRL_GPIO_OUTPUT0;
  10623. }
  10624. /* Force the chip into D0. */
  10625. err = tg3_set_power_state(tp, PCI_D0);
  10626. if (err) {
  10627. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10628. pci_name(tp->pdev));
  10629. return err;
  10630. }
  10631. /* Derive initial jumbo mode from MTU assigned in
  10632. * ether_setup() via the alloc_etherdev() call
  10633. */
  10634. if (tp->dev->mtu > ETH_DATA_LEN &&
  10635. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10636. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10637. /* Determine WakeOnLan speed to use. */
  10638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10639. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10640. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10641. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10642. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10643. } else {
  10644. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10645. }
  10646. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10647. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10648. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10649. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10650. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10651. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10652. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10653. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10654. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10655. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10656. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10657. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10658. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10659. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10660. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10661. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10662. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780) {
  10663. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10664. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10665. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10666. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10667. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10668. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10669. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10670. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10671. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10672. } else
  10673. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10674. }
  10675. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10676. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10677. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10678. if (tp->phy_otp == 0)
  10679. tp->phy_otp = TG3_OTP_DEFAULT;
  10680. }
  10681. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10682. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10683. else
  10684. tp->mi_mode = MAC_MI_MODE_BASE;
  10685. tp->coalesce_mode = 0;
  10686. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10687. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10688. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10689. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10691. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10692. err = tg3_mdio_init(tp);
  10693. if (err)
  10694. return err;
  10695. /* Initialize data/descriptor byte/word swapping. */
  10696. val = tr32(GRC_MODE);
  10697. val &= GRC_MODE_HOST_STACKUP;
  10698. tw32(GRC_MODE, val | tp->grc_mode);
  10699. tg3_switch_clocks(tp);
  10700. /* Clear this out for sanity. */
  10701. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10702. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10703. &pci_state_reg);
  10704. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10705. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10706. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10707. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10708. chiprevid == CHIPREV_ID_5701_B0 ||
  10709. chiprevid == CHIPREV_ID_5701_B2 ||
  10710. chiprevid == CHIPREV_ID_5701_B5) {
  10711. void __iomem *sram_base;
  10712. /* Write some dummy words into the SRAM status block
  10713. * area, see if it reads back correctly. If the return
  10714. * value is bad, force enable the PCIX workaround.
  10715. */
  10716. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10717. writel(0x00000000, sram_base);
  10718. writel(0x00000000, sram_base + 4);
  10719. writel(0xffffffff, sram_base + 4);
  10720. if (readl(sram_base) != 0x00000000)
  10721. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10722. }
  10723. }
  10724. udelay(50);
  10725. tg3_nvram_init(tp);
  10726. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10727. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10728. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10729. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10730. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10731. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10732. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10733. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10734. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10735. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10736. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10737. HOSTCC_MODE_CLRTICK_TXBD);
  10738. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10739. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10740. tp->misc_host_ctrl);
  10741. }
  10742. /* Preserve the APE MAC_MODE bits */
  10743. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10744. tp->mac_mode = tr32(MAC_MODE) |
  10745. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10746. else
  10747. tp->mac_mode = TG3_DEF_MAC_MODE;
  10748. /* these are limited to 10/100 only */
  10749. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10750. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10751. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10752. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10753. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10754. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10755. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10756. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10757. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10758. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10759. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10760. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10761. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10762. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10763. err = tg3_phy_probe(tp);
  10764. if (err) {
  10765. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10766. pci_name(tp->pdev), err);
  10767. /* ... but do not return immediately ... */
  10768. tg3_mdio_fini(tp);
  10769. }
  10770. tg3_read_partno(tp);
  10771. tg3_read_fw_ver(tp);
  10772. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10773. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10774. } else {
  10775. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10776. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10777. else
  10778. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10779. }
  10780. /* 5700 {AX,BX} chips have a broken status block link
  10781. * change bit implementation, so we must use the
  10782. * status register in those cases.
  10783. */
  10784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10785. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10786. else
  10787. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10788. /* The led_ctrl is set during tg3_phy_probe, here we might
  10789. * have to force the link status polling mechanism based
  10790. * upon subsystem IDs.
  10791. */
  10792. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10793. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10794. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10795. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10796. TG3_FLAG_USE_LINKCHG_REG);
  10797. }
  10798. /* For all SERDES we poll the MAC status register. */
  10799. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10800. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10801. else
  10802. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10803. tp->rx_offset = NET_IP_ALIGN;
  10804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10805. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10806. tp->rx_offset = 0;
  10807. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10808. /* Increment the rx prod index on the rx std ring by at most
  10809. * 8 for these chips to workaround hw errata.
  10810. */
  10811. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10812. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10814. tp->rx_std_max_post = 8;
  10815. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10816. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10817. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10818. return err;
  10819. }
  10820. #ifdef CONFIG_SPARC
  10821. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10822. {
  10823. struct net_device *dev = tp->dev;
  10824. struct pci_dev *pdev = tp->pdev;
  10825. struct device_node *dp = pci_device_to_OF_node(pdev);
  10826. const unsigned char *addr;
  10827. int len;
  10828. addr = of_get_property(dp, "local-mac-address", &len);
  10829. if (addr && len == 6) {
  10830. memcpy(dev->dev_addr, addr, 6);
  10831. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10832. return 0;
  10833. }
  10834. return -ENODEV;
  10835. }
  10836. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10837. {
  10838. struct net_device *dev = tp->dev;
  10839. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10840. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10841. return 0;
  10842. }
  10843. #endif
  10844. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10845. {
  10846. struct net_device *dev = tp->dev;
  10847. u32 hi, lo, mac_offset;
  10848. int addr_ok = 0;
  10849. #ifdef CONFIG_SPARC
  10850. if (!tg3_get_macaddr_sparc(tp))
  10851. return 0;
  10852. #endif
  10853. mac_offset = 0x7c;
  10854. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10855. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10856. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10857. mac_offset = 0xcc;
  10858. if (tg3_nvram_lock(tp))
  10859. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10860. else
  10861. tg3_nvram_unlock(tp);
  10862. }
  10863. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10864. mac_offset = 0x10;
  10865. /* First try to get it from MAC address mailbox. */
  10866. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10867. if ((hi >> 16) == 0x484b) {
  10868. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10869. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10870. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10871. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10872. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10873. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10874. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10875. /* Some old bootcode may report a 0 MAC address in SRAM */
  10876. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10877. }
  10878. if (!addr_ok) {
  10879. /* Next, try NVRAM. */
  10880. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10881. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10882. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10883. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10884. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10885. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10886. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10887. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10888. }
  10889. /* Finally just fetch it out of the MAC control regs. */
  10890. else {
  10891. hi = tr32(MAC_ADDR_0_HIGH);
  10892. lo = tr32(MAC_ADDR_0_LOW);
  10893. dev->dev_addr[5] = lo & 0xff;
  10894. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10895. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10896. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10897. dev->dev_addr[1] = hi & 0xff;
  10898. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10899. }
  10900. }
  10901. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10902. #ifdef CONFIG_SPARC
  10903. if (!tg3_get_default_macaddr_sparc(tp))
  10904. return 0;
  10905. #endif
  10906. return -EINVAL;
  10907. }
  10908. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10909. return 0;
  10910. }
  10911. #define BOUNDARY_SINGLE_CACHELINE 1
  10912. #define BOUNDARY_MULTI_CACHELINE 2
  10913. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10914. {
  10915. int cacheline_size;
  10916. u8 byte;
  10917. int goal;
  10918. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10919. if (byte == 0)
  10920. cacheline_size = 1024;
  10921. else
  10922. cacheline_size = (int) byte * 4;
  10923. /* On 5703 and later chips, the boundary bits have no
  10924. * effect.
  10925. */
  10926. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10927. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10928. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10929. goto out;
  10930. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10931. goal = BOUNDARY_MULTI_CACHELINE;
  10932. #else
  10933. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10934. goal = BOUNDARY_SINGLE_CACHELINE;
  10935. #else
  10936. goal = 0;
  10937. #endif
  10938. #endif
  10939. if (!goal)
  10940. goto out;
  10941. /* PCI controllers on most RISC systems tend to disconnect
  10942. * when a device tries to burst across a cache-line boundary.
  10943. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10944. *
  10945. * Unfortunately, for PCI-E there are only limited
  10946. * write-side controls for this, and thus for reads
  10947. * we will still get the disconnects. We'll also waste
  10948. * these PCI cycles for both read and write for chips
  10949. * other than 5700 and 5701 which do not implement the
  10950. * boundary bits.
  10951. */
  10952. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10953. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10954. switch (cacheline_size) {
  10955. case 16:
  10956. case 32:
  10957. case 64:
  10958. case 128:
  10959. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10960. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10961. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10962. } else {
  10963. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10964. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10965. }
  10966. break;
  10967. case 256:
  10968. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10969. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10970. break;
  10971. default:
  10972. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10973. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10974. break;
  10975. }
  10976. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10977. switch (cacheline_size) {
  10978. case 16:
  10979. case 32:
  10980. case 64:
  10981. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10982. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10983. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10984. break;
  10985. }
  10986. /* fallthrough */
  10987. case 128:
  10988. default:
  10989. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10990. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10991. break;
  10992. }
  10993. } else {
  10994. switch (cacheline_size) {
  10995. case 16:
  10996. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10997. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10998. DMA_RWCTRL_WRITE_BNDRY_16);
  10999. break;
  11000. }
  11001. /* fallthrough */
  11002. case 32:
  11003. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11004. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11005. DMA_RWCTRL_WRITE_BNDRY_32);
  11006. break;
  11007. }
  11008. /* fallthrough */
  11009. case 64:
  11010. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11011. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11012. DMA_RWCTRL_WRITE_BNDRY_64);
  11013. break;
  11014. }
  11015. /* fallthrough */
  11016. case 128:
  11017. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11018. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11019. DMA_RWCTRL_WRITE_BNDRY_128);
  11020. break;
  11021. }
  11022. /* fallthrough */
  11023. case 256:
  11024. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11025. DMA_RWCTRL_WRITE_BNDRY_256);
  11026. break;
  11027. case 512:
  11028. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11029. DMA_RWCTRL_WRITE_BNDRY_512);
  11030. break;
  11031. case 1024:
  11032. default:
  11033. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11034. DMA_RWCTRL_WRITE_BNDRY_1024);
  11035. break;
  11036. }
  11037. }
  11038. out:
  11039. return val;
  11040. }
  11041. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11042. {
  11043. struct tg3_internal_buffer_desc test_desc;
  11044. u32 sram_dma_descs;
  11045. int i, ret;
  11046. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11047. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11048. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11049. tw32(RDMAC_STATUS, 0);
  11050. tw32(WDMAC_STATUS, 0);
  11051. tw32(BUFMGR_MODE, 0);
  11052. tw32(FTQ_RESET, 0);
  11053. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11054. test_desc.addr_lo = buf_dma & 0xffffffff;
  11055. test_desc.nic_mbuf = 0x00002100;
  11056. test_desc.len = size;
  11057. /*
  11058. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11059. * the *second* time the tg3 driver was getting loaded after an
  11060. * initial scan.
  11061. *
  11062. * Broadcom tells me:
  11063. * ...the DMA engine is connected to the GRC block and a DMA
  11064. * reset may affect the GRC block in some unpredictable way...
  11065. * The behavior of resets to individual blocks has not been tested.
  11066. *
  11067. * Broadcom noted the GRC reset will also reset all sub-components.
  11068. */
  11069. if (to_device) {
  11070. test_desc.cqid_sqid = (13 << 8) | 2;
  11071. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11072. udelay(40);
  11073. } else {
  11074. test_desc.cqid_sqid = (16 << 8) | 7;
  11075. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11076. udelay(40);
  11077. }
  11078. test_desc.flags = 0x00000005;
  11079. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11080. u32 val;
  11081. val = *(((u32 *)&test_desc) + i);
  11082. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11083. sram_dma_descs + (i * sizeof(u32)));
  11084. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11085. }
  11086. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11087. if (to_device) {
  11088. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11089. } else {
  11090. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11091. }
  11092. ret = -ENODEV;
  11093. for (i = 0; i < 40; i++) {
  11094. u32 val;
  11095. if (to_device)
  11096. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11097. else
  11098. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11099. if ((val & 0xffff) == sram_dma_descs) {
  11100. ret = 0;
  11101. break;
  11102. }
  11103. udelay(100);
  11104. }
  11105. return ret;
  11106. }
  11107. #define TEST_BUFFER_SIZE 0x2000
  11108. static int __devinit tg3_test_dma(struct tg3 *tp)
  11109. {
  11110. dma_addr_t buf_dma;
  11111. u32 *buf, saved_dma_rwctrl;
  11112. int ret;
  11113. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11114. if (!buf) {
  11115. ret = -ENOMEM;
  11116. goto out_nofree;
  11117. }
  11118. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11119. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11120. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11121. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11122. /* DMA read watermark not used on PCIE */
  11123. tp->dma_rwctrl |= 0x00180000;
  11124. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11125. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11126. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11127. tp->dma_rwctrl |= 0x003f0000;
  11128. else
  11129. tp->dma_rwctrl |= 0x003f000f;
  11130. } else {
  11131. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11132. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11133. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11134. u32 read_water = 0x7;
  11135. /* If the 5704 is behind the EPB bridge, we can
  11136. * do the less restrictive ONE_DMA workaround for
  11137. * better performance.
  11138. */
  11139. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11140. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11141. tp->dma_rwctrl |= 0x8000;
  11142. else if (ccval == 0x6 || ccval == 0x7)
  11143. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11144. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11145. read_water = 4;
  11146. /* Set bit 23 to enable PCIX hw bug fix */
  11147. tp->dma_rwctrl |=
  11148. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11149. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11150. (1 << 23);
  11151. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11152. /* 5780 always in PCIX mode */
  11153. tp->dma_rwctrl |= 0x00144000;
  11154. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11155. /* 5714 always in PCIX mode */
  11156. tp->dma_rwctrl |= 0x00148000;
  11157. } else {
  11158. tp->dma_rwctrl |= 0x001b000f;
  11159. }
  11160. }
  11161. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11162. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11163. tp->dma_rwctrl &= 0xfffffff0;
  11164. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11166. /* Remove this if it causes problems for some boards. */
  11167. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11168. /* On 5700/5701 chips, we need to set this bit.
  11169. * Otherwise the chip will issue cacheline transactions
  11170. * to streamable DMA memory with not all the byte
  11171. * enables turned on. This is an error on several
  11172. * RISC PCI controllers, in particular sparc64.
  11173. *
  11174. * On 5703/5704 chips, this bit has been reassigned
  11175. * a different meaning. In particular, it is used
  11176. * on those chips to enable a PCI-X workaround.
  11177. */
  11178. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11179. }
  11180. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11181. #if 0
  11182. /* Unneeded, already done by tg3_get_invariants. */
  11183. tg3_switch_clocks(tp);
  11184. #endif
  11185. ret = 0;
  11186. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11187. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11188. goto out;
  11189. /* It is best to perform DMA test with maximum write burst size
  11190. * to expose the 5700/5701 write DMA bug.
  11191. */
  11192. saved_dma_rwctrl = tp->dma_rwctrl;
  11193. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11194. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11195. while (1) {
  11196. u32 *p = buf, i;
  11197. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11198. p[i] = i;
  11199. /* Send the buffer to the chip. */
  11200. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11201. if (ret) {
  11202. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11203. break;
  11204. }
  11205. #if 0
  11206. /* validate data reached card RAM correctly. */
  11207. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11208. u32 val;
  11209. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11210. if (le32_to_cpu(val) != p[i]) {
  11211. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11212. /* ret = -ENODEV here? */
  11213. }
  11214. p[i] = 0;
  11215. }
  11216. #endif
  11217. /* Now read it back. */
  11218. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11219. if (ret) {
  11220. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11221. break;
  11222. }
  11223. /* Verify it. */
  11224. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11225. if (p[i] == i)
  11226. continue;
  11227. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11228. DMA_RWCTRL_WRITE_BNDRY_16) {
  11229. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11230. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11231. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11232. break;
  11233. } else {
  11234. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11235. ret = -ENODEV;
  11236. goto out;
  11237. }
  11238. }
  11239. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11240. /* Success. */
  11241. ret = 0;
  11242. break;
  11243. }
  11244. }
  11245. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11246. DMA_RWCTRL_WRITE_BNDRY_16) {
  11247. static struct pci_device_id dma_wait_state_chipsets[] = {
  11248. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11249. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11250. { },
  11251. };
  11252. /* DMA test passed without adjusting DMA boundary,
  11253. * now look for chipsets that are known to expose the
  11254. * DMA bug without failing the test.
  11255. */
  11256. if (pci_dev_present(dma_wait_state_chipsets)) {
  11257. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11258. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11259. }
  11260. else
  11261. /* Safe to use the calculated DMA boundary. */
  11262. tp->dma_rwctrl = saved_dma_rwctrl;
  11263. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11264. }
  11265. out:
  11266. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11267. out_nofree:
  11268. return ret;
  11269. }
  11270. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11271. {
  11272. tp->link_config.advertising =
  11273. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11274. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11275. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11276. ADVERTISED_Autoneg | ADVERTISED_MII);
  11277. tp->link_config.speed = SPEED_INVALID;
  11278. tp->link_config.duplex = DUPLEX_INVALID;
  11279. tp->link_config.autoneg = AUTONEG_ENABLE;
  11280. tp->link_config.active_speed = SPEED_INVALID;
  11281. tp->link_config.active_duplex = DUPLEX_INVALID;
  11282. tp->link_config.phy_is_low_power = 0;
  11283. tp->link_config.orig_speed = SPEED_INVALID;
  11284. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11285. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11286. }
  11287. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11288. {
  11289. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11290. tp->bufmgr_config.mbuf_read_dma_low_water =
  11291. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11292. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11293. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11294. tp->bufmgr_config.mbuf_high_water =
  11295. DEFAULT_MB_HIGH_WATER_5705;
  11296. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11297. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11298. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11299. tp->bufmgr_config.mbuf_high_water =
  11300. DEFAULT_MB_HIGH_WATER_5906;
  11301. }
  11302. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11303. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11304. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11305. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11306. tp->bufmgr_config.mbuf_high_water_jumbo =
  11307. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11308. } else {
  11309. tp->bufmgr_config.mbuf_read_dma_low_water =
  11310. DEFAULT_MB_RDMA_LOW_WATER;
  11311. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11312. DEFAULT_MB_MACRX_LOW_WATER;
  11313. tp->bufmgr_config.mbuf_high_water =
  11314. DEFAULT_MB_HIGH_WATER;
  11315. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11316. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11317. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11318. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11319. tp->bufmgr_config.mbuf_high_water_jumbo =
  11320. DEFAULT_MB_HIGH_WATER_JUMBO;
  11321. }
  11322. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11323. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11324. }
  11325. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11326. {
  11327. switch (tp->phy_id & PHY_ID_MASK) {
  11328. case PHY_ID_BCM5400: return "5400";
  11329. case PHY_ID_BCM5401: return "5401";
  11330. case PHY_ID_BCM5411: return "5411";
  11331. case PHY_ID_BCM5701: return "5701";
  11332. case PHY_ID_BCM5703: return "5703";
  11333. case PHY_ID_BCM5704: return "5704";
  11334. case PHY_ID_BCM5705: return "5705";
  11335. case PHY_ID_BCM5750: return "5750";
  11336. case PHY_ID_BCM5752: return "5752";
  11337. case PHY_ID_BCM5714: return "5714";
  11338. case PHY_ID_BCM5780: return "5780";
  11339. case PHY_ID_BCM5755: return "5755";
  11340. case PHY_ID_BCM5787: return "5787";
  11341. case PHY_ID_BCM5784: return "5784";
  11342. case PHY_ID_BCM5756: return "5722/5756";
  11343. case PHY_ID_BCM5906: return "5906";
  11344. case PHY_ID_BCM5761: return "5761";
  11345. case PHY_ID_BCM8002: return "8002/serdes";
  11346. case 0: return "serdes";
  11347. default: return "unknown";
  11348. }
  11349. }
  11350. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11351. {
  11352. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11353. strcpy(str, "PCI Express");
  11354. return str;
  11355. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11356. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11357. strcpy(str, "PCIX:");
  11358. if ((clock_ctrl == 7) ||
  11359. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11360. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11361. strcat(str, "133MHz");
  11362. else if (clock_ctrl == 0)
  11363. strcat(str, "33MHz");
  11364. else if (clock_ctrl == 2)
  11365. strcat(str, "50MHz");
  11366. else if (clock_ctrl == 4)
  11367. strcat(str, "66MHz");
  11368. else if (clock_ctrl == 6)
  11369. strcat(str, "100MHz");
  11370. } else {
  11371. strcpy(str, "PCI:");
  11372. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11373. strcat(str, "66MHz");
  11374. else
  11375. strcat(str, "33MHz");
  11376. }
  11377. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11378. strcat(str, ":32-bit");
  11379. else
  11380. strcat(str, ":64-bit");
  11381. return str;
  11382. }
  11383. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11384. {
  11385. struct pci_dev *peer;
  11386. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11387. for (func = 0; func < 8; func++) {
  11388. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11389. if (peer && peer != tp->pdev)
  11390. break;
  11391. pci_dev_put(peer);
  11392. }
  11393. /* 5704 can be configured in single-port mode, set peer to
  11394. * tp->pdev in that case.
  11395. */
  11396. if (!peer) {
  11397. peer = tp->pdev;
  11398. return peer;
  11399. }
  11400. /*
  11401. * We don't need to keep the refcount elevated; there's no way
  11402. * to remove one half of this device without removing the other
  11403. */
  11404. pci_dev_put(peer);
  11405. return peer;
  11406. }
  11407. static void __devinit tg3_init_coal(struct tg3 *tp)
  11408. {
  11409. struct ethtool_coalesce *ec = &tp->coal;
  11410. memset(ec, 0, sizeof(*ec));
  11411. ec->cmd = ETHTOOL_GCOALESCE;
  11412. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11413. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11414. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11415. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11416. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11417. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11418. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11419. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11420. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11421. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11422. HOSTCC_MODE_CLRTICK_TXBD)) {
  11423. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11424. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11425. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11426. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11427. }
  11428. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11429. ec->rx_coalesce_usecs_irq = 0;
  11430. ec->tx_coalesce_usecs_irq = 0;
  11431. ec->stats_block_coalesce_usecs = 0;
  11432. }
  11433. }
  11434. static const struct net_device_ops tg3_netdev_ops = {
  11435. .ndo_open = tg3_open,
  11436. .ndo_stop = tg3_close,
  11437. .ndo_start_xmit = tg3_start_xmit,
  11438. .ndo_get_stats = tg3_get_stats,
  11439. .ndo_validate_addr = eth_validate_addr,
  11440. .ndo_set_multicast_list = tg3_set_rx_mode,
  11441. .ndo_set_mac_address = tg3_set_mac_addr,
  11442. .ndo_do_ioctl = tg3_ioctl,
  11443. .ndo_tx_timeout = tg3_tx_timeout,
  11444. .ndo_change_mtu = tg3_change_mtu,
  11445. #if TG3_VLAN_TAG_USED
  11446. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11447. #endif
  11448. #ifdef CONFIG_NET_POLL_CONTROLLER
  11449. .ndo_poll_controller = tg3_poll_controller,
  11450. #endif
  11451. };
  11452. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11453. .ndo_open = tg3_open,
  11454. .ndo_stop = tg3_close,
  11455. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11456. .ndo_get_stats = tg3_get_stats,
  11457. .ndo_validate_addr = eth_validate_addr,
  11458. .ndo_set_multicast_list = tg3_set_rx_mode,
  11459. .ndo_set_mac_address = tg3_set_mac_addr,
  11460. .ndo_do_ioctl = tg3_ioctl,
  11461. .ndo_tx_timeout = tg3_tx_timeout,
  11462. .ndo_change_mtu = tg3_change_mtu,
  11463. #if TG3_VLAN_TAG_USED
  11464. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11465. #endif
  11466. #ifdef CONFIG_NET_POLL_CONTROLLER
  11467. .ndo_poll_controller = tg3_poll_controller,
  11468. #endif
  11469. };
  11470. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11471. const struct pci_device_id *ent)
  11472. {
  11473. static int tg3_version_printed = 0;
  11474. struct net_device *dev;
  11475. struct tg3 *tp;
  11476. int err, pm_cap;
  11477. char str[40];
  11478. u64 dma_mask, persist_dma_mask;
  11479. if (tg3_version_printed++ == 0)
  11480. printk(KERN_INFO "%s", version);
  11481. err = pci_enable_device(pdev);
  11482. if (err) {
  11483. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11484. "aborting.\n");
  11485. return err;
  11486. }
  11487. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11488. if (err) {
  11489. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11490. "aborting.\n");
  11491. goto err_out_disable_pdev;
  11492. }
  11493. pci_set_master(pdev);
  11494. /* Find power-management capability. */
  11495. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11496. if (pm_cap == 0) {
  11497. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11498. "aborting.\n");
  11499. err = -EIO;
  11500. goto err_out_free_res;
  11501. }
  11502. dev = alloc_etherdev(sizeof(*tp));
  11503. if (!dev) {
  11504. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11505. err = -ENOMEM;
  11506. goto err_out_free_res;
  11507. }
  11508. SET_NETDEV_DEV(dev, &pdev->dev);
  11509. #if TG3_VLAN_TAG_USED
  11510. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11511. #endif
  11512. tp = netdev_priv(dev);
  11513. tp->pdev = pdev;
  11514. tp->dev = dev;
  11515. tp->pm_cap = pm_cap;
  11516. tp->rx_mode = TG3_DEF_RX_MODE;
  11517. tp->tx_mode = TG3_DEF_TX_MODE;
  11518. if (tg3_debug > 0)
  11519. tp->msg_enable = tg3_debug;
  11520. else
  11521. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11522. /* The word/byte swap controls here control register access byte
  11523. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11524. * setting below.
  11525. */
  11526. tp->misc_host_ctrl =
  11527. MISC_HOST_CTRL_MASK_PCI_INT |
  11528. MISC_HOST_CTRL_WORD_SWAP |
  11529. MISC_HOST_CTRL_INDIR_ACCESS |
  11530. MISC_HOST_CTRL_PCISTATE_RW;
  11531. /* The NONFRM (non-frame) byte/word swap controls take effect
  11532. * on descriptor entries, anything which isn't packet data.
  11533. *
  11534. * The StrongARM chips on the board (one for tx, one for rx)
  11535. * are running in big-endian mode.
  11536. */
  11537. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11538. GRC_MODE_WSWAP_NONFRM_DATA);
  11539. #ifdef __BIG_ENDIAN
  11540. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11541. #endif
  11542. spin_lock_init(&tp->lock);
  11543. spin_lock_init(&tp->indirect_lock);
  11544. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11545. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11546. if (!tp->regs) {
  11547. printk(KERN_ERR PFX "Cannot map device registers, "
  11548. "aborting.\n");
  11549. err = -ENOMEM;
  11550. goto err_out_free_dev;
  11551. }
  11552. tg3_init_link_config(tp);
  11553. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11554. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11555. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11556. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11557. dev->ethtool_ops = &tg3_ethtool_ops;
  11558. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11559. dev->irq = pdev->irq;
  11560. err = tg3_get_invariants(tp);
  11561. if (err) {
  11562. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11563. "aborting.\n");
  11564. goto err_out_iounmap;
  11565. }
  11566. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  11567. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11568. dev->netdev_ops = &tg3_netdev_ops;
  11569. else
  11570. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11571. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11572. * device behind the EPB cannot support DMA addresses > 40-bit.
  11573. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11574. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11575. * do DMA address check in tg3_start_xmit().
  11576. */
  11577. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11578. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11579. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11580. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11581. #ifdef CONFIG_HIGHMEM
  11582. dma_mask = DMA_64BIT_MASK;
  11583. #endif
  11584. } else
  11585. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11586. /* Configure DMA attributes. */
  11587. if (dma_mask > DMA_32BIT_MASK) {
  11588. err = pci_set_dma_mask(pdev, dma_mask);
  11589. if (!err) {
  11590. dev->features |= NETIF_F_HIGHDMA;
  11591. err = pci_set_consistent_dma_mask(pdev,
  11592. persist_dma_mask);
  11593. if (err < 0) {
  11594. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11595. "DMA for consistent allocations\n");
  11596. goto err_out_iounmap;
  11597. }
  11598. }
  11599. }
  11600. if (err || dma_mask == DMA_32BIT_MASK) {
  11601. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11602. if (err) {
  11603. printk(KERN_ERR PFX "No usable DMA configuration, "
  11604. "aborting.\n");
  11605. goto err_out_iounmap;
  11606. }
  11607. }
  11608. tg3_init_bufmgr_config(tp);
  11609. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11610. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11611. }
  11612. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11613. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11614. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11615. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11616. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11617. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11618. } else {
  11619. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11620. }
  11621. /* TSO is on by default on chips that support hardware TSO.
  11622. * Firmware TSO on older chips gives lower performance, so it
  11623. * is off by default, but can be enabled using ethtool.
  11624. */
  11625. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11626. if (dev->features & NETIF_F_IP_CSUM)
  11627. dev->features |= NETIF_F_TSO;
  11628. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11629. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11630. dev->features |= NETIF_F_TSO6;
  11631. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11632. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11633. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11634. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11635. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11636. dev->features |= NETIF_F_TSO_ECN;
  11637. }
  11638. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11639. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11640. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11641. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11642. tp->rx_pending = 63;
  11643. }
  11644. err = tg3_get_device_address(tp);
  11645. if (err) {
  11646. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11647. "aborting.\n");
  11648. goto err_out_iounmap;
  11649. }
  11650. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11651. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11652. if (!tp->aperegs) {
  11653. printk(KERN_ERR PFX "Cannot map APE registers, "
  11654. "aborting.\n");
  11655. err = -ENOMEM;
  11656. goto err_out_iounmap;
  11657. }
  11658. tg3_ape_lock_init(tp);
  11659. }
  11660. /*
  11661. * Reset chip in case UNDI or EFI driver did not shutdown
  11662. * DMA self test will enable WDMAC and we'll see (spurious)
  11663. * pending DMA on the PCI bus at that point.
  11664. */
  11665. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11666. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11667. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11668. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11669. }
  11670. err = tg3_test_dma(tp);
  11671. if (err) {
  11672. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11673. goto err_out_apeunmap;
  11674. }
  11675. /* flow control autonegotiation is default behavior */
  11676. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11677. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11678. tg3_init_coal(tp);
  11679. pci_set_drvdata(pdev, dev);
  11680. err = register_netdev(dev);
  11681. if (err) {
  11682. printk(KERN_ERR PFX "Cannot register net device, "
  11683. "aborting.\n");
  11684. goto err_out_apeunmap;
  11685. }
  11686. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11687. dev->name,
  11688. tp->board_part_number,
  11689. tp->pci_chip_rev_id,
  11690. tg3_bus_string(tp, str),
  11691. dev->dev_addr);
  11692. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11693. printk(KERN_INFO
  11694. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11695. tp->dev->name,
  11696. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11697. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11698. else
  11699. printk(KERN_INFO
  11700. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11701. tp->dev->name, tg3_phy_string(tp),
  11702. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11703. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11704. "10/100/1000Base-T")),
  11705. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11706. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11707. dev->name,
  11708. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11709. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11710. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11711. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11712. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11713. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11714. dev->name, tp->dma_rwctrl,
  11715. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11716. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11717. return 0;
  11718. err_out_apeunmap:
  11719. if (tp->aperegs) {
  11720. iounmap(tp->aperegs);
  11721. tp->aperegs = NULL;
  11722. }
  11723. err_out_iounmap:
  11724. if (tp->regs) {
  11725. iounmap(tp->regs);
  11726. tp->regs = NULL;
  11727. }
  11728. err_out_free_dev:
  11729. free_netdev(dev);
  11730. err_out_free_res:
  11731. pci_release_regions(pdev);
  11732. err_out_disable_pdev:
  11733. pci_disable_device(pdev);
  11734. pci_set_drvdata(pdev, NULL);
  11735. return err;
  11736. }
  11737. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11738. {
  11739. struct net_device *dev = pci_get_drvdata(pdev);
  11740. if (dev) {
  11741. struct tg3 *tp = netdev_priv(dev);
  11742. flush_scheduled_work();
  11743. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11744. tg3_phy_fini(tp);
  11745. tg3_mdio_fini(tp);
  11746. }
  11747. unregister_netdev(dev);
  11748. if (tp->aperegs) {
  11749. iounmap(tp->aperegs);
  11750. tp->aperegs = NULL;
  11751. }
  11752. if (tp->regs) {
  11753. iounmap(tp->regs);
  11754. tp->regs = NULL;
  11755. }
  11756. free_netdev(dev);
  11757. pci_release_regions(pdev);
  11758. pci_disable_device(pdev);
  11759. pci_set_drvdata(pdev, NULL);
  11760. }
  11761. }
  11762. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11763. {
  11764. struct net_device *dev = pci_get_drvdata(pdev);
  11765. struct tg3 *tp = netdev_priv(dev);
  11766. pci_power_t target_state;
  11767. int err;
  11768. /* PCI register 4 needs to be saved whether netif_running() or not.
  11769. * MSI address and data need to be saved if using MSI and
  11770. * netif_running().
  11771. */
  11772. pci_save_state(pdev);
  11773. if (!netif_running(dev))
  11774. return 0;
  11775. flush_scheduled_work();
  11776. tg3_phy_stop(tp);
  11777. tg3_netif_stop(tp);
  11778. del_timer_sync(&tp->timer);
  11779. tg3_full_lock(tp, 1);
  11780. tg3_disable_ints(tp);
  11781. tg3_full_unlock(tp);
  11782. netif_device_detach(dev);
  11783. tg3_full_lock(tp, 0);
  11784. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11785. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11786. tg3_full_unlock(tp);
  11787. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11788. err = tg3_set_power_state(tp, target_state);
  11789. if (err) {
  11790. int err2;
  11791. tg3_full_lock(tp, 0);
  11792. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11793. err2 = tg3_restart_hw(tp, 1);
  11794. if (err2)
  11795. goto out;
  11796. tp->timer.expires = jiffies + tp->timer_offset;
  11797. add_timer(&tp->timer);
  11798. netif_device_attach(dev);
  11799. tg3_netif_start(tp);
  11800. out:
  11801. tg3_full_unlock(tp);
  11802. if (!err2)
  11803. tg3_phy_start(tp);
  11804. }
  11805. return err;
  11806. }
  11807. static int tg3_resume(struct pci_dev *pdev)
  11808. {
  11809. struct net_device *dev = pci_get_drvdata(pdev);
  11810. struct tg3 *tp = netdev_priv(dev);
  11811. int err;
  11812. pci_restore_state(tp->pdev);
  11813. if (!netif_running(dev))
  11814. return 0;
  11815. err = tg3_set_power_state(tp, PCI_D0);
  11816. if (err)
  11817. return err;
  11818. netif_device_attach(dev);
  11819. tg3_full_lock(tp, 0);
  11820. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11821. err = tg3_restart_hw(tp, 1);
  11822. if (err)
  11823. goto out;
  11824. tp->timer.expires = jiffies + tp->timer_offset;
  11825. add_timer(&tp->timer);
  11826. tg3_netif_start(tp);
  11827. out:
  11828. tg3_full_unlock(tp);
  11829. if (!err)
  11830. tg3_phy_start(tp);
  11831. return err;
  11832. }
  11833. static struct pci_driver tg3_driver = {
  11834. .name = DRV_MODULE_NAME,
  11835. .id_table = tg3_pci_tbl,
  11836. .probe = tg3_init_one,
  11837. .remove = __devexit_p(tg3_remove_one),
  11838. .suspend = tg3_suspend,
  11839. .resume = tg3_resume
  11840. };
  11841. static int __init tg3_init(void)
  11842. {
  11843. return pci_register_driver(&tg3_driver);
  11844. }
  11845. static void __exit tg3_cleanup(void)
  11846. {
  11847. pci_unregister_driver(&tg3_driver);
  11848. }
  11849. module_init(tg3_init);
  11850. module_exit(tg3_cleanup);