intel_ringbuffer.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374
  1. /*
  2. * Copyright © 2008-2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Zou Nan hai <nanhai.zou@intel.com>
  26. * Xiang Hai hao<haihao.xiang@intel.com>
  27. *
  28. */
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_drm.h"
  33. #include "i915_trace.h"
  34. #include "intel_drv.h"
  35. static inline int ring_space(struct intel_ring_buffer *ring)
  36. {
  37. int space = (ring->head & HEAD_ADDR) - (ring->tail + 8);
  38. if (space < 0)
  39. space += ring->size;
  40. return space;
  41. }
  42. static u32 i915_gem_get_seqno(struct drm_device *dev)
  43. {
  44. drm_i915_private_t *dev_priv = dev->dev_private;
  45. u32 seqno;
  46. seqno = dev_priv->next_seqno;
  47. /* reserve 0 for non-seqno */
  48. if (++dev_priv->next_seqno == 0)
  49. dev_priv->next_seqno = 1;
  50. return seqno;
  51. }
  52. static int
  53. render_ring_flush(struct intel_ring_buffer *ring,
  54. u32 invalidate_domains,
  55. u32 flush_domains)
  56. {
  57. struct drm_device *dev = ring->dev;
  58. u32 cmd;
  59. int ret;
  60. /*
  61. * read/write caches:
  62. *
  63. * I915_GEM_DOMAIN_RENDER is always invalidated, but is
  64. * only flushed if MI_NO_WRITE_FLUSH is unset. On 965, it is
  65. * also flushed at 2d versus 3d pipeline switches.
  66. *
  67. * read-only caches:
  68. *
  69. * I915_GEM_DOMAIN_SAMPLER is flushed on pre-965 if
  70. * MI_READ_FLUSH is set, and is always flushed on 965.
  71. *
  72. * I915_GEM_DOMAIN_COMMAND may not exist?
  73. *
  74. * I915_GEM_DOMAIN_INSTRUCTION, which exists on 965, is
  75. * invalidated when MI_EXE_FLUSH is set.
  76. *
  77. * I915_GEM_DOMAIN_VERTEX, which exists on 965, is
  78. * invalidated with every MI_FLUSH.
  79. *
  80. * TLBs:
  81. *
  82. * On 965, TLBs associated with I915_GEM_DOMAIN_COMMAND
  83. * and I915_GEM_DOMAIN_CPU in are invalidated at PTE write and
  84. * I915_GEM_DOMAIN_RENDER and I915_GEM_DOMAIN_SAMPLER
  85. * are flushed at any MI_FLUSH.
  86. */
  87. cmd = MI_FLUSH | MI_NO_WRITE_FLUSH;
  88. if ((invalidate_domains|flush_domains) &
  89. I915_GEM_DOMAIN_RENDER)
  90. cmd &= ~MI_NO_WRITE_FLUSH;
  91. if (INTEL_INFO(dev)->gen < 4) {
  92. /*
  93. * On the 965, the sampler cache always gets flushed
  94. * and this bit is reserved.
  95. */
  96. if (invalidate_domains & I915_GEM_DOMAIN_SAMPLER)
  97. cmd |= MI_READ_FLUSH;
  98. }
  99. if (invalidate_domains & I915_GEM_DOMAIN_INSTRUCTION)
  100. cmd |= MI_EXE_FLUSH;
  101. if (invalidate_domains & I915_GEM_DOMAIN_COMMAND &&
  102. (IS_G4X(dev) || IS_GEN5(dev)))
  103. cmd |= MI_INVALIDATE_ISP;
  104. ret = intel_ring_begin(ring, 2);
  105. if (ret)
  106. return ret;
  107. intel_ring_emit(ring, cmd);
  108. intel_ring_emit(ring, MI_NOOP);
  109. intel_ring_advance(ring);
  110. return 0;
  111. }
  112. static void ring_write_tail(struct intel_ring_buffer *ring,
  113. u32 value)
  114. {
  115. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  116. I915_WRITE_TAIL(ring, value);
  117. }
  118. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring)
  119. {
  120. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  121. u32 acthd_reg = INTEL_INFO(ring->dev)->gen >= 4 ?
  122. RING_ACTHD(ring->mmio_base) : ACTHD;
  123. return I915_READ(acthd_reg);
  124. }
  125. static int init_ring_common(struct intel_ring_buffer *ring)
  126. {
  127. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  128. struct drm_i915_gem_object *obj = ring->obj;
  129. u32 head;
  130. /* Stop the ring if it's running. */
  131. I915_WRITE_CTL(ring, 0);
  132. I915_WRITE_HEAD(ring, 0);
  133. ring->write_tail(ring, 0);
  134. /* Initialize the ring. */
  135. I915_WRITE_START(ring, obj->gtt_offset);
  136. head = I915_READ_HEAD(ring) & HEAD_ADDR;
  137. /* G45 ring initialization fails to reset head to zero */
  138. if (head != 0) {
  139. DRM_DEBUG_KMS("%s head not reset to zero "
  140. "ctl %08x head %08x tail %08x start %08x\n",
  141. ring->name,
  142. I915_READ_CTL(ring),
  143. I915_READ_HEAD(ring),
  144. I915_READ_TAIL(ring),
  145. I915_READ_START(ring));
  146. I915_WRITE_HEAD(ring, 0);
  147. if (I915_READ_HEAD(ring) & HEAD_ADDR) {
  148. DRM_ERROR("failed to set %s head to zero "
  149. "ctl %08x head %08x tail %08x start %08x\n",
  150. ring->name,
  151. I915_READ_CTL(ring),
  152. I915_READ_HEAD(ring),
  153. I915_READ_TAIL(ring),
  154. I915_READ_START(ring));
  155. }
  156. }
  157. I915_WRITE_CTL(ring,
  158. ((ring->size - PAGE_SIZE) & RING_NR_PAGES)
  159. | RING_REPORT_64K | RING_VALID);
  160. /* If the head is still not zero, the ring is dead */
  161. if ((I915_READ_CTL(ring) & RING_VALID) == 0 ||
  162. I915_READ_START(ring) != obj->gtt_offset ||
  163. (I915_READ_HEAD(ring) & HEAD_ADDR) != 0) {
  164. DRM_ERROR("%s initialization failed "
  165. "ctl %08x head %08x tail %08x start %08x\n",
  166. ring->name,
  167. I915_READ_CTL(ring),
  168. I915_READ_HEAD(ring),
  169. I915_READ_TAIL(ring),
  170. I915_READ_START(ring));
  171. return -EIO;
  172. }
  173. if (!drm_core_check_feature(ring->dev, DRIVER_MODESET))
  174. i915_kernel_lost_context(ring->dev);
  175. else {
  176. ring->head = I915_READ_HEAD(ring);
  177. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  178. ring->space = ring_space(ring);
  179. }
  180. return 0;
  181. }
  182. /*
  183. * 965+ support PIPE_CONTROL commands, which provide finer grained control
  184. * over cache flushing.
  185. */
  186. struct pipe_control {
  187. struct drm_i915_gem_object *obj;
  188. volatile u32 *cpu_page;
  189. u32 gtt_offset;
  190. };
  191. static int
  192. init_pipe_control(struct intel_ring_buffer *ring)
  193. {
  194. struct pipe_control *pc;
  195. struct drm_i915_gem_object *obj;
  196. int ret;
  197. if (ring->private)
  198. return 0;
  199. pc = kmalloc(sizeof(*pc), GFP_KERNEL);
  200. if (!pc)
  201. return -ENOMEM;
  202. obj = i915_gem_alloc_object(ring->dev, 4096);
  203. if (obj == NULL) {
  204. DRM_ERROR("Failed to allocate seqno page\n");
  205. ret = -ENOMEM;
  206. goto err;
  207. }
  208. obj->cache_level = I915_CACHE_LLC;
  209. ret = i915_gem_object_pin(obj, 4096, true);
  210. if (ret)
  211. goto err_unref;
  212. pc->gtt_offset = obj->gtt_offset;
  213. pc->cpu_page = kmap(obj->pages[0]);
  214. if (pc->cpu_page == NULL)
  215. goto err_unpin;
  216. pc->obj = obj;
  217. ring->private = pc;
  218. return 0;
  219. err_unpin:
  220. i915_gem_object_unpin(obj);
  221. err_unref:
  222. drm_gem_object_unreference(&obj->base);
  223. err:
  224. kfree(pc);
  225. return ret;
  226. }
  227. static void
  228. cleanup_pipe_control(struct intel_ring_buffer *ring)
  229. {
  230. struct pipe_control *pc = ring->private;
  231. struct drm_i915_gem_object *obj;
  232. if (!ring->private)
  233. return;
  234. obj = pc->obj;
  235. kunmap(obj->pages[0]);
  236. i915_gem_object_unpin(obj);
  237. drm_gem_object_unreference(&obj->base);
  238. kfree(pc);
  239. ring->private = NULL;
  240. }
  241. static int init_render_ring(struct intel_ring_buffer *ring)
  242. {
  243. struct drm_device *dev = ring->dev;
  244. struct drm_i915_private *dev_priv = dev->dev_private;
  245. int ret = init_ring_common(ring);
  246. if (INTEL_INFO(dev)->gen > 3) {
  247. int mode = VS_TIMER_DISPATCH << 16 | VS_TIMER_DISPATCH;
  248. if (IS_GEN6(dev) || IS_GEN7(dev))
  249. mode |= MI_FLUSH_ENABLE << 16 | MI_FLUSH_ENABLE;
  250. I915_WRITE(MI_MODE, mode);
  251. }
  252. if (INTEL_INFO(dev)->gen >= 6) {
  253. } else if (IS_GEN5(dev)) {
  254. ret = init_pipe_control(ring);
  255. if (ret)
  256. return ret;
  257. }
  258. return ret;
  259. }
  260. static void render_ring_cleanup(struct intel_ring_buffer *ring)
  261. {
  262. if (!ring->private)
  263. return;
  264. cleanup_pipe_control(ring);
  265. }
  266. static void
  267. update_semaphore(struct intel_ring_buffer *ring, int i, u32 seqno)
  268. {
  269. struct drm_device *dev = ring->dev;
  270. struct drm_i915_private *dev_priv = dev->dev_private;
  271. int id;
  272. /*
  273. * cs -> 1 = vcs, 0 = bcs
  274. * vcs -> 1 = bcs, 0 = cs,
  275. * bcs -> 1 = cs, 0 = vcs.
  276. */
  277. id = ring - dev_priv->ring;
  278. id += 2 - i;
  279. id %= 3;
  280. intel_ring_emit(ring,
  281. MI_SEMAPHORE_MBOX |
  282. MI_SEMAPHORE_REGISTER |
  283. MI_SEMAPHORE_UPDATE);
  284. intel_ring_emit(ring, seqno);
  285. intel_ring_emit(ring,
  286. RING_SYNC_0(dev_priv->ring[id].mmio_base) + 4*i);
  287. }
  288. static int
  289. gen6_add_request(struct intel_ring_buffer *ring,
  290. u32 *result)
  291. {
  292. u32 seqno;
  293. int ret;
  294. ret = intel_ring_begin(ring, 10);
  295. if (ret)
  296. return ret;
  297. seqno = i915_gem_get_seqno(ring->dev);
  298. update_semaphore(ring, 0, seqno);
  299. update_semaphore(ring, 1, seqno);
  300. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  301. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  302. intel_ring_emit(ring, seqno);
  303. intel_ring_emit(ring, MI_USER_INTERRUPT);
  304. intel_ring_advance(ring);
  305. *result = seqno;
  306. return 0;
  307. }
  308. int
  309. intel_ring_sync(struct intel_ring_buffer *ring,
  310. struct intel_ring_buffer *to,
  311. u32 seqno)
  312. {
  313. int ret;
  314. ret = intel_ring_begin(ring, 4);
  315. if (ret)
  316. return ret;
  317. intel_ring_emit(ring,
  318. MI_SEMAPHORE_MBOX |
  319. MI_SEMAPHORE_REGISTER |
  320. intel_ring_sync_index(ring, to) << 17 |
  321. MI_SEMAPHORE_COMPARE);
  322. intel_ring_emit(ring, seqno);
  323. intel_ring_emit(ring, 0);
  324. intel_ring_emit(ring, MI_NOOP);
  325. intel_ring_advance(ring);
  326. return 0;
  327. }
  328. #define PIPE_CONTROL_FLUSH(ring__, addr__) \
  329. do { \
  330. intel_ring_emit(ring__, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE | \
  331. PIPE_CONTROL_DEPTH_STALL | 2); \
  332. intel_ring_emit(ring__, (addr__) | PIPE_CONTROL_GLOBAL_GTT); \
  333. intel_ring_emit(ring__, 0); \
  334. intel_ring_emit(ring__, 0); \
  335. } while (0)
  336. static int
  337. pc_render_add_request(struct intel_ring_buffer *ring,
  338. u32 *result)
  339. {
  340. struct drm_device *dev = ring->dev;
  341. u32 seqno = i915_gem_get_seqno(dev);
  342. struct pipe_control *pc = ring->private;
  343. u32 scratch_addr = pc->gtt_offset + 128;
  344. int ret;
  345. /* For Ironlake, MI_USER_INTERRUPT was deprecated and apparently
  346. * incoherent with writes to memory, i.e. completely fubar,
  347. * so we need to use PIPE_NOTIFY instead.
  348. *
  349. * However, we also need to workaround the qword write
  350. * incoherence by flushing the 6 PIPE_NOTIFY buffers out to
  351. * memory before requesting an interrupt.
  352. */
  353. ret = intel_ring_begin(ring, 32);
  354. if (ret)
  355. return ret;
  356. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  357. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH);
  358. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  359. intel_ring_emit(ring, seqno);
  360. intel_ring_emit(ring, 0);
  361. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  362. scratch_addr += 128; /* write to separate cachelines */
  363. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  364. scratch_addr += 128;
  365. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  366. scratch_addr += 128;
  367. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  368. scratch_addr += 128;
  369. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  370. scratch_addr += 128;
  371. PIPE_CONTROL_FLUSH(ring, scratch_addr);
  372. intel_ring_emit(ring, GFX_OP_PIPE_CONTROL | PIPE_CONTROL_QW_WRITE |
  373. PIPE_CONTROL_WC_FLUSH | PIPE_CONTROL_TC_FLUSH |
  374. PIPE_CONTROL_NOTIFY);
  375. intel_ring_emit(ring, pc->gtt_offset | PIPE_CONTROL_GLOBAL_GTT);
  376. intel_ring_emit(ring, seqno);
  377. intel_ring_emit(ring, 0);
  378. intel_ring_advance(ring);
  379. *result = seqno;
  380. return 0;
  381. }
  382. static int
  383. render_ring_add_request(struct intel_ring_buffer *ring,
  384. u32 *result)
  385. {
  386. struct drm_device *dev = ring->dev;
  387. u32 seqno = i915_gem_get_seqno(dev);
  388. int ret;
  389. ret = intel_ring_begin(ring, 4);
  390. if (ret)
  391. return ret;
  392. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  393. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  394. intel_ring_emit(ring, seqno);
  395. intel_ring_emit(ring, MI_USER_INTERRUPT);
  396. intel_ring_advance(ring);
  397. *result = seqno;
  398. return 0;
  399. }
  400. static u32
  401. ring_get_seqno(struct intel_ring_buffer *ring)
  402. {
  403. return intel_read_status_page(ring, I915_GEM_HWS_INDEX);
  404. }
  405. static u32
  406. pc_render_get_seqno(struct intel_ring_buffer *ring)
  407. {
  408. struct pipe_control *pc = ring->private;
  409. return pc->cpu_page[0];
  410. }
  411. static void
  412. ironlake_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  413. {
  414. dev_priv->gt_irq_mask &= ~mask;
  415. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  416. POSTING_READ(GTIMR);
  417. }
  418. static void
  419. ironlake_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  420. {
  421. dev_priv->gt_irq_mask |= mask;
  422. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  423. POSTING_READ(GTIMR);
  424. }
  425. static void
  426. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  427. {
  428. dev_priv->irq_mask &= ~mask;
  429. I915_WRITE(IMR, dev_priv->irq_mask);
  430. POSTING_READ(IMR);
  431. }
  432. static void
  433. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  434. {
  435. dev_priv->irq_mask |= mask;
  436. I915_WRITE(IMR, dev_priv->irq_mask);
  437. POSTING_READ(IMR);
  438. }
  439. static bool
  440. render_ring_get_irq(struct intel_ring_buffer *ring)
  441. {
  442. struct drm_device *dev = ring->dev;
  443. drm_i915_private_t *dev_priv = dev->dev_private;
  444. if (!dev->irq_enabled)
  445. return false;
  446. spin_lock(&ring->irq_lock);
  447. if (ring->irq_refcount++ == 0) {
  448. if (HAS_PCH_SPLIT(dev))
  449. ironlake_enable_irq(dev_priv,
  450. GT_PIPE_NOTIFY | GT_USER_INTERRUPT);
  451. else
  452. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  453. }
  454. spin_unlock(&ring->irq_lock);
  455. return true;
  456. }
  457. static void
  458. render_ring_put_irq(struct intel_ring_buffer *ring)
  459. {
  460. struct drm_device *dev = ring->dev;
  461. drm_i915_private_t *dev_priv = dev->dev_private;
  462. spin_lock(&ring->irq_lock);
  463. if (--ring->irq_refcount == 0) {
  464. if (HAS_PCH_SPLIT(dev))
  465. ironlake_disable_irq(dev_priv,
  466. GT_USER_INTERRUPT |
  467. GT_PIPE_NOTIFY);
  468. else
  469. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  470. }
  471. spin_unlock(&ring->irq_lock);
  472. }
  473. void intel_ring_setup_status_page(struct intel_ring_buffer *ring)
  474. {
  475. struct drm_device *dev = ring->dev;
  476. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  477. u32 mmio = 0;
  478. /* The ring status page addresses are no longer next to the rest of
  479. * the ring registers as of gen7.
  480. */
  481. if (IS_GEN7(dev)) {
  482. switch (ring->id) {
  483. case RING_RENDER:
  484. mmio = RENDER_HWS_PGA_GEN7;
  485. break;
  486. case RING_BLT:
  487. mmio = BLT_HWS_PGA_GEN7;
  488. break;
  489. case RING_BSD:
  490. mmio = BSD_HWS_PGA_GEN7;
  491. break;
  492. }
  493. } else if (IS_GEN6(ring->dev)) {
  494. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  495. } else {
  496. mmio = RING_HWS_PGA(ring->mmio_base);
  497. }
  498. I915_WRITE(mmio, (u32)ring->status_page.gfx_addr);
  499. POSTING_READ(mmio);
  500. }
  501. static int
  502. bsd_ring_flush(struct intel_ring_buffer *ring,
  503. u32 invalidate_domains,
  504. u32 flush_domains)
  505. {
  506. int ret;
  507. ret = intel_ring_begin(ring, 2);
  508. if (ret)
  509. return ret;
  510. intel_ring_emit(ring, MI_FLUSH);
  511. intel_ring_emit(ring, MI_NOOP);
  512. intel_ring_advance(ring);
  513. return 0;
  514. }
  515. static int
  516. ring_add_request(struct intel_ring_buffer *ring,
  517. u32 *result)
  518. {
  519. u32 seqno;
  520. int ret;
  521. ret = intel_ring_begin(ring, 4);
  522. if (ret)
  523. return ret;
  524. seqno = i915_gem_get_seqno(ring->dev);
  525. intel_ring_emit(ring, MI_STORE_DWORD_INDEX);
  526. intel_ring_emit(ring, I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  527. intel_ring_emit(ring, seqno);
  528. intel_ring_emit(ring, MI_USER_INTERRUPT);
  529. intel_ring_advance(ring);
  530. *result = seqno;
  531. return 0;
  532. }
  533. static bool
  534. ring_get_irq(struct intel_ring_buffer *ring, u32 flag)
  535. {
  536. struct drm_device *dev = ring->dev;
  537. drm_i915_private_t *dev_priv = dev->dev_private;
  538. if (!dev->irq_enabled)
  539. return false;
  540. spin_lock(&ring->irq_lock);
  541. if (ring->irq_refcount++ == 0)
  542. ironlake_enable_irq(dev_priv, flag);
  543. spin_unlock(&ring->irq_lock);
  544. return true;
  545. }
  546. static void
  547. ring_put_irq(struct intel_ring_buffer *ring, u32 flag)
  548. {
  549. struct drm_device *dev = ring->dev;
  550. drm_i915_private_t *dev_priv = dev->dev_private;
  551. spin_lock(&ring->irq_lock);
  552. if (--ring->irq_refcount == 0)
  553. ironlake_disable_irq(dev_priv, flag);
  554. spin_unlock(&ring->irq_lock);
  555. }
  556. static bool
  557. gen6_ring_get_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  558. {
  559. struct drm_device *dev = ring->dev;
  560. drm_i915_private_t *dev_priv = dev->dev_private;
  561. if (!dev->irq_enabled)
  562. return false;
  563. spin_lock(&ring->irq_lock);
  564. if (ring->irq_refcount++ == 0) {
  565. ring->irq_mask &= ~rflag;
  566. I915_WRITE_IMR(ring, ring->irq_mask);
  567. ironlake_enable_irq(dev_priv, gflag);
  568. }
  569. spin_unlock(&ring->irq_lock);
  570. return true;
  571. }
  572. static void
  573. gen6_ring_put_irq(struct intel_ring_buffer *ring, u32 gflag, u32 rflag)
  574. {
  575. struct drm_device *dev = ring->dev;
  576. drm_i915_private_t *dev_priv = dev->dev_private;
  577. spin_lock(&ring->irq_lock);
  578. if (--ring->irq_refcount == 0) {
  579. ring->irq_mask |= rflag;
  580. I915_WRITE_IMR(ring, ring->irq_mask);
  581. ironlake_disable_irq(dev_priv, gflag);
  582. }
  583. spin_unlock(&ring->irq_lock);
  584. }
  585. static bool
  586. bsd_ring_get_irq(struct intel_ring_buffer *ring)
  587. {
  588. return ring_get_irq(ring, GT_BSD_USER_INTERRUPT);
  589. }
  590. static void
  591. bsd_ring_put_irq(struct intel_ring_buffer *ring)
  592. {
  593. ring_put_irq(ring, GT_BSD_USER_INTERRUPT);
  594. }
  595. static int
  596. ring_dispatch_execbuffer(struct intel_ring_buffer *ring, u32 offset, u32 length)
  597. {
  598. int ret;
  599. ret = intel_ring_begin(ring, 2);
  600. if (ret)
  601. return ret;
  602. intel_ring_emit(ring,
  603. MI_BATCH_BUFFER_START | (2 << 6) |
  604. MI_BATCH_NON_SECURE_I965);
  605. intel_ring_emit(ring, offset);
  606. intel_ring_advance(ring);
  607. return 0;
  608. }
  609. static int
  610. render_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  611. u32 offset, u32 len)
  612. {
  613. struct drm_device *dev = ring->dev;
  614. int ret;
  615. if (IS_I830(dev) || IS_845G(dev)) {
  616. ret = intel_ring_begin(ring, 4);
  617. if (ret)
  618. return ret;
  619. intel_ring_emit(ring, MI_BATCH_BUFFER);
  620. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  621. intel_ring_emit(ring, offset + len - 8);
  622. intel_ring_emit(ring, 0);
  623. } else {
  624. ret = intel_ring_begin(ring, 2);
  625. if (ret)
  626. return ret;
  627. if (INTEL_INFO(dev)->gen >= 4) {
  628. intel_ring_emit(ring,
  629. MI_BATCH_BUFFER_START | (2 << 6) |
  630. MI_BATCH_NON_SECURE_I965);
  631. intel_ring_emit(ring, offset);
  632. } else {
  633. intel_ring_emit(ring,
  634. MI_BATCH_BUFFER_START | (2 << 6));
  635. intel_ring_emit(ring, offset | MI_BATCH_NON_SECURE);
  636. }
  637. }
  638. intel_ring_advance(ring);
  639. return 0;
  640. }
  641. static void cleanup_status_page(struct intel_ring_buffer *ring)
  642. {
  643. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  644. struct drm_i915_gem_object *obj;
  645. obj = ring->status_page.obj;
  646. if (obj == NULL)
  647. return;
  648. kunmap(obj->pages[0]);
  649. i915_gem_object_unpin(obj);
  650. drm_gem_object_unreference(&obj->base);
  651. ring->status_page.obj = NULL;
  652. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  653. }
  654. static int init_status_page(struct intel_ring_buffer *ring)
  655. {
  656. struct drm_device *dev = ring->dev;
  657. drm_i915_private_t *dev_priv = dev->dev_private;
  658. struct drm_i915_gem_object *obj;
  659. int ret;
  660. obj = i915_gem_alloc_object(dev, 4096);
  661. if (obj == NULL) {
  662. DRM_ERROR("Failed to allocate status page\n");
  663. ret = -ENOMEM;
  664. goto err;
  665. }
  666. obj->cache_level = I915_CACHE_LLC;
  667. ret = i915_gem_object_pin(obj, 4096, true);
  668. if (ret != 0) {
  669. goto err_unref;
  670. }
  671. ring->status_page.gfx_addr = obj->gtt_offset;
  672. ring->status_page.page_addr = kmap(obj->pages[0]);
  673. if (ring->status_page.page_addr == NULL) {
  674. memset(&dev_priv->hws_map, 0, sizeof(dev_priv->hws_map));
  675. goto err_unpin;
  676. }
  677. ring->status_page.obj = obj;
  678. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  679. intel_ring_setup_status_page(ring);
  680. DRM_DEBUG_DRIVER("%s hws offset: 0x%08x\n",
  681. ring->name, ring->status_page.gfx_addr);
  682. return 0;
  683. err_unpin:
  684. i915_gem_object_unpin(obj);
  685. err_unref:
  686. drm_gem_object_unreference(&obj->base);
  687. err:
  688. return ret;
  689. }
  690. int intel_init_ring_buffer(struct drm_device *dev,
  691. struct intel_ring_buffer *ring)
  692. {
  693. struct drm_i915_gem_object *obj;
  694. int ret;
  695. ring->dev = dev;
  696. INIT_LIST_HEAD(&ring->active_list);
  697. INIT_LIST_HEAD(&ring->request_list);
  698. INIT_LIST_HEAD(&ring->gpu_write_list);
  699. init_waitqueue_head(&ring->irq_queue);
  700. spin_lock_init(&ring->irq_lock);
  701. ring->irq_mask = ~0;
  702. if (I915_NEED_GFX_HWS(dev)) {
  703. ret = init_status_page(ring);
  704. if (ret)
  705. return ret;
  706. }
  707. obj = i915_gem_alloc_object(dev, ring->size);
  708. if (obj == NULL) {
  709. DRM_ERROR("Failed to allocate ringbuffer\n");
  710. ret = -ENOMEM;
  711. goto err_hws;
  712. }
  713. ring->obj = obj;
  714. ret = i915_gem_object_pin(obj, PAGE_SIZE, true);
  715. if (ret)
  716. goto err_unref;
  717. ring->map.size = ring->size;
  718. ring->map.offset = dev->agp->base + obj->gtt_offset;
  719. ring->map.type = 0;
  720. ring->map.flags = 0;
  721. ring->map.mtrr = 0;
  722. drm_core_ioremap_wc(&ring->map, dev);
  723. if (ring->map.handle == NULL) {
  724. DRM_ERROR("Failed to map ringbuffer.\n");
  725. ret = -EINVAL;
  726. goto err_unpin;
  727. }
  728. ring->virtual_start = ring->map.handle;
  729. ret = ring->init(ring);
  730. if (ret)
  731. goto err_unmap;
  732. /* Workaround an erratum on the i830 which causes a hang if
  733. * the TAIL pointer points to within the last 2 cachelines
  734. * of the buffer.
  735. */
  736. ring->effective_size = ring->size;
  737. if (IS_I830(ring->dev))
  738. ring->effective_size -= 128;
  739. return 0;
  740. err_unmap:
  741. drm_core_ioremapfree(&ring->map, dev);
  742. err_unpin:
  743. i915_gem_object_unpin(obj);
  744. err_unref:
  745. drm_gem_object_unreference(&obj->base);
  746. ring->obj = NULL;
  747. err_hws:
  748. cleanup_status_page(ring);
  749. return ret;
  750. }
  751. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring)
  752. {
  753. struct drm_i915_private *dev_priv;
  754. int ret;
  755. if (ring->obj == NULL)
  756. return;
  757. /* Disable the ring buffer. The ring must be idle at this point */
  758. dev_priv = ring->dev->dev_private;
  759. ret = intel_wait_ring_idle(ring);
  760. if (ret)
  761. DRM_ERROR("failed to quiesce %s whilst cleaning up: %d\n",
  762. ring->name, ret);
  763. I915_WRITE_CTL(ring, 0);
  764. drm_core_ioremapfree(&ring->map, ring->dev);
  765. i915_gem_object_unpin(ring->obj);
  766. drm_gem_object_unreference(&ring->obj->base);
  767. ring->obj = NULL;
  768. if (ring->cleanup)
  769. ring->cleanup(ring);
  770. cleanup_status_page(ring);
  771. }
  772. static int intel_wrap_ring_buffer(struct intel_ring_buffer *ring)
  773. {
  774. unsigned int *virt;
  775. int rem = ring->size - ring->tail;
  776. if (ring->space < rem) {
  777. int ret = intel_wait_ring_buffer(ring, rem);
  778. if (ret)
  779. return ret;
  780. }
  781. virt = (unsigned int *)(ring->virtual_start + ring->tail);
  782. rem /= 8;
  783. while (rem--) {
  784. *virt++ = MI_NOOP;
  785. *virt++ = MI_NOOP;
  786. }
  787. ring->tail = 0;
  788. ring->space = ring_space(ring);
  789. return 0;
  790. }
  791. int intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n)
  792. {
  793. struct drm_device *dev = ring->dev;
  794. struct drm_i915_private *dev_priv = dev->dev_private;
  795. unsigned long end;
  796. u32 head;
  797. /* If the reported head position has wrapped or hasn't advanced,
  798. * fallback to the slow and accurate path.
  799. */
  800. head = intel_read_status_page(ring, 4);
  801. if (head > ring->head) {
  802. ring->head = head;
  803. ring->space = ring_space(ring);
  804. if (ring->space >= n)
  805. return 0;
  806. }
  807. trace_i915_ring_wait_begin(ring);
  808. end = jiffies + 3 * HZ;
  809. do {
  810. ring->head = I915_READ_HEAD(ring);
  811. ring->space = ring_space(ring);
  812. if (ring->space >= n) {
  813. trace_i915_ring_wait_end(ring);
  814. return 0;
  815. }
  816. if (dev->primary->master) {
  817. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  818. if (master_priv->sarea_priv)
  819. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  820. }
  821. msleep(1);
  822. if (atomic_read(&dev_priv->mm.wedged))
  823. return -EAGAIN;
  824. } while (!time_after(jiffies, end));
  825. trace_i915_ring_wait_end(ring);
  826. return -EBUSY;
  827. }
  828. int intel_ring_begin(struct intel_ring_buffer *ring,
  829. int num_dwords)
  830. {
  831. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  832. int n = 4*num_dwords;
  833. int ret;
  834. if (unlikely(atomic_read(&dev_priv->mm.wedged)))
  835. return -EIO;
  836. if (unlikely(ring->tail + n > ring->effective_size)) {
  837. ret = intel_wrap_ring_buffer(ring);
  838. if (unlikely(ret))
  839. return ret;
  840. }
  841. if (unlikely(ring->space < n)) {
  842. ret = intel_wait_ring_buffer(ring, n);
  843. if (unlikely(ret))
  844. return ret;
  845. }
  846. ring->space -= n;
  847. return 0;
  848. }
  849. void intel_ring_advance(struct intel_ring_buffer *ring)
  850. {
  851. ring->tail &= ring->size - 1;
  852. ring->write_tail(ring, ring->tail);
  853. }
  854. static const struct intel_ring_buffer render_ring = {
  855. .name = "render ring",
  856. .id = RING_RENDER,
  857. .mmio_base = RENDER_RING_BASE,
  858. .size = 32 * PAGE_SIZE,
  859. .init = init_render_ring,
  860. .write_tail = ring_write_tail,
  861. .flush = render_ring_flush,
  862. .add_request = render_ring_add_request,
  863. .get_seqno = ring_get_seqno,
  864. .irq_get = render_ring_get_irq,
  865. .irq_put = render_ring_put_irq,
  866. .dispatch_execbuffer = render_ring_dispatch_execbuffer,
  867. .cleanup = render_ring_cleanup,
  868. };
  869. /* ring buffer for bit-stream decoder */
  870. static const struct intel_ring_buffer bsd_ring = {
  871. .name = "bsd ring",
  872. .id = RING_BSD,
  873. .mmio_base = BSD_RING_BASE,
  874. .size = 32 * PAGE_SIZE,
  875. .init = init_ring_common,
  876. .write_tail = ring_write_tail,
  877. .flush = bsd_ring_flush,
  878. .add_request = ring_add_request,
  879. .get_seqno = ring_get_seqno,
  880. .irq_get = bsd_ring_get_irq,
  881. .irq_put = bsd_ring_put_irq,
  882. .dispatch_execbuffer = ring_dispatch_execbuffer,
  883. };
  884. static void gen6_bsd_ring_write_tail(struct intel_ring_buffer *ring,
  885. u32 value)
  886. {
  887. drm_i915_private_t *dev_priv = ring->dev->dev_private;
  888. /* Every tail move must follow the sequence below */
  889. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  890. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  891. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_DISABLE);
  892. I915_WRITE(GEN6_BSD_RNCID, 0x0);
  893. if (wait_for((I915_READ(GEN6_BSD_SLEEP_PSMI_CONTROL) &
  894. GEN6_BSD_SLEEP_PSMI_CONTROL_IDLE_INDICATOR) == 0,
  895. 50))
  896. DRM_ERROR("timed out waiting for IDLE Indicator\n");
  897. I915_WRITE_TAIL(ring, value);
  898. I915_WRITE(GEN6_BSD_SLEEP_PSMI_CONTROL,
  899. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_MODIFY_MASK |
  900. GEN6_BSD_SLEEP_PSMI_CONTROL_RC_ILDL_MESSAGE_ENABLE);
  901. }
  902. static int gen6_ring_flush(struct intel_ring_buffer *ring,
  903. u32 invalidate, u32 flush)
  904. {
  905. uint32_t cmd;
  906. int ret;
  907. ret = intel_ring_begin(ring, 4);
  908. if (ret)
  909. return ret;
  910. cmd = MI_FLUSH_DW;
  911. if (invalidate & I915_GEM_GPU_DOMAINS)
  912. cmd |= MI_INVALIDATE_TLB | MI_INVALIDATE_BSD;
  913. intel_ring_emit(ring, cmd);
  914. intel_ring_emit(ring, 0);
  915. intel_ring_emit(ring, 0);
  916. intel_ring_emit(ring, MI_NOOP);
  917. intel_ring_advance(ring);
  918. return 0;
  919. }
  920. static int
  921. gen6_ring_dispatch_execbuffer(struct intel_ring_buffer *ring,
  922. u32 offset, u32 len)
  923. {
  924. int ret;
  925. ret = intel_ring_begin(ring, 2);
  926. if (ret)
  927. return ret;
  928. intel_ring_emit(ring, MI_BATCH_BUFFER_START | MI_BATCH_NON_SECURE_I965);
  929. /* bit0-7 is the length on GEN6+ */
  930. intel_ring_emit(ring, offset);
  931. intel_ring_advance(ring);
  932. return 0;
  933. }
  934. static bool
  935. gen6_render_ring_get_irq(struct intel_ring_buffer *ring)
  936. {
  937. return gen6_ring_get_irq(ring,
  938. GT_USER_INTERRUPT,
  939. GEN6_RENDER_USER_INTERRUPT);
  940. }
  941. static void
  942. gen6_render_ring_put_irq(struct intel_ring_buffer *ring)
  943. {
  944. return gen6_ring_put_irq(ring,
  945. GT_USER_INTERRUPT,
  946. GEN6_RENDER_USER_INTERRUPT);
  947. }
  948. static bool
  949. gen6_bsd_ring_get_irq(struct intel_ring_buffer *ring)
  950. {
  951. return gen6_ring_get_irq(ring,
  952. GT_GEN6_BSD_USER_INTERRUPT,
  953. GEN6_BSD_USER_INTERRUPT);
  954. }
  955. static void
  956. gen6_bsd_ring_put_irq(struct intel_ring_buffer *ring)
  957. {
  958. return gen6_ring_put_irq(ring,
  959. GT_GEN6_BSD_USER_INTERRUPT,
  960. GEN6_BSD_USER_INTERRUPT);
  961. }
  962. /* ring buffer for Video Codec for Gen6+ */
  963. static const struct intel_ring_buffer gen6_bsd_ring = {
  964. .name = "gen6 bsd ring",
  965. .id = RING_BSD,
  966. .mmio_base = GEN6_BSD_RING_BASE,
  967. .size = 32 * PAGE_SIZE,
  968. .init = init_ring_common,
  969. .write_tail = gen6_bsd_ring_write_tail,
  970. .flush = gen6_ring_flush,
  971. .add_request = gen6_add_request,
  972. .get_seqno = ring_get_seqno,
  973. .irq_get = gen6_bsd_ring_get_irq,
  974. .irq_put = gen6_bsd_ring_put_irq,
  975. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  976. };
  977. /* Blitter support (SandyBridge+) */
  978. static bool
  979. blt_ring_get_irq(struct intel_ring_buffer *ring)
  980. {
  981. return gen6_ring_get_irq(ring,
  982. GT_BLT_USER_INTERRUPT,
  983. GEN6_BLITTER_USER_INTERRUPT);
  984. }
  985. static void
  986. blt_ring_put_irq(struct intel_ring_buffer *ring)
  987. {
  988. gen6_ring_put_irq(ring,
  989. GT_BLT_USER_INTERRUPT,
  990. GEN6_BLITTER_USER_INTERRUPT);
  991. }
  992. /* Workaround for some stepping of SNB,
  993. * each time when BLT engine ring tail moved,
  994. * the first command in the ring to be parsed
  995. * should be MI_BATCH_BUFFER_START
  996. */
  997. #define NEED_BLT_WORKAROUND(dev) \
  998. (IS_GEN6(dev) && (dev->pdev->revision < 8))
  999. static inline struct drm_i915_gem_object *
  1000. to_blt_workaround(struct intel_ring_buffer *ring)
  1001. {
  1002. return ring->private;
  1003. }
  1004. static int blt_ring_init(struct intel_ring_buffer *ring)
  1005. {
  1006. if (NEED_BLT_WORKAROUND(ring->dev)) {
  1007. struct drm_i915_gem_object *obj;
  1008. u32 *ptr;
  1009. int ret;
  1010. obj = i915_gem_alloc_object(ring->dev, 4096);
  1011. if (obj == NULL)
  1012. return -ENOMEM;
  1013. ret = i915_gem_object_pin(obj, 4096, true);
  1014. if (ret) {
  1015. drm_gem_object_unreference(&obj->base);
  1016. return ret;
  1017. }
  1018. ptr = kmap(obj->pages[0]);
  1019. *ptr++ = MI_BATCH_BUFFER_END;
  1020. *ptr++ = MI_NOOP;
  1021. kunmap(obj->pages[0]);
  1022. ret = i915_gem_object_set_to_gtt_domain(obj, false);
  1023. if (ret) {
  1024. i915_gem_object_unpin(obj);
  1025. drm_gem_object_unreference(&obj->base);
  1026. return ret;
  1027. }
  1028. ring->private = obj;
  1029. }
  1030. return init_ring_common(ring);
  1031. }
  1032. static int blt_ring_begin(struct intel_ring_buffer *ring,
  1033. int num_dwords)
  1034. {
  1035. if (ring->private) {
  1036. int ret = intel_ring_begin(ring, num_dwords+2);
  1037. if (ret)
  1038. return ret;
  1039. intel_ring_emit(ring, MI_BATCH_BUFFER_START);
  1040. intel_ring_emit(ring, to_blt_workaround(ring)->gtt_offset);
  1041. return 0;
  1042. } else
  1043. return intel_ring_begin(ring, 4);
  1044. }
  1045. static int blt_ring_flush(struct intel_ring_buffer *ring,
  1046. u32 invalidate, u32 flush)
  1047. {
  1048. uint32_t cmd;
  1049. int ret;
  1050. ret = blt_ring_begin(ring, 4);
  1051. if (ret)
  1052. return ret;
  1053. cmd = MI_FLUSH_DW;
  1054. if (invalidate & I915_GEM_DOMAIN_RENDER)
  1055. cmd |= MI_INVALIDATE_TLB;
  1056. intel_ring_emit(ring, cmd);
  1057. intel_ring_emit(ring, 0);
  1058. intel_ring_emit(ring, 0);
  1059. intel_ring_emit(ring, MI_NOOP);
  1060. intel_ring_advance(ring);
  1061. return 0;
  1062. }
  1063. static void blt_ring_cleanup(struct intel_ring_buffer *ring)
  1064. {
  1065. if (!ring->private)
  1066. return;
  1067. i915_gem_object_unpin(ring->private);
  1068. drm_gem_object_unreference(ring->private);
  1069. ring->private = NULL;
  1070. }
  1071. static const struct intel_ring_buffer gen6_blt_ring = {
  1072. .name = "blt ring",
  1073. .id = RING_BLT,
  1074. .mmio_base = BLT_RING_BASE,
  1075. .size = 32 * PAGE_SIZE,
  1076. .init = blt_ring_init,
  1077. .write_tail = ring_write_tail,
  1078. .flush = blt_ring_flush,
  1079. .add_request = gen6_add_request,
  1080. .get_seqno = ring_get_seqno,
  1081. .irq_get = blt_ring_get_irq,
  1082. .irq_put = blt_ring_put_irq,
  1083. .dispatch_execbuffer = gen6_ring_dispatch_execbuffer,
  1084. .cleanup = blt_ring_cleanup,
  1085. };
  1086. int intel_init_render_ring_buffer(struct drm_device *dev)
  1087. {
  1088. drm_i915_private_t *dev_priv = dev->dev_private;
  1089. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1090. *ring = render_ring;
  1091. if (INTEL_INFO(dev)->gen >= 6) {
  1092. ring->add_request = gen6_add_request;
  1093. ring->irq_get = gen6_render_ring_get_irq;
  1094. ring->irq_put = gen6_render_ring_put_irq;
  1095. } else if (IS_GEN5(dev)) {
  1096. ring->add_request = pc_render_add_request;
  1097. ring->get_seqno = pc_render_get_seqno;
  1098. }
  1099. if (!I915_NEED_GFX_HWS(dev)) {
  1100. ring->status_page.page_addr = dev_priv->status_page_dmah->vaddr;
  1101. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  1102. }
  1103. return intel_init_ring_buffer(dev, ring);
  1104. }
  1105. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size)
  1106. {
  1107. drm_i915_private_t *dev_priv = dev->dev_private;
  1108. struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
  1109. *ring = render_ring;
  1110. if (INTEL_INFO(dev)->gen >= 6) {
  1111. ring->add_request = gen6_add_request;
  1112. ring->irq_get = gen6_render_ring_get_irq;
  1113. ring->irq_put = gen6_render_ring_put_irq;
  1114. } else if (IS_GEN5(dev)) {
  1115. ring->add_request = pc_render_add_request;
  1116. ring->get_seqno = pc_render_get_seqno;
  1117. }
  1118. ring->dev = dev;
  1119. INIT_LIST_HEAD(&ring->active_list);
  1120. INIT_LIST_HEAD(&ring->request_list);
  1121. INIT_LIST_HEAD(&ring->gpu_write_list);
  1122. ring->size = size;
  1123. ring->effective_size = ring->size;
  1124. if (IS_I830(ring->dev))
  1125. ring->effective_size -= 128;
  1126. ring->map.offset = start;
  1127. ring->map.size = size;
  1128. ring->map.type = 0;
  1129. ring->map.flags = 0;
  1130. ring->map.mtrr = 0;
  1131. drm_core_ioremap_wc(&ring->map, dev);
  1132. if (ring->map.handle == NULL) {
  1133. DRM_ERROR("can not ioremap virtual address for"
  1134. " ring buffer\n");
  1135. return -ENOMEM;
  1136. }
  1137. ring->virtual_start = (void __force __iomem *)ring->map.handle;
  1138. return 0;
  1139. }
  1140. int intel_init_bsd_ring_buffer(struct drm_device *dev)
  1141. {
  1142. drm_i915_private_t *dev_priv = dev->dev_private;
  1143. struct intel_ring_buffer *ring = &dev_priv->ring[VCS];
  1144. if (IS_GEN6(dev) || IS_GEN7(dev))
  1145. *ring = gen6_bsd_ring;
  1146. else
  1147. *ring = bsd_ring;
  1148. return intel_init_ring_buffer(dev, ring);
  1149. }
  1150. int intel_init_blt_ring_buffer(struct drm_device *dev)
  1151. {
  1152. drm_i915_private_t *dev_priv = dev->dev_private;
  1153. struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
  1154. *ring = gen6_blt_ring;
  1155. return intel_init_ring_buffer(dev, ring);
  1156. }