dib7000m.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196
  1. /*
  2. * Linux-DVB Driver for DiBcom's DiB7000M and
  3. * first generation DiB7000P-demodulator-family.
  4. *
  5. * Copyright (C) 2005-6 DiBcom (http://www.dibcom.fr/)
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License as
  9. * published by the Free Software Foundation, version 2.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/i2c.h>
  13. #include "dvb_frontend.h"
  14. #include "dib7000m.h"
  15. static int debug;
  16. module_param(debug, int, 0644);
  17. MODULE_PARM_DESC(debug, "turn on debugging (default: 0)");
  18. #define dprintk(args...) do { if (debug) { printk(KERN_DEBUG "DiB7000M:"); printk(args); } } while (0)
  19. struct dib7000m_state {
  20. struct dvb_frontend demod;
  21. struct dib7000m_config cfg;
  22. u8 i2c_addr;
  23. struct i2c_adapter *i2c_adap;
  24. struct dibx000_i2c_master i2c_master;
  25. /* offset is 1 in case of the 7000MC */
  26. u8 reg_offs;
  27. u16 wbd_ref;
  28. u8 current_band;
  29. fe_bandwidth_t current_bandwidth;
  30. struct dibx000_agc_config *current_agc;
  31. u32 timf;
  32. u16 revision;
  33. };
  34. enum dib7000m_power_mode {
  35. DIB7000M_POWER_ALL = 0,
  36. DIB7000M_POWER_NO,
  37. DIB7000M_POWER_INTERF_ANALOG_AGC,
  38. DIB7000M_POWER_COR4_DINTLV_ICIRM_EQUAL_CFROD,
  39. DIB7000M_POWER_COR4_CRY_ESRAM_MOUT_NUD,
  40. DIB7000M_POWER_INTERFACE_ONLY,
  41. };
  42. static u16 dib7000m_read_word(struct dib7000m_state *state, u16 reg)
  43. {
  44. u8 wb[2] = { (reg >> 8) | 0x80, reg & 0xff };
  45. u8 rb[2];
  46. struct i2c_msg msg[2] = {
  47. { .addr = state->i2c_addr >> 1, .flags = 0, .buf = wb, .len = 2 },
  48. { .addr = state->i2c_addr >> 1, .flags = I2C_M_RD, .buf = rb, .len = 2 },
  49. };
  50. if (i2c_transfer(state->i2c_adap, msg, 2) != 2)
  51. dprintk("i2c read error on %d\n",reg);
  52. return (rb[0] << 8) | rb[1];
  53. }
  54. static int dib7000m_write_word(struct dib7000m_state *state, u16 reg, u16 val)
  55. {
  56. u8 b[4] = {
  57. (reg >> 8) & 0xff, reg & 0xff,
  58. (val >> 8) & 0xff, val & 0xff,
  59. };
  60. struct i2c_msg msg = {
  61. .addr = state->i2c_addr >> 1, .flags = 0, .buf = b, .len = 4
  62. };
  63. return i2c_transfer(state->i2c_adap, &msg, 1) != 1 ? -EREMOTEIO : 0;
  64. }
  65. static int dib7000m_set_output_mode(struct dib7000m_state *state, int mode)
  66. {
  67. int ret = 0;
  68. u16 outreg, fifo_threshold, smo_mode,
  69. sram = 0x0005; /* by default SRAM output is disabled */
  70. outreg = 0;
  71. fifo_threshold = 1792;
  72. smo_mode = (dib7000m_read_word(state, 294 + state->reg_offs) & 0x0010) | (1 << 1);
  73. dprintk("-I- Setting output mode for demod %p to %d\n",
  74. &state->demod, mode);
  75. switch (mode) {
  76. case OUTMODE_MPEG2_PAR_GATED_CLK: // STBs with parallel gated clock
  77. outreg = (1 << 10); /* 0x0400 */
  78. break;
  79. case OUTMODE_MPEG2_PAR_CONT_CLK: // STBs with parallel continues clock
  80. outreg = (1 << 10) | (1 << 6); /* 0x0440 */
  81. break;
  82. case OUTMODE_MPEG2_SERIAL: // STBs with serial input
  83. outreg = (1 << 10) | (2 << 6) | (0 << 1); /* 0x0482 */
  84. break;
  85. case OUTMODE_DIVERSITY:
  86. if (state->cfg.hostbus_diversity)
  87. outreg = (1 << 10) | (4 << 6); /* 0x0500 */
  88. else
  89. sram |= 0x0c00;
  90. break;
  91. case OUTMODE_MPEG2_FIFO: // e.g. USB feeding
  92. smo_mode |= (3 << 1);
  93. fifo_threshold = 512;
  94. outreg = (1 << 10) | (5 << 6);
  95. break;
  96. case OUTMODE_HIGH_Z: // disable
  97. outreg = 0;
  98. break;
  99. default:
  100. dprintk("Unhandled output_mode passed to be set for demod %p\n",&state->demod);
  101. break;
  102. }
  103. if (state->cfg.output_mpeg2_in_188_bytes)
  104. smo_mode |= (1 << 5) ;
  105. ret |= dib7000m_write_word(state, 294 + state->reg_offs, smo_mode);
  106. ret |= dib7000m_write_word(state, 295 + state->reg_offs, fifo_threshold); /* synchronous fread */
  107. ret |= dib7000m_write_word(state, 1795, outreg);
  108. ret |= dib7000m_write_word(state, 1805, sram);
  109. return ret;
  110. }
  111. static int dib7000m_set_power_mode(struct dib7000m_state *state, enum dib7000m_power_mode mode)
  112. {
  113. /* by default everything is going to be powered off */
  114. u16 reg_903 = 0xffff, reg_904 = 0xffff, reg_905 = 0xffff, reg_906 = 0x3fff;
  115. /* now, depending on the requested mode, we power on */
  116. switch (mode) {
  117. /* power up everything in the demod */
  118. case DIB7000M_POWER_ALL:
  119. reg_903 = 0x0000; reg_904 = 0x0000; reg_905 = 0x0000; reg_906 = 0x0000;
  120. break;
  121. /* just leave power on the control-interfaces: GPIO and (I2C or SDIO or SRAM) */
  122. case DIB7000M_POWER_INTERFACE_ONLY: /* TODO power up either SDIO or I2C or SRAM */
  123. reg_905 &= ~((1 << 7) | (1 << 6) | (1 << 5) | (1 << 2));
  124. break;
  125. case DIB7000M_POWER_INTERF_ANALOG_AGC:
  126. reg_903 &= ~((1 << 15) | (1 << 14) | (1 << 11) | (1 << 10));
  127. reg_905 &= ~((1 << 7) | (1 << 6) | (1 << 5) | (1 << 4) | (1 << 2));
  128. reg_906 &= ~((1 << 0));
  129. break;
  130. case DIB7000M_POWER_COR4_DINTLV_ICIRM_EQUAL_CFROD:
  131. reg_903 = 0x0000; reg_904 = 0x801f; reg_905 = 0x0000; reg_906 = 0x0000;
  132. break;
  133. case DIB7000M_POWER_COR4_CRY_ESRAM_MOUT_NUD:
  134. reg_903 = 0x0000; reg_904 = 0x8000; reg_905 = 0x010b; reg_906 = 0x0000;
  135. break;
  136. case DIB7000M_POWER_NO:
  137. break;
  138. }
  139. /* always power down unused parts */
  140. if (!state->cfg.mobile_mode)
  141. reg_904 |= (1 << 7) | (1 << 6) | (1 << 4) | (1 << 2) | (1 << 1);
  142. /* P_sdio_select_clk = 0 on MC */
  143. if (state->revision != 0x4000)
  144. reg_906 <<= 1;
  145. dib7000m_write_word(state, 903, reg_903);
  146. dib7000m_write_word(state, 904, reg_904);
  147. dib7000m_write_word(state, 905, reg_905);
  148. dib7000m_write_word(state, 906, reg_906);
  149. return 0;
  150. }
  151. static int dib7000m_set_adc_state(struct dib7000m_state *state, enum dibx000_adc_states no)
  152. {
  153. int ret = 0;
  154. u16 reg_913 = dib7000m_read_word(state, 913),
  155. reg_914 = dib7000m_read_word(state, 914);
  156. switch (no) {
  157. case DIBX000_SLOW_ADC_ON:
  158. reg_914 |= (1 << 1) | (1 << 0);
  159. ret |= dib7000m_write_word(state, 914, reg_914);
  160. reg_914 &= ~(1 << 1);
  161. break;
  162. case DIBX000_SLOW_ADC_OFF:
  163. reg_914 |= (1 << 1) | (1 << 0);
  164. break;
  165. case DIBX000_ADC_ON:
  166. if (state->revision == 0x4000) { // workaround for PA/MA
  167. // power-up ADC
  168. dib7000m_write_word(state, 913, 0);
  169. dib7000m_write_word(state, 914, reg_914 & 0x3);
  170. // power-down bandgag
  171. dib7000m_write_word(state, 913, (1 << 15));
  172. dib7000m_write_word(state, 914, reg_914 & 0x3);
  173. }
  174. reg_913 &= 0x0fff;
  175. reg_914 &= 0x0003;
  176. break;
  177. case DIBX000_ADC_OFF: // leave the VBG voltage on
  178. reg_913 |= (1 << 14) | (1 << 13) | (1 << 12);
  179. reg_914 |= (1 << 5) | (1 << 4) | (1 << 3) | (1 << 2);
  180. break;
  181. case DIBX000_VBG_ENABLE:
  182. reg_913 &= ~(1 << 15);
  183. break;
  184. case DIBX000_VBG_DISABLE:
  185. reg_913 |= (1 << 15);
  186. break;
  187. default:
  188. break;
  189. }
  190. // dprintk("-D- 913: %x, 914: %x\n", reg_913, reg_914);
  191. ret |= dib7000m_write_word(state, 913, reg_913);
  192. ret |= dib7000m_write_word(state, 914, reg_914);
  193. return ret;
  194. }
  195. static int dib7000m_set_bandwidth(struct dvb_frontend *demod, u8 bw_idx)
  196. {
  197. struct dib7000m_state *state = demod->demodulator_priv;
  198. u32 timf;
  199. // store the current bandwidth for later use
  200. state->current_bandwidth = bw_idx;
  201. if (state->timf == 0) {
  202. dprintk("-D- Using default timf\n");
  203. timf = state->cfg.bw->timf;
  204. } else {
  205. dprintk("-D- Using updated timf\n");
  206. timf = state->timf;
  207. }
  208. timf = timf * (BW_INDEX_TO_KHZ(bw_idx) / 100) / 80;
  209. dib7000m_write_word(state, 23, (timf >> 16) & 0xffff);
  210. dib7000m_write_word(state, 24, (timf ) & 0xffff);
  211. return 0;
  212. }
  213. static int dib7000m_sad_calib(struct dib7000m_state *state)
  214. {
  215. /* internal */
  216. // dib7000m_write_word(state, 928, (3 << 14) | (1 << 12) | (524 << 0)); // sampling clock of the SAD is writting in set_bandwidth
  217. dib7000m_write_word(state, 929, (0 << 1) | (0 << 0));
  218. dib7000m_write_word(state, 930, 776); // 0.625*3.3 / 4096
  219. /* do the calibration */
  220. dib7000m_write_word(state, 929, (1 << 0));
  221. dib7000m_write_word(state, 929, (0 << 0));
  222. msleep(1);
  223. return 0;
  224. }
  225. static void dib7000m_reset_pll_common(struct dib7000m_state *state, const struct dibx000_bandwidth_config *bw)
  226. {
  227. dib7000m_write_word(state, 18, ((bw->internal*1000) >> 16) & 0xffff);
  228. dib7000m_write_word(state, 19, (bw->internal*1000) & 0xffff);
  229. dib7000m_write_word(state, 21, (bw->ifreq >> 16) & 0xffff);
  230. dib7000m_write_word(state, 22, bw->ifreq & 0xffff);
  231. dib7000m_write_word(state, 928, bw->sad_cfg);
  232. }
  233. static void dib7000m_reset_pll(struct dib7000m_state *state)
  234. {
  235. const struct dibx000_bandwidth_config *bw = state->cfg.bw;
  236. u16 reg_907,reg_910;
  237. /* default */
  238. reg_907 = (bw->pll_bypass << 15) | (bw->modulo << 7) |
  239. (bw->ADClkSrc << 6) | (bw->IO_CLK_en_core << 5) | (bw->bypclk_div << 2) |
  240. (bw->enable_refdiv << 1) | (0 << 0);
  241. reg_910 = (((bw->pll_ratio >> 6) & 0x3) << 3) | (bw->pll_range << 1) | bw->pll_reset;
  242. // for this oscillator frequency should be 30 MHz for the Master (default values in the board_parameters give that value)
  243. // this is only working only for 30 MHz crystals
  244. if (!state->cfg.quartz_direct) {
  245. reg_910 |= (1 << 5); // forcing the predivider to 1
  246. // if the previous front-end is baseband, its output frequency is 15 MHz (prev freq divided by 2)
  247. if(state->cfg.input_clk_is_div_2)
  248. reg_907 |= (16 << 9);
  249. else // otherwise the previous front-end puts out its input (default 30MHz) - no extra division necessary
  250. reg_907 |= (8 << 9);
  251. } else {
  252. reg_907 |= (bw->pll_ratio & 0x3f) << 9;
  253. reg_910 |= (bw->pll_prediv << 5);
  254. }
  255. dib7000m_write_word(state, 910, reg_910); // pll cfg
  256. dib7000m_write_word(state, 907, reg_907); // clk cfg0
  257. dib7000m_write_word(state, 908, 0x0006); // clk_cfg1
  258. dib7000m_reset_pll_common(state, bw);
  259. }
  260. static void dib7000mc_reset_pll(struct dib7000m_state *state)
  261. {
  262. const struct dibx000_bandwidth_config *bw = state->cfg.bw;
  263. // clk_cfg0
  264. dib7000m_write_word(state, 907, (bw->pll_prediv << 8) | (bw->pll_ratio << 0));
  265. // clk_cfg1
  266. //dib7000m_write_word(state, 908, (1 << 14) | (3 << 12) |(0 << 11) |
  267. dib7000m_write_word(state, 908, (0 << 14) | (3 << 12) |(0 << 11) |
  268. (bw->IO_CLK_en_core << 10) | (bw->bypclk_div << 5) | (bw->enable_refdiv << 4) |
  269. (bw->pll_bypass << 3) | (bw->pll_range << 1) | (bw->pll_reset << 0));
  270. // smpl_cfg
  271. dib7000m_write_word(state, 910, (1 << 12) | (2 << 10) | (bw->modulo << 8) | (bw->ADClkSrc << 7));
  272. dib7000m_reset_pll_common(state, bw);
  273. }
  274. static int dib7000m_reset_gpio(struct dib7000m_state *st)
  275. {
  276. /* reset the GPIOs */
  277. dprintk("-D- gpio dir: %x: gpio val: %x, gpio pwm pos: %x\n",
  278. st->cfg.gpio_dir, st->cfg.gpio_val,st->cfg.gpio_pwm_pos);
  279. dib7000m_write_word(st, 773, st->cfg.gpio_dir);
  280. dib7000m_write_word(st, 774, st->cfg.gpio_val);
  281. /* TODO 782 is P_gpio_od */
  282. dib7000m_write_word(st, 775, st->cfg.gpio_pwm_pos);
  283. dib7000m_write_word(st, 780, st->cfg.pwm_freq_div);
  284. return 0;
  285. }
  286. static int dib7000m_demod_reset(struct dib7000m_state *state)
  287. {
  288. dib7000m_set_power_mode(state, DIB7000M_POWER_ALL);
  289. /* always leave the VBG voltage on - it consumes almost nothing but takes a long time to start */
  290. dib7000m_set_adc_state(state, DIBX000_VBG_ENABLE);
  291. /* restart all parts */
  292. dib7000m_write_word(state, 898, 0xffff);
  293. dib7000m_write_word(state, 899, 0xffff);
  294. dib7000m_write_word(state, 900, 0xff0f);
  295. dib7000m_write_word(state, 901, 0xfffc);
  296. dib7000m_write_word(state, 898, 0);
  297. dib7000m_write_word(state, 899, 0);
  298. dib7000m_write_word(state, 900, 0);
  299. dib7000m_write_word(state, 901, 0);
  300. if (state->revision == 0x4000)
  301. dib7000m_reset_pll(state);
  302. else
  303. dib7000mc_reset_pll(state);
  304. if (dib7000m_reset_gpio(state) != 0)
  305. dprintk("-E- GPIO reset was not successful.\n");
  306. if (dib7000m_set_output_mode(state, OUTMODE_HIGH_Z) != 0)
  307. dprintk("-E- OUTPUT_MODE could not be resetted.\n");
  308. /* unforce divstr regardless whether i2c enumeration was done or not */
  309. dib7000m_write_word(state, 1794, dib7000m_read_word(state, 1794) & ~(1 << 1) );
  310. dib7000m_set_bandwidth(&state->demod, BANDWIDTH_8_MHZ);
  311. dib7000m_set_adc_state(state, DIBX000_SLOW_ADC_ON);
  312. dib7000m_sad_calib(state);
  313. dib7000m_set_adc_state(state, DIBX000_SLOW_ADC_OFF);
  314. dib7000m_set_power_mode(state, DIB7000M_POWER_INTERFACE_ONLY);
  315. return 0;
  316. }
  317. static void dib7000m_restart_agc(struct dib7000m_state *state)
  318. {
  319. // P_restart_iqc & P_restart_agc
  320. dib7000m_write_word(state, 898, 0x0c00);
  321. dib7000m_write_word(state, 898, 0x0000);
  322. }
  323. static int dib7000m_agc_soft_split(struct dib7000m_state *state)
  324. {
  325. u16 agc,split_offset;
  326. if(!state->current_agc || !state->current_agc->perform_agc_softsplit || state->current_agc->split.max == 0)
  327. return 0;
  328. // n_agc_global
  329. agc = dib7000m_read_word(state, 390);
  330. if (agc > state->current_agc->split.min_thres)
  331. split_offset = state->current_agc->split.min;
  332. else if (agc < state->current_agc->split.max_thres)
  333. split_offset = state->current_agc->split.max;
  334. else
  335. split_offset = state->current_agc->split.max *
  336. (agc - state->current_agc->split.min_thres) /
  337. (state->current_agc->split.max_thres - state->current_agc->split.min_thres);
  338. dprintk("AGC split_offset: %d\n",split_offset);
  339. // P_agc_force_split and P_agc_split_offset
  340. return dib7000m_write_word(state, 103, (dib7000m_read_word(state, 103) & 0xff00) | split_offset);
  341. }
  342. static int dib7000m_update_lna(struct dib7000m_state *state)
  343. {
  344. int i;
  345. u16 dyn_gain;
  346. // when there is no LNA to program return immediatly
  347. if (state->cfg.update_lna == NULL)
  348. return 0;
  349. msleep(60);
  350. for (i = 0; i < 20; i++) {
  351. // read dyn_gain here (because it is demod-dependent and not tuner)
  352. dyn_gain = dib7000m_read_word(state, 390);
  353. dprintk("agc global: %d\n", dyn_gain);
  354. if (state->cfg.update_lna(&state->demod,dyn_gain)) { // LNA has changed
  355. dib7000m_restart_agc(state);
  356. msleep(60);
  357. } else
  358. break;
  359. }
  360. return 0;
  361. }
  362. static void dib7000m_set_agc_config(struct dib7000m_state *state, u8 band)
  363. {
  364. struct dibx000_agc_config *agc = NULL;
  365. int i;
  366. if (state->current_band == band)
  367. return;
  368. state->current_band = band;
  369. for (i = 0; i < state->cfg.agc_config_count; i++)
  370. if (state->cfg.agc[i].band_caps & band) {
  371. agc = &state->cfg.agc[i];
  372. break;
  373. }
  374. if (agc == NULL) {
  375. dprintk("-E- No valid AGC configuration found for band 0x%02x\n",band);
  376. return;
  377. }
  378. state->current_agc = agc;
  379. /* AGC */
  380. dib7000m_write_word(state, 72 , agc->setup);
  381. dib7000m_write_word(state, 73 , agc->inv_gain);
  382. dib7000m_write_word(state, 74 , agc->time_stabiliz);
  383. dib7000m_write_word(state, 97 , (agc->alpha_level << 12) | agc->thlock);
  384. // Demod AGC loop configuration
  385. dib7000m_write_word(state, 98, (agc->alpha_mant << 5) | agc->alpha_exp);
  386. dib7000m_write_word(state, 99, (agc->beta_mant << 6) | agc->beta_exp);
  387. dprintk("-D- WBD: ref: %d, sel: %d, active: %d, alpha: %d\n",
  388. state->wbd_ref != 0 ? state->wbd_ref : agc->wbd_ref, agc->wbd_sel, !agc->perform_agc_softsplit, agc->wbd_sel);
  389. /* AGC continued */
  390. if (state->wbd_ref != 0)
  391. dib7000m_write_word(state, 102, state->wbd_ref);
  392. else // use default
  393. dib7000m_write_word(state, 102, agc->wbd_ref);
  394. dib7000m_write_word(state, 103, (agc->wbd_alpha << 9) | (agc->perform_agc_softsplit << 8) );
  395. dib7000m_write_word(state, 104, agc->agc1_max);
  396. dib7000m_write_word(state, 105, agc->agc1_min);
  397. dib7000m_write_word(state, 106, agc->agc2_max);
  398. dib7000m_write_word(state, 107, agc->agc2_min);
  399. dib7000m_write_word(state, 108, (agc->agc1_pt1 << 8) | agc->agc1_pt2 );
  400. dib7000m_write_word(state, 109, (agc->agc1_slope1 << 8) | agc->agc1_slope2);
  401. dib7000m_write_word(state, 110, (agc->agc2_pt1 << 8) | agc->agc2_pt2);
  402. dib7000m_write_word(state, 111, (agc->agc2_slope1 << 8) | agc->agc2_slope2);
  403. if (state->revision > 0x4000) { // settings for the MC
  404. dib7000m_write_word(state, 71, agc->agc1_pt3);
  405. // dprintk("-D- 929: %x %d %d\n",
  406. // (dib7000m_read_word(state, 929) & 0xffe3) | (agc->wbd_inv << 4) | (agc->wbd_sel << 2), agc->wbd_inv, agc->wbd_sel);
  407. dib7000m_write_word(state, 929, (dib7000m_read_word(state, 929) & 0xffe3) | (agc->wbd_inv << 4) | (agc->wbd_sel << 2));
  408. } else {
  409. // wrong default values
  410. u16 b[9] = { 676, 696, 717, 737, 758, 778, 799, 819, 840 };
  411. for (i = 0; i < 9; i++)
  412. dib7000m_write_word(state, 88 + i, b[i]);
  413. }
  414. }
  415. static void dib7000m_update_timf_freq(struct dib7000m_state *state)
  416. {
  417. u32 timf = (dib7000m_read_word(state, 436) << 16) | dib7000m_read_word(state, 437);
  418. state->timf = timf * 80 / (BW_INDEX_TO_KHZ(state->current_bandwidth) / 100);
  419. dib7000m_write_word(state, 23, (u16) (timf >> 16));
  420. dib7000m_write_word(state, 24, (u16) (timf & 0xffff));
  421. dprintk("-D- Updated timf_frequency: %d (default: %d)\n",state->timf, state->cfg.bw->timf);
  422. }
  423. static void dib7000m_set_channel(struct dib7000m_state *state, struct dibx000_ofdm_channel *ch, u8 seq)
  424. {
  425. u16 value, est[4];
  426. dib7000m_set_agc_config(state, BAND_OF_FREQUENCY(ch->RF_kHz));
  427. /* nfft, guard, qam, alpha */
  428. dib7000m_write_word(state, 0, (ch->nfft << 7) | (ch->guard << 5) | (ch->nqam << 3) | (ch->vit_alpha));
  429. dib7000m_write_word(state, 5, (seq << 4));
  430. /* P_dintl_native, P_dintlv_inv, P_vit_hrch, P_vit_code_rate, P_vit_select_hp */
  431. value = (ch->intlv_native << 6) | (ch->vit_hrch << 4) | (ch->vit_select_hp & 0x1);
  432. if (ch->vit_hrch == 0 || ch->vit_select_hp == 1)
  433. value |= (ch->vit_code_rate_hp << 1);
  434. else
  435. value |= (ch->vit_code_rate_lp << 1);
  436. dib7000m_write_word(state, 267 + state->reg_offs, value);
  437. /* offset loop parameters */
  438. /* P_timf_alpha = 6, P_corm_alpha=6, P_corm_thres=0x80 */
  439. dib7000m_write_word(state, 26, (6 << 12) | (6 << 8) | 0x80);
  440. /* P_ctrl_inh_cor=0, P_ctrl_alpha_cor=4, P_ctrl_inh_isi=1, P_ctrl_alpha_isi=3, P_ctrl_inh_cor4=1, P_ctrl_alpha_cor4=3 */
  441. dib7000m_write_word(state, 29, (0 << 14) | (4 << 10) | (1 << 9) | (3 << 5) | (1 << 4) | (0x3));
  442. /* P_ctrl_freeze_pha_shift=0, P_ctrl_pha_off_max=3 */
  443. dib7000m_write_word(state, 32, (0 << 4) | 0x3);
  444. /* P_ctrl_sfreq_inh=0, P_ctrl_sfreq_step=5 */
  445. dib7000m_write_word(state, 33, (0 << 4) | 0x5);
  446. /* P_dvsy_sync_wait */
  447. switch (ch->nfft) {
  448. case 1: value = 256; break;
  449. case 2: value = 128; break;
  450. case 0:
  451. default: value = 64; break;
  452. }
  453. value *= ((1 << (ch->guard)) * 3 / 2); // add 50% SFN margin
  454. value <<= 4;
  455. /* deactive the possibility of diversity reception if extended interleave - not for 7000MC */
  456. /* P_dvsy_sync_mode = 0, P_dvsy_sync_enable=1, P_dvcb_comb_mode=2 */
  457. if (ch->intlv_native || state->revision > 0x4000)
  458. value |= (1 << 2) | (2 << 0);
  459. else
  460. value |= 0;
  461. dib7000m_write_word(state, 266 + state->reg_offs, value);
  462. /* channel estimation fine configuration */
  463. switch (ch->nqam) {
  464. case 2:
  465. est[0] = 0x0148; /* P_adp_regul_cnt 0.04 */
  466. est[1] = 0xfff0; /* P_adp_noise_cnt -0.002 */
  467. est[2] = 0x00a4; /* P_adp_regul_ext 0.02 */
  468. est[3] = 0xfff8; /* P_adp_noise_ext -0.001 */
  469. break;
  470. case 1:
  471. est[0] = 0x023d; /* P_adp_regul_cnt 0.07 */
  472. est[1] = 0xffdf; /* P_adp_noise_cnt -0.004 */
  473. est[2] = 0x00a4; /* P_adp_regul_ext 0.02 */
  474. est[3] = 0xfff0; /* P_adp_noise_ext -0.002 */
  475. break;
  476. default:
  477. est[0] = 0x099a; /* P_adp_regul_cnt 0.3 */
  478. est[1] = 0xffae; /* P_adp_noise_cnt -0.01 */
  479. est[2] = 0x0333; /* P_adp_regul_ext 0.1 */
  480. est[3] = 0xfff8; /* P_adp_noise_ext -0.002 */
  481. break;
  482. }
  483. for (value = 0; value < 4; value++)
  484. dib7000m_write_word(state, 214 + value + state->reg_offs, est[value]);
  485. // set power-up level: interf+analog+AGC
  486. dib7000m_set_power_mode(state, DIB7000M_POWER_INTERF_ANALOG_AGC);
  487. dib7000m_set_adc_state(state, DIBX000_ADC_ON);
  488. msleep(7);
  489. //AGC initialization
  490. if (state->cfg.agc_control)
  491. state->cfg.agc_control(&state->demod, 1);
  492. dib7000m_restart_agc(state);
  493. // wait AGC rough lock time
  494. msleep(5);
  495. dib7000m_update_lna(state);
  496. dib7000m_agc_soft_split(state);
  497. // wait AGC accurate lock time
  498. msleep(7);
  499. if (state->cfg.agc_control)
  500. state->cfg.agc_control(&state->demod, 0);
  501. // set power-up level: autosearch
  502. dib7000m_set_power_mode(state, DIB7000M_POWER_COR4_DINTLV_ICIRM_EQUAL_CFROD);
  503. }
  504. static int dib7000m_autosearch_start(struct dvb_frontend *demod, struct dibx000_ofdm_channel *ch)
  505. {
  506. struct dib7000m_state *state = demod->demodulator_priv;
  507. struct dibx000_ofdm_channel auto_ch;
  508. int ret = 0;
  509. u8 seq;
  510. u32 value;
  511. INIT_OFDM_CHANNEL(&auto_ch);
  512. auto_ch.RF_kHz = ch->RF_kHz;
  513. auto_ch.Bw = ch->Bw;
  514. auto_ch.nqam = 2;
  515. auto_ch.guard = ch->guard == GUARD_INTERVAL_AUTO ? 0 : ch->guard;
  516. auto_ch.nfft = ch->nfft == -1 ? 1 : ch->nfft;
  517. auto_ch.vit_alpha = 1;
  518. auto_ch.vit_select_hp = 1;
  519. auto_ch.vit_code_rate_hp = 2;
  520. auto_ch.vit_code_rate_lp = 3;
  521. auto_ch.vit_hrch = 0;
  522. auto_ch.intlv_native = 1;
  523. seq = 0;
  524. if (ch->nfft == -1 && ch->guard == GUARD_INTERVAL_AUTO) seq = 7;
  525. if (ch->nfft == -1 && ch->guard != GUARD_INTERVAL_AUTO) seq = 2;
  526. if (ch->nfft != -1 && ch->guard == GUARD_INTERVAL_AUTO) seq = 3;
  527. dib7000m_set_channel(state, &auto_ch, seq);
  528. // always use the setting for 8MHz here lock_time for 7,6 MHz are longer
  529. value = 30 * state->cfg.bw[BANDWIDTH_8_MHZ].internal;
  530. ret |= dib7000m_write_word(state, 6, (u16) ((value >> 16) & 0xffff)); // lock0 wait time
  531. ret |= dib7000m_write_word(state, 7, (u16) (value & 0xffff)); // lock0 wait time
  532. value = 100 * state->cfg.bw[BANDWIDTH_8_MHZ].internal;
  533. ret |= dib7000m_write_word(state, 8, (u16) ((value >> 16) & 0xffff)); // lock1 wait time
  534. ret |= dib7000m_write_word(state, 9, (u16) (value & 0xffff)); // lock1 wait time
  535. value = 500 * state->cfg.bw[BANDWIDTH_8_MHZ].internal;
  536. ret |= dib7000m_write_word(state, 10, (u16) ((value >> 16) & 0xffff)); // lock2 wait time
  537. ret |= dib7000m_write_word(state, 11, (u16) (value & 0xffff)); // lock2 wait time
  538. // start search
  539. value = dib7000m_read_word(state, 0);
  540. ret |= dib7000m_write_word(state, 0, value | (1 << 9));
  541. /* clear n_irq_pending */
  542. if (state->revision == 0x4000)
  543. dib7000m_write_word(state, 1793, 0);
  544. else
  545. dib7000m_read_word(state, 537);
  546. ret |= dib7000m_write_word(state, 0, (u16) value);
  547. return ret;
  548. }
  549. static int dib7000m_autosearch_irq(struct dib7000m_state *state, u16 reg)
  550. {
  551. u16 irq_pending = dib7000m_read_word(state, reg);
  552. if (irq_pending & 0x1) { // failed
  553. dprintk("#\n");
  554. return 1;
  555. }
  556. if (irq_pending & 0x2) { // succeeded
  557. dprintk("!\n");
  558. return 2;
  559. }
  560. return 0; // still pending
  561. }
  562. static int dib7000m_autosearch_is_irq(struct dvb_frontend *demod)
  563. {
  564. struct dib7000m_state *state = demod->demodulator_priv;
  565. if (state->revision == 0x4000)
  566. return dib7000m_autosearch_irq(state, 1793);
  567. else
  568. return dib7000m_autosearch_irq(state, 537);
  569. }
  570. static int dib7000m_tune(struct dvb_frontend *demod, struct dibx000_ofdm_channel *ch)
  571. {
  572. struct dib7000m_state *state = demod->demodulator_priv;
  573. int ret = 0;
  574. u16 value;
  575. // we are already tuned - just resuming from suspend
  576. if (ch != NULL)
  577. dib7000m_set_channel(state, ch, 0);
  578. else
  579. return -EINVAL;
  580. // restart demod
  581. ret |= dib7000m_write_word(state, 898, 0x4000);
  582. ret |= dib7000m_write_word(state, 898, 0x0000);
  583. msleep(45);
  584. ret |= dib7000m_set_power_mode(state, DIB7000M_POWER_COR4_CRY_ESRAM_MOUT_NUD);
  585. /* P_ctrl_inh_cor=0, P_ctrl_alpha_cor=4, P_ctrl_inh_isi=0, P_ctrl_alpha_isi=3, P_ctrl_inh_cor4=1, P_ctrl_alpha_cor4=3 */
  586. ret |= dib7000m_write_word(state, 29, (0 << 14) | (4 << 10) | (0 << 9) | (3 << 5) | (1 << 4) | (0x3));
  587. // never achieved a lock with that bandwidth so far - wait for timfreq to update
  588. if (state->timf == 0)
  589. msleep(200);
  590. //dump_reg(state);
  591. /* P_timf_alpha, P_corm_alpha=6, P_corm_thres=0x80 */
  592. value = (6 << 8) | 0x80;
  593. switch (ch->nfft) {
  594. case 0: value |= (7 << 12); break;
  595. case 1: value |= (9 << 12); break;
  596. case 2: value |= (8 << 12); break;
  597. }
  598. ret |= dib7000m_write_word(state, 26, value);
  599. /* P_ctrl_freeze_pha_shift=0, P_ctrl_pha_off_max */
  600. value = (0 << 4);
  601. switch (ch->nfft) {
  602. case 0: value |= 0x6; break;
  603. case 1: value |= 0x8; break;
  604. case 2: value |= 0x7; break;
  605. }
  606. ret |= dib7000m_write_word(state, 32, value);
  607. /* P_ctrl_sfreq_inh=0, P_ctrl_sfreq_step */
  608. value = (0 << 4);
  609. switch (ch->nfft) {
  610. case 0: value |= 0x6; break;
  611. case 1: value |= 0x8; break;
  612. case 2: value |= 0x7; break;
  613. }
  614. ret |= dib7000m_write_word(state, 33, value);
  615. // we achieved a lock - it's time to update the osc freq
  616. if ((dib7000m_read_word(state, 535) >> 6) & 0x1)
  617. dib7000m_update_timf_freq(state);
  618. return ret;
  619. }
  620. static int dib7000m_init(struct dvb_frontend *demod)
  621. {
  622. struct dib7000m_state *state = demod->demodulator_priv;
  623. int ret = 0;
  624. u8 o = state->reg_offs;
  625. dib7000m_set_power_mode(state, DIB7000M_POWER_ALL);
  626. if (dib7000m_set_adc_state(state, DIBX000_SLOW_ADC_ON) != 0)
  627. dprintk("-E- could not start Slow ADC\n");
  628. if (state->cfg.dvbt_mode)
  629. dib7000m_write_word(state, 1796, 0x0); // select DVB-T output
  630. if (state->cfg.mobile_mode)
  631. ret |= dib7000m_write_word(state, 261 + o, 2);
  632. else
  633. ret |= dib7000m_write_word(state, 224 + o, 1);
  634. ret |= dib7000m_write_word(state, 173 + o, 0);
  635. ret |= dib7000m_write_word(state, 174 + o, 0);
  636. ret |= dib7000m_write_word(state, 175 + o, 0);
  637. ret |= dib7000m_write_word(state, 176 + o, 0);
  638. ret |= dib7000m_write_word(state, 177 + o, 0);
  639. ret |= dib7000m_write_word(state, 178 + o, 0);
  640. ret |= dib7000m_write_word(state, 179 + o, 0);
  641. ret |= dib7000m_write_word(state, 180 + o, 0);
  642. // P_corm_thres Lock algorithms configuration
  643. ret |= dib7000m_write_word(state, 26, 0x6680);
  644. // P_palf_alpha_regul, P_palf_filter_freeze, P_palf_filter_on
  645. ret |= dib7000m_write_word(state, 170 + o, 0x0410);
  646. // P_fft_nb_to_cut
  647. ret |= dib7000m_write_word(state, 182 + o, 8192);
  648. // P_pha3_thres
  649. ret |= dib7000m_write_word(state, 195 + o, 0x0ccd);
  650. // P_cti_use_cpe, P_cti_use_prog
  651. ret |= dib7000m_write_word(state, 196 + o, 0);
  652. // P_cspu_regul, P_cspu_win_cut
  653. ret |= dib7000m_write_word(state, 205 + o, 0x200f);
  654. // P_adp_regul_cnt
  655. ret |= dib7000m_write_word(state, 214 + o, 0x023d);
  656. // P_adp_noise_cnt
  657. ret |= dib7000m_write_word(state, 215 + o, 0x00a4);
  658. // P_adp_regul_ext
  659. ret |= dib7000m_write_word(state, 216 + o, 0x00a4);
  660. // P_adp_noise_ext
  661. ret |= dib7000m_write_word(state, 217 + o, 0x7ff0);
  662. // P_adp_fil
  663. ret |= dib7000m_write_word(state, 218 + o, 0x3ccc);
  664. // P_2d_byp_ti_num
  665. ret |= dib7000m_write_word(state, 226 + o, 0);
  666. // P_fec_*
  667. ret |= dib7000m_write_word(state, 281 + o, 0x0010);
  668. // P_smo_mode, P_smo_rs_discard, P_smo_fifo_flush, P_smo_pid_parse, P_smo_error_discard
  669. ret |= dib7000m_write_word(state, 294 + o,0x0062);
  670. // P_iqc_alpha_pha, P_iqc_alpha_amp, P_iqc_dcc_alpha, ...
  671. if(state->cfg.tuner_is_baseband)
  672. ret |= dib7000m_write_word(state, 36, 0x0755);
  673. else
  674. ret |= dib7000m_write_word(state, 36, 0x1f55);
  675. // auto search configuration
  676. ret |= dib7000m_write_word(state, 2, 0x0004);
  677. ret |= dib7000m_write_word(state, 3, 0x1000);
  678. ret |= dib7000m_write_word(state, 4, 0x0814);
  679. ret |= dib7000m_write_word(state, 6, 0x001b);
  680. ret |= dib7000m_write_word(state, 7, 0x7740);
  681. ret |= dib7000m_write_word(state, 8, 0x005b);
  682. ret |= dib7000m_write_word(state, 9, 0x8d80);
  683. ret |= dib7000m_write_word(state, 10, 0x01c9);
  684. ret |= dib7000m_write_word(state, 11, 0xc380);
  685. ret |= dib7000m_write_word(state, 12, 0x0000);
  686. ret |= dib7000m_write_word(state, 13, 0x0080);
  687. ret |= dib7000m_write_word(state, 14, 0x0000);
  688. ret |= dib7000m_write_word(state, 15, 0x0090);
  689. ret |= dib7000m_write_word(state, 16, 0x0001);
  690. ret |= dib7000m_write_word(state, 17, 0xd4c0);
  691. ret |= dib7000m_write_word(state, 263 + o,0x0001);
  692. // P_divclksel=3 P_divbitsel=1
  693. if (state->revision == 0x4000)
  694. dib7000m_write_word(state, 909, (3 << 10) | (1 << 6));
  695. else
  696. dib7000m_write_word(state, 909, (3 << 4) | 1);
  697. // Tuner IO bank: max drive (14mA)
  698. ret |= dib7000m_write_word(state, 912 ,0x2c8a);
  699. ret |= dib7000m_write_word(state, 1817, 1);
  700. return ret;
  701. }
  702. static int dib7000m_sleep(struct dvb_frontend *demod)
  703. {
  704. struct dib7000m_state *st = demod->demodulator_priv;
  705. dib7000m_set_output_mode(st, OUTMODE_HIGH_Z);
  706. return dib7000m_set_power_mode(st, DIB7000M_POWER_INTERFACE_ONLY) |
  707. dib7000m_set_adc_state(st, DIBX000_SLOW_ADC_OFF) |
  708. dib7000m_set_adc_state(st, DIBX000_ADC_OFF);
  709. }
  710. static int dib7000m_identify(struct dib7000m_state *state)
  711. {
  712. u16 value;
  713. if ((value = dib7000m_read_word(state, 896)) != 0x01b3) {
  714. dprintk("-E- DiB7000M: wrong Vendor ID (read=0x%x)\n",value);
  715. return -EREMOTEIO;
  716. }
  717. state->revision = dib7000m_read_word(state, 897);
  718. if (state->revision != 0x4000 &&
  719. state->revision != 0x4001 &&
  720. state->revision != 0x4002) {
  721. dprintk("-E- DiB7000M: wrong Device ID (%x)\n",value);
  722. return -EREMOTEIO;
  723. }
  724. /* protect this driver to be used with 7000PC */
  725. if (state->revision == 0x4000 && dib7000m_read_word(state, 769) == 0x4000) {
  726. dprintk("-E- DiB7000M: this driver does not work with DiB7000PC\n");
  727. return -EREMOTEIO;
  728. }
  729. switch (state->revision) {
  730. case 0x4000: dprintk("-I- found DiB7000MA/PA/MB/PB\n"); break;
  731. case 0x4001: state->reg_offs = 1; dprintk("-I- found DiB7000HC\n"); break;
  732. case 0x4002: state->reg_offs = 1; dprintk("-I- found DiB7000MC\n"); break;
  733. }
  734. return 0;
  735. }
  736. static int dib7000m_get_frontend(struct dvb_frontend* fe,
  737. struct dvb_frontend_parameters *fep)
  738. {
  739. struct dib7000m_state *state = fe->demodulator_priv;
  740. u16 tps = dib7000m_read_word(state,480);
  741. fep->inversion = INVERSION_AUTO;
  742. fep->u.ofdm.bandwidth = state->current_bandwidth;
  743. switch ((tps >> 8) & 0x2) {
  744. case 0: fep->u.ofdm.transmission_mode = TRANSMISSION_MODE_2K; break;
  745. case 1: fep->u.ofdm.transmission_mode = TRANSMISSION_MODE_8K; break;
  746. /* case 2: fep->u.ofdm.transmission_mode = TRANSMISSION_MODE_4K; break; */
  747. }
  748. switch (tps & 0x3) {
  749. case 0: fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_32; break;
  750. case 1: fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_16; break;
  751. case 2: fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_8; break;
  752. case 3: fep->u.ofdm.guard_interval = GUARD_INTERVAL_1_4; break;
  753. }
  754. switch ((tps >> 14) & 0x3) {
  755. case 0: fep->u.ofdm.constellation = QPSK; break;
  756. case 1: fep->u.ofdm.constellation = QAM_16; break;
  757. case 2:
  758. default: fep->u.ofdm.constellation = QAM_64; break;
  759. }
  760. /* as long as the frontend_param structure is fixed for hierarchical transmission I refuse to use it */
  761. /* (tps >> 13) & 0x1 == hrch is used, (tps >> 10) & 0x7 == alpha */
  762. fep->u.ofdm.hierarchy_information = HIERARCHY_NONE;
  763. switch ((tps >> 5) & 0x7) {
  764. case 1: fep->u.ofdm.code_rate_HP = FEC_1_2; break;
  765. case 2: fep->u.ofdm.code_rate_HP = FEC_2_3; break;
  766. case 3: fep->u.ofdm.code_rate_HP = FEC_3_4; break;
  767. case 5: fep->u.ofdm.code_rate_HP = FEC_5_6; break;
  768. case 7:
  769. default: fep->u.ofdm.code_rate_HP = FEC_7_8; break;
  770. }
  771. switch ((tps >> 2) & 0x7) {
  772. case 1: fep->u.ofdm.code_rate_LP = FEC_1_2; break;
  773. case 2: fep->u.ofdm.code_rate_LP = FEC_2_3; break;
  774. case 3: fep->u.ofdm.code_rate_LP = FEC_3_4; break;
  775. case 5: fep->u.ofdm.code_rate_LP = FEC_5_6; break;
  776. case 7:
  777. default: fep->u.ofdm.code_rate_LP = FEC_7_8; break;
  778. }
  779. /* native interleaver: (dib7000m_read_word(state, 481) >> 5) & 0x1 */
  780. return 0;
  781. }
  782. static int dib7000m_set_frontend(struct dvb_frontend* fe,
  783. struct dvb_frontend_parameters *fep)
  784. {
  785. struct dib7000m_state *state = fe->demodulator_priv;
  786. struct dibx000_ofdm_channel ch;
  787. INIT_OFDM_CHANNEL(&ch);
  788. FEP2DIB(fep,&ch);
  789. state->current_bandwidth = fep->u.ofdm.bandwidth;
  790. dib7000m_set_bandwidth(fe, fep->u.ofdm.bandwidth);
  791. if (fe->ops.tuner_ops.set_params)
  792. fe->ops.tuner_ops.set_params(fe, fep);
  793. if (fep->u.ofdm.transmission_mode == TRANSMISSION_MODE_AUTO ||
  794. fep->u.ofdm.guard_interval == GUARD_INTERVAL_AUTO ||
  795. fep->u.ofdm.constellation == QAM_AUTO ||
  796. fep->u.ofdm.code_rate_HP == FEC_AUTO) {
  797. int i = 800, found;
  798. dib7000m_autosearch_start(fe, &ch);
  799. do {
  800. msleep(1);
  801. found = dib7000m_autosearch_is_irq(fe);
  802. } while (found == 0 && i--);
  803. dprintk("autosearch returns: %d\n",found);
  804. if (found == 0 || found == 1)
  805. return 0; // no channel found
  806. dib7000m_get_frontend(fe, fep);
  807. FEP2DIB(fep, &ch);
  808. }
  809. /* make this a config parameter */
  810. dib7000m_set_output_mode(state, OUTMODE_MPEG2_FIFO);
  811. return dib7000m_tune(fe, &ch);
  812. }
  813. static int dib7000m_read_status(struct dvb_frontend *fe, fe_status_t *stat)
  814. {
  815. struct dib7000m_state *state = fe->demodulator_priv;
  816. u16 lock = dib7000m_read_word(state, 535);
  817. *stat = 0;
  818. if (lock & 0x8000)
  819. *stat |= FE_HAS_SIGNAL;
  820. if (lock & 0x3000)
  821. *stat |= FE_HAS_CARRIER;
  822. if (lock & 0x0100)
  823. *stat |= FE_HAS_VITERBI;
  824. if (lock & 0x0010)
  825. *stat |= FE_HAS_SYNC;
  826. if (lock & 0x0008)
  827. *stat |= FE_HAS_LOCK;
  828. return 0;
  829. }
  830. static int dib7000m_read_ber(struct dvb_frontend *fe, u32 *ber)
  831. {
  832. struct dib7000m_state *state = fe->demodulator_priv;
  833. *ber = (dib7000m_read_word(state, 526) << 16) | dib7000m_read_word(state, 527);
  834. return 0;
  835. }
  836. static int dib7000m_read_unc_blocks(struct dvb_frontend *fe, u32 *unc)
  837. {
  838. struct dib7000m_state *state = fe->demodulator_priv;
  839. *unc = dib7000m_read_word(state, 534);
  840. return 0;
  841. }
  842. static int dib7000m_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
  843. {
  844. struct dib7000m_state *state = fe->demodulator_priv;
  845. u16 val = dib7000m_read_word(state, 390);
  846. *strength = 65535 - val;
  847. return 0;
  848. }
  849. static int dib7000m_read_snr(struct dvb_frontend* fe, u16 *snr)
  850. {
  851. *snr = 0x0000;
  852. return 0;
  853. }
  854. static int dib7000m_fe_get_tune_settings(struct dvb_frontend* fe, struct dvb_frontend_tune_settings *tune)
  855. {
  856. tune->min_delay_ms = 1000;
  857. return 0;
  858. }
  859. static void dib7000m_release(struct dvb_frontend *demod)
  860. {
  861. struct dib7000m_state *st = demod->demodulator_priv;
  862. dibx000_exit_i2c_master(&st->i2c_master);
  863. kfree(st);
  864. }
  865. struct i2c_adapter * dib7000m_get_i2c_master(struct dvb_frontend *demod, enum dibx000_i2c_interface intf, int gating)
  866. {
  867. struct dib7000m_state *st = demod->demodulator_priv;
  868. return dibx000_get_i2c_adapter(&st->i2c_master, intf, gating);
  869. }
  870. EXPORT_SYMBOL(dib7000m_get_i2c_master);
  871. int dib7000m_i2c_enumeration(struct i2c_adapter *i2c, int no_of_demods, u8 default_addr, struct dib7000m_config cfg[])
  872. {
  873. struct dib7000m_state st = { .i2c_adap = i2c };
  874. int k = 0;
  875. u8 new_addr = 0;
  876. for (k = no_of_demods-1; k >= 0; k--) {
  877. st.cfg = cfg[k];
  878. /* designated i2c address */
  879. new_addr = (0x40 + k) << 1;
  880. st.i2c_addr = new_addr;
  881. if (dib7000m_identify(&st) != 0) {
  882. st.i2c_addr = default_addr;
  883. if (dib7000m_identify(&st) != 0) {
  884. dprintk("DiB7000M #%d: not identified\n", k);
  885. return -EIO;
  886. }
  887. }
  888. /* start diversity to pull_down div_str - just for i2c-enumeration */
  889. dib7000m_set_output_mode(&st, OUTMODE_DIVERSITY);
  890. dib7000m_write_word(&st, 1796, 0x0); // select DVB-T output
  891. /* set new i2c address and force divstart */
  892. dib7000m_write_word(&st, 1794, (new_addr << 2) | 0x2);
  893. dprintk("IC %d initialized (to i2c_address 0x%x)\n", k, new_addr);
  894. }
  895. for (k = 0; k < no_of_demods; k++) {
  896. st.cfg = cfg[k];
  897. st.i2c_addr = (0x40 + k) << 1;
  898. // unforce divstr
  899. dib7000m_write_word(&st,1794, st.i2c_addr << 2);
  900. /* deactivate div - it was just for i2c-enumeration */
  901. dib7000m_set_output_mode(&st, OUTMODE_HIGH_Z);
  902. }
  903. return 0;
  904. }
  905. EXPORT_SYMBOL(dib7000m_i2c_enumeration);
  906. static struct dvb_frontend_ops dib7000m_ops;
  907. struct dvb_frontend * dib7000m_attach(struct i2c_adapter *i2c_adap, u8 i2c_addr, struct dib7000m_config *cfg)
  908. {
  909. struct dvb_frontend *demod;
  910. struct dib7000m_state *st;
  911. st = kzalloc(sizeof(struct dib7000m_state), GFP_KERNEL);
  912. if (st == NULL)
  913. return NULL;
  914. memcpy(&st->cfg, cfg, sizeof(struct dib7000m_config));
  915. st->i2c_adap = i2c_adap;
  916. st->i2c_addr = i2c_addr;
  917. demod = &st->demod;
  918. demod->demodulator_priv = st;
  919. memcpy(&st->demod.ops, &dib7000m_ops, sizeof(struct dvb_frontend_ops));
  920. if (dib7000m_identify(st) != 0)
  921. goto error;
  922. if (st->revision == 0x4000)
  923. dibx000_init_i2c_master(&st->i2c_master, DIB7000, st->i2c_adap, st->i2c_addr);
  924. else
  925. dibx000_init_i2c_master(&st->i2c_master, DIB7000MC, st->i2c_adap, st->i2c_addr);
  926. dib7000m_demod_reset(st);
  927. return demod;
  928. error:
  929. kfree(st);
  930. return NULL;
  931. }
  932. EXPORT_SYMBOL(dib7000m_attach);
  933. static struct dvb_frontend_ops dib7000m_ops = {
  934. .info = {
  935. .name = "DiBcom 7000MA/MB/PA/PB/MC",
  936. .type = FE_OFDM,
  937. .frequency_min = 44250000,
  938. .frequency_max = 867250000,
  939. .frequency_stepsize = 62500,
  940. .caps = FE_CAN_INVERSION_AUTO |
  941. FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  942. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  943. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  944. FE_CAN_TRANSMISSION_MODE_AUTO |
  945. FE_CAN_GUARD_INTERVAL_AUTO |
  946. FE_CAN_RECOVER |
  947. FE_CAN_HIERARCHY_AUTO,
  948. },
  949. .release = dib7000m_release,
  950. .init = dib7000m_init,
  951. .sleep = dib7000m_sleep,
  952. .set_frontend = dib7000m_set_frontend,
  953. .get_tune_settings = dib7000m_fe_get_tune_settings,
  954. .get_frontend = dib7000m_get_frontend,
  955. .read_status = dib7000m_read_status,
  956. .read_ber = dib7000m_read_ber,
  957. .read_signal_strength = dib7000m_read_signal_strength,
  958. .read_snr = dib7000m_read_snr,
  959. .read_ucblocks = dib7000m_read_unc_blocks,
  960. };
  961. MODULE_AUTHOR("Patrick Boettcher <pboettcher@dibcom.fr>");
  962. MODULE_DESCRIPTION("Driver for the DiBcom 7000MA/MB/PA/PB/MC COFDM demodulator");
  963. MODULE_LICENSE("GPL");