i915_drv.h 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336
  1. /* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #ifndef _I915_DRV_H_
  30. #define _I915_DRV_H_
  31. #include "i915_reg.h"
  32. #include "intel_bios.h"
  33. #include "intel_ringbuffer.h"
  34. #include <linux/io-mapping.h>
  35. #include <linux/i2c.h>
  36. #include <drm/intel-gtt.h>
  37. /* General customization:
  38. */
  39. #define DRIVER_AUTHOR "Tungsten Graphics, Inc."
  40. #define DRIVER_NAME "i915"
  41. #define DRIVER_DESC "Intel Graphics"
  42. #define DRIVER_DATE "20080730"
  43. enum pipe {
  44. PIPE_A = 0,
  45. PIPE_B,
  46. };
  47. enum plane {
  48. PLANE_A = 0,
  49. PLANE_B,
  50. };
  51. #define I915_NUM_PIPE 2
  52. #define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
  53. /* Interface history:
  54. *
  55. * 1.1: Original.
  56. * 1.2: Add Power Management
  57. * 1.3: Add vblank support
  58. * 1.4: Fix cmdbuffer path, add heap destroy
  59. * 1.5: Add vblank pipe configuration
  60. * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
  61. * - Support vertical blank on secondary display pipe
  62. */
  63. #define DRIVER_MAJOR 1
  64. #define DRIVER_MINOR 6
  65. #define DRIVER_PATCHLEVEL 0
  66. #define WATCH_COHERENCY 0
  67. #define WATCH_EXEC 0
  68. #define WATCH_RELOC 0
  69. #define WATCH_LISTS 0
  70. #define WATCH_PWRITE 0
  71. #define I915_GEM_PHYS_CURSOR_0 1
  72. #define I915_GEM_PHYS_CURSOR_1 2
  73. #define I915_GEM_PHYS_OVERLAY_REGS 3
  74. #define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
  75. struct drm_i915_gem_phys_object {
  76. int id;
  77. struct page **page_list;
  78. drm_dma_handle_t *handle;
  79. struct drm_gem_object *cur_obj;
  80. };
  81. struct mem_block {
  82. struct mem_block *next;
  83. struct mem_block *prev;
  84. int start;
  85. int size;
  86. struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
  87. };
  88. struct opregion_header;
  89. struct opregion_acpi;
  90. struct opregion_swsci;
  91. struct opregion_asle;
  92. struct intel_opregion {
  93. struct opregion_header *header;
  94. struct opregion_acpi *acpi;
  95. struct opregion_swsci *swsci;
  96. struct opregion_asle *asle;
  97. void *vbt;
  98. };
  99. #define OPREGION_SIZE (8*1024)
  100. struct intel_overlay;
  101. struct intel_overlay_error_state;
  102. struct drm_i915_master_private {
  103. drm_local_map_t *sarea;
  104. struct _drm_i915_sarea *sarea_priv;
  105. };
  106. #define I915_FENCE_REG_NONE -1
  107. struct drm_i915_fence_reg {
  108. struct drm_gem_object *obj;
  109. struct list_head lru_list;
  110. bool gpu;
  111. };
  112. struct sdvo_device_mapping {
  113. u8 initialized;
  114. u8 dvo_port;
  115. u8 slave_addr;
  116. u8 dvo_wiring;
  117. u8 i2c_pin;
  118. u8 i2c_speed;
  119. u8 ddc_pin;
  120. };
  121. struct drm_i915_error_state {
  122. u32 eir;
  123. u32 pgtbl_er;
  124. u32 pipeastat;
  125. u32 pipebstat;
  126. u32 ipeir;
  127. u32 ipehr;
  128. u32 instdone;
  129. u32 acthd;
  130. u32 instpm;
  131. u32 instps;
  132. u32 instdone1;
  133. u32 seqno;
  134. u64 bbaddr;
  135. struct timeval time;
  136. struct drm_i915_error_object {
  137. int page_count;
  138. u32 gtt_offset;
  139. u32 *pages[0];
  140. } *ringbuffer, *batchbuffer[2];
  141. struct drm_i915_error_buffer {
  142. size_t size;
  143. u32 name;
  144. u32 seqno;
  145. u32 gtt_offset;
  146. u32 read_domains;
  147. u32 write_domain;
  148. u32 fence_reg;
  149. s32 pinned:2;
  150. u32 tiling:2;
  151. u32 dirty:1;
  152. u32 purgeable:1;
  153. } *active_bo;
  154. u32 active_bo_count;
  155. struct intel_overlay_error_state *overlay;
  156. };
  157. struct drm_i915_display_funcs {
  158. void (*dpms)(struct drm_crtc *crtc, int mode);
  159. bool (*fbc_enabled)(struct drm_device *dev);
  160. void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
  161. void (*disable_fbc)(struct drm_device *dev);
  162. int (*get_display_clock_speed)(struct drm_device *dev);
  163. int (*get_fifo_size)(struct drm_device *dev, int plane);
  164. void (*update_wm)(struct drm_device *dev, int planea_clock,
  165. int planeb_clock, int sr_hdisplay, int sr_htotal,
  166. int pixel_size);
  167. /* clock updates for mode set */
  168. /* cursor updates */
  169. /* render clock increase/decrease */
  170. /* display clock increase/decrease */
  171. /* pll clock increase/decrease */
  172. /* clock gating init */
  173. };
  174. struct intel_device_info {
  175. u8 gen;
  176. u8 is_mobile : 1;
  177. u8 is_i85x : 1;
  178. u8 is_i915g : 1;
  179. u8 is_i945gm : 1;
  180. u8 is_g33 : 1;
  181. u8 need_gfx_hws : 1;
  182. u8 is_g4x : 1;
  183. u8 is_pineview : 1;
  184. u8 is_broadwater : 1;
  185. u8 is_crestline : 1;
  186. u8 is_ironlake : 1;
  187. u8 has_fbc : 1;
  188. u8 has_rc6 : 1;
  189. u8 has_pipe_cxsr : 1;
  190. u8 has_hotplug : 1;
  191. u8 cursor_needs_physical : 1;
  192. u8 has_overlay : 1;
  193. u8 overlay_needs_physical : 1;
  194. u8 supports_tv : 1;
  195. u8 has_bsd_ring : 1;
  196. };
  197. enum no_fbc_reason {
  198. FBC_NO_OUTPUT, /* no outputs enabled to compress */
  199. FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
  200. FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
  201. FBC_MODE_TOO_LARGE, /* mode too large for compression */
  202. FBC_BAD_PLANE, /* fbc not supported on plane */
  203. FBC_NOT_TILED, /* buffer not tiled */
  204. FBC_MULTIPLE_PIPES, /* more than one pipe active */
  205. };
  206. enum intel_pch {
  207. PCH_IBX, /* Ibexpeak PCH */
  208. PCH_CPT, /* Cougarpoint PCH */
  209. };
  210. #define QUIRK_PIPEA_FORCE (1<<0)
  211. struct intel_fbdev;
  212. typedef struct drm_i915_private {
  213. struct drm_device *dev;
  214. const struct intel_device_info *info;
  215. int has_gem;
  216. void __iomem *regs;
  217. struct intel_gmbus {
  218. struct i2c_adapter adapter;
  219. struct i2c_adapter *force_bit;
  220. u32 reg0;
  221. } *gmbus;
  222. struct pci_dev *bridge_dev;
  223. struct intel_ring_buffer render_ring;
  224. struct intel_ring_buffer bsd_ring;
  225. uint32_t next_seqno;
  226. drm_dma_handle_t *status_page_dmah;
  227. void *seqno_page;
  228. dma_addr_t dma_status_page;
  229. uint32_t counter;
  230. unsigned int seqno_gfx_addr;
  231. drm_local_map_t hws_map;
  232. struct drm_gem_object *seqno_obj;
  233. struct drm_gem_object *pwrctx;
  234. struct drm_gem_object *renderctx;
  235. struct resource mch_res;
  236. unsigned int cpp;
  237. int back_offset;
  238. int front_offset;
  239. int current_page;
  240. int page_flipping;
  241. #define I915_DEBUG_READ (1<<0)
  242. #define I915_DEBUG_WRITE (1<<1)
  243. unsigned long debug_flags;
  244. wait_queue_head_t irq_queue;
  245. atomic_t irq_received;
  246. /** Protects user_irq_refcount and irq_mask_reg */
  247. spinlock_t user_irq_lock;
  248. u32 trace_irq_seqno;
  249. /** Cached value of IMR to avoid reads in updating the bitfield */
  250. u32 irq_mask_reg;
  251. u32 pipestat[2];
  252. /** splitted irq regs for graphics and display engine on Ironlake,
  253. irq_mask_reg is still used for display irq. */
  254. u32 gt_irq_mask_reg;
  255. u32 gt_irq_enable_reg;
  256. u32 de_irq_enable_reg;
  257. u32 pch_irq_mask_reg;
  258. u32 pch_irq_enable_reg;
  259. u32 hotplug_supported_mask;
  260. struct work_struct hotplug_work;
  261. int tex_lru_log_granularity;
  262. int allow_batchbuffer;
  263. struct mem_block *agp_heap;
  264. unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
  265. int vblank_pipe;
  266. int num_pipe;
  267. /* For hangcheck timer */
  268. #define DRM_I915_HANGCHECK_PERIOD 250 /* in ms */
  269. struct timer_list hangcheck_timer;
  270. int hangcheck_count;
  271. uint32_t last_acthd;
  272. uint32_t last_instdone;
  273. uint32_t last_instdone1;
  274. unsigned long cfb_size;
  275. unsigned long cfb_pitch;
  276. unsigned long cfb_offset;
  277. int cfb_fence;
  278. int cfb_plane;
  279. int cfb_y;
  280. int irq_enabled;
  281. struct intel_opregion opregion;
  282. /* overlay */
  283. struct intel_overlay *overlay;
  284. /* LVDS info */
  285. int backlight_level; /* restore backlight to this value */
  286. struct drm_display_mode *panel_fixed_mode;
  287. struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
  288. struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
  289. /* Feature bits from the VBIOS */
  290. unsigned int int_tv_support:1;
  291. unsigned int lvds_dither:1;
  292. unsigned int lvds_vbt:1;
  293. unsigned int int_crt_support:1;
  294. unsigned int lvds_use_ssc:1;
  295. int lvds_ssc_freq;
  296. struct {
  297. int rate;
  298. int lanes;
  299. int preemphasis;
  300. int vswing;
  301. bool initialized;
  302. bool support;
  303. int bpp;
  304. struct edp_power_seq pps;
  305. } edp;
  306. bool no_aux_handshake;
  307. struct notifier_block lid_notifier;
  308. int crt_ddc_pin;
  309. struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
  310. int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
  311. int num_fence_regs; /* 8 on pre-965, 16 otherwise */
  312. unsigned int fsb_freq, mem_freq, is_ddr3;
  313. spinlock_t error_lock;
  314. struct drm_i915_error_state *first_error;
  315. struct work_struct error_work;
  316. struct completion error_completion;
  317. struct workqueue_struct *wq;
  318. /* Display functions */
  319. struct drm_i915_display_funcs display;
  320. /* PCH chipset type */
  321. enum intel_pch pch_type;
  322. unsigned long quirks;
  323. /* Register state */
  324. bool modeset_on_lid;
  325. u8 saveLBB;
  326. u32 saveDSPACNTR;
  327. u32 saveDSPBCNTR;
  328. u32 saveDSPARB;
  329. u32 saveHWS;
  330. u32 savePIPEACONF;
  331. u32 savePIPEBCONF;
  332. u32 savePIPEASRC;
  333. u32 savePIPEBSRC;
  334. u32 saveFPA0;
  335. u32 saveFPA1;
  336. u32 saveDPLL_A;
  337. u32 saveDPLL_A_MD;
  338. u32 saveHTOTAL_A;
  339. u32 saveHBLANK_A;
  340. u32 saveHSYNC_A;
  341. u32 saveVTOTAL_A;
  342. u32 saveVBLANK_A;
  343. u32 saveVSYNC_A;
  344. u32 saveBCLRPAT_A;
  345. u32 saveTRANSACONF;
  346. u32 saveTRANS_HTOTAL_A;
  347. u32 saveTRANS_HBLANK_A;
  348. u32 saveTRANS_HSYNC_A;
  349. u32 saveTRANS_VTOTAL_A;
  350. u32 saveTRANS_VBLANK_A;
  351. u32 saveTRANS_VSYNC_A;
  352. u32 savePIPEASTAT;
  353. u32 saveDSPASTRIDE;
  354. u32 saveDSPASIZE;
  355. u32 saveDSPAPOS;
  356. u32 saveDSPAADDR;
  357. u32 saveDSPASURF;
  358. u32 saveDSPATILEOFF;
  359. u32 savePFIT_PGM_RATIOS;
  360. u32 saveBLC_HIST_CTL;
  361. u32 saveBLC_PWM_CTL;
  362. u32 saveBLC_PWM_CTL2;
  363. u32 saveBLC_CPU_PWM_CTL;
  364. u32 saveBLC_CPU_PWM_CTL2;
  365. u32 saveFPB0;
  366. u32 saveFPB1;
  367. u32 saveDPLL_B;
  368. u32 saveDPLL_B_MD;
  369. u32 saveHTOTAL_B;
  370. u32 saveHBLANK_B;
  371. u32 saveHSYNC_B;
  372. u32 saveVTOTAL_B;
  373. u32 saveVBLANK_B;
  374. u32 saveVSYNC_B;
  375. u32 saveBCLRPAT_B;
  376. u32 saveTRANSBCONF;
  377. u32 saveTRANS_HTOTAL_B;
  378. u32 saveTRANS_HBLANK_B;
  379. u32 saveTRANS_HSYNC_B;
  380. u32 saveTRANS_VTOTAL_B;
  381. u32 saveTRANS_VBLANK_B;
  382. u32 saveTRANS_VSYNC_B;
  383. u32 savePIPEBSTAT;
  384. u32 saveDSPBSTRIDE;
  385. u32 saveDSPBSIZE;
  386. u32 saveDSPBPOS;
  387. u32 saveDSPBADDR;
  388. u32 saveDSPBSURF;
  389. u32 saveDSPBTILEOFF;
  390. u32 saveVGA0;
  391. u32 saveVGA1;
  392. u32 saveVGA_PD;
  393. u32 saveVGACNTRL;
  394. u32 saveADPA;
  395. u32 saveLVDS;
  396. u32 savePP_ON_DELAYS;
  397. u32 savePP_OFF_DELAYS;
  398. u32 saveDVOA;
  399. u32 saveDVOB;
  400. u32 saveDVOC;
  401. u32 savePP_ON;
  402. u32 savePP_OFF;
  403. u32 savePP_CONTROL;
  404. u32 savePP_DIVISOR;
  405. u32 savePFIT_CONTROL;
  406. u32 save_palette_a[256];
  407. u32 save_palette_b[256];
  408. u32 saveDPFC_CB_BASE;
  409. u32 saveFBC_CFB_BASE;
  410. u32 saveFBC_LL_BASE;
  411. u32 saveFBC_CONTROL;
  412. u32 saveFBC_CONTROL2;
  413. u32 saveIER;
  414. u32 saveIIR;
  415. u32 saveIMR;
  416. u32 saveDEIER;
  417. u32 saveDEIMR;
  418. u32 saveGTIER;
  419. u32 saveGTIMR;
  420. u32 saveFDI_RXA_IMR;
  421. u32 saveFDI_RXB_IMR;
  422. u32 saveCACHE_MODE_0;
  423. u32 saveMI_ARB_STATE;
  424. u32 saveSWF0[16];
  425. u32 saveSWF1[16];
  426. u32 saveSWF2[3];
  427. u8 saveMSR;
  428. u8 saveSR[8];
  429. u8 saveGR[25];
  430. u8 saveAR_INDEX;
  431. u8 saveAR[21];
  432. u8 saveDACMASK;
  433. u8 saveCR[37];
  434. uint64_t saveFENCE[16];
  435. u32 saveCURACNTR;
  436. u32 saveCURAPOS;
  437. u32 saveCURABASE;
  438. u32 saveCURBCNTR;
  439. u32 saveCURBPOS;
  440. u32 saveCURBBASE;
  441. u32 saveCURSIZE;
  442. u32 saveDP_B;
  443. u32 saveDP_C;
  444. u32 saveDP_D;
  445. u32 savePIPEA_GMCH_DATA_M;
  446. u32 savePIPEB_GMCH_DATA_M;
  447. u32 savePIPEA_GMCH_DATA_N;
  448. u32 savePIPEB_GMCH_DATA_N;
  449. u32 savePIPEA_DP_LINK_M;
  450. u32 savePIPEB_DP_LINK_M;
  451. u32 savePIPEA_DP_LINK_N;
  452. u32 savePIPEB_DP_LINK_N;
  453. u32 saveFDI_RXA_CTL;
  454. u32 saveFDI_TXA_CTL;
  455. u32 saveFDI_RXB_CTL;
  456. u32 saveFDI_TXB_CTL;
  457. u32 savePFA_CTL_1;
  458. u32 savePFB_CTL_1;
  459. u32 savePFA_WIN_SZ;
  460. u32 savePFB_WIN_SZ;
  461. u32 savePFA_WIN_POS;
  462. u32 savePFB_WIN_POS;
  463. u32 savePCH_DREF_CONTROL;
  464. u32 saveDISP_ARB_CTL;
  465. u32 savePIPEA_DATA_M1;
  466. u32 savePIPEA_DATA_N1;
  467. u32 savePIPEA_LINK_M1;
  468. u32 savePIPEA_LINK_N1;
  469. u32 savePIPEB_DATA_M1;
  470. u32 savePIPEB_DATA_N1;
  471. u32 savePIPEB_LINK_M1;
  472. u32 savePIPEB_LINK_N1;
  473. u32 saveMCHBAR_RENDER_STANDBY;
  474. struct {
  475. /** Bridge to intel-gtt-ko */
  476. struct intel_gtt *gtt;
  477. /** Memory allocator for GTT stolen memory */
  478. struct drm_mm vram;
  479. /** Memory allocator for GTT */
  480. struct drm_mm gtt_space;
  481. struct io_mapping *gtt_mapping;
  482. int gtt_mtrr;
  483. /**
  484. * Membership on list of all loaded devices, used to evict
  485. * inactive buffers under memory pressure.
  486. *
  487. * Modifications should only be done whilst holding the
  488. * shrink_list_lock spinlock.
  489. */
  490. struct list_head shrink_list;
  491. /**
  492. * List of objects currently involved in rendering.
  493. *
  494. * Includes buffers having the contents of their GPU caches
  495. * flushed, not necessarily primitives. last_rendering_seqno
  496. * represents when the rendering involved will be completed.
  497. *
  498. * A reference is held on the buffer while on this list.
  499. */
  500. struct list_head active_list;
  501. /**
  502. * List of objects which are not in the ringbuffer but which
  503. * still have a write_domain which needs to be flushed before
  504. * unbinding.
  505. *
  506. * last_rendering_seqno is 0 while an object is in this list.
  507. *
  508. * A reference is held on the buffer while on this list.
  509. */
  510. struct list_head flushing_list;
  511. /**
  512. * List of objects currently pending a GPU write flush.
  513. *
  514. * All elements on this list will belong to either the
  515. * active_list or flushing_list, last_rendering_seqno can
  516. * be used to differentiate between the two elements.
  517. */
  518. struct list_head gpu_write_list;
  519. /**
  520. * LRU list of objects which are not in the ringbuffer and
  521. * are ready to unbind, but are still in the GTT.
  522. *
  523. * last_rendering_seqno is 0 while an object is in this list.
  524. *
  525. * A reference is not held on the buffer while on this list,
  526. * as merely being GTT-bound shouldn't prevent its being
  527. * freed, and we'll pull it off the list in the free path.
  528. */
  529. struct list_head inactive_list;
  530. /**
  531. * LRU list of objects which are not in the ringbuffer but
  532. * are still pinned in the GTT.
  533. */
  534. struct list_head pinned_list;
  535. /** LRU list of objects with fence regs on them. */
  536. struct list_head fence_list;
  537. /**
  538. * List of objects currently pending being freed.
  539. *
  540. * These objects are no longer in use, but due to a signal
  541. * we were prevented from freeing them at the appointed time.
  542. */
  543. struct list_head deferred_free_list;
  544. /**
  545. * We leave the user IRQ off as much as possible,
  546. * but this means that requests will finish and never
  547. * be retired once the system goes idle. Set a timer to
  548. * fire periodically while the ring is running. When it
  549. * fires, go retire requests.
  550. */
  551. struct delayed_work retire_work;
  552. /**
  553. * Waiting sequence number, if any
  554. */
  555. uint32_t waiting_gem_seqno;
  556. /**
  557. * Last seq seen at irq time
  558. */
  559. uint32_t irq_gem_seqno;
  560. /**
  561. * Flag if the X Server, and thus DRM, is not currently in
  562. * control of the device.
  563. *
  564. * This is set between LeaveVT and EnterVT. It needs to be
  565. * replaced with a semaphore. It also needs to be
  566. * transitioned away from for kernel modesetting.
  567. */
  568. int suspended;
  569. /**
  570. * Flag if the hardware appears to be wedged.
  571. *
  572. * This is set when attempts to idle the device timeout.
  573. * It prevents command submission from occuring and makes
  574. * every pending request fail
  575. */
  576. atomic_t wedged;
  577. /** Bit 6 swizzling required for X tiling */
  578. uint32_t bit_6_swizzle_x;
  579. /** Bit 6 swizzling required for Y tiling */
  580. uint32_t bit_6_swizzle_y;
  581. /* storage for physical objects */
  582. struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
  583. uint32_t flush_rings;
  584. /* accounting, useful for userland debugging */
  585. size_t object_memory;
  586. size_t pin_memory;
  587. size_t gtt_memory;
  588. size_t gtt_total;
  589. u32 object_count;
  590. u32 pin_count;
  591. u32 gtt_count;
  592. } mm;
  593. struct sdvo_device_mapping sdvo_mappings[2];
  594. /* indicate whether the LVDS_BORDER should be enabled or not */
  595. unsigned int lvds_border_bits;
  596. /* Panel fitter placement and size for Ironlake+ */
  597. u32 pch_pf_pos, pch_pf_size;
  598. struct drm_crtc *plane_to_crtc_mapping[2];
  599. struct drm_crtc *pipe_to_crtc_mapping[2];
  600. wait_queue_head_t pending_flip_queue;
  601. bool flip_pending_is_done;
  602. /* Reclocking support */
  603. bool render_reclock_avail;
  604. bool lvds_downclock_avail;
  605. /* indicates the reduced downclock for LVDS*/
  606. int lvds_downclock;
  607. struct work_struct idle_work;
  608. struct timer_list idle_timer;
  609. bool busy;
  610. u16 orig_clock;
  611. int child_dev_num;
  612. struct child_device_config *child_dev;
  613. struct drm_connector *int_lvds_connector;
  614. bool mchbar_need_disable;
  615. u8 cur_delay;
  616. u8 min_delay;
  617. u8 max_delay;
  618. u8 fmax;
  619. u8 fstart;
  620. u64 last_count1;
  621. unsigned long last_time1;
  622. u64 last_count2;
  623. struct timespec last_time2;
  624. unsigned long gfx_power;
  625. int c_m;
  626. int r_t;
  627. u8 corr;
  628. spinlock_t *mchdev_lock;
  629. enum no_fbc_reason no_fbc_reason;
  630. struct drm_mm_node *compressed_fb;
  631. struct drm_mm_node *compressed_llb;
  632. unsigned long last_gpu_reset;
  633. /* list of fbdev register on this device */
  634. struct intel_fbdev *fbdev;
  635. } drm_i915_private_t;
  636. /** driver private structure attached to each drm_gem_object */
  637. struct drm_i915_gem_object {
  638. struct drm_gem_object base;
  639. /** Current space allocated to this object in the GTT, if any. */
  640. struct drm_mm_node *gtt_space;
  641. /** This object's place on the active/flushing/inactive lists */
  642. struct list_head ring_list;
  643. struct list_head mm_list;
  644. /** This object's place on GPU write list */
  645. struct list_head gpu_write_list;
  646. /** This object's place on eviction list */
  647. struct list_head evict_list;
  648. /**
  649. * This is set if the object is on the active or flushing lists
  650. * (has pending rendering), and is not set if it's on inactive (ready
  651. * to be unbound).
  652. */
  653. unsigned int active : 1;
  654. /**
  655. * This is set if the object has been written to since last bound
  656. * to the GTT
  657. */
  658. unsigned int dirty : 1;
  659. /**
  660. * Fence register bits (if any) for this object. Will be set
  661. * as needed when mapped into the GTT.
  662. * Protected by dev->struct_mutex.
  663. *
  664. * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
  665. */
  666. signed int fence_reg : 5;
  667. /**
  668. * Used for checking the object doesn't appear more than once
  669. * in an execbuffer object list.
  670. */
  671. unsigned int in_execbuffer : 1;
  672. /**
  673. * Advice: are the backing pages purgeable?
  674. */
  675. unsigned int madv : 2;
  676. /**
  677. * Refcount for the pages array. With the current locking scheme, there
  678. * are at most two concurrent users: Binding a bo to the gtt and
  679. * pwrite/pread using physical addresses. So two bits for a maximum
  680. * of two users are enough.
  681. */
  682. unsigned int pages_refcount : 2;
  683. #define DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT 0x3
  684. /**
  685. * Current tiling mode for the object.
  686. */
  687. unsigned int tiling_mode : 2;
  688. /** How many users have pinned this object in GTT space. The following
  689. * users can each hold at most one reference: pwrite/pread, pin_ioctl
  690. * (via user_pin_count), execbuffer (objects are not allowed multiple
  691. * times for the same batchbuffer), and the framebuffer code. When
  692. * switching/pageflipping, the framebuffer code has at most two buffers
  693. * pinned per crtc.
  694. *
  695. * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
  696. * bits with absolutely no headroom. So use 4 bits. */
  697. unsigned int pin_count : 4;
  698. #define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
  699. /** AGP memory structure for our GTT binding. */
  700. DRM_AGP_MEM *agp_mem;
  701. struct page **pages;
  702. /**
  703. * Current offset of the object in GTT space.
  704. *
  705. * This is the same as gtt_space->start
  706. */
  707. uint32_t gtt_offset;
  708. /* Which ring is refering to is this object */
  709. struct intel_ring_buffer *ring;
  710. /**
  711. * Fake offset for use by mmap(2)
  712. */
  713. uint64_t mmap_offset;
  714. /** Breadcrumb of last rendering to the buffer. */
  715. uint32_t last_rendering_seqno;
  716. /** Current tiling stride for the object, if it's tiled. */
  717. uint32_t stride;
  718. /** Record of address bit 17 of each page at last unbind. */
  719. unsigned long *bit_17;
  720. /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
  721. uint32_t agp_type;
  722. /**
  723. * If present, while GEM_DOMAIN_CPU is in the read domain this array
  724. * flags which individual pages are valid.
  725. */
  726. uint8_t *page_cpu_valid;
  727. /** User space pin count and filp owning the pin */
  728. uint32_t user_pin_count;
  729. struct drm_file *pin_filp;
  730. /** for phy allocated objects */
  731. struct drm_i915_gem_phys_object *phys_obj;
  732. /**
  733. * Number of crtcs where this object is currently the fb, but
  734. * will be page flipped away on the next vblank. When it
  735. * reaches 0, dev_priv->pending_flip_queue will be woken up.
  736. */
  737. atomic_t pending_flip;
  738. };
  739. #define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
  740. /**
  741. * Request queue structure.
  742. *
  743. * The request queue allows us to note sequence numbers that have been emitted
  744. * and may be associated with active buffers to be retired.
  745. *
  746. * By keeping this list, we can avoid having to do questionable
  747. * sequence-number comparisons on buffer last_rendering_seqnos, and associate
  748. * an emission time with seqnos for tracking how far ahead of the GPU we are.
  749. */
  750. struct drm_i915_gem_request {
  751. /** On Which ring this request was generated */
  752. struct intel_ring_buffer *ring;
  753. /** GEM sequence number associated with this request. */
  754. uint32_t seqno;
  755. /** Time at which this request was emitted, in jiffies. */
  756. unsigned long emitted_jiffies;
  757. /** global list entry for this request */
  758. struct list_head list;
  759. struct drm_i915_file_private *file_priv;
  760. /** file_priv list entry for this request */
  761. struct list_head client_list;
  762. };
  763. struct drm_i915_file_private {
  764. struct {
  765. struct spinlock lock;
  766. struct list_head request_list;
  767. } mm;
  768. };
  769. enum intel_chip_family {
  770. CHIP_I8XX = 0x01,
  771. CHIP_I9XX = 0x02,
  772. CHIP_I915 = 0x04,
  773. CHIP_I965 = 0x08,
  774. };
  775. extern struct drm_ioctl_desc i915_ioctls[];
  776. extern int i915_max_ioctl;
  777. extern unsigned int i915_fbpercrtc;
  778. extern unsigned int i915_powersave;
  779. extern unsigned int i915_lvds_downclock;
  780. extern int i915_suspend(struct drm_device *dev, pm_message_t state);
  781. extern int i915_resume(struct drm_device *dev);
  782. extern void i915_save_display(struct drm_device *dev);
  783. extern void i915_restore_display(struct drm_device *dev);
  784. extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
  785. extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
  786. /* i915_dma.c */
  787. extern void i915_kernel_lost_context(struct drm_device * dev);
  788. extern int i915_driver_load(struct drm_device *, unsigned long flags);
  789. extern int i915_driver_unload(struct drm_device *);
  790. extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
  791. extern void i915_driver_lastclose(struct drm_device * dev);
  792. extern void i915_driver_preclose(struct drm_device *dev,
  793. struct drm_file *file_priv);
  794. extern void i915_driver_postclose(struct drm_device *dev,
  795. struct drm_file *file_priv);
  796. extern int i915_driver_device_is_agp(struct drm_device * dev);
  797. extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
  798. unsigned long arg);
  799. extern int i915_emit_box(struct drm_device *dev,
  800. struct drm_clip_rect *boxes,
  801. int i, int DR1, int DR4);
  802. extern int i915_reset(struct drm_device *dev, u8 flags);
  803. extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
  804. extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
  805. extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
  806. extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
  807. /* i915_irq.c */
  808. void i915_hangcheck_elapsed(unsigned long data);
  809. extern int i915_irq_emit(struct drm_device *dev, void *data,
  810. struct drm_file *file_priv);
  811. extern int i915_irq_wait(struct drm_device *dev, void *data,
  812. struct drm_file *file_priv);
  813. void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
  814. extern void i915_enable_interrupt (struct drm_device *dev);
  815. extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
  816. extern void i915_driver_irq_preinstall(struct drm_device * dev);
  817. extern int i915_driver_irq_postinstall(struct drm_device *dev);
  818. extern void i915_driver_irq_uninstall(struct drm_device * dev);
  819. extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  820. struct drm_file *file_priv);
  821. extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  822. struct drm_file *file_priv);
  823. extern int i915_enable_vblank(struct drm_device *dev, int crtc);
  824. extern void i915_disable_vblank(struct drm_device *dev, int crtc);
  825. extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
  826. extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
  827. extern int i915_vblank_swap(struct drm_device *dev, void *data,
  828. struct drm_file *file_priv);
  829. extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
  830. extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
  831. extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
  832. u32 mask);
  833. extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
  834. u32 mask);
  835. void
  836. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  837. void
  838. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
  839. void intel_enable_asle (struct drm_device *dev);
  840. #ifdef CONFIG_DEBUG_FS
  841. extern void i915_destroy_error_state(struct drm_device *dev);
  842. #else
  843. #define i915_destroy_error_state(x)
  844. #endif
  845. /* i915_mem.c */
  846. extern int i915_mem_alloc(struct drm_device *dev, void *data,
  847. struct drm_file *file_priv);
  848. extern int i915_mem_free(struct drm_device *dev, void *data,
  849. struct drm_file *file_priv);
  850. extern int i915_mem_init_heap(struct drm_device *dev, void *data,
  851. struct drm_file *file_priv);
  852. extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
  853. struct drm_file *file_priv);
  854. extern void i915_mem_takedown(struct mem_block **heap);
  855. extern void i915_mem_release(struct drm_device * dev,
  856. struct drm_file *file_priv, struct mem_block *heap);
  857. /* i915_gem.c */
  858. int i915_gem_check_is_wedged(struct drm_device *dev);
  859. int i915_gem_init_ioctl(struct drm_device *dev, void *data,
  860. struct drm_file *file_priv);
  861. int i915_gem_create_ioctl(struct drm_device *dev, void *data,
  862. struct drm_file *file_priv);
  863. int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
  864. struct drm_file *file_priv);
  865. int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  866. struct drm_file *file_priv);
  867. int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
  868. struct drm_file *file_priv);
  869. int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
  870. struct drm_file *file_priv);
  871. int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  872. struct drm_file *file_priv);
  873. int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
  874. struct drm_file *file_priv);
  875. int i915_gem_execbuffer(struct drm_device *dev, void *data,
  876. struct drm_file *file_priv);
  877. int i915_gem_execbuffer2(struct drm_device *dev, void *data,
  878. struct drm_file *file_priv);
  879. int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
  880. struct drm_file *file_priv);
  881. int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
  882. struct drm_file *file_priv);
  883. int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
  884. struct drm_file *file_priv);
  885. int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
  886. struct drm_file *file_priv);
  887. int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
  888. struct drm_file *file_priv);
  889. int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
  890. struct drm_file *file_priv);
  891. int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
  892. struct drm_file *file_priv);
  893. int i915_gem_set_tiling(struct drm_device *dev, void *data,
  894. struct drm_file *file_priv);
  895. int i915_gem_get_tiling(struct drm_device *dev, void *data,
  896. struct drm_file *file_priv);
  897. int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
  898. struct drm_file *file_priv);
  899. void i915_gem_load(struct drm_device *dev);
  900. int i915_gem_init_object(struct drm_gem_object *obj);
  901. struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
  902. size_t size);
  903. void i915_gem_free_object(struct drm_gem_object *obj);
  904. int i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment);
  905. void i915_gem_object_unpin(struct drm_gem_object *obj);
  906. int i915_gem_object_unbind(struct drm_gem_object *obj);
  907. void i915_gem_release_mmap(struct drm_gem_object *obj);
  908. void i915_gem_lastclose(struct drm_device *dev);
  909. /**
  910. * Returns true if seq1 is later than seq2.
  911. */
  912. static inline bool
  913. i915_seqno_passed(uint32_t seq1, uint32_t seq2)
  914. {
  915. return (int32_t)(seq1 - seq2) >= 0;
  916. }
  917. int i915_gem_object_get_fence_reg(struct drm_gem_object *obj,
  918. bool interruptible);
  919. int i915_gem_object_put_fence_reg(struct drm_gem_object *obj,
  920. bool interruptible);
  921. void i915_gem_retire_requests(struct drm_device *dev);
  922. void i915_gem_reset(struct drm_device *dev);
  923. void i915_gem_clflush_object(struct drm_gem_object *obj);
  924. int i915_gem_object_set_domain(struct drm_gem_object *obj,
  925. uint32_t read_domains,
  926. uint32_t write_domain);
  927. int i915_gem_init_ringbuffer(struct drm_device *dev);
  928. void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
  929. int i915_gem_do_init(struct drm_device *dev, unsigned long start,
  930. unsigned long end);
  931. int i915_gpu_idle(struct drm_device *dev);
  932. int i915_gem_idle(struct drm_device *dev);
  933. uint32_t i915_add_request(struct drm_device *dev,
  934. struct drm_file *file_priv,
  935. struct drm_i915_gem_request *request,
  936. struct intel_ring_buffer *ring);
  937. int i915_do_wait_request(struct drm_device *dev,
  938. uint32_t seqno,
  939. bool interruptible,
  940. struct intel_ring_buffer *ring);
  941. int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
  942. int i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj,
  943. int write);
  944. int i915_gem_object_set_to_display_plane(struct drm_gem_object *obj,
  945. bool pipelined);
  946. int i915_gem_attach_phys_object(struct drm_device *dev,
  947. struct drm_gem_object *obj,
  948. int id,
  949. int align);
  950. void i915_gem_detach_phys_object(struct drm_device *dev,
  951. struct drm_gem_object *obj);
  952. void i915_gem_free_all_phys_object(struct drm_device *dev);
  953. void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv);
  954. void i915_gem_shrinker_init(void);
  955. void i915_gem_shrinker_exit(void);
  956. /* i915_gem_evict.c */
  957. int i915_gem_evict_something(struct drm_device *dev, int min_size, unsigned alignment);
  958. int i915_gem_evict_everything(struct drm_device *dev);
  959. int i915_gem_evict_inactive(struct drm_device *dev);
  960. /* i915_gem_tiling.c */
  961. void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
  962. void i915_gem_object_do_bit_17_swizzle(struct drm_gem_object *obj);
  963. void i915_gem_object_save_bit_17_swizzle(struct drm_gem_object *obj);
  964. bool i915_tiling_ok(struct drm_device *dev, int stride, int size,
  965. int tiling_mode);
  966. bool i915_gem_object_fence_offset_ok(struct drm_gem_object *obj,
  967. int tiling_mode);
  968. /* i915_gem_debug.c */
  969. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  970. const char *where, uint32_t mark);
  971. #if WATCH_LISTS
  972. int i915_verify_lists(struct drm_device *dev);
  973. #else
  974. #define i915_verify_lists(dev) 0
  975. #endif
  976. void i915_gem_object_check_coherency(struct drm_gem_object *obj, int handle);
  977. void i915_gem_dump_object(struct drm_gem_object *obj, int len,
  978. const char *where, uint32_t mark);
  979. /* i915_debugfs.c */
  980. int i915_debugfs_init(struct drm_minor *minor);
  981. void i915_debugfs_cleanup(struct drm_minor *minor);
  982. /* i915_suspend.c */
  983. extern int i915_save_state(struct drm_device *dev);
  984. extern int i915_restore_state(struct drm_device *dev);
  985. /* i915_suspend.c */
  986. extern int i915_save_state(struct drm_device *dev);
  987. extern int i915_restore_state(struct drm_device *dev);
  988. /* intel_i2c.c */
  989. extern int intel_setup_gmbus(struct drm_device *dev);
  990. extern void intel_teardown_gmbus(struct drm_device *dev);
  991. extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
  992. extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
  993. extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
  994. {
  995. return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
  996. }
  997. extern void intel_i2c_reset(struct drm_device *dev);
  998. /* intel_opregion.c */
  999. extern int intel_opregion_setup(struct drm_device *dev);
  1000. #ifdef CONFIG_ACPI
  1001. extern void intel_opregion_init(struct drm_device *dev);
  1002. extern void intel_opregion_fini(struct drm_device *dev);
  1003. extern void intel_opregion_asle_intr(struct drm_device *dev);
  1004. extern void intel_opregion_gse_intr(struct drm_device *dev);
  1005. extern void intel_opregion_enable_asle(struct drm_device *dev);
  1006. #else
  1007. static inline void intel_opregion_init(struct drm_device *dev) { return; }
  1008. static inline void intel_opregion_fini(struct drm_device *dev) { return; }
  1009. static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
  1010. static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
  1011. static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
  1012. #endif
  1013. /* intel_acpi.c */
  1014. #ifdef CONFIG_ACPI
  1015. extern void intel_register_dsm_handler(void);
  1016. extern void intel_unregister_dsm_handler(void);
  1017. #else
  1018. static inline void intel_register_dsm_handler(void) { return; }
  1019. static inline void intel_unregister_dsm_handler(void) { return; }
  1020. #endif /* CONFIG_ACPI */
  1021. /* modesetting */
  1022. extern void intel_modeset_init(struct drm_device *dev);
  1023. extern void intel_modeset_cleanup(struct drm_device *dev);
  1024. extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
  1025. extern void i8xx_disable_fbc(struct drm_device *dev);
  1026. extern void g4x_disable_fbc(struct drm_device *dev);
  1027. extern void ironlake_disable_fbc(struct drm_device *dev);
  1028. extern void intel_disable_fbc(struct drm_device *dev);
  1029. extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
  1030. extern bool intel_fbc_enabled(struct drm_device *dev);
  1031. extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
  1032. extern void intel_detect_pch (struct drm_device *dev);
  1033. extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
  1034. /* overlay */
  1035. #ifdef CONFIG_DEBUG_FS
  1036. extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
  1037. extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
  1038. #endif
  1039. /**
  1040. * Lock test for when it's just for synchronization of ring access.
  1041. *
  1042. * In that case, we don't need to do it when GEM is initialized as nobody else
  1043. * has access to the ring.
  1044. */
  1045. #define RING_LOCK_TEST_WITH_RETURN(dev, file_priv) do { \
  1046. if (((drm_i915_private_t *)dev->dev_private)->render_ring.gem_object \
  1047. == NULL) \
  1048. LOCK_TEST_WITH_RETURN(dev, file_priv); \
  1049. } while (0)
  1050. static inline u32 i915_read(struct drm_i915_private *dev_priv, u32 reg)
  1051. {
  1052. u32 val;
  1053. val = readl(dev_priv->regs + reg);
  1054. if (dev_priv->debug_flags & I915_DEBUG_READ)
  1055. printk(KERN_ERR "read 0x%08x from 0x%08x\n", val, reg);
  1056. return val;
  1057. }
  1058. static inline void i915_write(struct drm_i915_private *dev_priv, u32 reg,
  1059. u32 val)
  1060. {
  1061. writel(val, dev_priv->regs + reg);
  1062. if (dev_priv->debug_flags & I915_DEBUG_WRITE)
  1063. printk(KERN_ERR "wrote 0x%08x to 0x%08x\n", val, reg);
  1064. }
  1065. #define I915_READ(reg) i915_read(dev_priv, (reg))
  1066. #define I915_WRITE(reg, val) i915_write(dev_priv, (reg), (val))
  1067. #define I915_READ16(reg) readw(dev_priv->regs + (reg))
  1068. #define I915_WRITE16(reg, val) writel(val, dev_priv->regs + (reg))
  1069. #define I915_READ8(reg) readb(dev_priv->regs + (reg))
  1070. #define I915_WRITE8(reg, val) writeb(val, dev_priv->regs + (reg))
  1071. #define I915_WRITE64(reg, val) writeq(val, dev_priv->regs + (reg))
  1072. #define I915_READ64(reg) readq(dev_priv->regs + (reg))
  1073. #define POSTING_READ(reg) (void)I915_READ(reg)
  1074. #define POSTING_READ16(reg) (void)I915_READ16(reg)
  1075. #define I915_DEBUG_ENABLE_IO() (dev_priv->debug_flags |= I915_DEBUG_READ | \
  1076. I915_DEBUG_WRITE)
  1077. #define I915_DEBUG_DISABLE_IO() (dev_priv->debug_flags &= ~(I915_DEBUG_READ | \
  1078. I915_DEBUG_WRITE))
  1079. #define I915_VERBOSE 0
  1080. #define BEGIN_LP_RING(n) do { \
  1081. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1082. if (I915_VERBOSE) \
  1083. DRM_DEBUG(" BEGIN_LP_RING %x\n", (int)(n)); \
  1084. intel_ring_begin(dev, &dev_priv__->render_ring, (n)); \
  1085. } while (0)
  1086. #define OUT_RING(x) do { \
  1087. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1088. if (I915_VERBOSE) \
  1089. DRM_DEBUG(" OUT_RING %x\n", (int)(x)); \
  1090. intel_ring_emit(dev, &dev_priv__->render_ring, x); \
  1091. } while (0)
  1092. #define ADVANCE_LP_RING() do { \
  1093. drm_i915_private_t *dev_priv__ = dev->dev_private; \
  1094. if (I915_VERBOSE) \
  1095. DRM_DEBUG("ADVANCE_LP_RING %x\n", \
  1096. dev_priv__->render_ring.tail); \
  1097. intel_ring_advance(dev, &dev_priv__->render_ring); \
  1098. } while(0)
  1099. /**
  1100. * Reads a dword out of the status page, which is written to from the command
  1101. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  1102. * MI_STORE_DATA_IMM.
  1103. *
  1104. * The following dwords have a reserved meaning:
  1105. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  1106. * 0x04: ring 0 head pointer
  1107. * 0x05: ring 1 head pointer (915-class)
  1108. * 0x06: ring 2 head pointer (915-class)
  1109. * 0x10-0x1b: Context status DWords (GM45)
  1110. * 0x1f: Last written status offset. (GM45)
  1111. *
  1112. * The area from dword 0x20 to 0x3ff is available for driver usage.
  1113. */
  1114. #define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
  1115. (dev_priv->render_ring.status_page.page_addr))[reg])
  1116. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  1117. #define I915_GEM_HWS_INDEX 0x20
  1118. #define I915_BREADCRUMB_INDEX 0x21
  1119. #define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
  1120. #define IS_I830(dev) ((dev)->pci_device == 0x3577)
  1121. #define IS_845G(dev) ((dev)->pci_device == 0x2562)
  1122. #define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
  1123. #define IS_I865G(dev) ((dev)->pci_device == 0x2572)
  1124. #define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
  1125. #define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
  1126. #define IS_I945G(dev) ((dev)->pci_device == 0x2772)
  1127. #define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
  1128. #define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
  1129. #define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
  1130. #define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
  1131. #define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
  1132. #define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
  1133. #define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
  1134. #define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
  1135. #define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
  1136. #define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
  1137. #define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
  1138. #define IS_IRONLAKE(dev) (INTEL_INFO(dev)->is_ironlake)
  1139. #define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
  1140. #define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
  1141. #define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
  1142. #define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
  1143. #define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
  1144. #define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
  1145. #define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
  1146. #define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
  1147. #define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
  1148. #define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
  1149. /* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
  1150. * rows, which changed the alignment requirements and fence programming.
  1151. */
  1152. #define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
  1153. IS_I915GM(dev)))
  1154. #define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
  1155. #define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1156. #define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1157. #define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
  1158. #define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
  1159. #define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
  1160. /* dsparb controlled by hw only */
  1161. #define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
  1162. #define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
  1163. #define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
  1164. #define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
  1165. #define I915_HAS_RC6(dev) (INTEL_INFO(dev)->has_rc6)
  1166. #define HAS_PCH_SPLIT(dev) (IS_IRONLAKE(dev) || \
  1167. IS_GEN6(dev))
  1168. #define HAS_PIPE_CONTROL(dev) (IS_IRONLAKE(dev) || IS_GEN6(dev))
  1169. #define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
  1170. #define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
  1171. #define PRIMARY_RINGBUFFER_SIZE (128*1024)
  1172. #endif