i915_debugfs.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #define DRM_I915_RING_DEBUG 1
  37. #if defined(CONFIG_DEBUG_FS)
  38. enum {
  39. ACTIVE_LIST,
  40. FLUSHING_LIST,
  41. INACTIVE_LIST,
  42. PINNED_LIST,
  43. DEFERRED_FREE_LIST,
  44. };
  45. static const char *yesno(int v)
  46. {
  47. return v ? "yes" : "no";
  48. }
  49. static int i915_capabilities(struct seq_file *m, void *data)
  50. {
  51. struct drm_info_node *node = (struct drm_info_node *) m->private;
  52. struct drm_device *dev = node->minor->dev;
  53. const struct intel_device_info *info = INTEL_INFO(dev);
  54. seq_printf(m, "gen: %d\n", info->gen);
  55. #define B(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  56. B(is_mobile);
  57. B(is_i85x);
  58. B(is_i915g);
  59. B(is_i945gm);
  60. B(is_g33);
  61. B(need_gfx_hws);
  62. B(is_g4x);
  63. B(is_pineview);
  64. B(is_broadwater);
  65. B(is_crestline);
  66. B(is_ironlake);
  67. B(has_fbc);
  68. B(has_rc6);
  69. B(has_pipe_cxsr);
  70. B(has_hotplug);
  71. B(cursor_needs_physical);
  72. B(has_overlay);
  73. B(overlay_needs_physical);
  74. B(supports_tv);
  75. #undef B
  76. return 0;
  77. }
  78. static const char *get_pin_flag(struct drm_i915_gem_object *obj_priv)
  79. {
  80. if (obj_priv->user_pin_count > 0)
  81. return "P";
  82. else if (obj_priv->pin_count > 0)
  83. return "p";
  84. else
  85. return " ";
  86. }
  87. static const char *get_tiling_flag(struct drm_i915_gem_object *obj_priv)
  88. {
  89. switch (obj_priv->tiling_mode) {
  90. default:
  91. case I915_TILING_NONE: return " ";
  92. case I915_TILING_X: return "X";
  93. case I915_TILING_Y: return "Y";
  94. }
  95. }
  96. static void
  97. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  98. {
  99. seq_printf(m, "%p: %s%s %8zd %08x %08x %d%s%s",
  100. &obj->base,
  101. get_pin_flag(obj),
  102. get_tiling_flag(obj),
  103. obj->base.size,
  104. obj->base.read_domains,
  105. obj->base.write_domain,
  106. obj->last_rendering_seqno,
  107. obj->dirty ? " dirty" : "",
  108. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  109. if (obj->base.name)
  110. seq_printf(m, " (name: %d)", obj->base.name);
  111. if (obj->fence_reg != I915_FENCE_REG_NONE)
  112. seq_printf(m, " (fence: %d)", obj->fence_reg);
  113. if (obj->gtt_space != NULL)
  114. seq_printf(m, " (gtt_offset: %08x)", obj->gtt_offset);
  115. if (obj->ring != NULL)
  116. seq_printf(m, " (%s)", obj->ring->name);
  117. }
  118. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  119. {
  120. struct drm_info_node *node = (struct drm_info_node *) m->private;
  121. uintptr_t list = (uintptr_t) node->info_ent->data;
  122. struct list_head *head;
  123. struct drm_device *dev = node->minor->dev;
  124. drm_i915_private_t *dev_priv = dev->dev_private;
  125. struct drm_i915_gem_object *obj_priv;
  126. size_t total_obj_size, total_gtt_size;
  127. int count, ret;
  128. ret = mutex_lock_interruptible(&dev->struct_mutex);
  129. if (ret)
  130. return ret;
  131. switch (list) {
  132. case ACTIVE_LIST:
  133. seq_printf(m, "Active:\n");
  134. head = &dev_priv->mm.active_list;
  135. break;
  136. case INACTIVE_LIST:
  137. seq_printf(m, "Inactive:\n");
  138. head = &dev_priv->mm.inactive_list;
  139. break;
  140. case PINNED_LIST:
  141. seq_printf(m, "Pinned:\n");
  142. head = &dev_priv->mm.pinned_list;
  143. break;
  144. case FLUSHING_LIST:
  145. seq_printf(m, "Flushing:\n");
  146. head = &dev_priv->mm.flushing_list;
  147. break;
  148. case DEFERRED_FREE_LIST:
  149. seq_printf(m, "Deferred free:\n");
  150. head = &dev_priv->mm.deferred_free_list;
  151. break;
  152. default:
  153. mutex_unlock(&dev->struct_mutex);
  154. return -EINVAL;
  155. }
  156. total_obj_size = total_gtt_size = count = 0;
  157. list_for_each_entry(obj_priv, head, mm_list) {
  158. seq_printf(m, " ");
  159. describe_obj(m, obj_priv);
  160. seq_printf(m, "\n");
  161. total_obj_size += obj_priv->base.size;
  162. total_gtt_size += obj_priv->gtt_space->size;
  163. count++;
  164. }
  165. mutex_unlock(&dev->struct_mutex);
  166. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  167. count, total_obj_size, total_gtt_size);
  168. return 0;
  169. }
  170. static int i915_gem_object_info(struct seq_file *m, void* data)
  171. {
  172. struct drm_info_node *node = (struct drm_info_node *) m->private;
  173. struct drm_device *dev = node->minor->dev;
  174. struct drm_i915_private *dev_priv = dev->dev_private;
  175. int ret;
  176. ret = mutex_lock_interruptible(&dev->struct_mutex);
  177. if (ret)
  178. return ret;
  179. seq_printf(m, "%u objects\n", dev_priv->mm.object_count);
  180. seq_printf(m, "%zu object bytes\n", dev_priv->mm.object_memory);
  181. seq_printf(m, "%u pinned\n", dev_priv->mm.pin_count);
  182. seq_printf(m, "%zu pin bytes\n", dev_priv->mm.pin_memory);
  183. seq_printf(m, "%u objects in gtt\n", dev_priv->mm.gtt_count);
  184. seq_printf(m, "%zu gtt bytes\n", dev_priv->mm.gtt_memory);
  185. seq_printf(m, "%zu gtt total\n", dev_priv->mm.gtt_total);
  186. mutex_unlock(&dev->struct_mutex);
  187. return 0;
  188. }
  189. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  190. {
  191. struct drm_info_node *node = (struct drm_info_node *) m->private;
  192. struct drm_device *dev = node->minor->dev;
  193. unsigned long flags;
  194. struct intel_crtc *crtc;
  195. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  196. const char *pipe = crtc->pipe ? "B" : "A";
  197. const char *plane = crtc->plane ? "B" : "A";
  198. struct intel_unpin_work *work;
  199. spin_lock_irqsave(&dev->event_lock, flags);
  200. work = crtc->unpin_work;
  201. if (work == NULL) {
  202. seq_printf(m, "No flip due on pipe %s (plane %s)\n",
  203. pipe, plane);
  204. } else {
  205. if (!work->pending) {
  206. seq_printf(m, "Flip queued on pipe %s (plane %s)\n",
  207. pipe, plane);
  208. } else {
  209. seq_printf(m, "Flip pending (waiting for vsync) on pipe %s (plane %s)\n",
  210. pipe, plane);
  211. }
  212. if (work->enable_stall_check)
  213. seq_printf(m, "Stall check enabled, ");
  214. else
  215. seq_printf(m, "Stall check waiting for page flip ioctl, ");
  216. seq_printf(m, "%d prepares\n", work->pending);
  217. if (work->old_fb_obj) {
  218. struct drm_i915_gem_object *obj_priv = to_intel_bo(work->old_fb_obj);
  219. if(obj_priv)
  220. seq_printf(m, "Old framebuffer gtt_offset 0x%08x\n", obj_priv->gtt_offset );
  221. }
  222. if (work->pending_flip_obj) {
  223. struct drm_i915_gem_object *obj_priv = to_intel_bo(work->pending_flip_obj);
  224. if(obj_priv)
  225. seq_printf(m, "New framebuffer gtt_offset 0x%08x\n", obj_priv->gtt_offset );
  226. }
  227. }
  228. spin_unlock_irqrestore(&dev->event_lock, flags);
  229. }
  230. return 0;
  231. }
  232. static int i915_gem_request_info(struct seq_file *m, void *data)
  233. {
  234. struct drm_info_node *node = (struct drm_info_node *) m->private;
  235. struct drm_device *dev = node->minor->dev;
  236. drm_i915_private_t *dev_priv = dev->dev_private;
  237. struct drm_i915_gem_request *gem_request;
  238. int ret;
  239. ret = mutex_lock_interruptible(&dev->struct_mutex);
  240. if (ret)
  241. return ret;
  242. seq_printf(m, "Request:\n");
  243. list_for_each_entry(gem_request, &dev_priv->render_ring.request_list,
  244. list) {
  245. seq_printf(m, " %d @ %d\n",
  246. gem_request->seqno,
  247. (int) (jiffies - gem_request->emitted_jiffies));
  248. }
  249. mutex_unlock(&dev->struct_mutex);
  250. return 0;
  251. }
  252. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  253. {
  254. struct drm_info_node *node = (struct drm_info_node *) m->private;
  255. struct drm_device *dev = node->minor->dev;
  256. drm_i915_private_t *dev_priv = dev->dev_private;
  257. int ret;
  258. ret = mutex_lock_interruptible(&dev->struct_mutex);
  259. if (ret)
  260. return ret;
  261. if (dev_priv->render_ring.status_page.page_addr != NULL) {
  262. seq_printf(m, "Current sequence: %d\n",
  263. dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring));
  264. } else {
  265. seq_printf(m, "Current sequence: hws uninitialized\n");
  266. }
  267. seq_printf(m, "Waiter sequence: %d\n",
  268. dev_priv->mm.waiting_gem_seqno);
  269. seq_printf(m, "IRQ sequence: %d\n", dev_priv->mm.irq_gem_seqno);
  270. mutex_unlock(&dev->struct_mutex);
  271. return 0;
  272. }
  273. static int i915_interrupt_info(struct seq_file *m, void *data)
  274. {
  275. struct drm_info_node *node = (struct drm_info_node *) m->private;
  276. struct drm_device *dev = node->minor->dev;
  277. drm_i915_private_t *dev_priv = dev->dev_private;
  278. int ret;
  279. ret = mutex_lock_interruptible(&dev->struct_mutex);
  280. if (ret)
  281. return ret;
  282. if (!HAS_PCH_SPLIT(dev)) {
  283. seq_printf(m, "Interrupt enable: %08x\n",
  284. I915_READ(IER));
  285. seq_printf(m, "Interrupt identity: %08x\n",
  286. I915_READ(IIR));
  287. seq_printf(m, "Interrupt mask: %08x\n",
  288. I915_READ(IMR));
  289. seq_printf(m, "Pipe A stat: %08x\n",
  290. I915_READ(PIPEASTAT));
  291. seq_printf(m, "Pipe B stat: %08x\n",
  292. I915_READ(PIPEBSTAT));
  293. } else {
  294. seq_printf(m, "North Display Interrupt enable: %08x\n",
  295. I915_READ(DEIER));
  296. seq_printf(m, "North Display Interrupt identity: %08x\n",
  297. I915_READ(DEIIR));
  298. seq_printf(m, "North Display Interrupt mask: %08x\n",
  299. I915_READ(DEIMR));
  300. seq_printf(m, "South Display Interrupt enable: %08x\n",
  301. I915_READ(SDEIER));
  302. seq_printf(m, "South Display Interrupt identity: %08x\n",
  303. I915_READ(SDEIIR));
  304. seq_printf(m, "South Display Interrupt mask: %08x\n",
  305. I915_READ(SDEIMR));
  306. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  307. I915_READ(GTIER));
  308. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  309. I915_READ(GTIIR));
  310. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  311. I915_READ(GTIMR));
  312. }
  313. seq_printf(m, "Interrupts received: %d\n",
  314. atomic_read(&dev_priv->irq_received));
  315. if (dev_priv->render_ring.status_page.page_addr != NULL) {
  316. seq_printf(m, "Current sequence: %d\n",
  317. dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring));
  318. } else {
  319. seq_printf(m, "Current sequence: hws uninitialized\n");
  320. }
  321. seq_printf(m, "Waiter sequence: %d\n",
  322. dev_priv->mm.waiting_gem_seqno);
  323. seq_printf(m, "IRQ sequence: %d\n",
  324. dev_priv->mm.irq_gem_seqno);
  325. mutex_unlock(&dev->struct_mutex);
  326. return 0;
  327. }
  328. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  329. {
  330. struct drm_info_node *node = (struct drm_info_node *) m->private;
  331. struct drm_device *dev = node->minor->dev;
  332. drm_i915_private_t *dev_priv = dev->dev_private;
  333. int i, ret;
  334. ret = mutex_lock_interruptible(&dev->struct_mutex);
  335. if (ret)
  336. return ret;
  337. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  338. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  339. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  340. struct drm_gem_object *obj = dev_priv->fence_regs[i].obj;
  341. if (obj == NULL) {
  342. seq_printf(m, "Fenced object[%2d] = unused\n", i);
  343. } else {
  344. struct drm_i915_gem_object *obj_priv;
  345. obj_priv = to_intel_bo(obj);
  346. seq_printf(m, "Fenced object[%2d] = %p: %s "
  347. "%08x %08zx %08x %s %08x %08x %d",
  348. i, obj, get_pin_flag(obj_priv),
  349. obj_priv->gtt_offset,
  350. obj->size, obj_priv->stride,
  351. get_tiling_flag(obj_priv),
  352. obj->read_domains, obj->write_domain,
  353. obj_priv->last_rendering_seqno);
  354. if (obj->name)
  355. seq_printf(m, " (name: %d)", obj->name);
  356. seq_printf(m, "\n");
  357. }
  358. }
  359. mutex_unlock(&dev->struct_mutex);
  360. return 0;
  361. }
  362. static int i915_hws_info(struct seq_file *m, void *data)
  363. {
  364. struct drm_info_node *node = (struct drm_info_node *) m->private;
  365. struct drm_device *dev = node->minor->dev;
  366. drm_i915_private_t *dev_priv = dev->dev_private;
  367. int i;
  368. volatile u32 *hws;
  369. hws = (volatile u32 *)dev_priv->render_ring.status_page.page_addr;
  370. if (hws == NULL)
  371. return 0;
  372. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  373. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  374. i * 4,
  375. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  376. }
  377. return 0;
  378. }
  379. static void i915_dump_object(struct seq_file *m,
  380. struct io_mapping *mapping,
  381. struct drm_i915_gem_object *obj_priv)
  382. {
  383. int page, page_count, i;
  384. page_count = obj_priv->base.size / PAGE_SIZE;
  385. for (page = 0; page < page_count; page++) {
  386. u32 *mem = io_mapping_map_wc(mapping,
  387. obj_priv->gtt_offset + page * PAGE_SIZE);
  388. for (i = 0; i < PAGE_SIZE; i += 4)
  389. seq_printf(m, "%08x : %08x\n", i, mem[i / 4]);
  390. io_mapping_unmap(mem);
  391. }
  392. }
  393. static int i915_batchbuffer_info(struct seq_file *m, void *data)
  394. {
  395. struct drm_info_node *node = (struct drm_info_node *) m->private;
  396. struct drm_device *dev = node->minor->dev;
  397. drm_i915_private_t *dev_priv = dev->dev_private;
  398. struct drm_gem_object *obj;
  399. struct drm_i915_gem_object *obj_priv;
  400. int ret;
  401. ret = mutex_lock_interruptible(&dev->struct_mutex);
  402. if (ret)
  403. return ret;
  404. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, mm_list) {
  405. obj = &obj_priv->base;
  406. if (obj->read_domains & I915_GEM_DOMAIN_COMMAND) {
  407. seq_printf(m, "--- gtt_offset = 0x%08x\n",
  408. obj_priv->gtt_offset);
  409. i915_dump_object(m, dev_priv->mm.gtt_mapping, obj_priv);
  410. }
  411. }
  412. mutex_unlock(&dev->struct_mutex);
  413. return 0;
  414. }
  415. static int i915_ringbuffer_data(struct seq_file *m, void *data)
  416. {
  417. struct drm_info_node *node = (struct drm_info_node *) m->private;
  418. struct drm_device *dev = node->minor->dev;
  419. drm_i915_private_t *dev_priv = dev->dev_private;
  420. int ret;
  421. ret = mutex_lock_interruptible(&dev->struct_mutex);
  422. if (ret)
  423. return ret;
  424. if (!dev_priv->render_ring.gem_object) {
  425. seq_printf(m, "No ringbuffer setup\n");
  426. } else {
  427. u8 *virt = dev_priv->render_ring.virtual_start;
  428. uint32_t off;
  429. for (off = 0; off < dev_priv->render_ring.size; off += 4) {
  430. uint32_t *ptr = (uint32_t *)(virt + off);
  431. seq_printf(m, "%08x : %08x\n", off, *ptr);
  432. }
  433. }
  434. mutex_unlock(&dev->struct_mutex);
  435. return 0;
  436. }
  437. static int i915_ringbuffer_info(struct seq_file *m, void *data)
  438. {
  439. struct drm_info_node *node = (struct drm_info_node *) m->private;
  440. struct drm_device *dev = node->minor->dev;
  441. drm_i915_private_t *dev_priv = dev->dev_private;
  442. unsigned int head, tail;
  443. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  444. tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  445. seq_printf(m, "RingHead : %08x\n", head);
  446. seq_printf(m, "RingTail : %08x\n", tail);
  447. seq_printf(m, "RingSize : %08lx\n", dev_priv->render_ring.size);
  448. seq_printf(m, "Acthd : %08x\n", I915_READ(INTEL_INFO(dev)->gen >= 4 ? ACTHD_I965 : ACTHD));
  449. return 0;
  450. }
  451. static const char *pin_flag(int pinned)
  452. {
  453. if (pinned > 0)
  454. return " P";
  455. else if (pinned < 0)
  456. return " p";
  457. else
  458. return "";
  459. }
  460. static const char *tiling_flag(int tiling)
  461. {
  462. switch (tiling) {
  463. default:
  464. case I915_TILING_NONE: return "";
  465. case I915_TILING_X: return " X";
  466. case I915_TILING_Y: return " Y";
  467. }
  468. }
  469. static const char *dirty_flag(int dirty)
  470. {
  471. return dirty ? " dirty" : "";
  472. }
  473. static const char *purgeable_flag(int purgeable)
  474. {
  475. return purgeable ? " purgeable" : "";
  476. }
  477. static int i915_error_state(struct seq_file *m, void *unused)
  478. {
  479. struct drm_info_node *node = (struct drm_info_node *) m->private;
  480. struct drm_device *dev = node->minor->dev;
  481. drm_i915_private_t *dev_priv = dev->dev_private;
  482. struct drm_i915_error_state *error;
  483. unsigned long flags;
  484. int i, page, offset, elt;
  485. spin_lock_irqsave(&dev_priv->error_lock, flags);
  486. if (!dev_priv->first_error) {
  487. seq_printf(m, "no error state collected\n");
  488. goto out;
  489. }
  490. error = dev_priv->first_error;
  491. seq_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  492. error->time.tv_usec);
  493. seq_printf(m, "PCI ID: 0x%04x\n", dev->pci_device);
  494. seq_printf(m, "EIR: 0x%08x\n", error->eir);
  495. seq_printf(m, " PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  496. seq_printf(m, " INSTPM: 0x%08x\n", error->instpm);
  497. seq_printf(m, " IPEIR: 0x%08x\n", error->ipeir);
  498. seq_printf(m, " IPEHR: 0x%08x\n", error->ipehr);
  499. seq_printf(m, " INSTDONE: 0x%08x\n", error->instdone);
  500. seq_printf(m, " ACTHD: 0x%08x\n", error->acthd);
  501. if (INTEL_INFO(dev)->gen >= 4) {
  502. seq_printf(m, " INSTPS: 0x%08x\n", error->instps);
  503. seq_printf(m, " INSTDONE1: 0x%08x\n", error->instdone1);
  504. }
  505. seq_printf(m, "seqno: 0x%08x\n", error->seqno);
  506. if (error->active_bo_count) {
  507. seq_printf(m, "Buffers [%d]:\n", error->active_bo_count);
  508. for (i = 0; i < error->active_bo_count; i++) {
  509. seq_printf(m, " %08x %8zd %08x %08x %08x%s%s%s%s",
  510. error->active_bo[i].gtt_offset,
  511. error->active_bo[i].size,
  512. error->active_bo[i].read_domains,
  513. error->active_bo[i].write_domain,
  514. error->active_bo[i].seqno,
  515. pin_flag(error->active_bo[i].pinned),
  516. tiling_flag(error->active_bo[i].tiling),
  517. dirty_flag(error->active_bo[i].dirty),
  518. purgeable_flag(error->active_bo[i].purgeable));
  519. if (error->active_bo[i].name)
  520. seq_printf(m, " (name: %d)", error->active_bo[i].name);
  521. if (error->active_bo[i].fence_reg != I915_FENCE_REG_NONE)
  522. seq_printf(m, " (fence: %d)", error->active_bo[i].fence_reg);
  523. seq_printf(m, "\n");
  524. }
  525. }
  526. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++) {
  527. if (error->batchbuffer[i]) {
  528. struct drm_i915_error_object *obj = error->batchbuffer[i];
  529. seq_printf(m, "--- gtt_offset = 0x%08x\n", obj->gtt_offset);
  530. offset = 0;
  531. for (page = 0; page < obj->page_count; page++) {
  532. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  533. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  534. offset += 4;
  535. }
  536. }
  537. }
  538. }
  539. if (error->ringbuffer) {
  540. struct drm_i915_error_object *obj = error->ringbuffer;
  541. seq_printf(m, "--- ringbuffer = 0x%08x\n", obj->gtt_offset);
  542. offset = 0;
  543. for (page = 0; page < obj->page_count; page++) {
  544. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  545. seq_printf(m, "%08x : %08x\n", offset, obj->pages[page][elt]);
  546. offset += 4;
  547. }
  548. }
  549. }
  550. if (error->overlay)
  551. intel_overlay_print_error_state(m, error->overlay);
  552. out:
  553. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  554. return 0;
  555. }
  556. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  557. {
  558. struct drm_info_node *node = (struct drm_info_node *) m->private;
  559. struct drm_device *dev = node->minor->dev;
  560. drm_i915_private_t *dev_priv = dev->dev_private;
  561. u16 crstanddelay = I915_READ16(CRSTANDVID);
  562. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  563. return 0;
  564. }
  565. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  566. {
  567. struct drm_info_node *node = (struct drm_info_node *) m->private;
  568. struct drm_device *dev = node->minor->dev;
  569. drm_i915_private_t *dev_priv = dev->dev_private;
  570. u16 rgvswctl = I915_READ16(MEMSWCTL);
  571. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  572. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  573. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  574. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  575. MEMSTAT_VID_SHIFT);
  576. seq_printf(m, "Current P-state: %d\n",
  577. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  578. return 0;
  579. }
  580. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  581. {
  582. struct drm_info_node *node = (struct drm_info_node *) m->private;
  583. struct drm_device *dev = node->minor->dev;
  584. drm_i915_private_t *dev_priv = dev->dev_private;
  585. u32 delayfreq;
  586. int i;
  587. for (i = 0; i < 16; i++) {
  588. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  589. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  590. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  591. }
  592. return 0;
  593. }
  594. static inline int MAP_TO_MV(int map)
  595. {
  596. return 1250 - (map * 25);
  597. }
  598. static int i915_inttoext_table(struct seq_file *m, void *unused)
  599. {
  600. struct drm_info_node *node = (struct drm_info_node *) m->private;
  601. struct drm_device *dev = node->minor->dev;
  602. drm_i915_private_t *dev_priv = dev->dev_private;
  603. u32 inttoext;
  604. int i;
  605. for (i = 1; i <= 32; i++) {
  606. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  607. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  608. }
  609. return 0;
  610. }
  611. static int i915_drpc_info(struct seq_file *m, void *unused)
  612. {
  613. struct drm_info_node *node = (struct drm_info_node *) m->private;
  614. struct drm_device *dev = node->minor->dev;
  615. drm_i915_private_t *dev_priv = dev->dev_private;
  616. u32 rgvmodectl = I915_READ(MEMMODECTL);
  617. u32 rstdbyctl = I915_READ(MCHBAR_RENDER_STANDBY);
  618. u16 crstandvid = I915_READ16(CRSTANDVID);
  619. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  620. "yes" : "no");
  621. seq_printf(m, "Boost freq: %d\n",
  622. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  623. MEMMODE_BOOST_FREQ_SHIFT);
  624. seq_printf(m, "HW control enabled: %s\n",
  625. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  626. seq_printf(m, "SW control enabled: %s\n",
  627. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  628. seq_printf(m, "Gated voltage change: %s\n",
  629. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  630. seq_printf(m, "Starting frequency: P%d\n",
  631. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  632. seq_printf(m, "Max P-state: P%d\n",
  633. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  634. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  635. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  636. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  637. seq_printf(m, "Render standby enabled: %s\n",
  638. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  639. return 0;
  640. }
  641. static int i915_fbc_status(struct seq_file *m, void *unused)
  642. {
  643. struct drm_info_node *node = (struct drm_info_node *) m->private;
  644. struct drm_device *dev = node->minor->dev;
  645. drm_i915_private_t *dev_priv = dev->dev_private;
  646. if (!I915_HAS_FBC(dev)) {
  647. seq_printf(m, "FBC unsupported on this chipset\n");
  648. return 0;
  649. }
  650. if (intel_fbc_enabled(dev)) {
  651. seq_printf(m, "FBC enabled\n");
  652. } else {
  653. seq_printf(m, "FBC disabled: ");
  654. switch (dev_priv->no_fbc_reason) {
  655. case FBC_NO_OUTPUT:
  656. seq_printf(m, "no outputs");
  657. break;
  658. case FBC_STOLEN_TOO_SMALL:
  659. seq_printf(m, "not enough stolen memory");
  660. break;
  661. case FBC_UNSUPPORTED_MODE:
  662. seq_printf(m, "mode not supported");
  663. break;
  664. case FBC_MODE_TOO_LARGE:
  665. seq_printf(m, "mode too large");
  666. break;
  667. case FBC_BAD_PLANE:
  668. seq_printf(m, "FBC unsupported on plane");
  669. break;
  670. case FBC_NOT_TILED:
  671. seq_printf(m, "scanout buffer not tiled");
  672. break;
  673. case FBC_MULTIPLE_PIPES:
  674. seq_printf(m, "multiple pipes are enabled");
  675. break;
  676. default:
  677. seq_printf(m, "unknown reason");
  678. }
  679. seq_printf(m, "\n");
  680. }
  681. return 0;
  682. }
  683. static int i915_sr_status(struct seq_file *m, void *unused)
  684. {
  685. struct drm_info_node *node = (struct drm_info_node *) m->private;
  686. struct drm_device *dev = node->minor->dev;
  687. drm_i915_private_t *dev_priv = dev->dev_private;
  688. bool sr_enabled = false;
  689. if (IS_IRONLAKE(dev))
  690. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  691. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  692. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  693. else if (IS_I915GM(dev))
  694. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  695. else if (IS_PINEVIEW(dev))
  696. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  697. seq_printf(m, "self-refresh: %s\n",
  698. sr_enabled ? "enabled" : "disabled");
  699. return 0;
  700. }
  701. static int i915_emon_status(struct seq_file *m, void *unused)
  702. {
  703. struct drm_info_node *node = (struct drm_info_node *) m->private;
  704. struct drm_device *dev = node->minor->dev;
  705. drm_i915_private_t *dev_priv = dev->dev_private;
  706. unsigned long temp, chipset, gfx;
  707. int ret;
  708. ret = mutex_lock_interruptible(&dev->struct_mutex);
  709. if (ret)
  710. return ret;
  711. temp = i915_mch_val(dev_priv);
  712. chipset = i915_chipset_val(dev_priv);
  713. gfx = i915_gfx_val(dev_priv);
  714. mutex_unlock(&dev->struct_mutex);
  715. seq_printf(m, "GMCH temp: %ld\n", temp);
  716. seq_printf(m, "Chipset power: %ld\n", chipset);
  717. seq_printf(m, "GFX power: %ld\n", gfx);
  718. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  719. return 0;
  720. }
  721. static int i915_gfxec(struct seq_file *m, void *unused)
  722. {
  723. struct drm_info_node *node = (struct drm_info_node *) m->private;
  724. struct drm_device *dev = node->minor->dev;
  725. drm_i915_private_t *dev_priv = dev->dev_private;
  726. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  727. return 0;
  728. }
  729. static int i915_opregion(struct seq_file *m, void *unused)
  730. {
  731. struct drm_info_node *node = (struct drm_info_node *) m->private;
  732. struct drm_device *dev = node->minor->dev;
  733. drm_i915_private_t *dev_priv = dev->dev_private;
  734. struct intel_opregion *opregion = &dev_priv->opregion;
  735. int ret;
  736. ret = mutex_lock_interruptible(&dev->struct_mutex);
  737. if (ret)
  738. return ret;
  739. if (opregion->header)
  740. seq_write(m, opregion->header, OPREGION_SIZE);
  741. mutex_unlock(&dev->struct_mutex);
  742. return 0;
  743. }
  744. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  745. {
  746. struct drm_info_node *node = (struct drm_info_node *) m->private;
  747. struct drm_device *dev = node->minor->dev;
  748. drm_i915_private_t *dev_priv = dev->dev_private;
  749. struct intel_fbdev *ifbdev;
  750. struct intel_framebuffer *fb;
  751. int ret;
  752. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  753. if (ret)
  754. return ret;
  755. ifbdev = dev_priv->fbdev;
  756. fb = to_intel_framebuffer(ifbdev->helper.fb);
  757. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, obj ",
  758. fb->base.width,
  759. fb->base.height,
  760. fb->base.depth,
  761. fb->base.bits_per_pixel);
  762. describe_obj(m, to_intel_bo(fb->obj));
  763. seq_printf(m, "\n");
  764. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  765. if (&fb->base == ifbdev->helper.fb)
  766. continue;
  767. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, obj ",
  768. fb->base.width,
  769. fb->base.height,
  770. fb->base.depth,
  771. fb->base.bits_per_pixel);
  772. describe_obj(m, to_intel_bo(fb->obj));
  773. seq_printf(m, "\n");
  774. }
  775. mutex_unlock(&dev->mode_config.mutex);
  776. return 0;
  777. }
  778. static int
  779. i915_wedged_open(struct inode *inode,
  780. struct file *filp)
  781. {
  782. filp->private_data = inode->i_private;
  783. return 0;
  784. }
  785. static ssize_t
  786. i915_wedged_read(struct file *filp,
  787. char __user *ubuf,
  788. size_t max,
  789. loff_t *ppos)
  790. {
  791. struct drm_device *dev = filp->private_data;
  792. drm_i915_private_t *dev_priv = dev->dev_private;
  793. char buf[80];
  794. int len;
  795. len = snprintf(buf, sizeof (buf),
  796. "wedged : %d\n",
  797. atomic_read(&dev_priv->mm.wedged));
  798. if (len > sizeof (buf))
  799. len = sizeof (buf);
  800. return simple_read_from_buffer(ubuf, max, ppos, buf, len);
  801. }
  802. static ssize_t
  803. i915_wedged_write(struct file *filp,
  804. const char __user *ubuf,
  805. size_t cnt,
  806. loff_t *ppos)
  807. {
  808. struct drm_device *dev = filp->private_data;
  809. drm_i915_private_t *dev_priv = dev->dev_private;
  810. char buf[20];
  811. int val = 1;
  812. if (cnt > 0) {
  813. if (cnt > sizeof (buf) - 1)
  814. return -EINVAL;
  815. if (copy_from_user(buf, ubuf, cnt))
  816. return -EFAULT;
  817. buf[cnt] = 0;
  818. val = simple_strtoul(buf, NULL, 0);
  819. }
  820. DRM_INFO("Manually setting wedged to %d\n", val);
  821. atomic_set(&dev_priv->mm.wedged, val);
  822. if (val) {
  823. wake_up_all(&dev_priv->irq_queue);
  824. queue_work(dev_priv->wq, &dev_priv->error_work);
  825. }
  826. return cnt;
  827. }
  828. static const struct file_operations i915_wedged_fops = {
  829. .owner = THIS_MODULE,
  830. .open = i915_wedged_open,
  831. .read = i915_wedged_read,
  832. .write = i915_wedged_write,
  833. };
  834. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  835. * allocated we need to hook into the minor for release. */
  836. static int
  837. drm_add_fake_info_node(struct drm_minor *minor,
  838. struct dentry *ent,
  839. const void *key)
  840. {
  841. struct drm_info_node *node;
  842. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  843. if (node == NULL) {
  844. debugfs_remove(ent);
  845. return -ENOMEM;
  846. }
  847. node->minor = minor;
  848. node->dent = ent;
  849. node->info_ent = (void *) key;
  850. list_add(&node->list, &minor->debugfs_nodes.list);
  851. return 0;
  852. }
  853. static int i915_wedged_create(struct dentry *root, struct drm_minor *minor)
  854. {
  855. struct drm_device *dev = minor->dev;
  856. struct dentry *ent;
  857. ent = debugfs_create_file("i915_wedged",
  858. S_IRUGO | S_IWUSR,
  859. root, dev,
  860. &i915_wedged_fops);
  861. if (IS_ERR(ent))
  862. return PTR_ERR(ent);
  863. return drm_add_fake_info_node(minor, ent, &i915_wedged_fops);
  864. }
  865. static struct drm_info_list i915_debugfs_list[] = {
  866. {"i915_capabilities", i915_capabilities, 0, 0},
  867. {"i915_gem_objects", i915_gem_object_info, 0},
  868. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  869. {"i915_gem_flushing", i915_gem_object_list_info, 0, (void *) FLUSHING_LIST},
  870. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  871. {"i915_gem_pinned", i915_gem_object_list_info, 0, (void *) PINNED_LIST},
  872. {"i915_gem_deferred_free", i915_gem_object_list_info, 0, (void *) DEFERRED_FREE_LIST},
  873. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  874. {"i915_gem_request", i915_gem_request_info, 0},
  875. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  876. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  877. {"i915_gem_interrupt", i915_interrupt_info, 0},
  878. {"i915_gem_hws", i915_hws_info, 0},
  879. {"i915_ringbuffer_data", i915_ringbuffer_data, 0},
  880. {"i915_ringbuffer_info", i915_ringbuffer_info, 0},
  881. {"i915_batchbuffers", i915_batchbuffer_info, 0},
  882. {"i915_error_state", i915_error_state, 0},
  883. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  884. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  885. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  886. {"i915_inttoext_table", i915_inttoext_table, 0},
  887. {"i915_drpc_info", i915_drpc_info, 0},
  888. {"i915_emon_status", i915_emon_status, 0},
  889. {"i915_gfxec", i915_gfxec, 0},
  890. {"i915_fbc_status", i915_fbc_status, 0},
  891. {"i915_sr_status", i915_sr_status, 0},
  892. {"i915_opregion", i915_opregion, 0},
  893. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  894. };
  895. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  896. int i915_debugfs_init(struct drm_minor *minor)
  897. {
  898. int ret;
  899. ret = i915_wedged_create(minor->debugfs_root, minor);
  900. if (ret)
  901. return ret;
  902. return drm_debugfs_create_files(i915_debugfs_list,
  903. I915_DEBUGFS_ENTRIES,
  904. minor->debugfs_root, minor);
  905. }
  906. void i915_debugfs_cleanup(struct drm_minor *minor)
  907. {
  908. drm_debugfs_remove_files(i915_debugfs_list,
  909. I915_DEBUGFS_ENTRIES, minor);
  910. drm_debugfs_remove_files((struct drm_info_list *) &i915_wedged_fops,
  911. 1, minor);
  912. }
  913. #endif /* CONFIG_DEBUG_FS */