vmxnet3_drv.c 87 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <linux/module.h>
  27. #include <net/ip6_checksum.h>
  28. #include "vmxnet3_int.h"
  29. char vmxnet3_driver_name[] = "vmxnet3";
  30. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  31. /*
  32. * PCI Device ID Table
  33. * Last entry must be all 0s
  34. */
  35. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  36. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  37. {0}
  38. };
  39. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  40. static atomic_t devices_found;
  41. #define VMXNET3_MAX_DEVICES 10
  42. static int enable_mq = 1;
  43. static int irq_share_mode;
  44. static void
  45. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac);
  46. /*
  47. * Enable/Disable the given intr
  48. */
  49. static void
  50. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  51. {
  52. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  53. }
  54. static void
  55. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  56. {
  57. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  58. }
  59. /*
  60. * Enable/Disable all intrs used by the device
  61. */
  62. static void
  63. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  64. {
  65. int i;
  66. for (i = 0; i < adapter->intr.num_intrs; i++)
  67. vmxnet3_enable_intr(adapter, i);
  68. adapter->shared->devRead.intrConf.intrCtrl &=
  69. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  70. }
  71. static void
  72. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  73. {
  74. int i;
  75. adapter->shared->devRead.intrConf.intrCtrl |=
  76. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  77. for (i = 0; i < adapter->intr.num_intrs; i++)
  78. vmxnet3_disable_intr(adapter, i);
  79. }
  80. static void
  81. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  82. {
  83. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  84. }
  85. static bool
  86. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  87. {
  88. return tq->stopped;
  89. }
  90. static void
  91. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  92. {
  93. tq->stopped = false;
  94. netif_start_subqueue(adapter->netdev, tq - adapter->tx_queue);
  95. }
  96. static void
  97. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  98. {
  99. tq->stopped = false;
  100. netif_wake_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  101. }
  102. static void
  103. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  104. {
  105. tq->stopped = true;
  106. tq->num_stop++;
  107. netif_stop_subqueue(adapter->netdev, (tq - adapter->tx_queue));
  108. }
  109. /*
  110. * Check the link state. This may start or stop the tx queue.
  111. */
  112. static void
  113. vmxnet3_check_link(struct vmxnet3_adapter *adapter, bool affectTxQueue)
  114. {
  115. u32 ret;
  116. int i;
  117. unsigned long flags;
  118. spin_lock_irqsave(&adapter->cmd_lock, flags);
  119. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  120. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  121. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  122. adapter->link_speed = ret >> 16;
  123. if (ret & 1) { /* Link is up. */
  124. printk(KERN_INFO "%s: NIC Link is Up %d Mbps\n",
  125. adapter->netdev->name, adapter->link_speed);
  126. if (!netif_carrier_ok(adapter->netdev))
  127. netif_carrier_on(adapter->netdev);
  128. if (affectTxQueue) {
  129. for (i = 0; i < adapter->num_tx_queues; i++)
  130. vmxnet3_tq_start(&adapter->tx_queue[i],
  131. adapter);
  132. }
  133. } else {
  134. printk(KERN_INFO "%s: NIC Link is Down\n",
  135. adapter->netdev->name);
  136. if (netif_carrier_ok(adapter->netdev))
  137. netif_carrier_off(adapter->netdev);
  138. if (affectTxQueue) {
  139. for (i = 0; i < adapter->num_tx_queues; i++)
  140. vmxnet3_tq_stop(&adapter->tx_queue[i], adapter);
  141. }
  142. }
  143. }
  144. static void
  145. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  146. {
  147. int i;
  148. unsigned long flags;
  149. u32 events = le32_to_cpu(adapter->shared->ecr);
  150. if (!events)
  151. return;
  152. vmxnet3_ack_events(adapter, events);
  153. /* Check if link state has changed */
  154. if (events & VMXNET3_ECR_LINK)
  155. vmxnet3_check_link(adapter, true);
  156. /* Check if there is an error on xmit/recv queues */
  157. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  158. spin_lock_irqsave(&adapter->cmd_lock, flags);
  159. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  160. VMXNET3_CMD_GET_QUEUE_STATUS);
  161. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  162. for (i = 0; i < adapter->num_tx_queues; i++)
  163. if (adapter->tqd_start[i].status.stopped)
  164. dev_err(&adapter->netdev->dev,
  165. "%s: tq[%d] error 0x%x\n",
  166. adapter->netdev->name, i, le32_to_cpu(
  167. adapter->tqd_start[i].status.error));
  168. for (i = 0; i < adapter->num_rx_queues; i++)
  169. if (adapter->rqd_start[i].status.stopped)
  170. dev_err(&adapter->netdev->dev,
  171. "%s: rq[%d] error 0x%x\n",
  172. adapter->netdev->name, i,
  173. adapter->rqd_start[i].status.error);
  174. schedule_work(&adapter->work);
  175. }
  176. }
  177. #ifdef __BIG_ENDIAN_BITFIELD
  178. /*
  179. * The device expects the bitfields in shared structures to be written in
  180. * little endian. When CPU is big endian, the following routines are used to
  181. * correctly read and write into ABI.
  182. * The general technique used here is : double word bitfields are defined in
  183. * opposite order for big endian architecture. Then before reading them in
  184. * driver the complete double word is translated using le32_to_cpu. Similarly
  185. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  186. * double words into required format.
  187. * In order to avoid touching bits in shared structure more than once, temporary
  188. * descriptors are used. These are passed as srcDesc to following functions.
  189. */
  190. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  191. struct Vmxnet3_RxDesc *dstDesc)
  192. {
  193. u32 *src = (u32 *)srcDesc + 2;
  194. u32 *dst = (u32 *)dstDesc + 2;
  195. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  196. *dst = le32_to_cpu(*src);
  197. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  198. }
  199. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  200. struct Vmxnet3_TxDesc *dstDesc)
  201. {
  202. int i;
  203. u32 *src = (u32 *)(srcDesc + 1);
  204. u32 *dst = (u32 *)(dstDesc + 1);
  205. /* Working backwards so that the gen bit is set at the end. */
  206. for (i = 2; i > 0; i--) {
  207. src--;
  208. dst--;
  209. *dst = cpu_to_le32(*src);
  210. }
  211. }
  212. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  213. struct Vmxnet3_RxCompDesc *dstDesc)
  214. {
  215. int i = 0;
  216. u32 *src = (u32 *)srcDesc;
  217. u32 *dst = (u32 *)dstDesc;
  218. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  219. *dst = le32_to_cpu(*src);
  220. src++;
  221. dst++;
  222. }
  223. }
  224. /* Used to read bitfield values from double words. */
  225. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  226. {
  227. u32 temp = le32_to_cpu(*bitfield);
  228. u32 mask = ((1 << size) - 1) << pos;
  229. temp &= mask;
  230. temp >>= pos;
  231. return temp;
  232. }
  233. #endif /* __BIG_ENDIAN_BITFIELD */
  234. #ifdef __BIG_ENDIAN_BITFIELD
  235. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  236. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  237. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  238. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  239. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  240. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  241. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  242. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  243. VMXNET3_TCD_GEN_SIZE)
  244. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  245. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  246. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  247. (dstrcd) = (tmp); \
  248. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  249. } while (0)
  250. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  251. (dstrxd) = (tmp); \
  252. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  253. } while (0)
  254. #else
  255. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  256. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  257. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  258. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  259. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  260. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  261. #endif /* __BIG_ENDIAN_BITFIELD */
  262. static void
  263. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  264. struct pci_dev *pdev)
  265. {
  266. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  267. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  268. PCI_DMA_TODEVICE);
  269. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  270. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  271. PCI_DMA_TODEVICE);
  272. else
  273. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  274. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  275. }
  276. static int
  277. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  278. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  279. {
  280. struct sk_buff *skb;
  281. int entries = 0;
  282. /* no out of order completion */
  283. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  284. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  285. skb = tq->buf_info[eop_idx].skb;
  286. BUG_ON(skb == NULL);
  287. tq->buf_info[eop_idx].skb = NULL;
  288. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  289. while (tq->tx_ring.next2comp != eop_idx) {
  290. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  291. pdev);
  292. /* update next2comp w/o tx_lock. Since we are marking more,
  293. * instead of less, tx ring entries avail, the worst case is
  294. * that the tx routine incorrectly re-queues a pkt due to
  295. * insufficient tx ring entries.
  296. */
  297. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  298. entries++;
  299. }
  300. dev_kfree_skb_any(skb);
  301. return entries;
  302. }
  303. static int
  304. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  305. struct vmxnet3_adapter *adapter)
  306. {
  307. int completed = 0;
  308. union Vmxnet3_GenericDesc *gdesc;
  309. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  310. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  311. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  312. &gdesc->tcd), tq, adapter->pdev,
  313. adapter);
  314. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  315. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  316. }
  317. if (completed) {
  318. spin_lock(&tq->tx_lock);
  319. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  320. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  321. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  322. netif_carrier_ok(adapter->netdev))) {
  323. vmxnet3_tq_wake(tq, adapter);
  324. }
  325. spin_unlock(&tq->tx_lock);
  326. }
  327. return completed;
  328. }
  329. static void
  330. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  331. struct vmxnet3_adapter *adapter)
  332. {
  333. int i;
  334. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  335. struct vmxnet3_tx_buf_info *tbi;
  336. tbi = tq->buf_info + tq->tx_ring.next2comp;
  337. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  338. if (tbi->skb) {
  339. dev_kfree_skb_any(tbi->skb);
  340. tbi->skb = NULL;
  341. }
  342. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  343. }
  344. /* sanity check, verify all buffers are indeed unmapped and freed */
  345. for (i = 0; i < tq->tx_ring.size; i++) {
  346. BUG_ON(tq->buf_info[i].skb != NULL ||
  347. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  348. }
  349. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  350. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  351. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  352. tq->comp_ring.next2proc = 0;
  353. }
  354. static void
  355. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  356. struct vmxnet3_adapter *adapter)
  357. {
  358. if (tq->tx_ring.base) {
  359. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  360. sizeof(struct Vmxnet3_TxDesc),
  361. tq->tx_ring.base, tq->tx_ring.basePA);
  362. tq->tx_ring.base = NULL;
  363. }
  364. if (tq->data_ring.base) {
  365. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  366. sizeof(struct Vmxnet3_TxDataDesc),
  367. tq->data_ring.base, tq->data_ring.basePA);
  368. tq->data_ring.base = NULL;
  369. }
  370. if (tq->comp_ring.base) {
  371. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  372. sizeof(struct Vmxnet3_TxCompDesc),
  373. tq->comp_ring.base, tq->comp_ring.basePA);
  374. tq->comp_ring.base = NULL;
  375. }
  376. kfree(tq->buf_info);
  377. tq->buf_info = NULL;
  378. }
  379. /* Destroy all tx queues */
  380. void
  381. vmxnet3_tq_destroy_all(struct vmxnet3_adapter *adapter)
  382. {
  383. int i;
  384. for (i = 0; i < adapter->num_tx_queues; i++)
  385. vmxnet3_tq_destroy(&adapter->tx_queue[i], adapter);
  386. }
  387. static void
  388. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  389. struct vmxnet3_adapter *adapter)
  390. {
  391. int i;
  392. /* reset the tx ring contents to 0 and reset the tx ring states */
  393. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  394. sizeof(struct Vmxnet3_TxDesc));
  395. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  396. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  397. memset(tq->data_ring.base, 0, tq->data_ring.size *
  398. sizeof(struct Vmxnet3_TxDataDesc));
  399. /* reset the tx comp ring contents to 0 and reset comp ring states */
  400. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  401. sizeof(struct Vmxnet3_TxCompDesc));
  402. tq->comp_ring.next2proc = 0;
  403. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  404. /* reset the bookkeeping data */
  405. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  406. for (i = 0; i < tq->tx_ring.size; i++)
  407. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  408. /* stats are not reset */
  409. }
  410. static int
  411. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  412. struct vmxnet3_adapter *adapter)
  413. {
  414. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  415. tq->comp_ring.base || tq->buf_info);
  416. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  417. * sizeof(struct Vmxnet3_TxDesc),
  418. &tq->tx_ring.basePA);
  419. if (!tq->tx_ring.base) {
  420. printk(KERN_ERR "%s: failed to allocate tx ring\n",
  421. adapter->netdev->name);
  422. goto err;
  423. }
  424. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  425. tq->data_ring.size *
  426. sizeof(struct Vmxnet3_TxDataDesc),
  427. &tq->data_ring.basePA);
  428. if (!tq->data_ring.base) {
  429. printk(KERN_ERR "%s: failed to allocate data ring\n",
  430. adapter->netdev->name);
  431. goto err;
  432. }
  433. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  434. tq->comp_ring.size *
  435. sizeof(struct Vmxnet3_TxCompDesc),
  436. &tq->comp_ring.basePA);
  437. if (!tq->comp_ring.base) {
  438. printk(KERN_ERR "%s: failed to allocate tx comp ring\n",
  439. adapter->netdev->name);
  440. goto err;
  441. }
  442. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  443. GFP_KERNEL);
  444. if (!tq->buf_info)
  445. goto err;
  446. return 0;
  447. err:
  448. vmxnet3_tq_destroy(tq, adapter);
  449. return -ENOMEM;
  450. }
  451. static void
  452. vmxnet3_tq_cleanup_all(struct vmxnet3_adapter *adapter)
  453. {
  454. int i;
  455. for (i = 0; i < adapter->num_tx_queues; i++)
  456. vmxnet3_tq_cleanup(&adapter->tx_queue[i], adapter);
  457. }
  458. /*
  459. * starting from ring->next2fill, allocate rx buffers for the given ring
  460. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  461. * are allocated or allocation fails
  462. */
  463. static int
  464. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  465. int num_to_alloc, struct vmxnet3_adapter *adapter)
  466. {
  467. int num_allocated = 0;
  468. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  469. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  470. u32 val;
  471. while (num_allocated <= num_to_alloc) {
  472. struct vmxnet3_rx_buf_info *rbi;
  473. union Vmxnet3_GenericDesc *gd;
  474. rbi = rbi_base + ring->next2fill;
  475. gd = ring->base + ring->next2fill;
  476. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  477. if (rbi->skb == NULL) {
  478. rbi->skb = __netdev_alloc_skb_ip_align(adapter->netdev,
  479. rbi->len,
  480. GFP_KERNEL);
  481. if (unlikely(rbi->skb == NULL)) {
  482. rq->stats.rx_buf_alloc_failure++;
  483. break;
  484. }
  485. rbi->dma_addr = pci_map_single(adapter->pdev,
  486. rbi->skb->data, rbi->len,
  487. PCI_DMA_FROMDEVICE);
  488. } else {
  489. /* rx buffer skipped by the device */
  490. }
  491. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  492. } else {
  493. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  494. rbi->len != PAGE_SIZE);
  495. if (rbi->page == NULL) {
  496. rbi->page = alloc_page(GFP_ATOMIC);
  497. if (unlikely(rbi->page == NULL)) {
  498. rq->stats.rx_buf_alloc_failure++;
  499. break;
  500. }
  501. rbi->dma_addr = pci_map_page(adapter->pdev,
  502. rbi->page, 0, PAGE_SIZE,
  503. PCI_DMA_FROMDEVICE);
  504. } else {
  505. /* rx buffers skipped by the device */
  506. }
  507. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  508. }
  509. BUG_ON(rbi->dma_addr == 0);
  510. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  511. gd->dword[2] = cpu_to_le32((!ring->gen << VMXNET3_RXD_GEN_SHIFT)
  512. | val | rbi->len);
  513. /* Fill the last buffer but dont mark it ready, or else the
  514. * device will think that the queue is full */
  515. if (num_allocated == num_to_alloc)
  516. break;
  517. gd->dword[2] |= cpu_to_le32(ring->gen << VMXNET3_RXD_GEN_SHIFT);
  518. num_allocated++;
  519. vmxnet3_cmd_ring_adv_next2fill(ring);
  520. }
  521. dev_dbg(&adapter->netdev->dev,
  522. "alloc_rx_buf: %d allocated, next2fill %u, next2comp %u\n",
  523. num_allocated, ring->next2fill, ring->next2comp);
  524. /* so that the device can distinguish a full ring and an empty ring */
  525. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  526. return num_allocated;
  527. }
  528. static void
  529. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  530. struct vmxnet3_rx_buf_info *rbi)
  531. {
  532. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  533. skb_shinfo(skb)->nr_frags;
  534. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  535. __skb_frag_set_page(frag, rbi->page);
  536. frag->page_offset = 0;
  537. skb_frag_size_set(frag, rcd->len);
  538. skb->data_len += rcd->len;
  539. skb->truesize += PAGE_SIZE;
  540. skb_shinfo(skb)->nr_frags++;
  541. }
  542. static void
  543. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  544. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  545. struct vmxnet3_adapter *adapter)
  546. {
  547. u32 dw2, len;
  548. unsigned long buf_offset;
  549. int i;
  550. union Vmxnet3_GenericDesc *gdesc;
  551. struct vmxnet3_tx_buf_info *tbi = NULL;
  552. BUG_ON(ctx->copy_size > skb_headlen(skb));
  553. /* use the previous gen bit for the SOP desc */
  554. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  555. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  556. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  557. /* no need to map the buffer if headers are copied */
  558. if (ctx->copy_size) {
  559. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  560. tq->tx_ring.next2fill *
  561. sizeof(struct Vmxnet3_TxDataDesc));
  562. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  563. ctx->sop_txd->dword[3] = 0;
  564. tbi = tq->buf_info + tq->tx_ring.next2fill;
  565. tbi->map_type = VMXNET3_MAP_NONE;
  566. dev_dbg(&adapter->netdev->dev,
  567. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  568. tq->tx_ring.next2fill,
  569. le64_to_cpu(ctx->sop_txd->txd.addr),
  570. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  571. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  572. /* use the right gen for non-SOP desc */
  573. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  574. }
  575. /* linear part can use multiple tx desc if it's big */
  576. len = skb_headlen(skb) - ctx->copy_size;
  577. buf_offset = ctx->copy_size;
  578. while (len) {
  579. u32 buf_size;
  580. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  581. buf_size = len;
  582. dw2 |= len;
  583. } else {
  584. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  585. /* spec says that for TxDesc.len, 0 == 2^14 */
  586. }
  587. tbi = tq->buf_info + tq->tx_ring.next2fill;
  588. tbi->map_type = VMXNET3_MAP_SINGLE;
  589. tbi->dma_addr = pci_map_single(adapter->pdev,
  590. skb->data + buf_offset, buf_size,
  591. PCI_DMA_TODEVICE);
  592. tbi->len = buf_size;
  593. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  594. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  595. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  596. gdesc->dword[2] = cpu_to_le32(dw2);
  597. gdesc->dword[3] = 0;
  598. dev_dbg(&adapter->netdev->dev,
  599. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  600. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  601. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  602. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  603. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  604. len -= buf_size;
  605. buf_offset += buf_size;
  606. }
  607. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  608. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  609. u32 buf_size;
  610. buf_offset = 0;
  611. len = skb_frag_size(frag);
  612. while (len) {
  613. tbi = tq->buf_info + tq->tx_ring.next2fill;
  614. if (len < VMXNET3_MAX_TX_BUF_SIZE) {
  615. buf_size = len;
  616. dw2 |= len;
  617. } else {
  618. buf_size = VMXNET3_MAX_TX_BUF_SIZE;
  619. /* spec says that for TxDesc.len, 0 == 2^14 */
  620. }
  621. tbi->map_type = VMXNET3_MAP_PAGE;
  622. tbi->dma_addr = skb_frag_dma_map(&adapter->pdev->dev, frag,
  623. buf_offset, buf_size,
  624. DMA_TO_DEVICE);
  625. tbi->len = buf_size;
  626. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  627. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  628. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  629. gdesc->dword[2] = cpu_to_le32(dw2);
  630. gdesc->dword[3] = 0;
  631. dev_dbg(&adapter->netdev->dev,
  632. "txd[%u]: 0x%llu %u %u\n",
  633. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  634. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  635. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  636. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  637. len -= buf_size;
  638. buf_offset += buf_size;
  639. }
  640. }
  641. ctx->eop_txd = gdesc;
  642. /* set the last buf_info for the pkt */
  643. tbi->skb = skb;
  644. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  645. }
  646. /* Init all tx queues */
  647. static void
  648. vmxnet3_tq_init_all(struct vmxnet3_adapter *adapter)
  649. {
  650. int i;
  651. for (i = 0; i < adapter->num_tx_queues; i++)
  652. vmxnet3_tq_init(&adapter->tx_queue[i], adapter);
  653. }
  654. /*
  655. * parse and copy relevant protocol headers:
  656. * For a tso pkt, relevant headers are L2/3/4 including options
  657. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  658. * if it's a TCP/UDP pkt
  659. *
  660. * Returns:
  661. * -1: error happens during parsing
  662. * 0: protocol headers parsed, but too big to be copied
  663. * 1: protocol headers parsed and copied
  664. *
  665. * Other effects:
  666. * 1. related *ctx fields are updated.
  667. * 2. ctx->copy_size is # of bytes copied
  668. * 3. the portion copied is guaranteed to be in the linear part
  669. *
  670. */
  671. static int
  672. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  673. struct vmxnet3_tx_ctx *ctx,
  674. struct vmxnet3_adapter *adapter)
  675. {
  676. struct Vmxnet3_TxDataDesc *tdd;
  677. if (ctx->mss) { /* TSO */
  678. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  679. ctx->l4_hdr_size = tcp_hdrlen(skb);
  680. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  681. } else {
  682. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  683. ctx->eth_ip_hdr_size = skb_checksum_start_offset(skb);
  684. if (ctx->ipv4) {
  685. const struct iphdr *iph = ip_hdr(skb);
  686. if (iph->protocol == IPPROTO_TCP)
  687. ctx->l4_hdr_size = tcp_hdrlen(skb);
  688. else if (iph->protocol == IPPROTO_UDP)
  689. ctx->l4_hdr_size = sizeof(struct udphdr);
  690. else
  691. ctx->l4_hdr_size = 0;
  692. } else {
  693. /* for simplicity, don't copy L4 headers */
  694. ctx->l4_hdr_size = 0;
  695. }
  696. ctx->copy_size = min(ctx->eth_ip_hdr_size +
  697. ctx->l4_hdr_size, skb->len);
  698. } else {
  699. ctx->eth_ip_hdr_size = 0;
  700. ctx->l4_hdr_size = 0;
  701. /* copy as much as allowed */
  702. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  703. , skb_headlen(skb));
  704. }
  705. /* make sure headers are accessible directly */
  706. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  707. goto err;
  708. }
  709. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  710. tq->stats.oversized_hdr++;
  711. ctx->copy_size = 0;
  712. return 0;
  713. }
  714. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  715. memcpy(tdd->data, skb->data, ctx->copy_size);
  716. dev_dbg(&adapter->netdev->dev,
  717. "copy %u bytes to dataRing[%u]\n",
  718. ctx->copy_size, tq->tx_ring.next2fill);
  719. return 1;
  720. err:
  721. return -1;
  722. }
  723. static void
  724. vmxnet3_prepare_tso(struct sk_buff *skb,
  725. struct vmxnet3_tx_ctx *ctx)
  726. {
  727. struct tcphdr *tcph = tcp_hdr(skb);
  728. if (ctx->ipv4) {
  729. struct iphdr *iph = ip_hdr(skb);
  730. iph->check = 0;
  731. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  732. IPPROTO_TCP, 0);
  733. } else {
  734. struct ipv6hdr *iph = ipv6_hdr(skb);
  735. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  736. IPPROTO_TCP, 0);
  737. }
  738. }
  739. static int txd_estimate(const struct sk_buff *skb)
  740. {
  741. int count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  742. int i;
  743. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  744. const struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  745. count += VMXNET3_TXD_NEEDED(skb_frag_size(frag));
  746. }
  747. return count;
  748. }
  749. /*
  750. * Transmits a pkt thru a given tq
  751. * Returns:
  752. * NETDEV_TX_OK: descriptors are setup successfully
  753. * NETDEV_TX_OK: error occurred, the pkt is dropped
  754. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  755. *
  756. * Side-effects:
  757. * 1. tx ring may be changed
  758. * 2. tq stats may be updated accordingly
  759. * 3. shared->txNumDeferred may be updated
  760. */
  761. static int
  762. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  763. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  764. {
  765. int ret;
  766. u32 count;
  767. unsigned long flags;
  768. struct vmxnet3_tx_ctx ctx;
  769. union Vmxnet3_GenericDesc *gdesc;
  770. #ifdef __BIG_ENDIAN_BITFIELD
  771. /* Use temporary descriptor to avoid touching bits multiple times */
  772. union Vmxnet3_GenericDesc tempTxDesc;
  773. #endif
  774. count = txd_estimate(skb);
  775. ctx.ipv4 = (vlan_get_protocol(skb) == cpu_to_be16(ETH_P_IP));
  776. ctx.mss = skb_shinfo(skb)->gso_size;
  777. if (ctx.mss) {
  778. if (skb_header_cloned(skb)) {
  779. if (unlikely(pskb_expand_head(skb, 0, 0,
  780. GFP_ATOMIC) != 0)) {
  781. tq->stats.drop_tso++;
  782. goto drop_pkt;
  783. }
  784. tq->stats.copy_skb_header++;
  785. }
  786. vmxnet3_prepare_tso(skb, &ctx);
  787. } else {
  788. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  789. /* non-tso pkts must not use more than
  790. * VMXNET3_MAX_TXD_PER_PKT entries
  791. */
  792. if (skb_linearize(skb) != 0) {
  793. tq->stats.drop_too_many_frags++;
  794. goto drop_pkt;
  795. }
  796. tq->stats.linearized++;
  797. /* recalculate the # of descriptors to use */
  798. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  799. }
  800. }
  801. spin_lock_irqsave(&tq->tx_lock, flags);
  802. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  803. tq->stats.tx_ring_full++;
  804. dev_dbg(&adapter->netdev->dev,
  805. "tx queue stopped on %s, next2comp %u"
  806. " next2fill %u\n", adapter->netdev->name,
  807. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  808. vmxnet3_tq_stop(tq, adapter);
  809. spin_unlock_irqrestore(&tq->tx_lock, flags);
  810. return NETDEV_TX_BUSY;
  811. }
  812. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  813. if (ret >= 0) {
  814. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  815. /* hdrs parsed, check against other limits */
  816. if (ctx.mss) {
  817. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  818. VMXNET3_MAX_TX_BUF_SIZE)) {
  819. goto hdr_too_big;
  820. }
  821. } else {
  822. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  823. if (unlikely(ctx.eth_ip_hdr_size +
  824. skb->csum_offset >
  825. VMXNET3_MAX_CSUM_OFFSET)) {
  826. goto hdr_too_big;
  827. }
  828. }
  829. }
  830. } else {
  831. tq->stats.drop_hdr_inspect_err++;
  832. goto unlock_drop_pkt;
  833. }
  834. /* fill tx descs related to addr & len */
  835. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  836. /* setup the EOP desc */
  837. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  838. /* setup the SOP desc */
  839. #ifdef __BIG_ENDIAN_BITFIELD
  840. gdesc = &tempTxDesc;
  841. gdesc->dword[2] = ctx.sop_txd->dword[2];
  842. gdesc->dword[3] = ctx.sop_txd->dword[3];
  843. #else
  844. gdesc = ctx.sop_txd;
  845. #endif
  846. if (ctx.mss) {
  847. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  848. gdesc->txd.om = VMXNET3_OM_TSO;
  849. gdesc->txd.msscof = ctx.mss;
  850. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  851. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  852. } else {
  853. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  854. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  855. gdesc->txd.om = VMXNET3_OM_CSUM;
  856. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  857. skb->csum_offset;
  858. } else {
  859. gdesc->txd.om = 0;
  860. gdesc->txd.msscof = 0;
  861. }
  862. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  863. }
  864. if (vlan_tx_tag_present(skb)) {
  865. gdesc->txd.ti = 1;
  866. gdesc->txd.tci = vlan_tx_tag_get(skb);
  867. }
  868. /* finally flips the GEN bit of the SOP desc. */
  869. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  870. VMXNET3_TXD_GEN);
  871. #ifdef __BIG_ENDIAN_BITFIELD
  872. /* Finished updating in bitfields of Tx Desc, so write them in original
  873. * place.
  874. */
  875. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  876. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  877. gdesc = ctx.sop_txd;
  878. #endif
  879. dev_dbg(&adapter->netdev->dev,
  880. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  881. (u32)(ctx.sop_txd -
  882. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  883. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  884. spin_unlock_irqrestore(&tq->tx_lock, flags);
  885. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  886. le32_to_cpu(tq->shared->txThreshold)) {
  887. tq->shared->txNumDeferred = 0;
  888. VMXNET3_WRITE_BAR0_REG(adapter,
  889. VMXNET3_REG_TXPROD + tq->qid * 8,
  890. tq->tx_ring.next2fill);
  891. }
  892. return NETDEV_TX_OK;
  893. hdr_too_big:
  894. tq->stats.drop_oversized_hdr++;
  895. unlock_drop_pkt:
  896. spin_unlock_irqrestore(&tq->tx_lock, flags);
  897. drop_pkt:
  898. tq->stats.drop_total++;
  899. dev_kfree_skb(skb);
  900. return NETDEV_TX_OK;
  901. }
  902. static netdev_tx_t
  903. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  904. {
  905. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  906. BUG_ON(skb->queue_mapping > adapter->num_tx_queues);
  907. return vmxnet3_tq_xmit(skb,
  908. &adapter->tx_queue[skb->queue_mapping],
  909. adapter, netdev);
  910. }
  911. static void
  912. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  913. struct sk_buff *skb,
  914. union Vmxnet3_GenericDesc *gdesc)
  915. {
  916. if (!gdesc->rcd.cnc && adapter->netdev->features & NETIF_F_RXCSUM) {
  917. /* typical case: TCP/UDP over IP and both csums are correct */
  918. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  919. VMXNET3_RCD_CSUM_OK) {
  920. skb->ip_summed = CHECKSUM_UNNECESSARY;
  921. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  922. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  923. BUG_ON(gdesc->rcd.frg);
  924. } else {
  925. if (gdesc->rcd.csum) {
  926. skb->csum = htons(gdesc->rcd.csum);
  927. skb->ip_summed = CHECKSUM_PARTIAL;
  928. } else {
  929. skb_checksum_none_assert(skb);
  930. }
  931. }
  932. } else {
  933. skb_checksum_none_assert(skb);
  934. }
  935. }
  936. static void
  937. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  938. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  939. {
  940. rq->stats.drop_err++;
  941. if (!rcd->fcs)
  942. rq->stats.drop_fcs++;
  943. rq->stats.drop_total++;
  944. /*
  945. * We do not unmap and chain the rx buffer to the skb.
  946. * We basically pretend this buffer is not used and will be recycled
  947. * by vmxnet3_rq_alloc_rx_buf()
  948. */
  949. /*
  950. * ctx->skb may be NULL if this is the first and the only one
  951. * desc for the pkt
  952. */
  953. if (ctx->skb)
  954. dev_kfree_skb_irq(ctx->skb);
  955. ctx->skb = NULL;
  956. }
  957. static int
  958. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  959. struct vmxnet3_adapter *adapter, int quota)
  960. {
  961. static const u32 rxprod_reg[2] = {
  962. VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2
  963. };
  964. u32 num_rxd = 0;
  965. bool skip_page_frags = false;
  966. struct Vmxnet3_RxCompDesc *rcd;
  967. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  968. #ifdef __BIG_ENDIAN_BITFIELD
  969. struct Vmxnet3_RxDesc rxCmdDesc;
  970. struct Vmxnet3_RxCompDesc rxComp;
  971. #endif
  972. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  973. &rxComp);
  974. while (rcd->gen == rq->comp_ring.gen) {
  975. struct vmxnet3_rx_buf_info *rbi;
  976. struct sk_buff *skb, *new_skb = NULL;
  977. struct page *new_page = NULL;
  978. int num_to_alloc;
  979. struct Vmxnet3_RxDesc *rxd;
  980. u32 idx, ring_idx;
  981. struct vmxnet3_cmd_ring *ring = NULL;
  982. if (num_rxd >= quota) {
  983. /* we may stop even before we see the EOP desc of
  984. * the current pkt
  985. */
  986. break;
  987. }
  988. num_rxd++;
  989. BUG_ON(rcd->rqID != rq->qid && rcd->rqID != rq->qid2);
  990. idx = rcd->rxdIdx;
  991. ring_idx = rcd->rqID < adapter->num_rx_queues ? 0 : 1;
  992. ring = rq->rx_ring + ring_idx;
  993. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  994. &rxCmdDesc);
  995. rbi = rq->buf_info[ring_idx] + idx;
  996. BUG_ON(rxd->addr != rbi->dma_addr ||
  997. rxd->len != rbi->len);
  998. if (unlikely(rcd->eop && rcd->err)) {
  999. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  1000. goto rcd_done;
  1001. }
  1002. if (rcd->sop) { /* first buf of the pkt */
  1003. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  1004. rcd->rqID != rq->qid);
  1005. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  1006. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  1007. if (unlikely(rcd->len == 0)) {
  1008. /* Pretend the rx buffer is skipped. */
  1009. BUG_ON(!(rcd->sop && rcd->eop));
  1010. dev_dbg(&adapter->netdev->dev,
  1011. "rxRing[%u][%u] 0 length\n",
  1012. ring_idx, idx);
  1013. goto rcd_done;
  1014. }
  1015. skip_page_frags = false;
  1016. ctx->skb = rbi->skb;
  1017. new_skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1018. rbi->len);
  1019. if (new_skb == NULL) {
  1020. /* Skb allocation failed, do not handover this
  1021. * skb to stack. Reuse it. Drop the existing pkt
  1022. */
  1023. rq->stats.rx_buf_alloc_failure++;
  1024. ctx->skb = NULL;
  1025. rq->stats.drop_total++;
  1026. skip_page_frags = true;
  1027. goto rcd_done;
  1028. }
  1029. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  1030. PCI_DMA_FROMDEVICE);
  1031. skb_put(ctx->skb, rcd->len);
  1032. /* Immediate refill */
  1033. rbi->skb = new_skb;
  1034. rbi->dma_addr = pci_map_single(adapter->pdev,
  1035. rbi->skb->data, rbi->len,
  1036. PCI_DMA_FROMDEVICE);
  1037. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1038. rxd->len = rbi->len;
  1039. } else {
  1040. BUG_ON(ctx->skb == NULL && !skip_page_frags);
  1041. /* non SOP buffer must be type 1 in most cases */
  1042. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE);
  1043. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  1044. /* If an sop buffer was dropped, skip all
  1045. * following non-sop fragments. They will be reused.
  1046. */
  1047. if (skip_page_frags)
  1048. goto rcd_done;
  1049. new_page = alloc_page(GFP_ATOMIC);
  1050. if (unlikely(new_page == NULL)) {
  1051. /* Replacement page frag could not be allocated.
  1052. * Reuse this page. Drop the pkt and free the
  1053. * skb which contained this page as a frag. Skip
  1054. * processing all the following non-sop frags.
  1055. */
  1056. rq->stats.rx_buf_alloc_failure++;
  1057. dev_kfree_skb(ctx->skb);
  1058. ctx->skb = NULL;
  1059. skip_page_frags = true;
  1060. goto rcd_done;
  1061. }
  1062. if (rcd->len) {
  1063. pci_unmap_page(adapter->pdev,
  1064. rbi->dma_addr, rbi->len,
  1065. PCI_DMA_FROMDEVICE);
  1066. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  1067. }
  1068. /* Immediate refill */
  1069. rbi->page = new_page;
  1070. rbi->dma_addr = pci_map_page(adapter->pdev, rbi->page,
  1071. 0, PAGE_SIZE,
  1072. PCI_DMA_FROMDEVICE);
  1073. rxd->addr = cpu_to_le64(rbi->dma_addr);
  1074. rxd->len = rbi->len;
  1075. }
  1076. skb = ctx->skb;
  1077. if (rcd->eop) {
  1078. skb->len += skb->data_len;
  1079. vmxnet3_rx_csum(adapter, skb,
  1080. (union Vmxnet3_GenericDesc *)rcd);
  1081. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1082. if (unlikely(rcd->ts))
  1083. __vlan_hwaccel_put_tag(skb, rcd->tci);
  1084. if (adapter->netdev->features & NETIF_F_LRO)
  1085. netif_receive_skb(skb);
  1086. else
  1087. napi_gro_receive(&rq->napi, skb);
  1088. ctx->skb = NULL;
  1089. }
  1090. rcd_done:
  1091. /* device may have skipped some rx descs */
  1092. ring->next2comp = idx;
  1093. num_to_alloc = vmxnet3_cmd_ring_desc_avail(ring);
  1094. ring = rq->rx_ring + ring_idx;
  1095. while (num_to_alloc) {
  1096. vmxnet3_getRxDesc(rxd, &ring->base[ring->next2fill].rxd,
  1097. &rxCmdDesc);
  1098. BUG_ON(!rxd->addr);
  1099. /* Recv desc is ready to be used by the device */
  1100. rxd->gen = ring->gen;
  1101. vmxnet3_cmd_ring_adv_next2fill(ring);
  1102. num_to_alloc--;
  1103. }
  1104. /* if needed, update the register */
  1105. if (unlikely(rq->shared->updateRxProd)) {
  1106. VMXNET3_WRITE_BAR0_REG(adapter,
  1107. rxprod_reg[ring_idx] + rq->qid * 8,
  1108. ring->next2fill);
  1109. }
  1110. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1111. vmxnet3_getRxComp(rcd,
  1112. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1113. }
  1114. return num_rxd;
  1115. }
  1116. static void
  1117. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1118. struct vmxnet3_adapter *adapter)
  1119. {
  1120. u32 i, ring_idx;
  1121. struct Vmxnet3_RxDesc *rxd;
  1122. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1123. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1124. #ifdef __BIG_ENDIAN_BITFIELD
  1125. struct Vmxnet3_RxDesc rxDesc;
  1126. #endif
  1127. vmxnet3_getRxDesc(rxd,
  1128. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1129. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1130. rq->buf_info[ring_idx][i].skb) {
  1131. pci_unmap_single(adapter->pdev, rxd->addr,
  1132. rxd->len, PCI_DMA_FROMDEVICE);
  1133. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1134. rq->buf_info[ring_idx][i].skb = NULL;
  1135. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1136. rq->buf_info[ring_idx][i].page) {
  1137. pci_unmap_page(adapter->pdev, rxd->addr,
  1138. rxd->len, PCI_DMA_FROMDEVICE);
  1139. put_page(rq->buf_info[ring_idx][i].page);
  1140. rq->buf_info[ring_idx][i].page = NULL;
  1141. }
  1142. }
  1143. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1144. rq->rx_ring[ring_idx].next2fill =
  1145. rq->rx_ring[ring_idx].next2comp = 0;
  1146. }
  1147. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1148. rq->comp_ring.next2proc = 0;
  1149. }
  1150. static void
  1151. vmxnet3_rq_cleanup_all(struct vmxnet3_adapter *adapter)
  1152. {
  1153. int i;
  1154. for (i = 0; i < adapter->num_rx_queues; i++)
  1155. vmxnet3_rq_cleanup(&adapter->rx_queue[i], adapter);
  1156. }
  1157. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1158. struct vmxnet3_adapter *adapter)
  1159. {
  1160. int i;
  1161. int j;
  1162. /* all rx buffers must have already been freed */
  1163. for (i = 0; i < 2; i++) {
  1164. if (rq->buf_info[i]) {
  1165. for (j = 0; j < rq->rx_ring[i].size; j++)
  1166. BUG_ON(rq->buf_info[i][j].page != NULL);
  1167. }
  1168. }
  1169. kfree(rq->buf_info[0]);
  1170. for (i = 0; i < 2; i++) {
  1171. if (rq->rx_ring[i].base) {
  1172. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1173. * sizeof(struct Vmxnet3_RxDesc),
  1174. rq->rx_ring[i].base,
  1175. rq->rx_ring[i].basePA);
  1176. rq->rx_ring[i].base = NULL;
  1177. }
  1178. rq->buf_info[i] = NULL;
  1179. }
  1180. if (rq->comp_ring.base) {
  1181. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1182. sizeof(struct Vmxnet3_RxCompDesc),
  1183. rq->comp_ring.base, rq->comp_ring.basePA);
  1184. rq->comp_ring.base = NULL;
  1185. }
  1186. }
  1187. static int
  1188. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1189. struct vmxnet3_adapter *adapter)
  1190. {
  1191. int i;
  1192. /* initialize buf_info */
  1193. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1194. /* 1st buf for a pkt is skbuff */
  1195. if (i % adapter->rx_buf_per_pkt == 0) {
  1196. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1197. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1198. } else { /* subsequent bufs for a pkt is frag */
  1199. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1200. rq->buf_info[0][i].len = PAGE_SIZE;
  1201. }
  1202. }
  1203. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1204. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1205. rq->buf_info[1][i].len = PAGE_SIZE;
  1206. }
  1207. /* reset internal state and allocate buffers for both rings */
  1208. for (i = 0; i < 2; i++) {
  1209. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1210. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1211. sizeof(struct Vmxnet3_RxDesc));
  1212. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1213. }
  1214. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1215. adapter) == 0) {
  1216. /* at least has 1 rx buffer for the 1st ring */
  1217. return -ENOMEM;
  1218. }
  1219. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1220. /* reset the comp ring */
  1221. rq->comp_ring.next2proc = 0;
  1222. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1223. sizeof(struct Vmxnet3_RxCompDesc));
  1224. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1225. /* reset rxctx */
  1226. rq->rx_ctx.skb = NULL;
  1227. /* stats are not reset */
  1228. return 0;
  1229. }
  1230. static int
  1231. vmxnet3_rq_init_all(struct vmxnet3_adapter *adapter)
  1232. {
  1233. int i, err = 0;
  1234. for (i = 0; i < adapter->num_rx_queues; i++) {
  1235. err = vmxnet3_rq_init(&adapter->rx_queue[i], adapter);
  1236. if (unlikely(err)) {
  1237. dev_err(&adapter->netdev->dev, "%s: failed to "
  1238. "initialize rx queue%i\n",
  1239. adapter->netdev->name, i);
  1240. break;
  1241. }
  1242. }
  1243. return err;
  1244. }
  1245. static int
  1246. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1247. {
  1248. int i;
  1249. size_t sz;
  1250. struct vmxnet3_rx_buf_info *bi;
  1251. for (i = 0; i < 2; i++) {
  1252. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1253. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1254. &rq->rx_ring[i].basePA);
  1255. if (!rq->rx_ring[i].base) {
  1256. printk(KERN_ERR "%s: failed to allocate rx ring %d\n",
  1257. adapter->netdev->name, i);
  1258. goto err;
  1259. }
  1260. }
  1261. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1262. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1263. &rq->comp_ring.basePA);
  1264. if (!rq->comp_ring.base) {
  1265. printk(KERN_ERR "%s: failed to allocate rx comp ring\n",
  1266. adapter->netdev->name);
  1267. goto err;
  1268. }
  1269. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1270. rq->rx_ring[1].size);
  1271. bi = kzalloc(sz, GFP_KERNEL);
  1272. if (!bi)
  1273. goto err;
  1274. rq->buf_info[0] = bi;
  1275. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1276. return 0;
  1277. err:
  1278. vmxnet3_rq_destroy(rq, adapter);
  1279. return -ENOMEM;
  1280. }
  1281. static int
  1282. vmxnet3_rq_create_all(struct vmxnet3_adapter *adapter)
  1283. {
  1284. int i, err = 0;
  1285. for (i = 0; i < adapter->num_rx_queues; i++) {
  1286. err = vmxnet3_rq_create(&adapter->rx_queue[i], adapter);
  1287. if (unlikely(err)) {
  1288. dev_err(&adapter->netdev->dev,
  1289. "%s: failed to create rx queue%i\n",
  1290. adapter->netdev->name, i);
  1291. goto err_out;
  1292. }
  1293. }
  1294. return err;
  1295. err_out:
  1296. vmxnet3_rq_destroy_all(adapter);
  1297. return err;
  1298. }
  1299. /* Multiple queue aware polling function for tx and rx */
  1300. static int
  1301. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1302. {
  1303. int rcd_done = 0, i;
  1304. if (unlikely(adapter->shared->ecr))
  1305. vmxnet3_process_events(adapter);
  1306. for (i = 0; i < adapter->num_tx_queues; i++)
  1307. vmxnet3_tq_tx_complete(&adapter->tx_queue[i], adapter);
  1308. for (i = 0; i < adapter->num_rx_queues; i++)
  1309. rcd_done += vmxnet3_rq_rx_complete(&adapter->rx_queue[i],
  1310. adapter, budget);
  1311. return rcd_done;
  1312. }
  1313. static int
  1314. vmxnet3_poll(struct napi_struct *napi, int budget)
  1315. {
  1316. struct vmxnet3_rx_queue *rx_queue = container_of(napi,
  1317. struct vmxnet3_rx_queue, napi);
  1318. int rxd_done;
  1319. rxd_done = vmxnet3_do_poll(rx_queue->adapter, budget);
  1320. if (rxd_done < budget) {
  1321. napi_complete(napi);
  1322. vmxnet3_enable_all_intrs(rx_queue->adapter);
  1323. }
  1324. return rxd_done;
  1325. }
  1326. /*
  1327. * NAPI polling function for MSI-X mode with multiple Rx queues
  1328. * Returns the # of the NAPI credit consumed (# of rx descriptors processed)
  1329. */
  1330. static int
  1331. vmxnet3_poll_rx_only(struct napi_struct *napi, int budget)
  1332. {
  1333. struct vmxnet3_rx_queue *rq = container_of(napi,
  1334. struct vmxnet3_rx_queue, napi);
  1335. struct vmxnet3_adapter *adapter = rq->adapter;
  1336. int rxd_done;
  1337. /* When sharing interrupt with corresponding tx queue, process
  1338. * tx completions in that queue as well
  1339. */
  1340. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE) {
  1341. struct vmxnet3_tx_queue *tq =
  1342. &adapter->tx_queue[rq - adapter->rx_queue];
  1343. vmxnet3_tq_tx_complete(tq, adapter);
  1344. }
  1345. rxd_done = vmxnet3_rq_rx_complete(rq, adapter, budget);
  1346. if (rxd_done < budget) {
  1347. napi_complete(napi);
  1348. vmxnet3_enable_intr(adapter, rq->comp_ring.intr_idx);
  1349. }
  1350. return rxd_done;
  1351. }
  1352. #ifdef CONFIG_PCI_MSI
  1353. /*
  1354. * Handle completion interrupts on tx queues
  1355. * Returns whether or not the intr is handled
  1356. */
  1357. static irqreturn_t
  1358. vmxnet3_msix_tx(int irq, void *data)
  1359. {
  1360. struct vmxnet3_tx_queue *tq = data;
  1361. struct vmxnet3_adapter *adapter = tq->adapter;
  1362. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1363. vmxnet3_disable_intr(adapter, tq->comp_ring.intr_idx);
  1364. /* Handle the case where only one irq is allocate for all tx queues */
  1365. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1366. int i;
  1367. for (i = 0; i < adapter->num_tx_queues; i++) {
  1368. struct vmxnet3_tx_queue *txq = &adapter->tx_queue[i];
  1369. vmxnet3_tq_tx_complete(txq, adapter);
  1370. }
  1371. } else {
  1372. vmxnet3_tq_tx_complete(tq, adapter);
  1373. }
  1374. vmxnet3_enable_intr(adapter, tq->comp_ring.intr_idx);
  1375. return IRQ_HANDLED;
  1376. }
  1377. /*
  1378. * Handle completion interrupts on rx queues. Returns whether or not the
  1379. * intr is handled
  1380. */
  1381. static irqreturn_t
  1382. vmxnet3_msix_rx(int irq, void *data)
  1383. {
  1384. struct vmxnet3_rx_queue *rq = data;
  1385. struct vmxnet3_adapter *adapter = rq->adapter;
  1386. /* disable intr if needed */
  1387. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1388. vmxnet3_disable_intr(adapter, rq->comp_ring.intr_idx);
  1389. napi_schedule(&rq->napi);
  1390. return IRQ_HANDLED;
  1391. }
  1392. /*
  1393. *----------------------------------------------------------------------------
  1394. *
  1395. * vmxnet3_msix_event --
  1396. *
  1397. * vmxnet3 msix event intr handler
  1398. *
  1399. * Result:
  1400. * whether or not the intr is handled
  1401. *
  1402. *----------------------------------------------------------------------------
  1403. */
  1404. static irqreturn_t
  1405. vmxnet3_msix_event(int irq, void *data)
  1406. {
  1407. struct net_device *dev = data;
  1408. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1409. /* disable intr if needed */
  1410. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1411. vmxnet3_disable_intr(adapter, adapter->intr.event_intr_idx);
  1412. if (adapter->shared->ecr)
  1413. vmxnet3_process_events(adapter);
  1414. vmxnet3_enable_intr(adapter, adapter->intr.event_intr_idx);
  1415. return IRQ_HANDLED;
  1416. }
  1417. #endif /* CONFIG_PCI_MSI */
  1418. /* Interrupt handler for vmxnet3 */
  1419. static irqreturn_t
  1420. vmxnet3_intr(int irq, void *dev_id)
  1421. {
  1422. struct net_device *dev = dev_id;
  1423. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1424. if (adapter->intr.type == VMXNET3_IT_INTX) {
  1425. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1426. if (unlikely(icr == 0))
  1427. /* not ours */
  1428. return IRQ_NONE;
  1429. }
  1430. /* disable intr if needed */
  1431. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1432. vmxnet3_disable_all_intrs(adapter);
  1433. napi_schedule(&adapter->rx_queue[0].napi);
  1434. return IRQ_HANDLED;
  1435. }
  1436. #ifdef CONFIG_NET_POLL_CONTROLLER
  1437. /* netpoll callback. */
  1438. static void
  1439. vmxnet3_netpoll(struct net_device *netdev)
  1440. {
  1441. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1442. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1443. vmxnet3_disable_all_intrs(adapter);
  1444. vmxnet3_do_poll(adapter, adapter->rx_queue[0].rx_ring[0].size);
  1445. vmxnet3_enable_all_intrs(adapter);
  1446. }
  1447. #endif /* CONFIG_NET_POLL_CONTROLLER */
  1448. static int
  1449. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1450. {
  1451. struct vmxnet3_intr *intr = &adapter->intr;
  1452. int err = 0, i;
  1453. int vector = 0;
  1454. #ifdef CONFIG_PCI_MSI
  1455. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1456. for (i = 0; i < adapter->num_tx_queues; i++) {
  1457. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1458. sprintf(adapter->tx_queue[i].name, "%s-tx-%d",
  1459. adapter->netdev->name, vector);
  1460. err = request_irq(
  1461. intr->msix_entries[vector].vector,
  1462. vmxnet3_msix_tx, 0,
  1463. adapter->tx_queue[i].name,
  1464. &adapter->tx_queue[i]);
  1465. } else {
  1466. sprintf(adapter->tx_queue[i].name, "%s-rxtx-%d",
  1467. adapter->netdev->name, vector);
  1468. }
  1469. if (err) {
  1470. dev_err(&adapter->netdev->dev,
  1471. "Failed to request irq for MSIX, %s, "
  1472. "error %d\n",
  1473. adapter->tx_queue[i].name, err);
  1474. return err;
  1475. }
  1476. /* Handle the case where only 1 MSIx was allocated for
  1477. * all tx queues */
  1478. if (adapter->share_intr == VMXNET3_INTR_TXSHARE) {
  1479. for (; i < adapter->num_tx_queues; i++)
  1480. adapter->tx_queue[i].comp_ring.intr_idx
  1481. = vector;
  1482. vector++;
  1483. break;
  1484. } else {
  1485. adapter->tx_queue[i].comp_ring.intr_idx
  1486. = vector++;
  1487. }
  1488. }
  1489. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE)
  1490. vector = 0;
  1491. for (i = 0; i < adapter->num_rx_queues; i++) {
  1492. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE)
  1493. sprintf(adapter->rx_queue[i].name, "%s-rx-%d",
  1494. adapter->netdev->name, vector);
  1495. else
  1496. sprintf(adapter->rx_queue[i].name, "%s-rxtx-%d",
  1497. adapter->netdev->name, vector);
  1498. err = request_irq(intr->msix_entries[vector].vector,
  1499. vmxnet3_msix_rx, 0,
  1500. adapter->rx_queue[i].name,
  1501. &(adapter->rx_queue[i]));
  1502. if (err) {
  1503. printk(KERN_ERR "Failed to request irq for MSIX"
  1504. ", %s, error %d\n",
  1505. adapter->rx_queue[i].name, err);
  1506. return err;
  1507. }
  1508. adapter->rx_queue[i].comp_ring.intr_idx = vector++;
  1509. }
  1510. sprintf(intr->event_msi_vector_name, "%s-event-%d",
  1511. adapter->netdev->name, vector);
  1512. err = request_irq(intr->msix_entries[vector].vector,
  1513. vmxnet3_msix_event, 0,
  1514. intr->event_msi_vector_name, adapter->netdev);
  1515. intr->event_intr_idx = vector;
  1516. } else if (intr->type == VMXNET3_IT_MSI) {
  1517. adapter->num_rx_queues = 1;
  1518. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1519. adapter->netdev->name, adapter->netdev);
  1520. } else {
  1521. #endif
  1522. adapter->num_rx_queues = 1;
  1523. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1524. IRQF_SHARED, adapter->netdev->name,
  1525. adapter->netdev);
  1526. #ifdef CONFIG_PCI_MSI
  1527. }
  1528. #endif
  1529. intr->num_intrs = vector + 1;
  1530. if (err) {
  1531. printk(KERN_ERR "Failed to request irq %s (intr type:%d), error"
  1532. ":%d\n", adapter->netdev->name, intr->type, err);
  1533. } else {
  1534. /* Number of rx queues will not change after this */
  1535. for (i = 0; i < adapter->num_rx_queues; i++) {
  1536. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1537. rq->qid = i;
  1538. rq->qid2 = i + adapter->num_rx_queues;
  1539. }
  1540. /* init our intr settings */
  1541. for (i = 0; i < intr->num_intrs; i++)
  1542. intr->mod_levels[i] = UPT1_IML_ADAPTIVE;
  1543. if (adapter->intr.type != VMXNET3_IT_MSIX) {
  1544. adapter->intr.event_intr_idx = 0;
  1545. for (i = 0; i < adapter->num_tx_queues; i++)
  1546. adapter->tx_queue[i].comp_ring.intr_idx = 0;
  1547. adapter->rx_queue[0].comp_ring.intr_idx = 0;
  1548. }
  1549. printk(KERN_INFO "%s: intr type %u, mode %u, %u vectors "
  1550. "allocated\n", adapter->netdev->name, intr->type,
  1551. intr->mask_mode, intr->num_intrs);
  1552. }
  1553. return err;
  1554. }
  1555. static void
  1556. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1557. {
  1558. struct vmxnet3_intr *intr = &adapter->intr;
  1559. BUG_ON(intr->type == VMXNET3_IT_AUTO || intr->num_intrs <= 0);
  1560. switch (intr->type) {
  1561. #ifdef CONFIG_PCI_MSI
  1562. case VMXNET3_IT_MSIX:
  1563. {
  1564. int i, vector = 0;
  1565. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE) {
  1566. for (i = 0; i < adapter->num_tx_queues; i++) {
  1567. free_irq(intr->msix_entries[vector++].vector,
  1568. &(adapter->tx_queue[i]));
  1569. if (adapter->share_intr == VMXNET3_INTR_TXSHARE)
  1570. break;
  1571. }
  1572. }
  1573. for (i = 0; i < adapter->num_rx_queues; i++) {
  1574. free_irq(intr->msix_entries[vector++].vector,
  1575. &(adapter->rx_queue[i]));
  1576. }
  1577. free_irq(intr->msix_entries[vector].vector,
  1578. adapter->netdev);
  1579. BUG_ON(vector >= intr->num_intrs);
  1580. break;
  1581. }
  1582. #endif
  1583. case VMXNET3_IT_MSI:
  1584. free_irq(adapter->pdev->irq, adapter->netdev);
  1585. break;
  1586. case VMXNET3_IT_INTX:
  1587. free_irq(adapter->pdev->irq, adapter->netdev);
  1588. break;
  1589. default:
  1590. BUG();
  1591. }
  1592. }
  1593. static void
  1594. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1595. {
  1596. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1597. u16 vid;
  1598. /* allow untagged pkts */
  1599. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1600. for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
  1601. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1602. }
  1603. static int
  1604. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1605. {
  1606. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1607. if (!(netdev->flags & IFF_PROMISC)) {
  1608. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1609. unsigned long flags;
  1610. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1611. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1612. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1613. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1614. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1615. }
  1616. set_bit(vid, adapter->active_vlans);
  1617. return 0;
  1618. }
  1619. static int
  1620. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1621. {
  1622. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1623. if (!(netdev->flags & IFF_PROMISC)) {
  1624. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1625. unsigned long flags;
  1626. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1627. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1628. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1629. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1630. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1631. }
  1632. clear_bit(vid, adapter->active_vlans);
  1633. return 0;
  1634. }
  1635. static u8 *
  1636. vmxnet3_copy_mc(struct net_device *netdev)
  1637. {
  1638. u8 *buf = NULL;
  1639. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1640. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1641. if (sz <= 0xffff) {
  1642. /* We may be called with BH disabled */
  1643. buf = kmalloc(sz, GFP_ATOMIC);
  1644. if (buf) {
  1645. struct netdev_hw_addr *ha;
  1646. int i = 0;
  1647. netdev_for_each_mc_addr(ha, netdev)
  1648. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1649. ETH_ALEN);
  1650. }
  1651. }
  1652. return buf;
  1653. }
  1654. static void
  1655. vmxnet3_set_mc(struct net_device *netdev)
  1656. {
  1657. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1658. unsigned long flags;
  1659. struct Vmxnet3_RxFilterConf *rxConf =
  1660. &adapter->shared->devRead.rxFilterConf;
  1661. u8 *new_table = NULL;
  1662. u32 new_mode = VMXNET3_RXM_UCAST;
  1663. if (netdev->flags & IFF_PROMISC) {
  1664. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1665. memset(vfTable, 0, VMXNET3_VFT_SIZE * sizeof(*vfTable));
  1666. new_mode |= VMXNET3_RXM_PROMISC;
  1667. } else {
  1668. vmxnet3_restore_vlan(adapter);
  1669. }
  1670. if (netdev->flags & IFF_BROADCAST)
  1671. new_mode |= VMXNET3_RXM_BCAST;
  1672. if (netdev->flags & IFF_ALLMULTI)
  1673. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1674. else
  1675. if (!netdev_mc_empty(netdev)) {
  1676. new_table = vmxnet3_copy_mc(netdev);
  1677. if (new_table) {
  1678. new_mode |= VMXNET3_RXM_MCAST;
  1679. rxConf->mfTableLen = cpu_to_le16(
  1680. netdev_mc_count(netdev) * ETH_ALEN);
  1681. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1682. new_table));
  1683. } else {
  1684. printk(KERN_INFO "%s: failed to copy mcast list"
  1685. ", setting ALL_MULTI\n", netdev->name);
  1686. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1687. }
  1688. }
  1689. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1690. rxConf->mfTableLen = 0;
  1691. rxConf->mfTablePA = 0;
  1692. }
  1693. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1694. if (new_mode != rxConf->rxMode) {
  1695. rxConf->rxMode = cpu_to_le32(new_mode);
  1696. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1697. VMXNET3_CMD_UPDATE_RX_MODE);
  1698. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1699. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1700. }
  1701. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1702. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1703. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1704. kfree(new_table);
  1705. }
  1706. void
  1707. vmxnet3_rq_destroy_all(struct vmxnet3_adapter *adapter)
  1708. {
  1709. int i;
  1710. for (i = 0; i < adapter->num_rx_queues; i++)
  1711. vmxnet3_rq_destroy(&adapter->rx_queue[i], adapter);
  1712. }
  1713. /*
  1714. * Set up driver_shared based on settings in adapter.
  1715. */
  1716. static void
  1717. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1718. {
  1719. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1720. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1721. struct Vmxnet3_TxQueueConf *tqc;
  1722. struct Vmxnet3_RxQueueConf *rqc;
  1723. int i;
  1724. memset(shared, 0, sizeof(*shared));
  1725. /* driver settings */
  1726. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1727. devRead->misc.driverInfo.version = cpu_to_le32(
  1728. VMXNET3_DRIVER_VERSION_NUM);
  1729. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1730. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1731. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1732. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1733. *((u32 *)&devRead->misc.driverInfo.gos));
  1734. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1735. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1736. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1737. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1738. /* set up feature flags */
  1739. if (adapter->netdev->features & NETIF_F_RXCSUM)
  1740. devRead->misc.uptFeatures |= UPT1_F_RXCSUM;
  1741. if (adapter->netdev->features & NETIF_F_LRO) {
  1742. devRead->misc.uptFeatures |= UPT1_F_LRO;
  1743. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1744. }
  1745. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX)
  1746. devRead->misc.uptFeatures |= UPT1_F_RXVLAN;
  1747. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1748. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1749. devRead->misc.queueDescLen = cpu_to_le32(
  1750. adapter->num_tx_queues * sizeof(struct Vmxnet3_TxQueueDesc) +
  1751. adapter->num_rx_queues * sizeof(struct Vmxnet3_RxQueueDesc));
  1752. /* tx queue settings */
  1753. devRead->misc.numTxQueues = adapter->num_tx_queues;
  1754. for (i = 0; i < adapter->num_tx_queues; i++) {
  1755. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  1756. BUG_ON(adapter->tx_queue[i].tx_ring.base == NULL);
  1757. tqc = &adapter->tqd_start[i].conf;
  1758. tqc->txRingBasePA = cpu_to_le64(tq->tx_ring.basePA);
  1759. tqc->dataRingBasePA = cpu_to_le64(tq->data_ring.basePA);
  1760. tqc->compRingBasePA = cpu_to_le64(tq->comp_ring.basePA);
  1761. tqc->ddPA = cpu_to_le64(virt_to_phys(tq->buf_info));
  1762. tqc->txRingSize = cpu_to_le32(tq->tx_ring.size);
  1763. tqc->dataRingSize = cpu_to_le32(tq->data_ring.size);
  1764. tqc->compRingSize = cpu_to_le32(tq->comp_ring.size);
  1765. tqc->ddLen = cpu_to_le32(
  1766. sizeof(struct vmxnet3_tx_buf_info) *
  1767. tqc->txRingSize);
  1768. tqc->intrIdx = tq->comp_ring.intr_idx;
  1769. }
  1770. /* rx queue settings */
  1771. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1772. for (i = 0; i < adapter->num_rx_queues; i++) {
  1773. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  1774. rqc = &adapter->rqd_start[i].conf;
  1775. rqc->rxRingBasePA[0] = cpu_to_le64(rq->rx_ring[0].basePA);
  1776. rqc->rxRingBasePA[1] = cpu_to_le64(rq->rx_ring[1].basePA);
  1777. rqc->compRingBasePA = cpu_to_le64(rq->comp_ring.basePA);
  1778. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1779. rq->buf_info));
  1780. rqc->rxRingSize[0] = cpu_to_le32(rq->rx_ring[0].size);
  1781. rqc->rxRingSize[1] = cpu_to_le32(rq->rx_ring[1].size);
  1782. rqc->compRingSize = cpu_to_le32(rq->comp_ring.size);
  1783. rqc->ddLen = cpu_to_le32(
  1784. sizeof(struct vmxnet3_rx_buf_info) *
  1785. (rqc->rxRingSize[0] +
  1786. rqc->rxRingSize[1]));
  1787. rqc->intrIdx = rq->comp_ring.intr_idx;
  1788. }
  1789. #ifdef VMXNET3_RSS
  1790. memset(adapter->rss_conf, 0, sizeof(*adapter->rss_conf));
  1791. if (adapter->rss) {
  1792. struct UPT1_RSSConf *rssConf = adapter->rss_conf;
  1793. devRead->misc.uptFeatures |= UPT1_F_RSS;
  1794. devRead->misc.numRxQueues = adapter->num_rx_queues;
  1795. rssConf->hashType = UPT1_RSS_HASH_TYPE_TCP_IPV4 |
  1796. UPT1_RSS_HASH_TYPE_IPV4 |
  1797. UPT1_RSS_HASH_TYPE_TCP_IPV6 |
  1798. UPT1_RSS_HASH_TYPE_IPV6;
  1799. rssConf->hashFunc = UPT1_RSS_HASH_FUNC_TOEPLITZ;
  1800. rssConf->hashKeySize = UPT1_RSS_MAX_KEY_SIZE;
  1801. rssConf->indTableSize = VMXNET3_RSS_IND_TABLE_SIZE;
  1802. get_random_bytes(&rssConf->hashKey[0], rssConf->hashKeySize);
  1803. for (i = 0; i < rssConf->indTableSize; i++)
  1804. rssConf->indTable[i] = ethtool_rxfh_indir_default(
  1805. i, adapter->num_rx_queues);
  1806. devRead->rssConfDesc.confVer = 1;
  1807. devRead->rssConfDesc.confLen = sizeof(*rssConf);
  1808. devRead->rssConfDesc.confPA = virt_to_phys(rssConf);
  1809. }
  1810. #endif /* VMXNET3_RSS */
  1811. /* intr settings */
  1812. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1813. VMXNET3_IMM_AUTO;
  1814. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1815. for (i = 0; i < adapter->intr.num_intrs; i++)
  1816. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1817. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1818. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1819. /* rx filter settings */
  1820. devRead->rxFilterConf.rxMode = 0;
  1821. vmxnet3_restore_vlan(adapter);
  1822. vmxnet3_write_mac_addr(adapter, adapter->netdev->dev_addr);
  1823. /* the rest are already zeroed */
  1824. }
  1825. int
  1826. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1827. {
  1828. int err, i;
  1829. u32 ret;
  1830. unsigned long flags;
  1831. dev_dbg(&adapter->netdev->dev, "%s: skb_buf_size %d, rx_buf_per_pkt %d,"
  1832. " ring sizes %u %u %u\n", adapter->netdev->name,
  1833. adapter->skb_buf_size, adapter->rx_buf_per_pkt,
  1834. adapter->tx_queue[0].tx_ring.size,
  1835. adapter->rx_queue[0].rx_ring[0].size,
  1836. adapter->rx_queue[0].rx_ring[1].size);
  1837. vmxnet3_tq_init_all(adapter);
  1838. err = vmxnet3_rq_init_all(adapter);
  1839. if (err) {
  1840. printk(KERN_ERR "Failed to init rx queue for %s: error %d\n",
  1841. adapter->netdev->name, err);
  1842. goto rq_err;
  1843. }
  1844. err = vmxnet3_request_irqs(adapter);
  1845. if (err) {
  1846. printk(KERN_ERR "Failed to setup irq for %s: error %d\n",
  1847. adapter->netdev->name, err);
  1848. goto irq_err;
  1849. }
  1850. vmxnet3_setup_driver_shared(adapter);
  1851. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1852. adapter->shared_pa));
  1853. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1854. adapter->shared_pa));
  1855. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1856. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1857. VMXNET3_CMD_ACTIVATE_DEV);
  1858. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1859. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1860. if (ret != 0) {
  1861. printk(KERN_ERR "Failed to activate dev %s: error %u\n",
  1862. adapter->netdev->name, ret);
  1863. err = -EINVAL;
  1864. goto activate_err;
  1865. }
  1866. for (i = 0; i < adapter->num_rx_queues; i++) {
  1867. VMXNET3_WRITE_BAR0_REG(adapter,
  1868. VMXNET3_REG_RXPROD + i * VMXNET3_REG_ALIGN,
  1869. adapter->rx_queue[i].rx_ring[0].next2fill);
  1870. VMXNET3_WRITE_BAR0_REG(adapter, (VMXNET3_REG_RXPROD2 +
  1871. (i * VMXNET3_REG_ALIGN)),
  1872. adapter->rx_queue[i].rx_ring[1].next2fill);
  1873. }
  1874. /* Apply the rx filter settins last. */
  1875. vmxnet3_set_mc(adapter->netdev);
  1876. /*
  1877. * Check link state when first activating device. It will start the
  1878. * tx queue if the link is up.
  1879. */
  1880. vmxnet3_check_link(adapter, true);
  1881. for (i = 0; i < adapter->num_rx_queues; i++)
  1882. napi_enable(&adapter->rx_queue[i].napi);
  1883. vmxnet3_enable_all_intrs(adapter);
  1884. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1885. return 0;
  1886. activate_err:
  1887. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1888. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1889. vmxnet3_free_irqs(adapter);
  1890. irq_err:
  1891. rq_err:
  1892. /* free up buffers we allocated */
  1893. vmxnet3_rq_cleanup_all(adapter);
  1894. return err;
  1895. }
  1896. void
  1897. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1898. {
  1899. unsigned long flags;
  1900. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1901. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1902. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1903. }
  1904. int
  1905. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1906. {
  1907. int i;
  1908. unsigned long flags;
  1909. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1910. return 0;
  1911. spin_lock_irqsave(&adapter->cmd_lock, flags);
  1912. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1913. VMXNET3_CMD_QUIESCE_DEV);
  1914. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  1915. vmxnet3_disable_all_intrs(adapter);
  1916. for (i = 0; i < adapter->num_rx_queues; i++)
  1917. napi_disable(&adapter->rx_queue[i].napi);
  1918. netif_tx_disable(adapter->netdev);
  1919. adapter->link_speed = 0;
  1920. netif_carrier_off(adapter->netdev);
  1921. vmxnet3_tq_cleanup_all(adapter);
  1922. vmxnet3_rq_cleanup_all(adapter);
  1923. vmxnet3_free_irqs(adapter);
  1924. return 0;
  1925. }
  1926. static void
  1927. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1928. {
  1929. u32 tmp;
  1930. tmp = *(u32 *)mac;
  1931. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1932. tmp = (mac[5] << 8) | mac[4];
  1933. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1934. }
  1935. static int
  1936. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1937. {
  1938. struct sockaddr *addr = p;
  1939. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1940. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1941. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1942. return 0;
  1943. }
  1944. /* ==================== initialization and cleanup routines ============ */
  1945. static int
  1946. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1947. {
  1948. int err;
  1949. unsigned long mmio_start, mmio_len;
  1950. struct pci_dev *pdev = adapter->pdev;
  1951. err = pci_enable_device(pdev);
  1952. if (err) {
  1953. printk(KERN_ERR "Failed to enable adapter %s: error %d\n",
  1954. pci_name(pdev), err);
  1955. return err;
  1956. }
  1957. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1958. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1959. printk(KERN_ERR "pci_set_consistent_dma_mask failed "
  1960. "for adapter %s\n", pci_name(pdev));
  1961. err = -EIO;
  1962. goto err_set_mask;
  1963. }
  1964. *dma64 = true;
  1965. } else {
  1966. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1967. printk(KERN_ERR "pci_set_dma_mask failed for adapter "
  1968. "%s\n", pci_name(pdev));
  1969. err = -EIO;
  1970. goto err_set_mask;
  1971. }
  1972. *dma64 = false;
  1973. }
  1974. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  1975. vmxnet3_driver_name);
  1976. if (err) {
  1977. printk(KERN_ERR "Failed to request region for adapter %s: "
  1978. "error %d\n", pci_name(pdev), err);
  1979. goto err_set_mask;
  1980. }
  1981. pci_set_master(pdev);
  1982. mmio_start = pci_resource_start(pdev, 0);
  1983. mmio_len = pci_resource_len(pdev, 0);
  1984. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  1985. if (!adapter->hw_addr0) {
  1986. printk(KERN_ERR "Failed to map bar0 for adapter %s\n",
  1987. pci_name(pdev));
  1988. err = -EIO;
  1989. goto err_ioremap;
  1990. }
  1991. mmio_start = pci_resource_start(pdev, 1);
  1992. mmio_len = pci_resource_len(pdev, 1);
  1993. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  1994. if (!adapter->hw_addr1) {
  1995. printk(KERN_ERR "Failed to map bar1 for adapter %s\n",
  1996. pci_name(pdev));
  1997. err = -EIO;
  1998. goto err_bar1;
  1999. }
  2000. return 0;
  2001. err_bar1:
  2002. iounmap(adapter->hw_addr0);
  2003. err_ioremap:
  2004. pci_release_selected_regions(pdev, (1 << 2) - 1);
  2005. err_set_mask:
  2006. pci_disable_device(pdev);
  2007. return err;
  2008. }
  2009. static void
  2010. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  2011. {
  2012. BUG_ON(!adapter->pdev);
  2013. iounmap(adapter->hw_addr0);
  2014. iounmap(adapter->hw_addr1);
  2015. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  2016. pci_disable_device(adapter->pdev);
  2017. }
  2018. static void
  2019. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  2020. {
  2021. size_t sz, i, ring0_size, ring1_size, comp_size;
  2022. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[0];
  2023. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  2024. VMXNET3_MAX_ETH_HDR_SIZE) {
  2025. adapter->skb_buf_size = adapter->netdev->mtu +
  2026. VMXNET3_MAX_ETH_HDR_SIZE;
  2027. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  2028. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  2029. adapter->rx_buf_per_pkt = 1;
  2030. } else {
  2031. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  2032. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  2033. VMXNET3_MAX_ETH_HDR_SIZE;
  2034. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  2035. }
  2036. /*
  2037. * for simplicity, force the ring0 size to be a multiple of
  2038. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  2039. */
  2040. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  2041. ring0_size = adapter->rx_queue[0].rx_ring[0].size;
  2042. ring0_size = (ring0_size + sz - 1) / sz * sz;
  2043. ring0_size = min_t(u32, ring0_size, VMXNET3_RX_RING_MAX_SIZE /
  2044. sz * sz);
  2045. ring1_size = adapter->rx_queue[0].rx_ring[1].size;
  2046. comp_size = ring0_size + ring1_size;
  2047. for (i = 0; i < adapter->num_rx_queues; i++) {
  2048. rq = &adapter->rx_queue[i];
  2049. rq->rx_ring[0].size = ring0_size;
  2050. rq->rx_ring[1].size = ring1_size;
  2051. rq->comp_ring.size = comp_size;
  2052. }
  2053. }
  2054. int
  2055. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  2056. u32 rx_ring_size, u32 rx_ring2_size)
  2057. {
  2058. int err = 0, i;
  2059. for (i = 0; i < adapter->num_tx_queues; i++) {
  2060. struct vmxnet3_tx_queue *tq = &adapter->tx_queue[i];
  2061. tq->tx_ring.size = tx_ring_size;
  2062. tq->data_ring.size = tx_ring_size;
  2063. tq->comp_ring.size = tx_ring_size;
  2064. tq->shared = &adapter->tqd_start[i].ctrl;
  2065. tq->stopped = true;
  2066. tq->adapter = adapter;
  2067. tq->qid = i;
  2068. err = vmxnet3_tq_create(tq, adapter);
  2069. /*
  2070. * Too late to change num_tx_queues. We cannot do away with
  2071. * lesser number of queues than what we asked for
  2072. */
  2073. if (err)
  2074. goto queue_err;
  2075. }
  2076. adapter->rx_queue[0].rx_ring[0].size = rx_ring_size;
  2077. adapter->rx_queue[0].rx_ring[1].size = rx_ring2_size;
  2078. vmxnet3_adjust_rx_ring_size(adapter);
  2079. for (i = 0; i < adapter->num_rx_queues; i++) {
  2080. struct vmxnet3_rx_queue *rq = &adapter->rx_queue[i];
  2081. /* qid and qid2 for rx queues will be assigned later when num
  2082. * of rx queues is finalized after allocating intrs */
  2083. rq->shared = &adapter->rqd_start[i].ctrl;
  2084. rq->adapter = adapter;
  2085. err = vmxnet3_rq_create(rq, adapter);
  2086. if (err) {
  2087. if (i == 0) {
  2088. printk(KERN_ERR "Could not allocate any rx"
  2089. "queues. Aborting.\n");
  2090. goto queue_err;
  2091. } else {
  2092. printk(KERN_INFO "Number of rx queues changed "
  2093. "to : %d.\n", i);
  2094. adapter->num_rx_queues = i;
  2095. err = 0;
  2096. break;
  2097. }
  2098. }
  2099. }
  2100. return err;
  2101. queue_err:
  2102. vmxnet3_tq_destroy_all(adapter);
  2103. return err;
  2104. }
  2105. static int
  2106. vmxnet3_open(struct net_device *netdev)
  2107. {
  2108. struct vmxnet3_adapter *adapter;
  2109. int err, i;
  2110. adapter = netdev_priv(netdev);
  2111. for (i = 0; i < adapter->num_tx_queues; i++)
  2112. spin_lock_init(&adapter->tx_queue[i].tx_lock);
  2113. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  2114. VMXNET3_DEF_RX_RING_SIZE,
  2115. VMXNET3_DEF_RX_RING_SIZE);
  2116. if (err)
  2117. goto queue_err;
  2118. err = vmxnet3_activate_dev(adapter);
  2119. if (err)
  2120. goto activate_err;
  2121. return 0;
  2122. activate_err:
  2123. vmxnet3_rq_destroy_all(adapter);
  2124. vmxnet3_tq_destroy_all(adapter);
  2125. queue_err:
  2126. return err;
  2127. }
  2128. static int
  2129. vmxnet3_close(struct net_device *netdev)
  2130. {
  2131. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2132. /*
  2133. * Reset_work may be in the middle of resetting the device, wait for its
  2134. * completion.
  2135. */
  2136. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2137. msleep(1);
  2138. vmxnet3_quiesce_dev(adapter);
  2139. vmxnet3_rq_destroy_all(adapter);
  2140. vmxnet3_tq_destroy_all(adapter);
  2141. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2142. return 0;
  2143. }
  2144. void
  2145. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  2146. {
  2147. int i;
  2148. /*
  2149. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  2150. * vmxnet3_close() will deadlock.
  2151. */
  2152. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  2153. /* we need to enable NAPI, otherwise dev_close will deadlock */
  2154. for (i = 0; i < adapter->num_rx_queues; i++)
  2155. napi_enable(&adapter->rx_queue[i].napi);
  2156. dev_close(adapter->netdev);
  2157. }
  2158. static int
  2159. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  2160. {
  2161. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2162. int err = 0;
  2163. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  2164. return -EINVAL;
  2165. netdev->mtu = new_mtu;
  2166. /*
  2167. * Reset_work may be in the middle of resetting the device, wait for its
  2168. * completion.
  2169. */
  2170. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2171. msleep(1);
  2172. if (netif_running(netdev)) {
  2173. vmxnet3_quiesce_dev(adapter);
  2174. vmxnet3_reset_dev(adapter);
  2175. /* we need to re-create the rx queue based on the new mtu */
  2176. vmxnet3_rq_destroy_all(adapter);
  2177. vmxnet3_adjust_rx_ring_size(adapter);
  2178. err = vmxnet3_rq_create_all(adapter);
  2179. if (err) {
  2180. printk(KERN_ERR "%s: failed to re-create rx queues,"
  2181. " error %d. Closing it.\n", netdev->name, err);
  2182. goto out;
  2183. }
  2184. err = vmxnet3_activate_dev(adapter);
  2185. if (err) {
  2186. printk(KERN_ERR "%s: failed to re-activate, error %d. "
  2187. "Closing it\n", netdev->name, err);
  2188. goto out;
  2189. }
  2190. }
  2191. out:
  2192. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2193. if (err)
  2194. vmxnet3_force_close(adapter);
  2195. return err;
  2196. }
  2197. static void
  2198. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  2199. {
  2200. struct net_device *netdev = adapter->netdev;
  2201. netdev->hw_features = NETIF_F_SG | NETIF_F_RXCSUM |
  2202. NETIF_F_HW_CSUM | NETIF_F_HW_VLAN_TX |
  2203. NETIF_F_HW_VLAN_RX | NETIF_F_TSO | NETIF_F_TSO6 |
  2204. NETIF_F_LRO;
  2205. if (dma64)
  2206. netdev->hw_features |= NETIF_F_HIGHDMA;
  2207. netdev->vlan_features = netdev->hw_features &
  2208. ~(NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2209. netdev->features = netdev->hw_features | NETIF_F_HW_VLAN_FILTER;
  2210. netdev_info(adapter->netdev,
  2211. "features: sg csum vlan jf tso tsoIPv6 lro%s\n",
  2212. dma64 ? " highDMA" : "");
  2213. }
  2214. static void
  2215. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  2216. {
  2217. u32 tmp;
  2218. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  2219. *(u32 *)mac = tmp;
  2220. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  2221. mac[4] = tmp & 0xff;
  2222. mac[5] = (tmp >> 8) & 0xff;
  2223. }
  2224. #ifdef CONFIG_PCI_MSI
  2225. /*
  2226. * Enable MSIx vectors.
  2227. * Returns :
  2228. * 0 on successful enabling of required vectors,
  2229. * VMXNET3_LINUX_MIN_MSIX_VECT when only minimum number of vectors required
  2230. * could be enabled.
  2231. * number of vectors which can be enabled otherwise (this number is smaller
  2232. * than VMXNET3_LINUX_MIN_MSIX_VECT)
  2233. */
  2234. static int
  2235. vmxnet3_acquire_msix_vectors(struct vmxnet3_adapter *adapter,
  2236. int vectors)
  2237. {
  2238. int err = 0, vector_threshold;
  2239. vector_threshold = VMXNET3_LINUX_MIN_MSIX_VECT;
  2240. while (vectors >= vector_threshold) {
  2241. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  2242. vectors);
  2243. if (!err) {
  2244. adapter->intr.num_intrs = vectors;
  2245. return 0;
  2246. } else if (err < 0) {
  2247. netdev_err(adapter->netdev,
  2248. "Failed to enable MSI-X, error: %d\n", err);
  2249. vectors = 0;
  2250. } else if (err < vector_threshold) {
  2251. break;
  2252. } else {
  2253. /* If fails to enable required number of MSI-x vectors
  2254. * try enabling minimum number of vectors required.
  2255. */
  2256. netdev_err(adapter->netdev,
  2257. "Failed to enable %d MSI-X, trying %d instead\n",
  2258. vectors, vector_threshold);
  2259. vectors = vector_threshold;
  2260. }
  2261. }
  2262. netdev_info(adapter->netdev,
  2263. "Number of MSI-X interrupts which can be allocated are lower than min threshold required.\n");
  2264. return err;
  2265. }
  2266. #endif /* CONFIG_PCI_MSI */
  2267. static void
  2268. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  2269. {
  2270. u32 cfg;
  2271. unsigned long flags;
  2272. /* intr settings */
  2273. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2274. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2275. VMXNET3_CMD_GET_CONF_INTR);
  2276. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  2277. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2278. adapter->intr.type = cfg & 0x3;
  2279. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  2280. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  2281. adapter->intr.type = VMXNET3_IT_MSIX;
  2282. }
  2283. #ifdef CONFIG_PCI_MSI
  2284. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2285. int vector, err = 0;
  2286. adapter->intr.num_intrs = (adapter->share_intr ==
  2287. VMXNET3_INTR_TXSHARE) ? 1 :
  2288. adapter->num_tx_queues;
  2289. adapter->intr.num_intrs += (adapter->share_intr ==
  2290. VMXNET3_INTR_BUDDYSHARE) ? 0 :
  2291. adapter->num_rx_queues;
  2292. adapter->intr.num_intrs += 1; /* for link event */
  2293. adapter->intr.num_intrs = (adapter->intr.num_intrs >
  2294. VMXNET3_LINUX_MIN_MSIX_VECT
  2295. ? adapter->intr.num_intrs :
  2296. VMXNET3_LINUX_MIN_MSIX_VECT);
  2297. for (vector = 0; vector < adapter->intr.num_intrs; vector++)
  2298. adapter->intr.msix_entries[vector].entry = vector;
  2299. err = vmxnet3_acquire_msix_vectors(adapter,
  2300. adapter->intr.num_intrs);
  2301. /* If we cannot allocate one MSIx vector per queue
  2302. * then limit the number of rx queues to 1
  2303. */
  2304. if (err == VMXNET3_LINUX_MIN_MSIX_VECT) {
  2305. if (adapter->share_intr != VMXNET3_INTR_BUDDYSHARE
  2306. || adapter->num_rx_queues != 1) {
  2307. adapter->share_intr = VMXNET3_INTR_TXSHARE;
  2308. printk(KERN_ERR "Number of rx queues : 1\n");
  2309. adapter->num_rx_queues = 1;
  2310. adapter->intr.num_intrs =
  2311. VMXNET3_LINUX_MIN_MSIX_VECT;
  2312. }
  2313. return;
  2314. }
  2315. if (!err)
  2316. return;
  2317. /* If we cannot allocate MSIx vectors use only one rx queue */
  2318. netdev_info(adapter->netdev,
  2319. "Failed to enable MSI-X, error %d . Limiting #rx queues to 1, try MSI.\n",
  2320. err);
  2321. adapter->intr.type = VMXNET3_IT_MSI;
  2322. }
  2323. if (adapter->intr.type == VMXNET3_IT_MSI) {
  2324. int err;
  2325. err = pci_enable_msi(adapter->pdev);
  2326. if (!err) {
  2327. adapter->num_rx_queues = 1;
  2328. adapter->intr.num_intrs = 1;
  2329. return;
  2330. }
  2331. }
  2332. #endif /* CONFIG_PCI_MSI */
  2333. adapter->num_rx_queues = 1;
  2334. printk(KERN_INFO "Using INTx interrupt, #Rx queues: 1.\n");
  2335. adapter->intr.type = VMXNET3_IT_INTX;
  2336. /* INT-X related setting */
  2337. adapter->intr.num_intrs = 1;
  2338. }
  2339. static void
  2340. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  2341. {
  2342. if (adapter->intr.type == VMXNET3_IT_MSIX)
  2343. pci_disable_msix(adapter->pdev);
  2344. else if (adapter->intr.type == VMXNET3_IT_MSI)
  2345. pci_disable_msi(adapter->pdev);
  2346. else
  2347. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  2348. }
  2349. static void
  2350. vmxnet3_tx_timeout(struct net_device *netdev)
  2351. {
  2352. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2353. adapter->tx_timeout_count++;
  2354. printk(KERN_ERR "%s: tx hang\n", adapter->netdev->name);
  2355. schedule_work(&adapter->work);
  2356. netif_wake_queue(adapter->netdev);
  2357. }
  2358. static void
  2359. vmxnet3_reset_work(struct work_struct *data)
  2360. {
  2361. struct vmxnet3_adapter *adapter;
  2362. adapter = container_of(data, struct vmxnet3_adapter, work);
  2363. /* if another thread is resetting the device, no need to proceed */
  2364. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  2365. return;
  2366. /* if the device is closed, we must leave it alone */
  2367. rtnl_lock();
  2368. if (netif_running(adapter->netdev)) {
  2369. printk(KERN_INFO "%s: resetting\n", adapter->netdev->name);
  2370. vmxnet3_quiesce_dev(adapter);
  2371. vmxnet3_reset_dev(adapter);
  2372. vmxnet3_activate_dev(adapter);
  2373. } else {
  2374. printk(KERN_INFO "%s: already closed\n", adapter->netdev->name);
  2375. }
  2376. rtnl_unlock();
  2377. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  2378. }
  2379. static int
  2380. vmxnet3_probe_device(struct pci_dev *pdev,
  2381. const struct pci_device_id *id)
  2382. {
  2383. static const struct net_device_ops vmxnet3_netdev_ops = {
  2384. .ndo_open = vmxnet3_open,
  2385. .ndo_stop = vmxnet3_close,
  2386. .ndo_start_xmit = vmxnet3_xmit_frame,
  2387. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  2388. .ndo_change_mtu = vmxnet3_change_mtu,
  2389. .ndo_set_features = vmxnet3_set_features,
  2390. .ndo_get_stats64 = vmxnet3_get_stats64,
  2391. .ndo_tx_timeout = vmxnet3_tx_timeout,
  2392. .ndo_set_rx_mode = vmxnet3_set_mc,
  2393. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  2394. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  2395. #ifdef CONFIG_NET_POLL_CONTROLLER
  2396. .ndo_poll_controller = vmxnet3_netpoll,
  2397. #endif
  2398. };
  2399. int err;
  2400. bool dma64 = false; /* stupid gcc */
  2401. u32 ver;
  2402. struct net_device *netdev;
  2403. struct vmxnet3_adapter *adapter;
  2404. u8 mac[ETH_ALEN];
  2405. int size;
  2406. int num_tx_queues;
  2407. int num_rx_queues;
  2408. if (!pci_msi_enabled())
  2409. enable_mq = 0;
  2410. #ifdef VMXNET3_RSS
  2411. if (enable_mq)
  2412. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2413. (int)num_online_cpus());
  2414. else
  2415. #endif
  2416. num_rx_queues = 1;
  2417. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2418. if (enable_mq)
  2419. num_tx_queues = min(VMXNET3_DEVICE_MAX_TX_QUEUES,
  2420. (int)num_online_cpus());
  2421. else
  2422. num_tx_queues = 1;
  2423. num_tx_queues = rounddown_pow_of_two(num_tx_queues);
  2424. netdev = alloc_etherdev_mq(sizeof(struct vmxnet3_adapter),
  2425. max(num_tx_queues, num_rx_queues));
  2426. printk(KERN_INFO "# of Tx queues : %d, # of Rx queues : %d\n",
  2427. num_tx_queues, num_rx_queues);
  2428. if (!netdev)
  2429. return -ENOMEM;
  2430. pci_set_drvdata(pdev, netdev);
  2431. adapter = netdev_priv(netdev);
  2432. adapter->netdev = netdev;
  2433. adapter->pdev = pdev;
  2434. spin_lock_init(&adapter->cmd_lock);
  2435. adapter->shared = pci_alloc_consistent(adapter->pdev,
  2436. sizeof(struct Vmxnet3_DriverShared),
  2437. &adapter->shared_pa);
  2438. if (!adapter->shared) {
  2439. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2440. pci_name(pdev));
  2441. err = -ENOMEM;
  2442. goto err_alloc_shared;
  2443. }
  2444. adapter->num_rx_queues = num_rx_queues;
  2445. adapter->num_tx_queues = num_tx_queues;
  2446. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2447. size += sizeof(struct Vmxnet3_RxQueueDesc) * adapter->num_rx_queues;
  2448. adapter->tqd_start = pci_alloc_consistent(adapter->pdev, size,
  2449. &adapter->queue_desc_pa);
  2450. if (!adapter->tqd_start) {
  2451. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2452. pci_name(pdev));
  2453. err = -ENOMEM;
  2454. goto err_alloc_queue_desc;
  2455. }
  2456. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start +
  2457. adapter->num_tx_queues);
  2458. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2459. if (adapter->pm_conf == NULL) {
  2460. err = -ENOMEM;
  2461. goto err_alloc_pm;
  2462. }
  2463. #ifdef VMXNET3_RSS
  2464. adapter->rss_conf = kmalloc(sizeof(struct UPT1_RSSConf), GFP_KERNEL);
  2465. if (adapter->rss_conf == NULL) {
  2466. err = -ENOMEM;
  2467. goto err_alloc_rss;
  2468. }
  2469. #endif /* VMXNET3_RSS */
  2470. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2471. if (err < 0)
  2472. goto err_alloc_pci;
  2473. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2474. if (ver & 1) {
  2475. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2476. } else {
  2477. printk(KERN_ERR "Incompatible h/w version (0x%x) for adapter"
  2478. " %s\n", ver, pci_name(pdev));
  2479. err = -EBUSY;
  2480. goto err_ver;
  2481. }
  2482. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2483. if (ver & 1) {
  2484. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2485. } else {
  2486. printk(KERN_ERR "Incompatible upt version (0x%x) for "
  2487. "adapter %s\n", ver, pci_name(pdev));
  2488. err = -EBUSY;
  2489. goto err_ver;
  2490. }
  2491. SET_NETDEV_DEV(netdev, &pdev->dev);
  2492. vmxnet3_declare_features(adapter, dma64);
  2493. adapter->dev_number = atomic_read(&devices_found);
  2494. adapter->share_intr = irq_share_mode;
  2495. if (adapter->share_intr == VMXNET3_INTR_BUDDYSHARE &&
  2496. adapter->num_tx_queues != adapter->num_rx_queues)
  2497. adapter->share_intr = VMXNET3_INTR_DONTSHARE;
  2498. vmxnet3_alloc_intr_resources(adapter);
  2499. #ifdef VMXNET3_RSS
  2500. if (adapter->num_rx_queues > 1 &&
  2501. adapter->intr.type == VMXNET3_IT_MSIX) {
  2502. adapter->rss = true;
  2503. printk(KERN_INFO "RSS is enabled.\n");
  2504. } else {
  2505. adapter->rss = false;
  2506. }
  2507. #endif
  2508. vmxnet3_read_mac_addr(adapter, mac);
  2509. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2510. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2511. vmxnet3_set_ethtool_ops(netdev);
  2512. netdev->watchdog_timeo = 5 * HZ;
  2513. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2514. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2515. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  2516. int i;
  2517. for (i = 0; i < adapter->num_rx_queues; i++) {
  2518. netif_napi_add(adapter->netdev,
  2519. &adapter->rx_queue[i].napi,
  2520. vmxnet3_poll_rx_only, 64);
  2521. }
  2522. } else {
  2523. netif_napi_add(adapter->netdev, &adapter->rx_queue[0].napi,
  2524. vmxnet3_poll, 64);
  2525. }
  2526. netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
  2527. netif_set_real_num_rx_queues(adapter->netdev, adapter->num_rx_queues);
  2528. err = register_netdev(netdev);
  2529. if (err) {
  2530. printk(KERN_ERR "Failed to register adapter %s\n",
  2531. pci_name(pdev));
  2532. goto err_register;
  2533. }
  2534. vmxnet3_check_link(adapter, false);
  2535. atomic_inc(&devices_found);
  2536. return 0;
  2537. err_register:
  2538. vmxnet3_free_intr_resources(adapter);
  2539. err_ver:
  2540. vmxnet3_free_pci_resources(adapter);
  2541. err_alloc_pci:
  2542. #ifdef VMXNET3_RSS
  2543. kfree(adapter->rss_conf);
  2544. err_alloc_rss:
  2545. #endif
  2546. kfree(adapter->pm_conf);
  2547. err_alloc_pm:
  2548. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2549. adapter->queue_desc_pa);
  2550. err_alloc_queue_desc:
  2551. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2552. adapter->shared, adapter->shared_pa);
  2553. err_alloc_shared:
  2554. pci_set_drvdata(pdev, NULL);
  2555. free_netdev(netdev);
  2556. return err;
  2557. }
  2558. static void
  2559. vmxnet3_remove_device(struct pci_dev *pdev)
  2560. {
  2561. struct net_device *netdev = pci_get_drvdata(pdev);
  2562. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2563. int size = 0;
  2564. int num_rx_queues;
  2565. #ifdef VMXNET3_RSS
  2566. if (enable_mq)
  2567. num_rx_queues = min(VMXNET3_DEVICE_MAX_RX_QUEUES,
  2568. (int)num_online_cpus());
  2569. else
  2570. #endif
  2571. num_rx_queues = 1;
  2572. num_rx_queues = rounddown_pow_of_two(num_rx_queues);
  2573. cancel_work_sync(&adapter->work);
  2574. unregister_netdev(netdev);
  2575. vmxnet3_free_intr_resources(adapter);
  2576. vmxnet3_free_pci_resources(adapter);
  2577. #ifdef VMXNET3_RSS
  2578. kfree(adapter->rss_conf);
  2579. #endif
  2580. kfree(adapter->pm_conf);
  2581. size = sizeof(struct Vmxnet3_TxQueueDesc) * adapter->num_tx_queues;
  2582. size += sizeof(struct Vmxnet3_RxQueueDesc) * num_rx_queues;
  2583. pci_free_consistent(adapter->pdev, size, adapter->tqd_start,
  2584. adapter->queue_desc_pa);
  2585. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2586. adapter->shared, adapter->shared_pa);
  2587. free_netdev(netdev);
  2588. }
  2589. #ifdef CONFIG_PM
  2590. static int
  2591. vmxnet3_suspend(struct device *device)
  2592. {
  2593. struct pci_dev *pdev = to_pci_dev(device);
  2594. struct net_device *netdev = pci_get_drvdata(pdev);
  2595. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2596. struct Vmxnet3_PMConf *pmConf;
  2597. struct ethhdr *ehdr;
  2598. struct arphdr *ahdr;
  2599. u8 *arpreq;
  2600. struct in_device *in_dev;
  2601. struct in_ifaddr *ifa;
  2602. unsigned long flags;
  2603. int i = 0;
  2604. if (!netif_running(netdev))
  2605. return 0;
  2606. for (i = 0; i < adapter->num_rx_queues; i++)
  2607. napi_disable(&adapter->rx_queue[i].napi);
  2608. vmxnet3_disable_all_intrs(adapter);
  2609. vmxnet3_free_irqs(adapter);
  2610. vmxnet3_free_intr_resources(adapter);
  2611. netif_device_detach(netdev);
  2612. netif_tx_stop_all_queues(netdev);
  2613. /* Create wake-up filters. */
  2614. pmConf = adapter->pm_conf;
  2615. memset(pmConf, 0, sizeof(*pmConf));
  2616. if (adapter->wol & WAKE_UCAST) {
  2617. pmConf->filters[i].patternSize = ETH_ALEN;
  2618. pmConf->filters[i].maskSize = 1;
  2619. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2620. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2621. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2622. i++;
  2623. }
  2624. if (adapter->wol & WAKE_ARP) {
  2625. in_dev = in_dev_get(netdev);
  2626. if (!in_dev)
  2627. goto skip_arp;
  2628. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2629. if (!ifa)
  2630. goto skip_arp;
  2631. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2632. sizeof(struct arphdr) + /* ARP header */
  2633. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2634. 2 * sizeof(u32); /*2 IPv4 addresses */
  2635. pmConf->filters[i].maskSize =
  2636. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2637. /* ETH_P_ARP in Ethernet header. */
  2638. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2639. ehdr->h_proto = htons(ETH_P_ARP);
  2640. /* ARPOP_REQUEST in ARP header. */
  2641. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2642. ahdr->ar_op = htons(ARPOP_REQUEST);
  2643. arpreq = (u8 *)(ahdr + 1);
  2644. /* The Unicast IPv4 address in 'tip' field. */
  2645. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2646. *(u32 *)arpreq = ifa->ifa_address;
  2647. /* The mask for the relevant bits. */
  2648. pmConf->filters[i].mask[0] = 0x00;
  2649. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2650. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2651. pmConf->filters[i].mask[3] = 0x00;
  2652. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2653. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2654. in_dev_put(in_dev);
  2655. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_FILTER;
  2656. i++;
  2657. }
  2658. skip_arp:
  2659. if (adapter->wol & WAKE_MAGIC)
  2660. pmConf->wakeUpEvents |= VMXNET3_PM_WAKEUP_MAGIC;
  2661. pmConf->numFilters = i;
  2662. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2663. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2664. *pmConf));
  2665. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2666. pmConf));
  2667. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2668. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2669. VMXNET3_CMD_UPDATE_PMCFG);
  2670. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2671. pci_save_state(pdev);
  2672. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2673. adapter->wol);
  2674. pci_disable_device(pdev);
  2675. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2676. return 0;
  2677. }
  2678. static int
  2679. vmxnet3_resume(struct device *device)
  2680. {
  2681. int err, i = 0;
  2682. unsigned long flags;
  2683. struct pci_dev *pdev = to_pci_dev(device);
  2684. struct net_device *netdev = pci_get_drvdata(pdev);
  2685. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2686. struct Vmxnet3_PMConf *pmConf;
  2687. if (!netif_running(netdev))
  2688. return 0;
  2689. /* Destroy wake-up filters. */
  2690. pmConf = adapter->pm_conf;
  2691. memset(pmConf, 0, sizeof(*pmConf));
  2692. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2693. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2694. *pmConf));
  2695. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2696. pmConf));
  2697. netif_device_attach(netdev);
  2698. pci_set_power_state(pdev, PCI_D0);
  2699. pci_restore_state(pdev);
  2700. err = pci_enable_device_mem(pdev);
  2701. if (err != 0)
  2702. return err;
  2703. pci_enable_wake(pdev, PCI_D0, 0);
  2704. spin_lock_irqsave(&adapter->cmd_lock, flags);
  2705. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2706. VMXNET3_CMD_UPDATE_PMCFG);
  2707. spin_unlock_irqrestore(&adapter->cmd_lock, flags);
  2708. vmxnet3_alloc_intr_resources(adapter);
  2709. vmxnet3_request_irqs(adapter);
  2710. for (i = 0; i < adapter->num_rx_queues; i++)
  2711. napi_enable(&adapter->rx_queue[i].napi);
  2712. vmxnet3_enable_all_intrs(adapter);
  2713. return 0;
  2714. }
  2715. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2716. .suspend = vmxnet3_suspend,
  2717. .resume = vmxnet3_resume,
  2718. };
  2719. #endif
  2720. static struct pci_driver vmxnet3_driver = {
  2721. .name = vmxnet3_driver_name,
  2722. .id_table = vmxnet3_pciid_table,
  2723. .probe = vmxnet3_probe_device,
  2724. .remove = vmxnet3_remove_device,
  2725. #ifdef CONFIG_PM
  2726. .driver.pm = &vmxnet3_pm_ops,
  2727. #endif
  2728. };
  2729. static int __init
  2730. vmxnet3_init_module(void)
  2731. {
  2732. printk(KERN_INFO "%s - version %s\n", VMXNET3_DRIVER_DESC,
  2733. VMXNET3_DRIVER_VERSION_REPORT);
  2734. return pci_register_driver(&vmxnet3_driver);
  2735. }
  2736. module_init(vmxnet3_init_module);
  2737. static void
  2738. vmxnet3_exit_module(void)
  2739. {
  2740. pci_unregister_driver(&vmxnet3_driver);
  2741. }
  2742. module_exit(vmxnet3_exit_module);
  2743. MODULE_AUTHOR("VMware, Inc.");
  2744. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2745. MODULE_LICENSE("GPL v2");
  2746. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);