gpio.c 61 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414
  1. /*
  2. * linux/arch/arm/plat-omap/gpio.c
  3. *
  4. * Support functions for OMAP GPIO
  5. *
  6. * Copyright (C) 2003-2005 Nokia Corporation
  7. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  8. *
  9. * Copyright (C) 2009 Texas Instruments
  10. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/module.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/err.h>
  21. #include <linux/clk.h>
  22. #include <linux/io.h>
  23. #include <mach/hardware.h>
  24. #include <asm/irq.h>
  25. #include <mach/irqs.h>
  26. #include <mach/gpio.h>
  27. #include <asm/mach/irq.h>
  28. /*
  29. * OMAP1510 GPIO registers
  30. */
  31. #define OMAP1510_GPIO_BASE 0xfffce000
  32. #define OMAP1510_GPIO_DATA_INPUT 0x00
  33. #define OMAP1510_GPIO_DATA_OUTPUT 0x04
  34. #define OMAP1510_GPIO_DIR_CONTROL 0x08
  35. #define OMAP1510_GPIO_INT_CONTROL 0x0c
  36. #define OMAP1510_GPIO_INT_MASK 0x10
  37. #define OMAP1510_GPIO_INT_STATUS 0x14
  38. #define OMAP1510_GPIO_PIN_CONTROL 0x18
  39. #define OMAP1510_IH_GPIO_BASE 64
  40. /*
  41. * OMAP1610 specific GPIO registers
  42. */
  43. #define OMAP1610_GPIO1_BASE 0xfffbe400
  44. #define OMAP1610_GPIO2_BASE 0xfffbec00
  45. #define OMAP1610_GPIO3_BASE 0xfffbb400
  46. #define OMAP1610_GPIO4_BASE 0xfffbbc00
  47. #define OMAP1610_GPIO_REVISION 0x0000
  48. #define OMAP1610_GPIO_SYSCONFIG 0x0010
  49. #define OMAP1610_GPIO_SYSSTATUS 0x0014
  50. #define OMAP1610_GPIO_IRQSTATUS1 0x0018
  51. #define OMAP1610_GPIO_IRQENABLE1 0x001c
  52. #define OMAP1610_GPIO_WAKEUPENABLE 0x0028
  53. #define OMAP1610_GPIO_DATAIN 0x002c
  54. #define OMAP1610_GPIO_DATAOUT 0x0030
  55. #define OMAP1610_GPIO_DIRECTION 0x0034
  56. #define OMAP1610_GPIO_EDGE_CTRL1 0x0038
  57. #define OMAP1610_GPIO_EDGE_CTRL2 0x003c
  58. #define OMAP1610_GPIO_CLEAR_IRQENABLE1 0x009c
  59. #define OMAP1610_GPIO_CLEAR_WAKEUPENA 0x00a8
  60. #define OMAP1610_GPIO_CLEAR_DATAOUT 0x00b0
  61. #define OMAP1610_GPIO_SET_IRQENABLE1 0x00dc
  62. #define OMAP1610_GPIO_SET_WAKEUPENA 0x00e8
  63. #define OMAP1610_GPIO_SET_DATAOUT 0x00f0
  64. /*
  65. * OMAP7XX specific GPIO registers
  66. */
  67. #define OMAP7XX_GPIO1_BASE 0xfffbc000
  68. #define OMAP7XX_GPIO2_BASE 0xfffbc800
  69. #define OMAP7XX_GPIO3_BASE 0xfffbd000
  70. #define OMAP7XX_GPIO4_BASE 0xfffbd800
  71. #define OMAP7XX_GPIO5_BASE 0xfffbe000
  72. #define OMAP7XX_GPIO6_BASE 0xfffbe800
  73. #define OMAP7XX_GPIO_DATA_INPUT 0x00
  74. #define OMAP7XX_GPIO_DATA_OUTPUT 0x04
  75. #define OMAP7XX_GPIO_DIR_CONTROL 0x08
  76. #define OMAP7XX_GPIO_INT_CONTROL 0x0c
  77. #define OMAP7XX_GPIO_INT_MASK 0x10
  78. #define OMAP7XX_GPIO_INT_STATUS 0x14
  79. #define OMAP1_MPUIO_VBASE OMAP1_MPUIO_BASE
  80. /*
  81. * omap24xx specific GPIO registers
  82. */
  83. #define OMAP242X_GPIO1_BASE 0x48018000
  84. #define OMAP242X_GPIO2_BASE 0x4801a000
  85. #define OMAP242X_GPIO3_BASE 0x4801c000
  86. #define OMAP242X_GPIO4_BASE 0x4801e000
  87. #define OMAP243X_GPIO1_BASE 0x4900C000
  88. #define OMAP243X_GPIO2_BASE 0x4900E000
  89. #define OMAP243X_GPIO3_BASE 0x49010000
  90. #define OMAP243X_GPIO4_BASE 0x49012000
  91. #define OMAP243X_GPIO5_BASE 0x480B6000
  92. #define OMAP24XX_GPIO_REVISION 0x0000
  93. #define OMAP24XX_GPIO_SYSCONFIG 0x0010
  94. #define OMAP24XX_GPIO_SYSSTATUS 0x0014
  95. #define OMAP24XX_GPIO_IRQSTATUS1 0x0018
  96. #define OMAP24XX_GPIO_IRQSTATUS2 0x0028
  97. #define OMAP24XX_GPIO_IRQENABLE2 0x002c
  98. #define OMAP24XX_GPIO_IRQENABLE1 0x001c
  99. #define OMAP24XX_GPIO_WAKE_EN 0x0020
  100. #define OMAP24XX_GPIO_CTRL 0x0030
  101. #define OMAP24XX_GPIO_OE 0x0034
  102. #define OMAP24XX_GPIO_DATAIN 0x0038
  103. #define OMAP24XX_GPIO_DATAOUT 0x003c
  104. #define OMAP24XX_GPIO_LEVELDETECT0 0x0040
  105. #define OMAP24XX_GPIO_LEVELDETECT1 0x0044
  106. #define OMAP24XX_GPIO_RISINGDETECT 0x0048
  107. #define OMAP24XX_GPIO_FALLINGDETECT 0x004c
  108. #define OMAP24XX_GPIO_DEBOUNCE_EN 0x0050
  109. #define OMAP24XX_GPIO_DEBOUNCE_VAL 0x0054
  110. #define OMAP24XX_GPIO_CLEARIRQENABLE1 0x0060
  111. #define OMAP24XX_GPIO_SETIRQENABLE1 0x0064
  112. #define OMAP24XX_GPIO_CLEARWKUENA 0x0080
  113. #define OMAP24XX_GPIO_SETWKUENA 0x0084
  114. #define OMAP24XX_GPIO_CLEARDATAOUT 0x0090
  115. #define OMAP24XX_GPIO_SETDATAOUT 0x0094
  116. #define OMAP4_GPIO_REVISION 0x0000
  117. #define OMAP4_GPIO_SYSCONFIG 0x0010
  118. #define OMAP4_GPIO_EOI 0x0020
  119. #define OMAP4_GPIO_IRQSTATUSRAW0 0x0024
  120. #define OMAP4_GPIO_IRQSTATUSRAW1 0x0028
  121. #define OMAP4_GPIO_IRQSTATUS0 0x002c
  122. #define OMAP4_GPIO_IRQSTATUS1 0x0030
  123. #define OMAP4_GPIO_IRQSTATUSSET0 0x0034
  124. #define OMAP4_GPIO_IRQSTATUSSET1 0x0038
  125. #define OMAP4_GPIO_IRQSTATUSCLR0 0x003c
  126. #define OMAP4_GPIO_IRQSTATUSCLR1 0x0040
  127. #define OMAP4_GPIO_IRQWAKEN0 0x0044
  128. #define OMAP4_GPIO_IRQWAKEN1 0x0048
  129. #define OMAP4_GPIO_SYSSTATUS 0x0104
  130. #define OMAP4_GPIO_CTRL 0x0130
  131. #define OMAP4_GPIO_OE 0x0134
  132. #define OMAP4_GPIO_DATAIN 0x0138
  133. #define OMAP4_GPIO_DATAOUT 0x013c
  134. #define OMAP4_GPIO_LEVELDETECT0 0x0140
  135. #define OMAP4_GPIO_LEVELDETECT1 0x0144
  136. #define OMAP4_GPIO_RISINGDETECT 0x0148
  137. #define OMAP4_GPIO_FALLINGDETECT 0x014c
  138. #define OMAP4_GPIO_DEBOUNCENABLE 0x0150
  139. #define OMAP4_GPIO_DEBOUNCINGTIME 0x0154
  140. #define OMAP4_GPIO_CLEARDATAOUT 0x0190
  141. #define OMAP4_GPIO_SETDATAOUT 0x0194
  142. /*
  143. * omap34xx specific GPIO registers
  144. */
  145. #define OMAP34XX_GPIO1_BASE 0x48310000
  146. #define OMAP34XX_GPIO2_BASE 0x49050000
  147. #define OMAP34XX_GPIO3_BASE 0x49052000
  148. #define OMAP34XX_GPIO4_BASE 0x49054000
  149. #define OMAP34XX_GPIO5_BASE 0x49056000
  150. #define OMAP34XX_GPIO6_BASE 0x49058000
  151. /*
  152. * OMAP44XX specific GPIO registers
  153. */
  154. #define OMAP44XX_GPIO1_BASE 0x4a310000
  155. #define OMAP44XX_GPIO2_BASE 0x48055000
  156. #define OMAP44XX_GPIO3_BASE 0x48057000
  157. #define OMAP44XX_GPIO4_BASE 0x48059000
  158. #define OMAP44XX_GPIO5_BASE 0x4805B000
  159. #define OMAP44XX_GPIO6_BASE 0x4805D000
  160. struct gpio_bank {
  161. unsigned long pbase;
  162. void __iomem *base;
  163. u16 irq;
  164. u16 virtual_irq_start;
  165. int method;
  166. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  167. u32 suspend_wakeup;
  168. u32 saved_wakeup;
  169. #endif
  170. #ifdef CONFIG_ARCH_OMAP2PLUS
  171. u32 non_wakeup_gpios;
  172. u32 enabled_non_wakeup_gpios;
  173. u32 saved_datain;
  174. u32 saved_fallingdetect;
  175. u32 saved_risingdetect;
  176. #endif
  177. u32 level_mask;
  178. u32 toggle_mask;
  179. spinlock_t lock;
  180. struct gpio_chip chip;
  181. struct clk *dbck;
  182. u32 mod_usage;
  183. };
  184. #define METHOD_MPUIO 0
  185. #define METHOD_GPIO_1510 1
  186. #define METHOD_GPIO_1610 2
  187. #define METHOD_GPIO_7XX 3
  188. #define METHOD_GPIO_24XX 5
  189. #define METHOD_GPIO_44XX 6
  190. #ifdef CONFIG_ARCH_OMAP16XX
  191. static struct gpio_bank gpio_bank_1610[5] = {
  192. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  193. METHOD_MPUIO },
  194. { OMAP1610_GPIO1_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  195. METHOD_GPIO_1610 },
  196. { OMAP1610_GPIO2_BASE, NULL, INT_1610_GPIO_BANK2, IH_GPIO_BASE + 16,
  197. METHOD_GPIO_1610 },
  198. { OMAP1610_GPIO3_BASE, NULL, INT_1610_GPIO_BANK3, IH_GPIO_BASE + 32,
  199. METHOD_GPIO_1610 },
  200. { OMAP1610_GPIO4_BASE, NULL, INT_1610_GPIO_BANK4, IH_GPIO_BASE + 48,
  201. METHOD_GPIO_1610 },
  202. };
  203. #endif
  204. #ifdef CONFIG_ARCH_OMAP15XX
  205. static struct gpio_bank gpio_bank_1510[2] = {
  206. { OMAP1_MPUIO_VBASE, NULL, INT_MPUIO, IH_MPUIO_BASE,
  207. METHOD_MPUIO },
  208. { OMAP1510_GPIO_BASE, NULL, INT_GPIO_BANK1, IH_GPIO_BASE,
  209. METHOD_GPIO_1510 }
  210. };
  211. #endif
  212. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  213. static struct gpio_bank gpio_bank_7xx[7] = {
  214. { OMAP1_MPUIO_VBASE, NULL, INT_7XX_MPUIO, IH_MPUIO_BASE,
  215. METHOD_MPUIO },
  216. { OMAP7XX_GPIO1_BASE, NULL, INT_7XX_GPIO_BANK1, IH_GPIO_BASE,
  217. METHOD_GPIO_7XX },
  218. { OMAP7XX_GPIO2_BASE, NULL, INT_7XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  219. METHOD_GPIO_7XX },
  220. { OMAP7XX_GPIO3_BASE, NULL, INT_7XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  221. METHOD_GPIO_7XX },
  222. { OMAP7XX_GPIO4_BASE, NULL, INT_7XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  223. METHOD_GPIO_7XX },
  224. { OMAP7XX_GPIO5_BASE, NULL, INT_7XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  225. METHOD_GPIO_7XX },
  226. { OMAP7XX_GPIO6_BASE, NULL, INT_7XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  227. METHOD_GPIO_7XX },
  228. };
  229. #endif
  230. #ifdef CONFIG_ARCH_OMAP2
  231. static struct gpio_bank gpio_bank_242x[4] = {
  232. { OMAP242X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  233. METHOD_GPIO_24XX },
  234. { OMAP242X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  235. METHOD_GPIO_24XX },
  236. { OMAP242X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  237. METHOD_GPIO_24XX },
  238. { OMAP242X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  239. METHOD_GPIO_24XX },
  240. };
  241. static struct gpio_bank gpio_bank_243x[5] = {
  242. { OMAP243X_GPIO1_BASE, NULL, INT_24XX_GPIO_BANK1, IH_GPIO_BASE,
  243. METHOD_GPIO_24XX },
  244. { OMAP243X_GPIO2_BASE, NULL, INT_24XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  245. METHOD_GPIO_24XX },
  246. { OMAP243X_GPIO3_BASE, NULL, INT_24XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  247. METHOD_GPIO_24XX },
  248. { OMAP243X_GPIO4_BASE, NULL, INT_24XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  249. METHOD_GPIO_24XX },
  250. { OMAP243X_GPIO5_BASE, NULL, INT_24XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  251. METHOD_GPIO_24XX },
  252. };
  253. #endif
  254. #ifdef CONFIG_ARCH_OMAP3
  255. static struct gpio_bank gpio_bank_34xx[6] = {
  256. { OMAP34XX_GPIO1_BASE, NULL, INT_34XX_GPIO_BANK1, IH_GPIO_BASE,
  257. METHOD_GPIO_24XX },
  258. { OMAP34XX_GPIO2_BASE, NULL, INT_34XX_GPIO_BANK2, IH_GPIO_BASE + 32,
  259. METHOD_GPIO_24XX },
  260. { OMAP34XX_GPIO3_BASE, NULL, INT_34XX_GPIO_BANK3, IH_GPIO_BASE + 64,
  261. METHOD_GPIO_24XX },
  262. { OMAP34XX_GPIO4_BASE, NULL, INT_34XX_GPIO_BANK4, IH_GPIO_BASE + 96,
  263. METHOD_GPIO_24XX },
  264. { OMAP34XX_GPIO5_BASE, NULL, INT_34XX_GPIO_BANK5, IH_GPIO_BASE + 128,
  265. METHOD_GPIO_24XX },
  266. { OMAP34XX_GPIO6_BASE, NULL, INT_34XX_GPIO_BANK6, IH_GPIO_BASE + 160,
  267. METHOD_GPIO_24XX },
  268. };
  269. struct omap3_gpio_regs {
  270. u32 sysconfig;
  271. u32 irqenable1;
  272. u32 irqenable2;
  273. u32 wake_en;
  274. u32 ctrl;
  275. u32 oe;
  276. u32 leveldetect0;
  277. u32 leveldetect1;
  278. u32 risingdetect;
  279. u32 fallingdetect;
  280. u32 dataout;
  281. u32 setwkuena;
  282. u32 setdataout;
  283. };
  284. static struct omap3_gpio_regs gpio_context[OMAP34XX_NR_GPIOS];
  285. #endif
  286. #ifdef CONFIG_ARCH_OMAP4
  287. static struct gpio_bank gpio_bank_44xx[6] = {
  288. { OMAP44XX_GPIO1_BASE, NULL, OMAP44XX_IRQ_GPIO1, IH_GPIO_BASE,
  289. METHOD_GPIO_44XX },
  290. { OMAP44XX_GPIO2_BASE, NULL, OMAP44XX_IRQ_GPIO2, IH_GPIO_BASE + 32,
  291. METHOD_GPIO_44XX },
  292. { OMAP44XX_GPIO3_BASE, NULL, OMAP44XX_IRQ_GPIO3, IH_GPIO_BASE + 64,
  293. METHOD_GPIO_44XX },
  294. { OMAP44XX_GPIO4_BASE, NULL, OMAP44XX_IRQ_GPIO4, IH_GPIO_BASE + 96,
  295. METHOD_GPIO_44XX },
  296. { OMAP44XX_GPIO5_BASE, NULL, OMAP44XX_IRQ_GPIO5, IH_GPIO_BASE + 128,
  297. METHOD_GPIO_44XX },
  298. { OMAP44XX_GPIO6_BASE, NULL, OMAP44XX_IRQ_GPIO6, IH_GPIO_BASE + 160,
  299. METHOD_GPIO_44XX },
  300. };
  301. #endif
  302. static struct gpio_bank *gpio_bank;
  303. static int gpio_bank_count;
  304. static inline struct gpio_bank *get_gpio_bank(int gpio)
  305. {
  306. if (cpu_is_omap15xx()) {
  307. if (OMAP_GPIO_IS_MPUIO(gpio))
  308. return &gpio_bank[0];
  309. return &gpio_bank[1];
  310. }
  311. if (cpu_is_omap16xx()) {
  312. if (OMAP_GPIO_IS_MPUIO(gpio))
  313. return &gpio_bank[0];
  314. return &gpio_bank[1 + (gpio >> 4)];
  315. }
  316. if (cpu_is_omap7xx()) {
  317. if (OMAP_GPIO_IS_MPUIO(gpio))
  318. return &gpio_bank[0];
  319. return &gpio_bank[1 + (gpio >> 5)];
  320. }
  321. if (cpu_is_omap24xx())
  322. return &gpio_bank[gpio >> 5];
  323. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  324. return &gpio_bank[gpio >> 5];
  325. BUG();
  326. return NULL;
  327. }
  328. static inline int get_gpio_index(int gpio)
  329. {
  330. if (cpu_is_omap7xx())
  331. return gpio & 0x1f;
  332. if (cpu_is_omap24xx())
  333. return gpio & 0x1f;
  334. if (cpu_is_omap34xx() || cpu_is_omap44xx())
  335. return gpio & 0x1f;
  336. return gpio & 0x0f;
  337. }
  338. static inline int gpio_valid(int gpio)
  339. {
  340. if (gpio < 0)
  341. return -1;
  342. if (cpu_class_is_omap1() && OMAP_GPIO_IS_MPUIO(gpio)) {
  343. if (gpio >= OMAP_MAX_GPIO_LINES + 16)
  344. return -1;
  345. return 0;
  346. }
  347. if (cpu_is_omap15xx() && gpio < 16)
  348. return 0;
  349. if ((cpu_is_omap16xx()) && gpio < 64)
  350. return 0;
  351. if (cpu_is_omap7xx() && gpio < 192)
  352. return 0;
  353. if (cpu_is_omap24xx() && gpio < 128)
  354. return 0;
  355. if ((cpu_is_omap34xx() || cpu_is_omap44xx()) && gpio < 192)
  356. return 0;
  357. return -1;
  358. }
  359. static int check_gpio(int gpio)
  360. {
  361. if (unlikely(gpio_valid(gpio) < 0)) {
  362. printk(KERN_ERR "omap-gpio: invalid GPIO %d\n", gpio);
  363. dump_stack();
  364. return -1;
  365. }
  366. return 0;
  367. }
  368. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  369. {
  370. void __iomem *reg = bank->base;
  371. u32 l;
  372. switch (bank->method) {
  373. #ifdef CONFIG_ARCH_OMAP1
  374. case METHOD_MPUIO:
  375. reg += OMAP_MPUIO_IO_CNTL;
  376. break;
  377. #endif
  378. #ifdef CONFIG_ARCH_OMAP15XX
  379. case METHOD_GPIO_1510:
  380. reg += OMAP1510_GPIO_DIR_CONTROL;
  381. break;
  382. #endif
  383. #ifdef CONFIG_ARCH_OMAP16XX
  384. case METHOD_GPIO_1610:
  385. reg += OMAP1610_GPIO_DIRECTION;
  386. break;
  387. #endif
  388. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  389. case METHOD_GPIO_7XX:
  390. reg += OMAP7XX_GPIO_DIR_CONTROL;
  391. break;
  392. #endif
  393. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  394. case METHOD_GPIO_24XX:
  395. reg += OMAP24XX_GPIO_OE;
  396. break;
  397. #endif
  398. #if defined(CONFIG_ARCH_OMAP4)
  399. case METHOD_GPIO_44XX:
  400. reg += OMAP4_GPIO_OE;
  401. break;
  402. #endif
  403. default:
  404. WARN_ON(1);
  405. return;
  406. }
  407. l = __raw_readl(reg);
  408. if (is_input)
  409. l |= 1 << gpio;
  410. else
  411. l &= ~(1 << gpio);
  412. __raw_writel(l, reg);
  413. }
  414. static void _set_gpio_dataout(struct gpio_bank *bank, int gpio, int enable)
  415. {
  416. void __iomem *reg = bank->base;
  417. u32 l = 0;
  418. switch (bank->method) {
  419. #ifdef CONFIG_ARCH_OMAP1
  420. case METHOD_MPUIO:
  421. reg += OMAP_MPUIO_OUTPUT;
  422. l = __raw_readl(reg);
  423. if (enable)
  424. l |= 1 << gpio;
  425. else
  426. l &= ~(1 << gpio);
  427. break;
  428. #endif
  429. #ifdef CONFIG_ARCH_OMAP15XX
  430. case METHOD_GPIO_1510:
  431. reg += OMAP1510_GPIO_DATA_OUTPUT;
  432. l = __raw_readl(reg);
  433. if (enable)
  434. l |= 1 << gpio;
  435. else
  436. l &= ~(1 << gpio);
  437. break;
  438. #endif
  439. #ifdef CONFIG_ARCH_OMAP16XX
  440. case METHOD_GPIO_1610:
  441. if (enable)
  442. reg += OMAP1610_GPIO_SET_DATAOUT;
  443. else
  444. reg += OMAP1610_GPIO_CLEAR_DATAOUT;
  445. l = 1 << gpio;
  446. break;
  447. #endif
  448. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  449. case METHOD_GPIO_7XX:
  450. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  451. l = __raw_readl(reg);
  452. if (enable)
  453. l |= 1 << gpio;
  454. else
  455. l &= ~(1 << gpio);
  456. break;
  457. #endif
  458. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  459. case METHOD_GPIO_24XX:
  460. if (enable)
  461. reg += OMAP24XX_GPIO_SETDATAOUT;
  462. else
  463. reg += OMAP24XX_GPIO_CLEARDATAOUT;
  464. l = 1 << gpio;
  465. break;
  466. #endif
  467. #ifdef CONFIG_ARCH_OMAP4
  468. case METHOD_GPIO_44XX:
  469. if (enable)
  470. reg += OMAP4_GPIO_SETDATAOUT;
  471. else
  472. reg += OMAP4_GPIO_CLEARDATAOUT;
  473. l = 1 << gpio;
  474. break;
  475. #endif
  476. default:
  477. WARN_ON(1);
  478. return;
  479. }
  480. __raw_writel(l, reg);
  481. }
  482. static int _get_gpio_datain(struct gpio_bank *bank, int gpio)
  483. {
  484. void __iomem *reg;
  485. if (check_gpio(gpio) < 0)
  486. return -EINVAL;
  487. reg = bank->base;
  488. switch (bank->method) {
  489. #ifdef CONFIG_ARCH_OMAP1
  490. case METHOD_MPUIO:
  491. reg += OMAP_MPUIO_INPUT_LATCH;
  492. break;
  493. #endif
  494. #ifdef CONFIG_ARCH_OMAP15XX
  495. case METHOD_GPIO_1510:
  496. reg += OMAP1510_GPIO_DATA_INPUT;
  497. break;
  498. #endif
  499. #ifdef CONFIG_ARCH_OMAP16XX
  500. case METHOD_GPIO_1610:
  501. reg += OMAP1610_GPIO_DATAIN;
  502. break;
  503. #endif
  504. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  505. case METHOD_GPIO_7XX:
  506. reg += OMAP7XX_GPIO_DATA_INPUT;
  507. break;
  508. #endif
  509. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  510. case METHOD_GPIO_24XX:
  511. reg += OMAP24XX_GPIO_DATAIN;
  512. break;
  513. #endif
  514. #ifdef CONFIG_ARCH_OMAP4
  515. case METHOD_GPIO_44XX:
  516. reg += OMAP4_GPIO_DATAIN;
  517. break;
  518. #endif
  519. default:
  520. return -EINVAL;
  521. }
  522. return (__raw_readl(reg)
  523. & (1 << get_gpio_index(gpio))) != 0;
  524. }
  525. static int _get_gpio_dataout(struct gpio_bank *bank, int gpio)
  526. {
  527. void __iomem *reg;
  528. if (check_gpio(gpio) < 0)
  529. return -EINVAL;
  530. reg = bank->base;
  531. switch (bank->method) {
  532. #ifdef CONFIG_ARCH_OMAP1
  533. case METHOD_MPUIO:
  534. reg += OMAP_MPUIO_OUTPUT;
  535. break;
  536. #endif
  537. #ifdef CONFIG_ARCH_OMAP15XX
  538. case METHOD_GPIO_1510:
  539. reg += OMAP1510_GPIO_DATA_OUTPUT;
  540. break;
  541. #endif
  542. #ifdef CONFIG_ARCH_OMAP16XX
  543. case METHOD_GPIO_1610:
  544. reg += OMAP1610_GPIO_DATAOUT;
  545. break;
  546. #endif
  547. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  548. case METHOD_GPIO_7XX:
  549. reg += OMAP7XX_GPIO_DATA_OUTPUT;
  550. break;
  551. #endif
  552. #ifdef CONFIG_ARCH_OMAP2PLUS
  553. case METHOD_GPIO_24XX:
  554. case METHOD_GPIO_44XX:
  555. reg += OMAP24XX_GPIO_DATAOUT;
  556. break;
  557. #endif
  558. default:
  559. return -EINVAL;
  560. }
  561. return (__raw_readl(reg) & (1 << get_gpio_index(gpio))) != 0;
  562. }
  563. #define MOD_REG_BIT(reg, bit_mask, set) \
  564. do { \
  565. int l = __raw_readl(base + reg); \
  566. if (set) l |= bit_mask; \
  567. else l &= ~bit_mask; \
  568. __raw_writel(l, base + reg); \
  569. } while(0)
  570. void omap_set_gpio_debounce(int gpio, int enable)
  571. {
  572. struct gpio_bank *bank;
  573. void __iomem *reg;
  574. unsigned long flags;
  575. u32 val, l = 1 << get_gpio_index(gpio);
  576. if (cpu_class_is_omap1())
  577. return;
  578. bank = get_gpio_bank(gpio);
  579. reg = bank->base;
  580. if (cpu_is_omap44xx())
  581. reg += OMAP4_GPIO_DEBOUNCENABLE;
  582. else
  583. reg += OMAP24XX_GPIO_DEBOUNCE_EN;
  584. if (!(bank->mod_usage & l)) {
  585. printk(KERN_ERR "GPIO %d not requested\n", gpio);
  586. return;
  587. }
  588. spin_lock_irqsave(&bank->lock, flags);
  589. val = __raw_readl(reg);
  590. if (enable && !(val & l))
  591. val |= l;
  592. else if (!enable && (val & l))
  593. val &= ~l;
  594. else
  595. goto done;
  596. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  597. if (enable)
  598. clk_enable(bank->dbck);
  599. else
  600. clk_disable(bank->dbck);
  601. }
  602. __raw_writel(val, reg);
  603. done:
  604. spin_unlock_irqrestore(&bank->lock, flags);
  605. }
  606. EXPORT_SYMBOL(omap_set_gpio_debounce);
  607. void omap_set_gpio_debounce_time(int gpio, int enc_time)
  608. {
  609. struct gpio_bank *bank;
  610. void __iomem *reg;
  611. if (cpu_class_is_omap1())
  612. return;
  613. bank = get_gpio_bank(gpio);
  614. reg = bank->base;
  615. if (!bank->mod_usage) {
  616. printk(KERN_ERR "GPIO not requested\n");
  617. return;
  618. }
  619. enc_time &= 0xff;
  620. if (cpu_is_omap44xx())
  621. reg += OMAP4_GPIO_DEBOUNCINGTIME;
  622. else
  623. reg += OMAP24XX_GPIO_DEBOUNCE_VAL;
  624. __raw_writel(enc_time, reg);
  625. }
  626. EXPORT_SYMBOL(omap_set_gpio_debounce_time);
  627. #ifdef CONFIG_ARCH_OMAP2PLUS
  628. static inline void set_24xx_gpio_triggering(struct gpio_bank *bank, int gpio,
  629. int trigger)
  630. {
  631. void __iomem *base = bank->base;
  632. u32 gpio_bit = 1 << gpio;
  633. u32 val;
  634. if (cpu_is_omap44xx()) {
  635. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT0, gpio_bit,
  636. trigger & IRQ_TYPE_LEVEL_LOW);
  637. MOD_REG_BIT(OMAP4_GPIO_LEVELDETECT1, gpio_bit,
  638. trigger & IRQ_TYPE_LEVEL_HIGH);
  639. MOD_REG_BIT(OMAP4_GPIO_RISINGDETECT, gpio_bit,
  640. trigger & IRQ_TYPE_EDGE_RISING);
  641. MOD_REG_BIT(OMAP4_GPIO_FALLINGDETECT, gpio_bit,
  642. trigger & IRQ_TYPE_EDGE_FALLING);
  643. } else {
  644. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT0, gpio_bit,
  645. trigger & IRQ_TYPE_LEVEL_LOW);
  646. MOD_REG_BIT(OMAP24XX_GPIO_LEVELDETECT1, gpio_bit,
  647. trigger & IRQ_TYPE_LEVEL_HIGH);
  648. MOD_REG_BIT(OMAP24XX_GPIO_RISINGDETECT, gpio_bit,
  649. trigger & IRQ_TYPE_EDGE_RISING);
  650. MOD_REG_BIT(OMAP24XX_GPIO_FALLINGDETECT, gpio_bit,
  651. trigger & IRQ_TYPE_EDGE_FALLING);
  652. }
  653. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  654. if (cpu_is_omap44xx()) {
  655. if (trigger != 0)
  656. __raw_writel(1 << gpio, bank->base+
  657. OMAP4_GPIO_IRQWAKEN0);
  658. else {
  659. val = __raw_readl(bank->base +
  660. OMAP4_GPIO_IRQWAKEN0);
  661. __raw_writel(val & (~(1 << gpio)), bank->base +
  662. OMAP4_GPIO_IRQWAKEN0);
  663. }
  664. } else {
  665. /*
  666. * GPIO wakeup request can only be generated on edge
  667. * transitions
  668. */
  669. if (trigger & IRQ_TYPE_EDGE_BOTH)
  670. __raw_writel(1 << gpio, bank->base
  671. + OMAP24XX_GPIO_SETWKUENA);
  672. else
  673. __raw_writel(1 << gpio, bank->base
  674. + OMAP24XX_GPIO_CLEARWKUENA);
  675. }
  676. }
  677. /* This part needs to be executed always for OMAP34xx */
  678. if (cpu_is_omap34xx() || (bank->non_wakeup_gpios & gpio_bit)) {
  679. /*
  680. * Log the edge gpio and manually trigger the IRQ
  681. * after resume if the input level changes
  682. * to avoid irq lost during PER RET/OFF mode
  683. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  684. */
  685. if (trigger & IRQ_TYPE_EDGE_BOTH)
  686. bank->enabled_non_wakeup_gpios |= gpio_bit;
  687. else
  688. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  689. }
  690. if (cpu_is_omap44xx()) {
  691. bank->level_mask =
  692. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT0) |
  693. __raw_readl(bank->base + OMAP4_GPIO_LEVELDETECT1);
  694. } else {
  695. bank->level_mask =
  696. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0) |
  697. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  698. }
  699. }
  700. #endif
  701. #ifdef CONFIG_ARCH_OMAP1
  702. /*
  703. * This only applies to chips that can't do both rising and falling edge
  704. * detection at once. For all other chips, this function is a noop.
  705. */
  706. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  707. {
  708. void __iomem *reg = bank->base;
  709. u32 l = 0;
  710. switch (bank->method) {
  711. case METHOD_MPUIO:
  712. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  713. break;
  714. #ifdef CONFIG_ARCH_OMAP15XX
  715. case METHOD_GPIO_1510:
  716. reg += OMAP1510_GPIO_INT_CONTROL;
  717. break;
  718. #endif
  719. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  720. case METHOD_GPIO_7XX:
  721. reg += OMAP7XX_GPIO_INT_CONTROL;
  722. break;
  723. #endif
  724. default:
  725. return;
  726. }
  727. l = __raw_readl(reg);
  728. if ((l >> gpio) & 1)
  729. l &= ~(1 << gpio);
  730. else
  731. l |= 1 << gpio;
  732. __raw_writel(l, reg);
  733. }
  734. #endif
  735. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio, int trigger)
  736. {
  737. void __iomem *reg = bank->base;
  738. u32 l = 0;
  739. switch (bank->method) {
  740. #ifdef CONFIG_ARCH_OMAP1
  741. case METHOD_MPUIO:
  742. reg += OMAP_MPUIO_GPIO_INT_EDGE;
  743. l = __raw_readl(reg);
  744. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  745. bank->toggle_mask |= 1 << gpio;
  746. if (trigger & IRQ_TYPE_EDGE_RISING)
  747. l |= 1 << gpio;
  748. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  749. l &= ~(1 << gpio);
  750. else
  751. goto bad;
  752. break;
  753. #endif
  754. #ifdef CONFIG_ARCH_OMAP15XX
  755. case METHOD_GPIO_1510:
  756. reg += OMAP1510_GPIO_INT_CONTROL;
  757. l = __raw_readl(reg);
  758. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  759. bank->toggle_mask |= 1 << gpio;
  760. if (trigger & IRQ_TYPE_EDGE_RISING)
  761. l |= 1 << gpio;
  762. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  763. l &= ~(1 << gpio);
  764. else
  765. goto bad;
  766. break;
  767. #endif
  768. #ifdef CONFIG_ARCH_OMAP16XX
  769. case METHOD_GPIO_1610:
  770. if (gpio & 0x08)
  771. reg += OMAP1610_GPIO_EDGE_CTRL2;
  772. else
  773. reg += OMAP1610_GPIO_EDGE_CTRL1;
  774. gpio &= 0x07;
  775. l = __raw_readl(reg);
  776. l &= ~(3 << (gpio << 1));
  777. if (trigger & IRQ_TYPE_EDGE_RISING)
  778. l |= 2 << (gpio << 1);
  779. if (trigger & IRQ_TYPE_EDGE_FALLING)
  780. l |= 1 << (gpio << 1);
  781. if (trigger)
  782. /* Enable wake-up during idle for dynamic tick */
  783. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_SET_WAKEUPENA);
  784. else
  785. __raw_writel(1 << gpio, bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA);
  786. break;
  787. #endif
  788. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  789. case METHOD_GPIO_7XX:
  790. reg += OMAP7XX_GPIO_INT_CONTROL;
  791. l = __raw_readl(reg);
  792. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  793. bank->toggle_mask |= 1 << gpio;
  794. if (trigger & IRQ_TYPE_EDGE_RISING)
  795. l |= 1 << gpio;
  796. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  797. l &= ~(1 << gpio);
  798. else
  799. goto bad;
  800. break;
  801. #endif
  802. #ifdef CONFIG_ARCH_OMAP2PLUS
  803. case METHOD_GPIO_24XX:
  804. case METHOD_GPIO_44XX:
  805. set_24xx_gpio_triggering(bank, gpio, trigger);
  806. break;
  807. #endif
  808. default:
  809. goto bad;
  810. }
  811. __raw_writel(l, reg);
  812. return 0;
  813. bad:
  814. return -EINVAL;
  815. }
  816. static int gpio_irq_type(unsigned irq, unsigned type)
  817. {
  818. struct gpio_bank *bank;
  819. unsigned gpio;
  820. int retval;
  821. unsigned long flags;
  822. if (!cpu_class_is_omap2() && irq > IH_MPUIO_BASE)
  823. gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  824. else
  825. gpio = irq - IH_GPIO_BASE;
  826. if (check_gpio(gpio) < 0)
  827. return -EINVAL;
  828. if (type & ~IRQ_TYPE_SENSE_MASK)
  829. return -EINVAL;
  830. /* OMAP1 allows only only edge triggering */
  831. if (!cpu_class_is_omap2()
  832. && (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  833. return -EINVAL;
  834. bank = get_irq_chip_data(irq);
  835. spin_lock_irqsave(&bank->lock, flags);
  836. retval = _set_gpio_triggering(bank, get_gpio_index(gpio), type);
  837. if (retval == 0) {
  838. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  839. irq_desc[irq].status |= type;
  840. }
  841. spin_unlock_irqrestore(&bank->lock, flags);
  842. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  843. __set_irq_handler_unlocked(irq, handle_level_irq);
  844. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  845. __set_irq_handler_unlocked(irq, handle_edge_irq);
  846. return retval;
  847. }
  848. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  849. {
  850. void __iomem *reg = bank->base;
  851. switch (bank->method) {
  852. #ifdef CONFIG_ARCH_OMAP1
  853. case METHOD_MPUIO:
  854. /* MPUIO irqstatus is reset by reading the status register,
  855. * so do nothing here */
  856. return;
  857. #endif
  858. #ifdef CONFIG_ARCH_OMAP15XX
  859. case METHOD_GPIO_1510:
  860. reg += OMAP1510_GPIO_INT_STATUS;
  861. break;
  862. #endif
  863. #ifdef CONFIG_ARCH_OMAP16XX
  864. case METHOD_GPIO_1610:
  865. reg += OMAP1610_GPIO_IRQSTATUS1;
  866. break;
  867. #endif
  868. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  869. case METHOD_GPIO_7XX:
  870. reg += OMAP7XX_GPIO_INT_STATUS;
  871. break;
  872. #endif
  873. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  874. case METHOD_GPIO_24XX:
  875. reg += OMAP24XX_GPIO_IRQSTATUS1;
  876. break;
  877. #endif
  878. #if defined(CONFIG_ARCH_OMAP4)
  879. case METHOD_GPIO_44XX:
  880. reg += OMAP4_GPIO_IRQSTATUS0;
  881. break;
  882. #endif
  883. default:
  884. WARN_ON(1);
  885. return;
  886. }
  887. __raw_writel(gpio_mask, reg);
  888. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  889. if (cpu_is_omap24xx() || cpu_is_omap34xx())
  890. reg = bank->base + OMAP24XX_GPIO_IRQSTATUS2;
  891. else if (cpu_is_omap44xx())
  892. reg = bank->base + OMAP4_GPIO_IRQSTATUS1;
  893. if (cpu_is_omap24xx() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  894. __raw_writel(gpio_mask, reg);
  895. /* Flush posted write for the irq status to avoid spurious interrupts */
  896. __raw_readl(reg);
  897. }
  898. }
  899. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  900. {
  901. _clear_gpio_irqbank(bank, 1 << get_gpio_index(gpio));
  902. }
  903. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  904. {
  905. void __iomem *reg = bank->base;
  906. int inv = 0;
  907. u32 l;
  908. u32 mask;
  909. switch (bank->method) {
  910. #ifdef CONFIG_ARCH_OMAP1
  911. case METHOD_MPUIO:
  912. reg += OMAP_MPUIO_GPIO_MASKIT;
  913. mask = 0xffff;
  914. inv = 1;
  915. break;
  916. #endif
  917. #ifdef CONFIG_ARCH_OMAP15XX
  918. case METHOD_GPIO_1510:
  919. reg += OMAP1510_GPIO_INT_MASK;
  920. mask = 0xffff;
  921. inv = 1;
  922. break;
  923. #endif
  924. #ifdef CONFIG_ARCH_OMAP16XX
  925. case METHOD_GPIO_1610:
  926. reg += OMAP1610_GPIO_IRQENABLE1;
  927. mask = 0xffff;
  928. break;
  929. #endif
  930. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  931. case METHOD_GPIO_7XX:
  932. reg += OMAP7XX_GPIO_INT_MASK;
  933. mask = 0xffffffff;
  934. inv = 1;
  935. break;
  936. #endif
  937. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  938. case METHOD_GPIO_24XX:
  939. reg += OMAP24XX_GPIO_IRQENABLE1;
  940. mask = 0xffffffff;
  941. break;
  942. #endif
  943. #if defined(CONFIG_ARCH_OMAP4)
  944. case METHOD_GPIO_44XX:
  945. reg += OMAP4_GPIO_IRQSTATUSSET0;
  946. mask = 0xffffffff;
  947. break;
  948. #endif
  949. default:
  950. WARN_ON(1);
  951. return 0;
  952. }
  953. l = __raw_readl(reg);
  954. if (inv)
  955. l = ~l;
  956. l &= mask;
  957. return l;
  958. }
  959. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask, int enable)
  960. {
  961. void __iomem *reg = bank->base;
  962. u32 l;
  963. switch (bank->method) {
  964. #ifdef CONFIG_ARCH_OMAP1
  965. case METHOD_MPUIO:
  966. reg += OMAP_MPUIO_GPIO_MASKIT;
  967. l = __raw_readl(reg);
  968. if (enable)
  969. l &= ~(gpio_mask);
  970. else
  971. l |= gpio_mask;
  972. break;
  973. #endif
  974. #ifdef CONFIG_ARCH_OMAP15XX
  975. case METHOD_GPIO_1510:
  976. reg += OMAP1510_GPIO_INT_MASK;
  977. l = __raw_readl(reg);
  978. if (enable)
  979. l &= ~(gpio_mask);
  980. else
  981. l |= gpio_mask;
  982. break;
  983. #endif
  984. #ifdef CONFIG_ARCH_OMAP16XX
  985. case METHOD_GPIO_1610:
  986. if (enable)
  987. reg += OMAP1610_GPIO_SET_IRQENABLE1;
  988. else
  989. reg += OMAP1610_GPIO_CLEAR_IRQENABLE1;
  990. l = gpio_mask;
  991. break;
  992. #endif
  993. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  994. case METHOD_GPIO_7XX:
  995. reg += OMAP7XX_GPIO_INT_MASK;
  996. l = __raw_readl(reg);
  997. if (enable)
  998. l &= ~(gpio_mask);
  999. else
  1000. l |= gpio_mask;
  1001. break;
  1002. #endif
  1003. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1004. case METHOD_GPIO_24XX:
  1005. if (enable)
  1006. reg += OMAP24XX_GPIO_SETIRQENABLE1;
  1007. else
  1008. reg += OMAP24XX_GPIO_CLEARIRQENABLE1;
  1009. l = gpio_mask;
  1010. break;
  1011. #endif
  1012. #ifdef CONFIG_ARCH_OMAP4
  1013. case METHOD_GPIO_44XX:
  1014. if (enable)
  1015. reg += OMAP4_GPIO_IRQSTATUSSET0;
  1016. else
  1017. reg += OMAP4_GPIO_IRQSTATUSCLR0;
  1018. l = gpio_mask;
  1019. break;
  1020. #endif
  1021. default:
  1022. WARN_ON(1);
  1023. return;
  1024. }
  1025. __raw_writel(l, reg);
  1026. }
  1027. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  1028. {
  1029. _enable_gpio_irqbank(bank, 1 << get_gpio_index(gpio), enable);
  1030. }
  1031. /*
  1032. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  1033. * 1510 does not seem to have a wake-up register. If JTAG is connected
  1034. * to the target, system will wake up always on GPIO events. While
  1035. * system is running all registered GPIO interrupts need to have wake-up
  1036. * enabled. When system is suspended, only selected GPIO interrupts need
  1037. * to have wake-up enabled.
  1038. */
  1039. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  1040. {
  1041. unsigned long uninitialized_var(flags);
  1042. switch (bank->method) {
  1043. #ifdef CONFIG_ARCH_OMAP16XX
  1044. case METHOD_MPUIO:
  1045. case METHOD_GPIO_1610:
  1046. spin_lock_irqsave(&bank->lock, flags);
  1047. if (enable)
  1048. bank->suspend_wakeup |= (1 << gpio);
  1049. else
  1050. bank->suspend_wakeup &= ~(1 << gpio);
  1051. spin_unlock_irqrestore(&bank->lock, flags);
  1052. return 0;
  1053. #endif
  1054. #ifdef CONFIG_ARCH_OMAP2PLUS
  1055. case METHOD_GPIO_24XX:
  1056. case METHOD_GPIO_44XX:
  1057. if (bank->non_wakeup_gpios & (1 << gpio)) {
  1058. printk(KERN_ERR "Unable to modify wakeup on "
  1059. "non-wakeup GPIO%d\n",
  1060. (bank - gpio_bank) * 32 + gpio);
  1061. return -EINVAL;
  1062. }
  1063. spin_lock_irqsave(&bank->lock, flags);
  1064. if (enable)
  1065. bank->suspend_wakeup |= (1 << gpio);
  1066. else
  1067. bank->suspend_wakeup &= ~(1 << gpio);
  1068. spin_unlock_irqrestore(&bank->lock, flags);
  1069. return 0;
  1070. #endif
  1071. default:
  1072. printk(KERN_ERR "Can't enable GPIO wakeup for method %i\n",
  1073. bank->method);
  1074. return -EINVAL;
  1075. }
  1076. }
  1077. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  1078. {
  1079. _set_gpio_direction(bank, get_gpio_index(gpio), 1);
  1080. _set_gpio_irqenable(bank, gpio, 0);
  1081. _clear_gpio_irqstatus(bank, gpio);
  1082. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1083. }
  1084. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  1085. static int gpio_wake_enable(unsigned int irq, unsigned int enable)
  1086. {
  1087. unsigned int gpio = irq - IH_GPIO_BASE;
  1088. struct gpio_bank *bank;
  1089. int retval;
  1090. if (check_gpio(gpio) < 0)
  1091. return -ENODEV;
  1092. bank = get_irq_chip_data(irq);
  1093. retval = _set_gpio_wakeup(bank, get_gpio_index(gpio), enable);
  1094. return retval;
  1095. }
  1096. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  1097. {
  1098. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1099. unsigned long flags;
  1100. spin_lock_irqsave(&bank->lock, flags);
  1101. /* Set trigger to none. You need to enable the desired trigger with
  1102. * request_irq() or set_irq_type().
  1103. */
  1104. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  1105. #ifdef CONFIG_ARCH_OMAP15XX
  1106. if (bank->method == METHOD_GPIO_1510) {
  1107. void __iomem *reg;
  1108. /* Claim the pin for MPU */
  1109. reg = bank->base + OMAP1510_GPIO_PIN_CONTROL;
  1110. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  1111. }
  1112. #endif
  1113. if (!cpu_class_is_omap1()) {
  1114. if (!bank->mod_usage) {
  1115. u32 ctrl;
  1116. ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1117. ctrl &= 0xFFFFFFFE;
  1118. /* Module is enabled, clocks are not gated */
  1119. __raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
  1120. }
  1121. bank->mod_usage |= 1 << offset;
  1122. }
  1123. spin_unlock_irqrestore(&bank->lock, flags);
  1124. return 0;
  1125. }
  1126. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  1127. {
  1128. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  1129. unsigned long flags;
  1130. spin_lock_irqsave(&bank->lock, flags);
  1131. #ifdef CONFIG_ARCH_OMAP16XX
  1132. if (bank->method == METHOD_GPIO_1610) {
  1133. /* Disable wake-up during idle for dynamic tick */
  1134. void __iomem *reg = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1135. __raw_writel(1 << offset, reg);
  1136. }
  1137. #endif
  1138. #ifdef CONFIG_ARCH_OMAP2PLUS
  1139. if ((bank->method == METHOD_GPIO_24XX) ||
  1140. (bank->method == METHOD_GPIO_44XX)) {
  1141. /* Disable wake-up during idle for dynamic tick */
  1142. void __iomem *reg = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1143. __raw_writel(1 << offset, reg);
  1144. }
  1145. #endif
  1146. if (!cpu_class_is_omap1()) {
  1147. bank->mod_usage &= ~(1 << offset);
  1148. if (!bank->mod_usage) {
  1149. u32 ctrl;
  1150. ctrl = __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1151. /* Module is disabled, clocks are gated */
  1152. ctrl |= 1;
  1153. __raw_writel(ctrl, bank->base + OMAP24XX_GPIO_CTRL);
  1154. }
  1155. }
  1156. _reset_gpio(bank, bank->chip.base + offset);
  1157. spin_unlock_irqrestore(&bank->lock, flags);
  1158. }
  1159. /*
  1160. * We need to unmask the GPIO bank interrupt as soon as possible to
  1161. * avoid missing GPIO interrupts for other lines in the bank.
  1162. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  1163. * in the bank to avoid missing nested interrupts for a GPIO line.
  1164. * If we wait to unmask individual GPIO lines in the bank after the
  1165. * line's interrupt handler has been run, we may miss some nested
  1166. * interrupts.
  1167. */
  1168. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  1169. {
  1170. void __iomem *isr_reg = NULL;
  1171. u32 isr;
  1172. unsigned int gpio_irq, gpio_index;
  1173. struct gpio_bank *bank;
  1174. u32 retrigger = 0;
  1175. int unmasked = 0;
  1176. desc->chip->ack(irq);
  1177. bank = get_irq_data(irq);
  1178. #ifdef CONFIG_ARCH_OMAP1
  1179. if (bank->method == METHOD_MPUIO)
  1180. isr_reg = bank->base + OMAP_MPUIO_GPIO_INT;
  1181. #endif
  1182. #ifdef CONFIG_ARCH_OMAP15XX
  1183. if (bank->method == METHOD_GPIO_1510)
  1184. isr_reg = bank->base + OMAP1510_GPIO_INT_STATUS;
  1185. #endif
  1186. #if defined(CONFIG_ARCH_OMAP16XX)
  1187. if (bank->method == METHOD_GPIO_1610)
  1188. isr_reg = bank->base + OMAP1610_GPIO_IRQSTATUS1;
  1189. #endif
  1190. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1191. if (bank->method == METHOD_GPIO_7XX)
  1192. isr_reg = bank->base + OMAP7XX_GPIO_INT_STATUS;
  1193. #endif
  1194. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1195. if (bank->method == METHOD_GPIO_24XX)
  1196. isr_reg = bank->base + OMAP24XX_GPIO_IRQSTATUS1;
  1197. #endif
  1198. #if defined(CONFIG_ARCH_OMAP4)
  1199. if (bank->method == METHOD_GPIO_44XX)
  1200. isr_reg = bank->base + OMAP4_GPIO_IRQSTATUS0;
  1201. #endif
  1202. while(1) {
  1203. u32 isr_saved, level_mask = 0;
  1204. u32 enabled;
  1205. enabled = _get_gpio_irqbank_mask(bank);
  1206. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  1207. if (cpu_is_omap15xx() && (bank->method == METHOD_MPUIO))
  1208. isr &= 0x0000ffff;
  1209. if (cpu_class_is_omap2()) {
  1210. level_mask = bank->level_mask & enabled;
  1211. }
  1212. /* clear edge sensitive interrupts before handler(s) are
  1213. called so that we don't miss any interrupt occurred while
  1214. executing them */
  1215. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 0);
  1216. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  1217. _enable_gpio_irqbank(bank, isr_saved & ~level_mask, 1);
  1218. /* if there is only edge sensitive GPIO pin interrupts
  1219. configured, we could unmask GPIO bank interrupt immediately */
  1220. if (!level_mask && !unmasked) {
  1221. unmasked = 1;
  1222. desc->chip->unmask(irq);
  1223. }
  1224. isr |= retrigger;
  1225. retrigger = 0;
  1226. if (!isr)
  1227. break;
  1228. gpio_irq = bank->virtual_irq_start;
  1229. for (; isr != 0; isr >>= 1, gpio_irq++) {
  1230. gpio_index = get_gpio_index(irq_to_gpio(gpio_irq));
  1231. if (!(isr & 1))
  1232. continue;
  1233. #ifdef CONFIG_ARCH_OMAP1
  1234. /*
  1235. * Some chips can't respond to both rising and falling
  1236. * at the same time. If this irq was requested with
  1237. * both flags, we need to flip the ICR data for the IRQ
  1238. * to respond to the IRQ for the opposite direction.
  1239. * This will be indicated in the bank toggle_mask.
  1240. */
  1241. if (bank->toggle_mask & (1 << gpio_index))
  1242. _toggle_gpio_edge_triggering(bank, gpio_index);
  1243. #endif
  1244. generic_handle_irq(gpio_irq);
  1245. }
  1246. }
  1247. /* if bank has any level sensitive GPIO pin interrupt
  1248. configured, we must unmask the bank interrupt only after
  1249. handler(s) are executed in order to avoid spurious bank
  1250. interrupt */
  1251. if (!unmasked)
  1252. desc->chip->unmask(irq);
  1253. }
  1254. static void gpio_irq_shutdown(unsigned int irq)
  1255. {
  1256. unsigned int gpio = irq - IH_GPIO_BASE;
  1257. struct gpio_bank *bank = get_irq_chip_data(irq);
  1258. _reset_gpio(bank, gpio);
  1259. }
  1260. static void gpio_ack_irq(unsigned int irq)
  1261. {
  1262. unsigned int gpio = irq - IH_GPIO_BASE;
  1263. struct gpio_bank *bank = get_irq_chip_data(irq);
  1264. _clear_gpio_irqstatus(bank, gpio);
  1265. }
  1266. static void gpio_mask_irq(unsigned int irq)
  1267. {
  1268. unsigned int gpio = irq - IH_GPIO_BASE;
  1269. struct gpio_bank *bank = get_irq_chip_data(irq);
  1270. _set_gpio_irqenable(bank, gpio, 0);
  1271. _set_gpio_triggering(bank, get_gpio_index(gpio), IRQ_TYPE_NONE);
  1272. }
  1273. static void gpio_unmask_irq(unsigned int irq)
  1274. {
  1275. unsigned int gpio = irq - IH_GPIO_BASE;
  1276. struct gpio_bank *bank = get_irq_chip_data(irq);
  1277. unsigned int irq_mask = 1 << get_gpio_index(gpio);
  1278. struct irq_desc *desc = irq_to_desc(irq);
  1279. u32 trigger = desc->status & IRQ_TYPE_SENSE_MASK;
  1280. if (trigger)
  1281. _set_gpio_triggering(bank, get_gpio_index(gpio), trigger);
  1282. /* For level-triggered GPIOs, the clearing must be done after
  1283. * the HW source is cleared, thus after the handler has run */
  1284. if (bank->level_mask & irq_mask) {
  1285. _set_gpio_irqenable(bank, gpio, 0);
  1286. _clear_gpio_irqstatus(bank, gpio);
  1287. }
  1288. _set_gpio_irqenable(bank, gpio, 1);
  1289. }
  1290. static struct irq_chip gpio_irq_chip = {
  1291. .name = "GPIO",
  1292. .shutdown = gpio_irq_shutdown,
  1293. .ack = gpio_ack_irq,
  1294. .mask = gpio_mask_irq,
  1295. .unmask = gpio_unmask_irq,
  1296. .set_type = gpio_irq_type,
  1297. .set_wake = gpio_wake_enable,
  1298. };
  1299. /*---------------------------------------------------------------------*/
  1300. #ifdef CONFIG_ARCH_OMAP1
  1301. /* MPUIO uses the always-on 32k clock */
  1302. static void mpuio_ack_irq(unsigned int irq)
  1303. {
  1304. /* The ISR is reset automatically, so do nothing here. */
  1305. }
  1306. static void mpuio_mask_irq(unsigned int irq)
  1307. {
  1308. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1309. struct gpio_bank *bank = get_irq_chip_data(irq);
  1310. _set_gpio_irqenable(bank, gpio, 0);
  1311. }
  1312. static void mpuio_unmask_irq(unsigned int irq)
  1313. {
  1314. unsigned int gpio = OMAP_MPUIO(irq - IH_MPUIO_BASE);
  1315. struct gpio_bank *bank = get_irq_chip_data(irq);
  1316. _set_gpio_irqenable(bank, gpio, 1);
  1317. }
  1318. static struct irq_chip mpuio_irq_chip = {
  1319. .name = "MPUIO",
  1320. .ack = mpuio_ack_irq,
  1321. .mask = mpuio_mask_irq,
  1322. .unmask = mpuio_unmask_irq,
  1323. .set_type = gpio_irq_type,
  1324. #ifdef CONFIG_ARCH_OMAP16XX
  1325. /* REVISIT: assuming only 16xx supports MPUIO wake events */
  1326. .set_wake = gpio_wake_enable,
  1327. #endif
  1328. };
  1329. #define bank_is_mpuio(bank) ((bank)->method == METHOD_MPUIO)
  1330. #ifdef CONFIG_ARCH_OMAP16XX
  1331. #include <linux/platform_device.h>
  1332. static int omap_mpuio_suspend_noirq(struct device *dev)
  1333. {
  1334. struct platform_device *pdev = to_platform_device(dev);
  1335. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1336. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1337. unsigned long flags;
  1338. spin_lock_irqsave(&bank->lock, flags);
  1339. bank->saved_wakeup = __raw_readl(mask_reg);
  1340. __raw_writel(0xffff & ~bank->suspend_wakeup, mask_reg);
  1341. spin_unlock_irqrestore(&bank->lock, flags);
  1342. return 0;
  1343. }
  1344. static int omap_mpuio_resume_noirq(struct device *dev)
  1345. {
  1346. struct platform_device *pdev = to_platform_device(dev);
  1347. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1348. void __iomem *mask_reg = bank->base + OMAP_MPUIO_GPIO_MASKIT;
  1349. unsigned long flags;
  1350. spin_lock_irqsave(&bank->lock, flags);
  1351. __raw_writel(bank->saved_wakeup, mask_reg);
  1352. spin_unlock_irqrestore(&bank->lock, flags);
  1353. return 0;
  1354. }
  1355. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  1356. .suspend_noirq = omap_mpuio_suspend_noirq,
  1357. .resume_noirq = omap_mpuio_resume_noirq,
  1358. };
  1359. /* use platform_driver for this, now that there's no longer any
  1360. * point to sys_device (other than not disturbing old code).
  1361. */
  1362. static struct platform_driver omap_mpuio_driver = {
  1363. .driver = {
  1364. .name = "mpuio",
  1365. .pm = &omap_mpuio_dev_pm_ops,
  1366. },
  1367. };
  1368. static struct platform_device omap_mpuio_device = {
  1369. .name = "mpuio",
  1370. .id = -1,
  1371. .dev = {
  1372. .driver = &omap_mpuio_driver.driver,
  1373. }
  1374. /* could list the /proc/iomem resources */
  1375. };
  1376. static inline void mpuio_init(void)
  1377. {
  1378. platform_set_drvdata(&omap_mpuio_device, &gpio_bank_1610[0]);
  1379. if (platform_driver_register(&omap_mpuio_driver) == 0)
  1380. (void) platform_device_register(&omap_mpuio_device);
  1381. }
  1382. #else
  1383. static inline void mpuio_init(void) {}
  1384. #endif /* 16xx */
  1385. #else
  1386. extern struct irq_chip mpuio_irq_chip;
  1387. #define bank_is_mpuio(bank) 0
  1388. static inline void mpuio_init(void) {}
  1389. #endif
  1390. /*---------------------------------------------------------------------*/
  1391. /* REVISIT these are stupid implementations! replace by ones that
  1392. * don't switch on METHOD_* and which mostly avoid spinlocks
  1393. */
  1394. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  1395. {
  1396. struct gpio_bank *bank;
  1397. unsigned long flags;
  1398. bank = container_of(chip, struct gpio_bank, chip);
  1399. spin_lock_irqsave(&bank->lock, flags);
  1400. _set_gpio_direction(bank, offset, 1);
  1401. spin_unlock_irqrestore(&bank->lock, flags);
  1402. return 0;
  1403. }
  1404. static int gpio_is_input(struct gpio_bank *bank, int mask)
  1405. {
  1406. void __iomem *reg = bank->base;
  1407. switch (bank->method) {
  1408. case METHOD_MPUIO:
  1409. reg += OMAP_MPUIO_IO_CNTL;
  1410. break;
  1411. case METHOD_GPIO_1510:
  1412. reg += OMAP1510_GPIO_DIR_CONTROL;
  1413. break;
  1414. case METHOD_GPIO_1610:
  1415. reg += OMAP1610_GPIO_DIRECTION;
  1416. break;
  1417. case METHOD_GPIO_7XX:
  1418. reg += OMAP7XX_GPIO_DIR_CONTROL;
  1419. break;
  1420. case METHOD_GPIO_24XX:
  1421. case METHOD_GPIO_44XX:
  1422. reg += OMAP24XX_GPIO_OE;
  1423. break;
  1424. }
  1425. return __raw_readl(reg) & mask;
  1426. }
  1427. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  1428. {
  1429. struct gpio_bank *bank;
  1430. void __iomem *reg;
  1431. int gpio;
  1432. u32 mask;
  1433. gpio = chip->base + offset;
  1434. bank = get_gpio_bank(gpio);
  1435. reg = bank->base;
  1436. mask = 1 << get_gpio_index(gpio);
  1437. if (gpio_is_input(bank, mask))
  1438. return _get_gpio_datain(bank, gpio);
  1439. else
  1440. return _get_gpio_dataout(bank, gpio);
  1441. }
  1442. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  1443. {
  1444. struct gpio_bank *bank;
  1445. unsigned long flags;
  1446. bank = container_of(chip, struct gpio_bank, chip);
  1447. spin_lock_irqsave(&bank->lock, flags);
  1448. _set_gpio_dataout(bank, offset, value);
  1449. _set_gpio_direction(bank, offset, 0);
  1450. spin_unlock_irqrestore(&bank->lock, flags);
  1451. return 0;
  1452. }
  1453. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  1454. {
  1455. struct gpio_bank *bank;
  1456. unsigned long flags;
  1457. bank = container_of(chip, struct gpio_bank, chip);
  1458. spin_lock_irqsave(&bank->lock, flags);
  1459. _set_gpio_dataout(bank, offset, value);
  1460. spin_unlock_irqrestore(&bank->lock, flags);
  1461. }
  1462. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  1463. {
  1464. struct gpio_bank *bank;
  1465. bank = container_of(chip, struct gpio_bank, chip);
  1466. return bank->virtual_irq_start + offset;
  1467. }
  1468. /*---------------------------------------------------------------------*/
  1469. static int initialized;
  1470. #if defined(CONFIG_ARCH_OMAP1) || defined(CONFIG_ARCH_OMAP2)
  1471. static struct clk * gpio_ick;
  1472. #endif
  1473. #if defined(CONFIG_ARCH_OMAP2)
  1474. static struct clk * gpio_fck;
  1475. #endif
  1476. #if defined(CONFIG_ARCH_OMAP2430)
  1477. static struct clk * gpio5_ick;
  1478. static struct clk * gpio5_fck;
  1479. #endif
  1480. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1481. static struct clk *gpio_iclks[OMAP34XX_NR_GPIOS];
  1482. #endif
  1483. static void __init omap_gpio_show_rev(void)
  1484. {
  1485. u32 rev;
  1486. if (cpu_is_omap16xx())
  1487. rev = __raw_readw(gpio_bank[1].base + OMAP1610_GPIO_REVISION);
  1488. else if (cpu_is_omap24xx() || cpu_is_omap34xx())
  1489. rev = __raw_readl(gpio_bank[0].base + OMAP24XX_GPIO_REVISION);
  1490. else if (cpu_is_omap44xx())
  1491. rev = __raw_readl(gpio_bank[0].base + OMAP4_GPIO_REVISION);
  1492. else
  1493. return;
  1494. printk(KERN_INFO "OMAP GPIO hardware version %d.%d\n",
  1495. (rev >> 4) & 0x0f, rev & 0x0f);
  1496. }
  1497. /* This lock class tells lockdep that GPIO irqs are in a different
  1498. * category than their parents, so it won't report false recursion.
  1499. */
  1500. static struct lock_class_key gpio_lock_class;
  1501. static int __init _omap_gpio_init(void)
  1502. {
  1503. int i;
  1504. int gpio = 0;
  1505. struct gpio_bank *bank;
  1506. int bank_size = SZ_8K; /* Module 4KB + L4 4KB except on omap1 */
  1507. char clk_name[11];
  1508. initialized = 1;
  1509. #if defined(CONFIG_ARCH_OMAP1)
  1510. if (cpu_is_omap15xx()) {
  1511. gpio_ick = clk_get(NULL, "arm_gpio_ck");
  1512. if (IS_ERR(gpio_ick))
  1513. printk("Could not get arm_gpio_ck\n");
  1514. else
  1515. clk_enable(gpio_ick);
  1516. }
  1517. #endif
  1518. #if defined(CONFIG_ARCH_OMAP2)
  1519. if (cpu_class_is_omap2()) {
  1520. gpio_ick = clk_get(NULL, "gpios_ick");
  1521. if (IS_ERR(gpio_ick))
  1522. printk("Could not get gpios_ick\n");
  1523. else
  1524. clk_enable(gpio_ick);
  1525. gpio_fck = clk_get(NULL, "gpios_fck");
  1526. if (IS_ERR(gpio_fck))
  1527. printk("Could not get gpios_fck\n");
  1528. else
  1529. clk_enable(gpio_fck);
  1530. /*
  1531. * On 2430 & 3430 GPIO 5 uses CORE L4 ICLK
  1532. */
  1533. #if defined(CONFIG_ARCH_OMAP2430)
  1534. if (cpu_is_omap2430()) {
  1535. gpio5_ick = clk_get(NULL, "gpio5_ick");
  1536. if (IS_ERR(gpio5_ick))
  1537. printk("Could not get gpio5_ick\n");
  1538. else
  1539. clk_enable(gpio5_ick);
  1540. gpio5_fck = clk_get(NULL, "gpio5_fck");
  1541. if (IS_ERR(gpio5_fck))
  1542. printk("Could not get gpio5_fck\n");
  1543. else
  1544. clk_enable(gpio5_fck);
  1545. }
  1546. #endif
  1547. }
  1548. #endif
  1549. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_ARCH_OMAP4)
  1550. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1551. for (i = 0; i < OMAP34XX_NR_GPIOS; i++) {
  1552. sprintf(clk_name, "gpio%d_ick", i + 1);
  1553. gpio_iclks[i] = clk_get(NULL, clk_name);
  1554. if (IS_ERR(gpio_iclks[i]))
  1555. printk(KERN_ERR "Could not get %s\n", clk_name);
  1556. else
  1557. clk_enable(gpio_iclks[i]);
  1558. }
  1559. }
  1560. #endif
  1561. #ifdef CONFIG_ARCH_OMAP15XX
  1562. if (cpu_is_omap15xx()) {
  1563. gpio_bank_count = 2;
  1564. gpio_bank = gpio_bank_1510;
  1565. bank_size = SZ_2K;
  1566. }
  1567. #endif
  1568. #if defined(CONFIG_ARCH_OMAP16XX)
  1569. if (cpu_is_omap16xx()) {
  1570. gpio_bank_count = 5;
  1571. gpio_bank = gpio_bank_1610;
  1572. bank_size = SZ_2K;
  1573. }
  1574. #endif
  1575. #if defined(CONFIG_ARCH_OMAP730) || defined(CONFIG_ARCH_OMAP850)
  1576. if (cpu_is_omap7xx()) {
  1577. gpio_bank_count = 7;
  1578. gpio_bank = gpio_bank_7xx;
  1579. bank_size = SZ_2K;
  1580. }
  1581. #endif
  1582. #ifdef CONFIG_ARCH_OMAP2
  1583. if (cpu_is_omap242x()) {
  1584. gpio_bank_count = 4;
  1585. gpio_bank = gpio_bank_242x;
  1586. }
  1587. if (cpu_is_omap243x()) {
  1588. gpio_bank_count = 5;
  1589. gpio_bank = gpio_bank_243x;
  1590. }
  1591. #endif
  1592. #ifdef CONFIG_ARCH_OMAP3
  1593. if (cpu_is_omap34xx()) {
  1594. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1595. gpio_bank = gpio_bank_34xx;
  1596. }
  1597. #endif
  1598. #ifdef CONFIG_ARCH_OMAP4
  1599. if (cpu_is_omap44xx()) {
  1600. gpio_bank_count = OMAP34XX_NR_GPIOS;
  1601. gpio_bank = gpio_bank_44xx;
  1602. }
  1603. #endif
  1604. for (i = 0; i < gpio_bank_count; i++) {
  1605. int j, gpio_count = 16;
  1606. bank = &gpio_bank[i];
  1607. spin_lock_init(&bank->lock);
  1608. /* Static mapping, never released */
  1609. bank->base = ioremap(bank->pbase, bank_size);
  1610. if (!bank->base) {
  1611. printk(KERN_ERR "Could not ioremap gpio bank%i\n", i);
  1612. continue;
  1613. }
  1614. if (bank_is_mpuio(bank))
  1615. __raw_writew(0xffff, bank->base + OMAP_MPUIO_GPIO_MASKIT);
  1616. if (cpu_is_omap15xx() && bank->method == METHOD_GPIO_1510) {
  1617. __raw_writew(0xffff, bank->base + OMAP1510_GPIO_INT_MASK);
  1618. __raw_writew(0x0000, bank->base + OMAP1510_GPIO_INT_STATUS);
  1619. }
  1620. if (cpu_is_omap16xx() && bank->method == METHOD_GPIO_1610) {
  1621. __raw_writew(0x0000, bank->base + OMAP1610_GPIO_IRQENABLE1);
  1622. __raw_writew(0xffff, bank->base + OMAP1610_GPIO_IRQSTATUS1);
  1623. __raw_writew(0x0014, bank->base + OMAP1610_GPIO_SYSCONFIG);
  1624. }
  1625. if (cpu_is_omap7xx() && bank->method == METHOD_GPIO_7XX) {
  1626. __raw_writel(0xffffffff, bank->base + OMAP7XX_GPIO_INT_MASK);
  1627. __raw_writel(0x00000000, bank->base + OMAP7XX_GPIO_INT_STATUS);
  1628. gpio_count = 32; /* 7xx has 32-bit GPIOs */
  1629. }
  1630. #ifdef CONFIG_ARCH_OMAP2PLUS
  1631. if ((bank->method == METHOD_GPIO_24XX) ||
  1632. (bank->method == METHOD_GPIO_44XX)) {
  1633. static const u32 non_wakeup_gpios[] = {
  1634. 0xe203ffc0, 0x08700040
  1635. };
  1636. if (cpu_is_omap44xx()) {
  1637. __raw_writel(0xffffffff, bank->base +
  1638. OMAP4_GPIO_IRQSTATUSCLR0);
  1639. __raw_writew(0x0015, bank->base +
  1640. OMAP4_GPIO_SYSCONFIG);
  1641. __raw_writel(0x00000000, bank->base +
  1642. OMAP4_GPIO_DEBOUNCENABLE);
  1643. /*
  1644. * Initialize interface clock ungated,
  1645. * module enabled
  1646. */
  1647. __raw_writel(0, bank->base + OMAP4_GPIO_CTRL);
  1648. } else {
  1649. __raw_writel(0x00000000, bank->base +
  1650. OMAP24XX_GPIO_IRQENABLE1);
  1651. __raw_writel(0xffffffff, bank->base +
  1652. OMAP24XX_GPIO_IRQSTATUS1);
  1653. __raw_writew(0x0015, bank->base +
  1654. OMAP24XX_GPIO_SYSCONFIG);
  1655. __raw_writel(0x00000000, bank->base +
  1656. OMAP24XX_GPIO_DEBOUNCE_EN);
  1657. /*
  1658. * Initialize interface clock ungated,
  1659. * module enabled
  1660. */
  1661. __raw_writel(0, bank->base +
  1662. OMAP24XX_GPIO_CTRL);
  1663. }
  1664. if (cpu_is_omap24xx() &&
  1665. i < ARRAY_SIZE(non_wakeup_gpios))
  1666. bank->non_wakeup_gpios = non_wakeup_gpios[i];
  1667. gpio_count = 32;
  1668. }
  1669. #endif
  1670. bank->mod_usage = 0;
  1671. /* REVISIT eventually switch from OMAP-specific gpio structs
  1672. * over to the generic ones
  1673. */
  1674. bank->chip.request = omap_gpio_request;
  1675. bank->chip.free = omap_gpio_free;
  1676. bank->chip.direction_input = gpio_input;
  1677. bank->chip.get = gpio_get;
  1678. bank->chip.direction_output = gpio_output;
  1679. bank->chip.set = gpio_set;
  1680. bank->chip.to_irq = gpio_2irq;
  1681. if (bank_is_mpuio(bank)) {
  1682. bank->chip.label = "mpuio";
  1683. #ifdef CONFIG_ARCH_OMAP16XX
  1684. bank->chip.dev = &omap_mpuio_device.dev;
  1685. #endif
  1686. bank->chip.base = OMAP_MPUIO(0);
  1687. } else {
  1688. bank->chip.label = "gpio";
  1689. bank->chip.base = gpio;
  1690. gpio += gpio_count;
  1691. }
  1692. bank->chip.ngpio = gpio_count;
  1693. gpiochip_add(&bank->chip);
  1694. for (j = bank->virtual_irq_start;
  1695. j < bank->virtual_irq_start + gpio_count; j++) {
  1696. lockdep_set_class(&irq_desc[j].lock, &gpio_lock_class);
  1697. set_irq_chip_data(j, bank);
  1698. if (bank_is_mpuio(bank))
  1699. set_irq_chip(j, &mpuio_irq_chip);
  1700. else
  1701. set_irq_chip(j, &gpio_irq_chip);
  1702. set_irq_handler(j, handle_simple_irq);
  1703. set_irq_flags(j, IRQF_VALID);
  1704. }
  1705. set_irq_chained_handler(bank->irq, gpio_irq_handler);
  1706. set_irq_data(bank->irq, bank);
  1707. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  1708. sprintf(clk_name, "gpio%d_dbck", i + 1);
  1709. bank->dbck = clk_get(NULL, clk_name);
  1710. if (IS_ERR(bank->dbck))
  1711. printk(KERN_ERR "Could not get %s\n", clk_name);
  1712. }
  1713. }
  1714. /* Enable system clock for GPIO module.
  1715. * The CAM_CLK_CTRL *is* really the right place. */
  1716. if (cpu_is_omap16xx())
  1717. omap_writel(omap_readl(ULPD_CAM_CLK_CTRL) | 0x04, ULPD_CAM_CLK_CTRL);
  1718. /* Enable autoidle for the OCP interface */
  1719. if (cpu_is_omap24xx())
  1720. omap_writel(1 << 0, 0x48019010);
  1721. if (cpu_is_omap34xx())
  1722. omap_writel(1 << 0, 0x48306814);
  1723. omap_gpio_show_rev();
  1724. return 0;
  1725. }
  1726. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  1727. static int omap_gpio_suspend(struct sys_device *dev, pm_message_t mesg)
  1728. {
  1729. int i;
  1730. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1731. return 0;
  1732. for (i = 0; i < gpio_bank_count; i++) {
  1733. struct gpio_bank *bank = &gpio_bank[i];
  1734. void __iomem *wake_status;
  1735. void __iomem *wake_clear;
  1736. void __iomem *wake_set;
  1737. unsigned long flags;
  1738. switch (bank->method) {
  1739. #ifdef CONFIG_ARCH_OMAP16XX
  1740. case METHOD_GPIO_1610:
  1741. wake_status = bank->base + OMAP1610_GPIO_WAKEUPENABLE;
  1742. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1743. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1744. break;
  1745. #endif
  1746. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1747. case METHOD_GPIO_24XX:
  1748. wake_status = bank->base + OMAP24XX_GPIO_WAKE_EN;
  1749. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1750. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1751. break;
  1752. #endif
  1753. #ifdef CONFIG_ARCH_OMAP4
  1754. case METHOD_GPIO_44XX:
  1755. wake_status = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1756. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1757. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1758. break;
  1759. #endif
  1760. default:
  1761. continue;
  1762. }
  1763. spin_lock_irqsave(&bank->lock, flags);
  1764. bank->saved_wakeup = __raw_readl(wake_status);
  1765. __raw_writel(0xffffffff, wake_clear);
  1766. __raw_writel(bank->suspend_wakeup, wake_set);
  1767. spin_unlock_irqrestore(&bank->lock, flags);
  1768. }
  1769. return 0;
  1770. }
  1771. static int omap_gpio_resume(struct sys_device *dev)
  1772. {
  1773. int i;
  1774. if (!cpu_class_is_omap2() && !cpu_is_omap16xx())
  1775. return 0;
  1776. for (i = 0; i < gpio_bank_count; i++) {
  1777. struct gpio_bank *bank = &gpio_bank[i];
  1778. void __iomem *wake_clear;
  1779. void __iomem *wake_set;
  1780. unsigned long flags;
  1781. switch (bank->method) {
  1782. #ifdef CONFIG_ARCH_OMAP16XX
  1783. case METHOD_GPIO_1610:
  1784. wake_clear = bank->base + OMAP1610_GPIO_CLEAR_WAKEUPENA;
  1785. wake_set = bank->base + OMAP1610_GPIO_SET_WAKEUPENA;
  1786. break;
  1787. #endif
  1788. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  1789. case METHOD_GPIO_24XX:
  1790. wake_clear = bank->base + OMAP24XX_GPIO_CLEARWKUENA;
  1791. wake_set = bank->base + OMAP24XX_GPIO_SETWKUENA;
  1792. break;
  1793. #endif
  1794. #ifdef CONFIG_ARCH_OMAP4
  1795. case METHOD_GPIO_44XX:
  1796. wake_clear = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1797. wake_set = bank->base + OMAP4_GPIO_IRQWAKEN0;
  1798. break;
  1799. #endif
  1800. default:
  1801. continue;
  1802. }
  1803. spin_lock_irqsave(&bank->lock, flags);
  1804. __raw_writel(0xffffffff, wake_clear);
  1805. __raw_writel(bank->saved_wakeup, wake_set);
  1806. spin_unlock_irqrestore(&bank->lock, flags);
  1807. }
  1808. return 0;
  1809. }
  1810. static struct sysdev_class omap_gpio_sysclass = {
  1811. .name = "gpio",
  1812. .suspend = omap_gpio_suspend,
  1813. .resume = omap_gpio_resume,
  1814. };
  1815. static struct sys_device omap_gpio_device = {
  1816. .id = 0,
  1817. .cls = &omap_gpio_sysclass,
  1818. };
  1819. #endif
  1820. #ifdef CONFIG_ARCH_OMAP2PLUS
  1821. static int workaround_enabled;
  1822. void omap2_gpio_prepare_for_retention(void)
  1823. {
  1824. int i, c = 0;
  1825. int min = 0;
  1826. if (cpu_is_omap34xx())
  1827. min = 1;
  1828. /* Remove triggering for all non-wakeup GPIOs. Otherwise spurious
  1829. * IRQs will be generated. See OMAP2420 Errata item 1.101. */
  1830. for (i = min; i < gpio_bank_count; i++) {
  1831. struct gpio_bank *bank = &gpio_bank[i];
  1832. u32 l1, l2;
  1833. if (!(bank->enabled_non_wakeup_gpios))
  1834. continue;
  1835. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1836. bank->saved_datain = __raw_readl(bank->base +
  1837. OMAP24XX_GPIO_DATAIN);
  1838. l1 = __raw_readl(bank->base +
  1839. OMAP24XX_GPIO_FALLINGDETECT);
  1840. l2 = __raw_readl(bank->base +
  1841. OMAP24XX_GPIO_RISINGDETECT);
  1842. }
  1843. if (cpu_is_omap44xx()) {
  1844. bank->saved_datain = __raw_readl(bank->base +
  1845. OMAP4_GPIO_DATAIN);
  1846. l1 = __raw_readl(bank->base +
  1847. OMAP4_GPIO_FALLINGDETECT);
  1848. l2 = __raw_readl(bank->base +
  1849. OMAP4_GPIO_RISINGDETECT);
  1850. }
  1851. bank->saved_fallingdetect = l1;
  1852. bank->saved_risingdetect = l2;
  1853. l1 &= ~bank->enabled_non_wakeup_gpios;
  1854. l2 &= ~bank->enabled_non_wakeup_gpios;
  1855. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1856. __raw_writel(l1, bank->base +
  1857. OMAP24XX_GPIO_FALLINGDETECT);
  1858. __raw_writel(l2, bank->base +
  1859. OMAP24XX_GPIO_RISINGDETECT);
  1860. }
  1861. if (cpu_is_omap44xx()) {
  1862. __raw_writel(l1, bank->base + OMAP4_GPIO_FALLINGDETECT);
  1863. __raw_writel(l2, bank->base + OMAP4_GPIO_RISINGDETECT);
  1864. }
  1865. c++;
  1866. }
  1867. if (!c) {
  1868. workaround_enabled = 0;
  1869. return;
  1870. }
  1871. workaround_enabled = 1;
  1872. }
  1873. void omap2_gpio_resume_after_retention(void)
  1874. {
  1875. int i;
  1876. int min = 0;
  1877. if (!workaround_enabled)
  1878. return;
  1879. if (cpu_is_omap34xx())
  1880. min = 1;
  1881. for (i = min; i < gpio_bank_count; i++) {
  1882. struct gpio_bank *bank = &gpio_bank[i];
  1883. u32 l, gen, gen0, gen1;
  1884. if (!(bank->enabled_non_wakeup_gpios))
  1885. continue;
  1886. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1887. __raw_writel(bank->saved_fallingdetect,
  1888. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1889. __raw_writel(bank->saved_risingdetect,
  1890. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1891. l = __raw_readl(bank->base + OMAP24XX_GPIO_DATAIN);
  1892. }
  1893. if (cpu_is_omap44xx()) {
  1894. __raw_writel(bank->saved_fallingdetect,
  1895. bank->base + OMAP4_GPIO_FALLINGDETECT);
  1896. __raw_writel(bank->saved_risingdetect,
  1897. bank->base + OMAP4_GPIO_RISINGDETECT);
  1898. l = __raw_readl(bank->base + OMAP4_GPIO_DATAIN);
  1899. }
  1900. /* Check if any of the non-wakeup interrupt GPIOs have changed
  1901. * state. If so, generate an IRQ by software. This is
  1902. * horribly racy, but it's the best we can do to work around
  1903. * this silicon bug. */
  1904. l ^= bank->saved_datain;
  1905. l &= bank->enabled_non_wakeup_gpios;
  1906. /*
  1907. * No need to generate IRQs for the rising edge for gpio IRQs
  1908. * configured with falling edge only; and vice versa.
  1909. */
  1910. gen0 = l & bank->saved_fallingdetect;
  1911. gen0 &= bank->saved_datain;
  1912. gen1 = l & bank->saved_risingdetect;
  1913. gen1 &= ~(bank->saved_datain);
  1914. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1915. gen = l & (~(bank->saved_fallingdetect) &
  1916. ~(bank->saved_risingdetect));
  1917. /* Consider all GPIO IRQs needed to be updated */
  1918. gen |= gen0 | gen1;
  1919. if (gen) {
  1920. u32 old0, old1;
  1921. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1922. old0 = __raw_readl(bank->base +
  1923. OMAP24XX_GPIO_LEVELDETECT0);
  1924. old1 = __raw_readl(bank->base +
  1925. OMAP24XX_GPIO_LEVELDETECT1);
  1926. __raw_writel(old0 | gen, bank->base +
  1927. OMAP24XX_GPIO_LEVELDETECT0);
  1928. __raw_writel(old1 | gen, bank->base +
  1929. OMAP24XX_GPIO_LEVELDETECT1);
  1930. __raw_writel(old0, bank->base +
  1931. OMAP24XX_GPIO_LEVELDETECT0);
  1932. __raw_writel(old1, bank->base +
  1933. OMAP24XX_GPIO_LEVELDETECT1);
  1934. }
  1935. if (cpu_is_omap44xx()) {
  1936. old0 = __raw_readl(bank->base +
  1937. OMAP4_GPIO_LEVELDETECT0);
  1938. old1 = __raw_readl(bank->base +
  1939. OMAP4_GPIO_LEVELDETECT1);
  1940. __raw_writel(old0 | l, bank->base +
  1941. OMAP4_GPIO_LEVELDETECT0);
  1942. __raw_writel(old1 | l, bank->base +
  1943. OMAP4_GPIO_LEVELDETECT1);
  1944. __raw_writel(old0, bank->base +
  1945. OMAP4_GPIO_LEVELDETECT0);
  1946. __raw_writel(old1, bank->base +
  1947. OMAP4_GPIO_LEVELDETECT1);
  1948. }
  1949. }
  1950. }
  1951. }
  1952. #endif
  1953. #ifdef CONFIG_ARCH_OMAP3
  1954. /* save the registers of bank 2-6 */
  1955. void omap_gpio_save_context(void)
  1956. {
  1957. int i;
  1958. /* saving banks from 2-6 only since GPIO1 is in WKUP */
  1959. for (i = 1; i < gpio_bank_count; i++) {
  1960. struct gpio_bank *bank = &gpio_bank[i];
  1961. gpio_context[i].sysconfig =
  1962. __raw_readl(bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1963. gpio_context[i].irqenable1 =
  1964. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1965. gpio_context[i].irqenable2 =
  1966. __raw_readl(bank->base + OMAP24XX_GPIO_IRQENABLE2);
  1967. gpio_context[i].wake_en =
  1968. __raw_readl(bank->base + OMAP24XX_GPIO_WAKE_EN);
  1969. gpio_context[i].ctrl =
  1970. __raw_readl(bank->base + OMAP24XX_GPIO_CTRL);
  1971. gpio_context[i].oe =
  1972. __raw_readl(bank->base + OMAP24XX_GPIO_OE);
  1973. gpio_context[i].leveldetect0 =
  1974. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  1975. gpio_context[i].leveldetect1 =
  1976. __raw_readl(bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  1977. gpio_context[i].risingdetect =
  1978. __raw_readl(bank->base + OMAP24XX_GPIO_RISINGDETECT);
  1979. gpio_context[i].fallingdetect =
  1980. __raw_readl(bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  1981. gpio_context[i].dataout =
  1982. __raw_readl(bank->base + OMAP24XX_GPIO_DATAOUT);
  1983. gpio_context[i].setwkuena =
  1984. __raw_readl(bank->base + OMAP24XX_GPIO_SETWKUENA);
  1985. gpio_context[i].setdataout =
  1986. __raw_readl(bank->base + OMAP24XX_GPIO_SETDATAOUT);
  1987. }
  1988. }
  1989. /* restore the required registers of bank 2-6 */
  1990. void omap_gpio_restore_context(void)
  1991. {
  1992. int i;
  1993. for (i = 1; i < gpio_bank_count; i++) {
  1994. struct gpio_bank *bank = &gpio_bank[i];
  1995. __raw_writel(gpio_context[i].sysconfig,
  1996. bank->base + OMAP24XX_GPIO_SYSCONFIG);
  1997. __raw_writel(gpio_context[i].irqenable1,
  1998. bank->base + OMAP24XX_GPIO_IRQENABLE1);
  1999. __raw_writel(gpio_context[i].irqenable2,
  2000. bank->base + OMAP24XX_GPIO_IRQENABLE2);
  2001. __raw_writel(gpio_context[i].wake_en,
  2002. bank->base + OMAP24XX_GPIO_WAKE_EN);
  2003. __raw_writel(gpio_context[i].ctrl,
  2004. bank->base + OMAP24XX_GPIO_CTRL);
  2005. __raw_writel(gpio_context[i].oe,
  2006. bank->base + OMAP24XX_GPIO_OE);
  2007. __raw_writel(gpio_context[i].leveldetect0,
  2008. bank->base + OMAP24XX_GPIO_LEVELDETECT0);
  2009. __raw_writel(gpio_context[i].leveldetect1,
  2010. bank->base + OMAP24XX_GPIO_LEVELDETECT1);
  2011. __raw_writel(gpio_context[i].risingdetect,
  2012. bank->base + OMAP24XX_GPIO_RISINGDETECT);
  2013. __raw_writel(gpio_context[i].fallingdetect,
  2014. bank->base + OMAP24XX_GPIO_FALLINGDETECT);
  2015. __raw_writel(gpio_context[i].dataout,
  2016. bank->base + OMAP24XX_GPIO_DATAOUT);
  2017. __raw_writel(gpio_context[i].setwkuena,
  2018. bank->base + OMAP24XX_GPIO_SETWKUENA);
  2019. __raw_writel(gpio_context[i].setdataout,
  2020. bank->base + OMAP24XX_GPIO_SETDATAOUT);
  2021. }
  2022. }
  2023. #endif
  2024. /*
  2025. * This may get called early from board specific init
  2026. * for boards that have interrupts routed via FPGA.
  2027. */
  2028. int __init omap_gpio_init(void)
  2029. {
  2030. if (!initialized)
  2031. return _omap_gpio_init();
  2032. else
  2033. return 0;
  2034. }
  2035. static int __init omap_gpio_sysinit(void)
  2036. {
  2037. int ret = 0;
  2038. if (!initialized)
  2039. ret = _omap_gpio_init();
  2040. mpuio_init();
  2041. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  2042. if (cpu_is_omap16xx() || cpu_class_is_omap2()) {
  2043. if (ret == 0) {
  2044. ret = sysdev_class_register(&omap_gpio_sysclass);
  2045. if (ret == 0)
  2046. ret = sysdev_register(&omap_gpio_device);
  2047. }
  2048. }
  2049. #endif
  2050. return ret;
  2051. }
  2052. arch_initcall(omap_gpio_sysinit);
  2053. #ifdef CONFIG_DEBUG_FS
  2054. #include <linux/debugfs.h>
  2055. #include <linux/seq_file.h>
  2056. static int dbg_gpio_show(struct seq_file *s, void *unused)
  2057. {
  2058. unsigned i, j, gpio;
  2059. for (i = 0, gpio = 0; i < gpio_bank_count; i++) {
  2060. struct gpio_bank *bank = gpio_bank + i;
  2061. unsigned bankwidth = 16;
  2062. u32 mask = 1;
  2063. if (bank_is_mpuio(bank))
  2064. gpio = OMAP_MPUIO(0);
  2065. else if (cpu_class_is_omap2() || cpu_is_omap7xx())
  2066. bankwidth = 32;
  2067. for (j = 0; j < bankwidth; j++, gpio++, mask <<= 1) {
  2068. unsigned irq, value, is_in, irqstat;
  2069. const char *label;
  2070. label = gpiochip_is_requested(&bank->chip, j);
  2071. if (!label)
  2072. continue;
  2073. irq = bank->virtual_irq_start + j;
  2074. value = gpio_get_value(gpio);
  2075. is_in = gpio_is_input(bank, mask);
  2076. if (bank_is_mpuio(bank))
  2077. seq_printf(s, "MPUIO %2d ", j);
  2078. else
  2079. seq_printf(s, "GPIO %3d ", gpio);
  2080. seq_printf(s, "(%-20.20s): %s %s",
  2081. label,
  2082. is_in ? "in " : "out",
  2083. value ? "hi" : "lo");
  2084. /* FIXME for at least omap2, show pullup/pulldown state */
  2085. irqstat = irq_desc[irq].status;
  2086. #if defined(CONFIG_ARCH_OMAP16XX) || defined(CONFIG_ARCH_OMAP2PLUS)
  2087. if (is_in && ((bank->suspend_wakeup & mask)
  2088. || irqstat & IRQ_TYPE_SENSE_MASK)) {
  2089. char *trigger = NULL;
  2090. switch (irqstat & IRQ_TYPE_SENSE_MASK) {
  2091. case IRQ_TYPE_EDGE_FALLING:
  2092. trigger = "falling";
  2093. break;
  2094. case IRQ_TYPE_EDGE_RISING:
  2095. trigger = "rising";
  2096. break;
  2097. case IRQ_TYPE_EDGE_BOTH:
  2098. trigger = "bothedge";
  2099. break;
  2100. case IRQ_TYPE_LEVEL_LOW:
  2101. trigger = "low";
  2102. break;
  2103. case IRQ_TYPE_LEVEL_HIGH:
  2104. trigger = "high";
  2105. break;
  2106. case IRQ_TYPE_NONE:
  2107. trigger = "(?)";
  2108. break;
  2109. }
  2110. seq_printf(s, ", irq-%d %-8s%s",
  2111. irq, trigger,
  2112. (bank->suspend_wakeup & mask)
  2113. ? " wakeup" : "");
  2114. }
  2115. #endif
  2116. seq_printf(s, "\n");
  2117. }
  2118. if (bank_is_mpuio(bank)) {
  2119. seq_printf(s, "\n");
  2120. gpio = 0;
  2121. }
  2122. }
  2123. return 0;
  2124. }
  2125. static int dbg_gpio_open(struct inode *inode, struct file *file)
  2126. {
  2127. return single_open(file, dbg_gpio_show, &inode->i_private);
  2128. }
  2129. static const struct file_operations debug_fops = {
  2130. .open = dbg_gpio_open,
  2131. .read = seq_read,
  2132. .llseek = seq_lseek,
  2133. .release = single_release,
  2134. };
  2135. static int __init omap_gpio_debuginit(void)
  2136. {
  2137. (void) debugfs_create_file("omap_gpio", S_IRUGO,
  2138. NULL, NULL, &debug_fops);
  2139. return 0;
  2140. }
  2141. late_initcall(omap_gpio_debuginit);
  2142. #endif