cpu.c 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228
  1. /* linux/arch/arm/mach-exynos4/cpu.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/sched.h>
  11. #include <linux/sysdev.h>
  12. #include <asm/mach/map.h>
  13. #include <asm/mach/irq.h>
  14. #include <asm/proc-fns.h>
  15. #include <asm/hardware/cache-l2x0.h>
  16. #include <plat/cpu.h>
  17. #include <plat/clock.h>
  18. #include <plat/exynos4.h>
  19. #include <plat/sdhci.h>
  20. #include <plat/devs.h>
  21. #include <plat/fimc-core.h>
  22. #include <plat/iic-core.h>
  23. #include <mach/regs-irq.h>
  24. extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
  25. unsigned int irq_start);
  26. extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
  27. /* Initial IO mappings */
  28. static struct map_desc exynos4_iodesc[] __initdata = {
  29. {
  30. .virtual = (unsigned long)S5P_VA_SYSTIMER,
  31. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
  32. .length = SZ_4K,
  33. .type = MT_DEVICE,
  34. }, {
  35. .virtual = (unsigned long)S5P_VA_SYSRAM,
  36. .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
  37. .length = SZ_4K,
  38. .type = MT_DEVICE,
  39. }, {
  40. .virtual = (unsigned long)S5P_VA_CMU,
  41. .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
  42. .length = SZ_128K,
  43. .type = MT_DEVICE,
  44. }, {
  45. .virtual = (unsigned long)S5P_VA_PMU,
  46. .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
  47. .length = SZ_64K,
  48. .type = MT_DEVICE,
  49. }, {
  50. .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
  51. .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
  52. .length = SZ_4K,
  53. .type = MT_DEVICE,
  54. }, {
  55. .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
  56. .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
  57. .length = SZ_8K,
  58. .type = MT_DEVICE,
  59. }, {
  60. .virtual = (unsigned long)S5P_VA_L2CC,
  61. .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
  62. .length = SZ_4K,
  63. .type = MT_DEVICE,
  64. }, {
  65. .virtual = (unsigned long)S5P_VA_GPIO1,
  66. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
  67. .length = SZ_4K,
  68. .type = MT_DEVICE,
  69. }, {
  70. .virtual = (unsigned long)S5P_VA_GPIO2,
  71. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
  72. .length = SZ_4K,
  73. .type = MT_DEVICE,
  74. }, {
  75. .virtual = (unsigned long)S5P_VA_GPIO3,
  76. .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
  77. .length = SZ_256,
  78. .type = MT_DEVICE,
  79. }, {
  80. .virtual = (unsigned long)S5P_VA_DMC0,
  81. .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
  82. .length = SZ_4K,
  83. .type = MT_DEVICE,
  84. }, {
  85. .virtual = (unsigned long)S3C_VA_UART,
  86. .pfn = __phys_to_pfn(S3C_PA_UART),
  87. .length = SZ_512K,
  88. .type = MT_DEVICE,
  89. }, {
  90. .virtual = (unsigned long)S5P_VA_SROMC,
  91. .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
  92. .length = SZ_4K,
  93. .type = MT_DEVICE,
  94. }, {
  95. .virtual = (unsigned long)S3C_VA_USB_HSPHY,
  96. .pfn = __phys_to_pfn(EXYNOS4_PA_HSPHY),
  97. .length = SZ_4K,
  98. .type = MT_DEVICE,
  99. }, {
  100. .virtual = (unsigned long)S5P_VA_GIC_CPU,
  101. .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_CPU),
  102. .length = SZ_64K,
  103. .type = MT_DEVICE,
  104. }, {
  105. .virtual = (unsigned long)S5P_VA_GIC_DIST,
  106. .pfn = __phys_to_pfn(EXYNOS4_PA_GIC_DIST),
  107. .length = SZ_64K,
  108. .type = MT_DEVICE,
  109. },
  110. };
  111. static void exynos4_idle(void)
  112. {
  113. if (!need_resched())
  114. cpu_do_idle();
  115. local_irq_enable();
  116. }
  117. /*
  118. * exynos4_map_io
  119. *
  120. * register the standard cpu IO areas
  121. */
  122. void __init exynos4_map_io(void)
  123. {
  124. iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
  125. /* initialize device information early */
  126. exynos4_default_sdhci0();
  127. exynos4_default_sdhci1();
  128. exynos4_default_sdhci2();
  129. exynos4_default_sdhci3();
  130. s3c_fimc_setname(0, "exynos4-fimc");
  131. s3c_fimc_setname(1, "exynos4-fimc");
  132. s3c_fimc_setname(2, "exynos4-fimc");
  133. s3c_fimc_setname(3, "exynos4-fimc");
  134. /* The I2C bus controllers are directly compatible with s3c2440 */
  135. s3c_i2c0_setname("s3c2440-i2c");
  136. s3c_i2c1_setname("s3c2440-i2c");
  137. s3c_i2c2_setname("s3c2440-i2c");
  138. }
  139. void __init exynos4_init_clocks(int xtal)
  140. {
  141. printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
  142. s3c24xx_register_baseclocks(xtal);
  143. s5p_register_clocks(xtal);
  144. exynos4_register_clocks();
  145. exynos4_setup_clocks();
  146. }
  147. void __init exynos4_init_irq(void)
  148. {
  149. int irq;
  150. gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
  151. for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
  152. combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
  153. COMBINER_IRQ(irq, 0));
  154. combiner_cascade_irq(irq, IRQ_SPI(irq));
  155. }
  156. /* The parameters of s5p_init_irq() are for VIC init.
  157. * Theses parameters should be NULL and 0 because EXYNOS4
  158. * uses GIC instead of VIC.
  159. */
  160. s5p_init_irq(NULL, 0);
  161. }
  162. struct sysdev_class exynos4_sysclass = {
  163. .name = "exynos4-core",
  164. };
  165. static struct sys_device exynos4_sysdev = {
  166. .cls = &exynos4_sysclass,
  167. };
  168. static int __init exynos4_core_init(void)
  169. {
  170. return sysdev_class_register(&exynos4_sysclass);
  171. }
  172. core_initcall(exynos4_core_init);
  173. #ifdef CONFIG_CACHE_L2X0
  174. static int __init exynos4_l2x0_cache_init(void)
  175. {
  176. /* TAG, Data Latency Control: 2cycle */
  177. __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
  178. __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
  179. /* L2X0 Prefetch Control */
  180. __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
  181. /* L2X0 Power Control */
  182. __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
  183. S5P_VA_L2CC + L2X0_POWER_CTRL);
  184. l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
  185. return 0;
  186. }
  187. early_initcall(exynos4_l2x0_cache_init);
  188. #endif
  189. int __init exynos4_init(void)
  190. {
  191. printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
  192. /* set idle function */
  193. pm_idle = exynos4_idle;
  194. return sysdev_register(&exynos4_sysdev);
  195. }