smpboot_32.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * Much of the core SMP work is based on previous work by Thomas Radke, to
  8. * whom a great many thanks are extended.
  9. *
  10. * Thanks to Intel for making available several different Pentium,
  11. * Pentium Pro and Pentium-II/Xeon MP machines.
  12. * Original development of Linux SMP code supported by Caldera.
  13. *
  14. * This code is released under the GNU General Public License version 2 or
  15. * later.
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Martin J. Bligh : Added support for multi-quad systems
  33. * Dave Jones : Report invalid combinations of Athlon CPUs.
  34. * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/kernel.h>
  38. #include <linux/mm.h>
  39. #include <linux/sched.h>
  40. #include <linux/kernel_stat.h>
  41. #include <linux/bootmem.h>
  42. #include <linux/notifier.h>
  43. #include <linux/cpu.h>
  44. #include <linux/percpu.h>
  45. #include <linux/nmi.h>
  46. #include <linux/delay.h>
  47. #include <linux/mc146818rtc.h>
  48. #include <asm/tlbflush.h>
  49. #include <asm/desc.h>
  50. #include <asm/arch_hooks.h>
  51. #include <asm/nmi.h>
  52. #include <mach_apic.h>
  53. #include <mach_wakecpu.h>
  54. #include <smpboot_hooks.h>
  55. #include <asm/vmi.h>
  56. #include <asm/mtrr.h>
  57. static cpumask_t smp_commenced_mask;
  58. /* which logical CPU number maps to which CPU (physical APIC ID) */
  59. u16 x86_cpu_to_apicid_init[NR_CPUS] __initdata =
  60. { [0 ... NR_CPUS-1] = BAD_APICID };
  61. void *x86_cpu_to_apicid_early_ptr;
  62. DEFINE_PER_CPU(u16, x86_cpu_to_apicid) = BAD_APICID;
  63. EXPORT_PER_CPU_SYMBOL(x86_cpu_to_apicid);
  64. u16 x86_bios_cpu_apicid_init[NR_CPUS] __initdata
  65. = { [0 ... NR_CPUS-1] = BAD_APICID };
  66. void *x86_bios_cpu_apicid_early_ptr;
  67. DEFINE_PER_CPU(u16, x86_bios_cpu_apicid) = BAD_APICID;
  68. EXPORT_PER_CPU_SYMBOL(x86_bios_cpu_apicid);
  69. u8 apicid_2_node[MAX_APICID];
  70. static void map_cpu_to_logical_apicid(void);
  71. /* State of each CPU. */
  72. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  73. static atomic_t init_deasserted;
  74. static void __cpuinit smp_callin(void)
  75. {
  76. int cpuid, phys_id;
  77. unsigned long timeout;
  78. /*
  79. * If waken up by an INIT in an 82489DX configuration
  80. * we may get here before an INIT-deassert IPI reaches
  81. * our local APIC. We have to wait for the IPI or we'll
  82. * lock up on an APIC access.
  83. */
  84. wait_for_init_deassert(&init_deasserted);
  85. /*
  86. * (This works even if the APIC is not enabled.)
  87. */
  88. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  89. cpuid = smp_processor_id();
  90. if (cpu_isset(cpuid, cpu_callin_map)) {
  91. printk("huh, phys CPU#%d, CPU#%d already present??\n",
  92. phys_id, cpuid);
  93. BUG();
  94. }
  95. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  96. /*
  97. * STARTUP IPIs are fragile beasts as they might sometimes
  98. * trigger some glue motherboard logic. Complete APIC bus
  99. * silence for 1 second, this overestimates the time the
  100. * boot CPU is spending to send the up to 2 STARTUP IPIs
  101. * by a factor of two. This should be enough.
  102. */
  103. /*
  104. * Waiting 2s total for startup (udelay is not yet working)
  105. */
  106. timeout = jiffies + 2*HZ;
  107. while (time_before(jiffies, timeout)) {
  108. /*
  109. * Has the boot CPU finished it's STARTUP sequence?
  110. */
  111. if (cpu_isset(cpuid, cpu_callout_map))
  112. break;
  113. cpu_relax();
  114. }
  115. if (!time_before(jiffies, timeout)) {
  116. printk("BUG: CPU%d started up but did not get a callout!\n",
  117. cpuid);
  118. BUG();
  119. }
  120. /*
  121. * the boot CPU has finished the init stage and is spinning
  122. * on callin_map until we finish. We are free to set up this
  123. * CPU, first the APIC. (this is probably redundant on most
  124. * boards)
  125. */
  126. Dprintk("CALLIN, before setup_local_APIC().\n");
  127. smp_callin_clear_local_apic();
  128. setup_local_APIC();
  129. map_cpu_to_logical_apicid();
  130. /*
  131. * Get our bogomips.
  132. */
  133. calibrate_delay();
  134. Dprintk("Stack at about %p\n",&cpuid);
  135. /*
  136. * Save our processor parameters
  137. */
  138. smp_store_cpu_info(cpuid);
  139. /*
  140. * Allow the master to continue.
  141. */
  142. cpu_set(cpuid, cpu_callin_map);
  143. }
  144. /*
  145. * Activate a secondary processor.
  146. */
  147. static void __cpuinit start_secondary(void *unused)
  148. {
  149. /*
  150. * Don't put *anything* before cpu_init(), SMP booting is too
  151. * fragile that we want to limit the things done here to the
  152. * most necessary things.
  153. */
  154. #ifdef CONFIG_VMI
  155. vmi_bringup();
  156. #endif
  157. cpu_init();
  158. preempt_disable();
  159. smp_callin();
  160. while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
  161. cpu_relax();
  162. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  163. barrier();
  164. /*
  165. * Check TSC synchronization with the BP:
  166. */
  167. check_tsc_sync_target();
  168. if (nmi_watchdog == NMI_IO_APIC) {
  169. disable_8259A_irq(0);
  170. enable_NMI_through_LVT0();
  171. enable_8259A_irq(0);
  172. }
  173. /*
  174. * low-memory mappings have been cleared, flush them from
  175. * the local TLBs too.
  176. */
  177. local_flush_tlb();
  178. /* This must be done before setting cpu_online_map */
  179. set_cpu_sibling_map(raw_smp_processor_id());
  180. wmb();
  181. /*
  182. * We need to hold call_lock, so there is no inconsistency
  183. * between the time smp_call_function() determines number of
  184. * IPI recipients, and the time when the determination is made
  185. * for which cpus receive the IPI. Holding this
  186. * lock helps us to not include this cpu in a currently in progress
  187. * smp_call_function().
  188. */
  189. lock_ipi_call_lock();
  190. cpu_set(smp_processor_id(), cpu_online_map);
  191. unlock_ipi_call_lock();
  192. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  193. setup_secondary_clock();
  194. wmb();
  195. cpu_idle();
  196. }
  197. /*
  198. * Everything has been set up for the secondary
  199. * CPUs - they just need to reload everything
  200. * from the task structure
  201. * This function must not return.
  202. */
  203. void __devinit initialize_secondary(void)
  204. {
  205. /*
  206. * We don't actually need to load the full TSS,
  207. * basically just the stack pointer and the ip.
  208. */
  209. asm volatile(
  210. "movl %0,%%esp\n\t"
  211. "jmp *%1"
  212. :
  213. :"m" (current->thread.sp),"m" (current->thread.ip));
  214. }
  215. /* Static state in head.S used to set up a CPU */
  216. extern struct {
  217. void * sp;
  218. unsigned short ss;
  219. } stack_start;
  220. #ifdef CONFIG_NUMA
  221. /* which logical CPUs are on which nodes */
  222. cpumask_t node_to_cpumask_map[MAX_NUMNODES] __read_mostly =
  223. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  224. EXPORT_SYMBOL(node_to_cpumask_map);
  225. /* which node each logical CPU is on */
  226. int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  227. EXPORT_SYMBOL(cpu_to_node_map);
  228. /* set up a mapping between cpu and node. */
  229. static inline void map_cpu_to_node(int cpu, int node)
  230. {
  231. printk("Mapping cpu %d to node %d\n", cpu, node);
  232. cpu_set(cpu, node_to_cpumask_map[node]);
  233. cpu_to_node_map[cpu] = node;
  234. }
  235. /* undo a mapping between cpu and node. */
  236. static inline void unmap_cpu_to_node(int cpu)
  237. {
  238. int node;
  239. printk("Unmapping cpu %d from all nodes\n", cpu);
  240. for (node = 0; node < MAX_NUMNODES; node ++)
  241. cpu_clear(cpu, node_to_cpumask_map[node]);
  242. cpu_to_node_map[cpu] = 0;
  243. }
  244. #else /* !CONFIG_NUMA */
  245. #define map_cpu_to_node(cpu, node) ({})
  246. #define unmap_cpu_to_node(cpu) ({})
  247. #endif /* CONFIG_NUMA */
  248. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
  249. static void map_cpu_to_logical_apicid(void)
  250. {
  251. int cpu = smp_processor_id();
  252. int apicid = logical_smp_processor_id();
  253. int node = apicid_to_node(apicid);
  254. if (!node_online(node))
  255. node = first_online_node;
  256. cpu_2_logical_apicid[cpu] = apicid;
  257. map_cpu_to_node(cpu, node);
  258. }
  259. static void unmap_cpu_to_logical_apicid(int cpu)
  260. {
  261. cpu_2_logical_apicid[cpu] = BAD_APICID;
  262. unmap_cpu_to_node(cpu);
  263. }
  264. static inline void __inquire_remote_apic(int apicid)
  265. {
  266. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  267. char *names[] = { "ID", "VERSION", "SPIV" };
  268. int timeout;
  269. u32 status;
  270. printk(KERN_INFO "Inquiring remote APIC #%d...\n", apicid);
  271. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  272. printk(KERN_INFO "... APIC #%d %s: ", apicid, names[i]);
  273. /*
  274. * Wait for idle.
  275. */
  276. status = safe_apic_wait_icr_idle();
  277. if (status)
  278. printk(KERN_CONT
  279. "a previous APIC delivery may have failed\n");
  280. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  281. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  282. timeout = 0;
  283. do {
  284. udelay(100);
  285. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  286. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  287. switch (status) {
  288. case APIC_ICR_RR_VALID:
  289. status = apic_read(APIC_RRR);
  290. printk(KERN_CONT "%08x\n", status);
  291. break;
  292. default:
  293. printk(KERN_CONT "failed\n");
  294. }
  295. }
  296. }
  297. #ifdef WAKE_SECONDARY_VIA_NMI
  298. /*
  299. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  300. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  301. * won't ... remember to clear down the APIC, etc later.
  302. */
  303. static int __devinit
  304. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  305. {
  306. unsigned long send_status, accept_status = 0;
  307. int maxlvt;
  308. /* Target chip */
  309. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  310. /* Boot on the stack */
  311. /* Kick the second */
  312. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  313. Dprintk("Waiting for send to finish...\n");
  314. send_status = safe_apic_wait_icr_idle();
  315. /*
  316. * Give the other CPU some time to accept the IPI.
  317. */
  318. udelay(200);
  319. /*
  320. * Due to the Pentium erratum 3AP.
  321. */
  322. maxlvt = lapic_get_maxlvt();
  323. if (maxlvt > 3) {
  324. apic_read_around(APIC_SPIV);
  325. apic_write(APIC_ESR, 0);
  326. }
  327. accept_status = (apic_read(APIC_ESR) & 0xEF);
  328. Dprintk("NMI sent.\n");
  329. if (send_status)
  330. printk("APIC never delivered???\n");
  331. if (accept_status)
  332. printk("APIC delivery error (%lx).\n", accept_status);
  333. return (send_status | accept_status);
  334. }
  335. #endif /* WAKE_SECONDARY_VIA_NMI */
  336. #ifdef WAKE_SECONDARY_VIA_INIT
  337. static int __devinit
  338. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  339. {
  340. unsigned long send_status, accept_status = 0;
  341. int maxlvt, num_starts, j;
  342. /*
  343. * Be paranoid about clearing APIC errors.
  344. */
  345. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  346. apic_read_around(APIC_SPIV);
  347. apic_write(APIC_ESR, 0);
  348. apic_read(APIC_ESR);
  349. }
  350. Dprintk("Asserting INIT.\n");
  351. /*
  352. * Turn INIT on target chip
  353. */
  354. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  355. /*
  356. * Send IPI
  357. */
  358. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  359. | APIC_DM_INIT);
  360. Dprintk("Waiting for send to finish...\n");
  361. send_status = safe_apic_wait_icr_idle();
  362. mdelay(10);
  363. Dprintk("Deasserting INIT.\n");
  364. /* Target chip */
  365. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  366. /* Send IPI */
  367. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  368. Dprintk("Waiting for send to finish...\n");
  369. send_status = safe_apic_wait_icr_idle();
  370. mb();
  371. atomic_set(&init_deasserted, 1);
  372. /*
  373. * Should we send STARTUP IPIs ?
  374. *
  375. * Determine this based on the APIC version.
  376. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  377. */
  378. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  379. num_starts = 2;
  380. else
  381. num_starts = 0;
  382. /*
  383. * Paravirt / VMI wants a startup IPI hook here to set up the
  384. * target processor state.
  385. */
  386. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  387. (unsigned long) stack_start.sp);
  388. /*
  389. * Run STARTUP IPI loop.
  390. */
  391. Dprintk("#startup loops: %d.\n", num_starts);
  392. maxlvt = lapic_get_maxlvt();
  393. for (j = 1; j <= num_starts; j++) {
  394. Dprintk("Sending STARTUP #%d.\n",j);
  395. apic_read_around(APIC_SPIV);
  396. apic_write(APIC_ESR, 0);
  397. apic_read(APIC_ESR);
  398. Dprintk("After apic_write.\n");
  399. /*
  400. * STARTUP IPI
  401. */
  402. /* Target chip */
  403. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  404. /* Boot on the stack */
  405. /* Kick the second */
  406. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  407. | (start_eip >> 12));
  408. /*
  409. * Give the other CPU some time to accept the IPI.
  410. */
  411. udelay(300);
  412. Dprintk("Startup point 1.\n");
  413. Dprintk("Waiting for send to finish...\n");
  414. send_status = safe_apic_wait_icr_idle();
  415. /*
  416. * Give the other CPU some time to accept the IPI.
  417. */
  418. udelay(200);
  419. /*
  420. * Due to the Pentium erratum 3AP.
  421. */
  422. if (maxlvt > 3) {
  423. apic_read_around(APIC_SPIV);
  424. apic_write(APIC_ESR, 0);
  425. }
  426. accept_status = (apic_read(APIC_ESR) & 0xEF);
  427. if (send_status || accept_status)
  428. break;
  429. }
  430. Dprintk("After Startup.\n");
  431. if (send_status)
  432. printk("APIC never delivered???\n");
  433. if (accept_status)
  434. printk("APIC delivery error (%lx).\n", accept_status);
  435. return (send_status | accept_status);
  436. }
  437. #endif /* WAKE_SECONDARY_VIA_INIT */
  438. extern cpumask_t cpu_initialized;
  439. #ifdef CONFIG_HOTPLUG_CPU
  440. static struct task_struct * __cpuinitdata cpu_idle_tasks[NR_CPUS];
  441. static inline struct task_struct * __cpuinit alloc_idle_task(int cpu)
  442. {
  443. struct task_struct *idle;
  444. if ((idle = cpu_idle_tasks[cpu]) != NULL) {
  445. /* initialize thread_struct. we really want to avoid destroy
  446. * idle tread
  447. */
  448. idle->thread.sp = (unsigned long)task_pt_regs(idle);
  449. init_idle(idle, cpu);
  450. return idle;
  451. }
  452. idle = fork_idle(cpu);
  453. if (!IS_ERR(idle))
  454. cpu_idle_tasks[cpu] = idle;
  455. return idle;
  456. }
  457. #else
  458. #define alloc_idle_task(cpu) fork_idle(cpu)
  459. #endif
  460. static int __cpuinit do_boot_cpu(int apicid, int cpu)
  461. /*
  462. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  463. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  464. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  465. */
  466. {
  467. struct task_struct *idle;
  468. unsigned long boot_error;
  469. int timeout;
  470. unsigned long start_eip;
  471. unsigned short nmi_high = 0, nmi_low = 0;
  472. /*
  473. * Save current MTRR state in case it was changed since early boot
  474. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  475. */
  476. mtrr_save_state();
  477. /*
  478. * We can't use kernel_thread since we must avoid to
  479. * reschedule the child.
  480. */
  481. idle = alloc_idle_task(cpu);
  482. if (IS_ERR(idle))
  483. panic("failed fork for CPU %d", cpu);
  484. init_gdt(cpu);
  485. per_cpu(current_task, cpu) = idle;
  486. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  487. idle->thread.ip = (unsigned long) start_secondary;
  488. /* start_eip had better be page-aligned! */
  489. start_eip = setup_trampoline();
  490. alternatives_smp_switch(1);
  491. /* So we see what's up */
  492. printk("Booting processor %d/%d ip %lx\n", cpu, apicid, start_eip);
  493. /* Stack for startup_32 can be just as for start_secondary onwards */
  494. stack_start.sp = (void *) idle->thread.sp;
  495. irq_ctx_init(cpu);
  496. /*
  497. * This grunge runs the startup process for
  498. * the targeted processor.
  499. */
  500. atomic_set(&init_deasserted, 0);
  501. Dprintk("Setting warm reset code and vector.\n");
  502. store_NMI_vector(&nmi_high, &nmi_low);
  503. smpboot_setup_warm_reset_vector(start_eip);
  504. /*
  505. * Starting actual IPI sequence...
  506. */
  507. boot_error = wakeup_secondary_cpu(apicid, start_eip);
  508. if (!boot_error) {
  509. /*
  510. * allow APs to start initializing.
  511. */
  512. Dprintk("Before Callout %d.\n", cpu);
  513. cpu_set(cpu, cpu_callout_map);
  514. Dprintk("After Callout %d.\n", cpu);
  515. /*
  516. * Wait 5s total for a response
  517. */
  518. for (timeout = 0; timeout < 50000; timeout++) {
  519. if (cpu_isset(cpu, cpu_callin_map))
  520. break; /* It has booted */
  521. udelay(100);
  522. }
  523. if (cpu_isset(cpu, cpu_callin_map)) {
  524. /* number CPUs logically, starting from 1 (BSP is 0) */
  525. Dprintk("OK.\n");
  526. printk("CPU%d: ", cpu);
  527. print_cpu_info(&cpu_data(cpu));
  528. Dprintk("CPU has booted.\n");
  529. } else {
  530. boot_error= 1;
  531. if (*((volatile unsigned char *)trampoline_base)
  532. == 0xA5)
  533. /* trampoline started but...? */
  534. printk("Stuck ??\n");
  535. else
  536. /* trampoline code not run */
  537. printk("Not responding.\n");
  538. inquire_remote_apic(apicid);
  539. }
  540. }
  541. if (boot_error) {
  542. /* Try to put things back the way they were before ... */
  543. unmap_cpu_to_logical_apicid(cpu);
  544. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  545. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  546. cpu_clear(cpu, cpu_possible_map);
  547. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  548. }
  549. /* mark "stuck" area as not stuck */
  550. *((volatile unsigned long *)trampoline_base) = 0;
  551. return boot_error;
  552. }
  553. #ifdef CONFIG_HOTPLUG_CPU
  554. void cpu_exit_clear(void)
  555. {
  556. int cpu = raw_smp_processor_id();
  557. idle_task_exit();
  558. cpu_uninit();
  559. irq_ctx_exit(cpu);
  560. cpu_clear(cpu, cpu_callout_map);
  561. cpu_clear(cpu, cpu_callin_map);
  562. cpu_clear(cpu, smp_commenced_mask);
  563. unmap_cpu_to_logical_apicid(cpu);
  564. }
  565. struct warm_boot_cpu_info {
  566. struct completion *complete;
  567. struct work_struct task;
  568. int apicid;
  569. int cpu;
  570. };
  571. static void __cpuinit do_warm_boot_cpu(struct work_struct *work)
  572. {
  573. struct warm_boot_cpu_info *info =
  574. container_of(work, struct warm_boot_cpu_info, task);
  575. do_boot_cpu(info->apicid, info->cpu);
  576. complete(info->complete);
  577. }
  578. static void __cpuinit __smp_prepare_cpu(int cpu)
  579. {
  580. DECLARE_COMPLETION_ONSTACK(done);
  581. struct warm_boot_cpu_info info;
  582. int apicid;
  583. apicid = per_cpu(x86_cpu_to_apicid, cpu);
  584. info.complete = &done;
  585. info.apicid = apicid;
  586. info.cpu = cpu;
  587. INIT_WORK(&info.task, do_warm_boot_cpu);
  588. /* init low mem mapping */
  589. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  590. min_t(unsigned long, KERNEL_PGD_PTRS, USER_PGD_PTRS));
  591. flush_tlb_all();
  592. schedule_work(&info.task);
  593. wait_for_completion(&done);
  594. zap_low_mappings();
  595. }
  596. #endif
  597. static int boot_cpu_logical_apicid;
  598. /* Where the IO area was mapped on multiquad, always 0 otherwise */
  599. void *xquad_portio;
  600. #ifdef CONFIG_X86_NUMAQ
  601. EXPORT_SYMBOL(xquad_portio);
  602. #endif
  603. static void __init disable_smp(void)
  604. {
  605. cpu_possible_map = cpumask_of_cpu(0);
  606. cpu_present_map = cpumask_of_cpu(0);
  607. smpboot_clear_io_apic_irqs();
  608. phys_cpu_present_map = physid_mask_of_physid(0);
  609. map_cpu_to_logical_apicid();
  610. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  611. cpu_set(0, per_cpu(cpu_core_map, 0));
  612. }
  613. static int __init smp_sanity_check(unsigned max_cpus)
  614. {
  615. /*
  616. * If we couldn't find an SMP configuration at boot time,
  617. * get out of here now!
  618. */
  619. if (!smp_found_config && !acpi_lapic) {
  620. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  621. disable_smp();
  622. if (APIC_init_uniprocessor())
  623. printk(KERN_NOTICE "Local APIC not detected."
  624. " Using dummy APIC emulation.\n");
  625. return -1;
  626. }
  627. /*
  628. * Should not be necessary because the MP table should list the boot
  629. * CPU too, but we do it for the sake of robustness anyway.
  630. * Makes no sense to do this check in clustered apic mode, so skip it
  631. */
  632. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  633. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  634. boot_cpu_physical_apicid);
  635. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  636. }
  637. /*
  638. * If we couldn't find a local APIC, then get out of here now!
  639. */
  640. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
  641. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  642. boot_cpu_physical_apicid);
  643. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  644. return -1;
  645. }
  646. verify_local_APIC();
  647. /*
  648. * If SMP should be disabled, then really disable it!
  649. */
  650. if (!max_cpus) {
  651. smp_found_config = 0;
  652. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  653. if (nmi_watchdog == NMI_LOCAL_APIC) {
  654. printk(KERN_INFO "activating minimal APIC for NMI watchdog use.\n");
  655. connect_bsp_APIC();
  656. setup_local_APIC();
  657. }
  658. return -1;
  659. }
  660. return 0;
  661. }
  662. extern void impress_friends(void);
  663. extern void smp_checks(void);
  664. /*
  665. * Cycle through the processors sending APIC IPIs to boot each.
  666. */
  667. static void __init smp_boot_cpus(unsigned int max_cpus)
  668. {
  669. int apicid, cpu, bit, kicked;
  670. /*
  671. * Setup boot CPU information
  672. */
  673. smp_store_cpu_info(0); /* Final full version of the data */
  674. printk(KERN_INFO "CPU%d: ", 0);
  675. print_cpu_info(&cpu_data(0));
  676. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  677. boot_cpu_logical_apicid = logical_smp_processor_id();
  678. current_thread_info()->cpu = 0;
  679. set_cpu_sibling_map(0);
  680. if (smp_sanity_check(max_cpus) < 0) {
  681. printk(KERN_INFO "SMP disabled\n");
  682. disable_smp();
  683. return;
  684. }
  685. connect_bsp_APIC();
  686. setup_local_APIC();
  687. map_cpu_to_logical_apicid();
  688. setup_portio_remap();
  689. /*
  690. * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
  691. *
  692. * In clustered apic mode, phys_cpu_present_map is a constructed thus:
  693. * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
  694. * clustered apic ID.
  695. */
  696. Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
  697. kicked = 1;
  698. for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
  699. apicid = cpu_present_to_apicid(bit);
  700. /*
  701. * Don't even attempt to start the boot CPU!
  702. */
  703. if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
  704. continue;
  705. if (!check_apicid_present(bit))
  706. continue;
  707. if (max_cpus <= cpus_weight(cpu_present_map))
  708. continue;
  709. /* Utterly temporary */
  710. for (cpu = 0; cpu < NR_CPUS; cpu++)
  711. if (per_cpu(x86_cpu_to_apicid, cpu) == apicid)
  712. break;
  713. if (do_boot_cpu(apicid, cpu))
  714. printk("CPU #%d not responding - cannot use it.\n",
  715. apicid);
  716. else
  717. ++kicked;
  718. }
  719. /*
  720. * Cleanup possible dangling ends...
  721. */
  722. smpboot_restore_warm_reset_vector();
  723. impress_friends();
  724. smp_checks();
  725. /*
  726. * construct cpu_sibling_map, so that we can tell sibling CPUs
  727. * efficiently.
  728. */
  729. for_each_possible_cpu(cpu) {
  730. cpus_clear(per_cpu(cpu_sibling_map, cpu));
  731. cpus_clear(per_cpu(cpu_core_map, cpu));
  732. }
  733. cpu_set(0, per_cpu(cpu_sibling_map, 0));
  734. cpu_set(0, per_cpu(cpu_core_map, 0));
  735. smpboot_setup_io_apic();
  736. setup_boot_clock();
  737. }
  738. /* These are wrappers to interface to the new boot process. Someone
  739. who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
  740. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  741. {
  742. smp_commenced_mask = cpumask_of_cpu(0);
  743. cpu_callin_map = cpumask_of_cpu(0);
  744. mb();
  745. smp_boot_cpus(max_cpus);
  746. }
  747. void __init native_smp_prepare_boot_cpu(void)
  748. {
  749. unsigned int cpu = smp_processor_id();
  750. init_gdt(cpu);
  751. switch_to_new_gdt();
  752. cpu_set(cpu, cpu_online_map);
  753. cpu_set(cpu, cpu_callout_map);
  754. cpu_set(cpu, cpu_present_map);
  755. cpu_set(cpu, cpu_possible_map);
  756. __get_cpu_var(cpu_state) = CPU_ONLINE;
  757. }
  758. int __cpuinit native_cpu_up(unsigned int cpu)
  759. {
  760. int apicid = cpu_present_to_apicid(cpu);
  761. unsigned long flags;
  762. WARN_ON(irqs_disabled());
  763. Dprintk("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  764. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  765. !physid_isset(apicid, phys_cpu_present_map)) {
  766. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  767. return -EINVAL;
  768. }
  769. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  770. #ifdef CONFIG_HOTPLUG_CPU
  771. /*
  772. * We do warm boot only on cpus that had booted earlier
  773. * Otherwise cold boot is all handled from smp_boot_cpus().
  774. * cpu_callin_map is set during AP kickstart process. Its reset
  775. * when a cpu is taken offline from cpu_exit_clear().
  776. */
  777. if (!cpu_isset(cpu, cpu_callin_map))
  778. __smp_prepare_cpu(cpu);
  779. #endif
  780. /* In case one didn't come up */
  781. if (!cpu_isset(cpu, cpu_callin_map)) {
  782. printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
  783. return -EIO;
  784. }
  785. /* Unleash the CPU! */
  786. cpu_set(cpu, smp_commenced_mask);
  787. /*
  788. * Check TSC synchronization with the AP (keep irqs disabled
  789. * while doing so):
  790. */
  791. local_irq_save(flags);
  792. check_tsc_sync_source(cpu);
  793. local_irq_restore(flags);
  794. while (!cpu_isset(cpu, cpu_online_map)) {
  795. cpu_relax();
  796. touch_nmi_watchdog();
  797. }
  798. return 0;
  799. }
  800. void __init native_smp_cpus_done(unsigned int max_cpus)
  801. {
  802. #ifdef CONFIG_X86_IO_APIC
  803. setup_ioapic_dest();
  804. #endif
  805. zap_low_mappings();
  806. }
  807. void __init smp_intr_init(void)
  808. {
  809. /*
  810. * IRQ0 must be given a fixed assignment and initialized,
  811. * because it's used before the IO-APIC is set up.
  812. */
  813. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  814. /*
  815. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  816. * IPI, driven by wakeup.
  817. */
  818. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  819. /* IPI for invalidation */
  820. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  821. /* IPI for generic function call */
  822. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  823. }