vmxnet3_drv.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730
  1. /*
  2. * Linux driver for VMware's vmxnet3 ethernet NIC.
  3. *
  4. * Copyright (C) 2008-2009, VMware, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; version 2 of the License and no later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  13. * NON INFRINGEMENT. See the GNU General Public License for more
  14. * details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA.
  19. *
  20. * The full GNU General Public License is included in this distribution in
  21. * the file called "COPYING".
  22. *
  23. * Maintained by: Shreyas Bhatewara <pv-drivers@vmware.com>
  24. *
  25. */
  26. #include <net/ip6_checksum.h>
  27. #include "vmxnet3_int.h"
  28. char vmxnet3_driver_name[] = "vmxnet3";
  29. #define VMXNET3_DRIVER_DESC "VMware vmxnet3 virtual NIC driver"
  30. /*
  31. * PCI Device ID Table
  32. * Last entry must be all 0s
  33. */
  34. static DEFINE_PCI_DEVICE_TABLE(vmxnet3_pciid_table) = {
  35. {PCI_VDEVICE(VMWARE, PCI_DEVICE_ID_VMWARE_VMXNET3)},
  36. {0}
  37. };
  38. MODULE_DEVICE_TABLE(pci, vmxnet3_pciid_table);
  39. static atomic_t devices_found;
  40. /*
  41. * Enable/Disable the given intr
  42. */
  43. static void
  44. vmxnet3_enable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  45. {
  46. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 0);
  47. }
  48. static void
  49. vmxnet3_disable_intr(struct vmxnet3_adapter *adapter, unsigned intr_idx)
  50. {
  51. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_IMR + intr_idx * 8, 1);
  52. }
  53. /*
  54. * Enable/Disable all intrs used by the device
  55. */
  56. static void
  57. vmxnet3_enable_all_intrs(struct vmxnet3_adapter *adapter)
  58. {
  59. int i;
  60. for (i = 0; i < adapter->intr.num_intrs; i++)
  61. vmxnet3_enable_intr(adapter, i);
  62. adapter->shared->devRead.intrConf.intrCtrl &=
  63. cpu_to_le32(~VMXNET3_IC_DISABLE_ALL);
  64. }
  65. static void
  66. vmxnet3_disable_all_intrs(struct vmxnet3_adapter *adapter)
  67. {
  68. int i;
  69. adapter->shared->devRead.intrConf.intrCtrl |=
  70. cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  71. for (i = 0; i < adapter->intr.num_intrs; i++)
  72. vmxnet3_disable_intr(adapter, i);
  73. }
  74. static void
  75. vmxnet3_ack_events(struct vmxnet3_adapter *adapter, u32 events)
  76. {
  77. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_ECR, events);
  78. }
  79. static bool
  80. vmxnet3_tq_stopped(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  81. {
  82. return netif_queue_stopped(adapter->netdev);
  83. }
  84. static void
  85. vmxnet3_tq_start(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  86. {
  87. tq->stopped = false;
  88. netif_start_queue(adapter->netdev);
  89. }
  90. static void
  91. vmxnet3_tq_wake(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  92. {
  93. tq->stopped = false;
  94. netif_wake_queue(adapter->netdev);
  95. }
  96. static void
  97. vmxnet3_tq_stop(struct vmxnet3_tx_queue *tq, struct vmxnet3_adapter *adapter)
  98. {
  99. tq->stopped = true;
  100. tq->num_stop++;
  101. netif_stop_queue(adapter->netdev);
  102. }
  103. /*
  104. * Check the link state. This may start or stop the tx queue.
  105. */
  106. static void
  107. vmxnet3_check_link(struct vmxnet3_adapter *adapter)
  108. {
  109. u32 ret;
  110. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_GET_LINK);
  111. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  112. adapter->link_speed = ret >> 16;
  113. if (ret & 1) { /* Link is up. */
  114. printk(KERN_INFO "%s: NIC Link is Up %d Mbps\n",
  115. adapter->netdev->name, adapter->link_speed);
  116. if (!netif_carrier_ok(adapter->netdev))
  117. netif_carrier_on(adapter->netdev);
  118. vmxnet3_tq_start(&adapter->tx_queue, adapter);
  119. } else {
  120. printk(KERN_INFO "%s: NIC Link is Down\n",
  121. adapter->netdev->name);
  122. if (netif_carrier_ok(adapter->netdev))
  123. netif_carrier_off(adapter->netdev);
  124. vmxnet3_tq_stop(&adapter->tx_queue, adapter);
  125. }
  126. }
  127. static void
  128. vmxnet3_process_events(struct vmxnet3_adapter *adapter)
  129. {
  130. u32 events = le32_to_cpu(adapter->shared->ecr);
  131. if (!events)
  132. return;
  133. vmxnet3_ack_events(adapter, events);
  134. /* Check if link state has changed */
  135. if (events & VMXNET3_ECR_LINK)
  136. vmxnet3_check_link(adapter);
  137. /* Check if there is an error on xmit/recv queues */
  138. if (events & (VMXNET3_ECR_TQERR | VMXNET3_ECR_RQERR)) {
  139. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  140. VMXNET3_CMD_GET_QUEUE_STATUS);
  141. if (adapter->tqd_start->status.stopped) {
  142. printk(KERN_ERR "%s: tq error 0x%x\n",
  143. adapter->netdev->name,
  144. le32_to_cpu(adapter->tqd_start->status.error));
  145. }
  146. if (adapter->rqd_start->status.stopped) {
  147. printk(KERN_ERR "%s: rq error 0x%x\n",
  148. adapter->netdev->name,
  149. adapter->rqd_start->status.error);
  150. }
  151. schedule_work(&adapter->work);
  152. }
  153. }
  154. #ifdef __BIG_ENDIAN_BITFIELD
  155. /*
  156. * The device expects the bitfields in shared structures to be written in
  157. * little endian. When CPU is big endian, the following routines are used to
  158. * correctly read and write into ABI.
  159. * The general technique used here is : double word bitfields are defined in
  160. * opposite order for big endian architecture. Then before reading them in
  161. * driver the complete double word is translated using le32_to_cpu. Similarly
  162. * After the driver writes into bitfields, cpu_to_le32 is used to translate the
  163. * double words into required format.
  164. * In order to avoid touching bits in shared structure more than once, temporary
  165. * descriptors are used. These are passed as srcDesc to following functions.
  166. */
  167. static void vmxnet3_RxDescToCPU(const struct Vmxnet3_RxDesc *srcDesc,
  168. struct Vmxnet3_RxDesc *dstDesc)
  169. {
  170. u32 *src = (u32 *)srcDesc + 2;
  171. u32 *dst = (u32 *)dstDesc + 2;
  172. dstDesc->addr = le64_to_cpu(srcDesc->addr);
  173. *dst = le32_to_cpu(*src);
  174. dstDesc->ext1 = le32_to_cpu(srcDesc->ext1);
  175. }
  176. static void vmxnet3_TxDescToLe(const struct Vmxnet3_TxDesc *srcDesc,
  177. struct Vmxnet3_TxDesc *dstDesc)
  178. {
  179. int i;
  180. u32 *src = (u32 *)(srcDesc + 1);
  181. u32 *dst = (u32 *)(dstDesc + 1);
  182. /* Working backwards so that the gen bit is set at the end. */
  183. for (i = 2; i > 0; i--) {
  184. src--;
  185. dst--;
  186. *dst = cpu_to_le32(*src);
  187. }
  188. }
  189. static void vmxnet3_RxCompToCPU(const struct Vmxnet3_RxCompDesc *srcDesc,
  190. struct Vmxnet3_RxCompDesc *dstDesc)
  191. {
  192. int i = 0;
  193. u32 *src = (u32 *)srcDesc;
  194. u32 *dst = (u32 *)dstDesc;
  195. for (i = 0; i < sizeof(struct Vmxnet3_RxCompDesc) / sizeof(u32); i++) {
  196. *dst = le32_to_cpu(*src);
  197. src++;
  198. dst++;
  199. }
  200. }
  201. /* Used to read bitfield values from double words. */
  202. static u32 get_bitfield32(const __le32 *bitfield, u32 pos, u32 size)
  203. {
  204. u32 temp = le32_to_cpu(*bitfield);
  205. u32 mask = ((1 << size) - 1) << pos;
  206. temp &= mask;
  207. temp >>= pos;
  208. return temp;
  209. }
  210. #endif /* __BIG_ENDIAN_BITFIELD */
  211. #ifdef __BIG_ENDIAN_BITFIELD
  212. # define VMXNET3_TXDESC_GET_GEN(txdesc) get_bitfield32(((const __le32 *) \
  213. txdesc) + VMXNET3_TXD_GEN_DWORD_SHIFT, \
  214. VMXNET3_TXD_GEN_SHIFT, VMXNET3_TXD_GEN_SIZE)
  215. # define VMXNET3_TXDESC_GET_EOP(txdesc) get_bitfield32(((const __le32 *) \
  216. txdesc) + VMXNET3_TXD_EOP_DWORD_SHIFT, \
  217. VMXNET3_TXD_EOP_SHIFT, VMXNET3_TXD_EOP_SIZE)
  218. # define VMXNET3_TCD_GET_GEN(tcd) get_bitfield32(((const __le32 *)tcd) + \
  219. VMXNET3_TCD_GEN_DWORD_SHIFT, VMXNET3_TCD_GEN_SHIFT, \
  220. VMXNET3_TCD_GEN_SIZE)
  221. # define VMXNET3_TCD_GET_TXIDX(tcd) get_bitfield32((const __le32 *)tcd, \
  222. VMXNET3_TCD_TXIDX_SHIFT, VMXNET3_TCD_TXIDX_SIZE)
  223. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) do { \
  224. (dstrcd) = (tmp); \
  225. vmxnet3_RxCompToCPU((rcd), (tmp)); \
  226. } while (0)
  227. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) do { \
  228. (dstrxd) = (tmp); \
  229. vmxnet3_RxDescToCPU((rxd), (tmp)); \
  230. } while (0)
  231. #else
  232. # define VMXNET3_TXDESC_GET_GEN(txdesc) ((txdesc)->gen)
  233. # define VMXNET3_TXDESC_GET_EOP(txdesc) ((txdesc)->eop)
  234. # define VMXNET3_TCD_GET_GEN(tcd) ((tcd)->gen)
  235. # define VMXNET3_TCD_GET_TXIDX(tcd) ((tcd)->txdIdx)
  236. # define vmxnet3_getRxComp(dstrcd, rcd, tmp) (dstrcd) = (rcd)
  237. # define vmxnet3_getRxDesc(dstrxd, rxd, tmp) (dstrxd) = (rxd)
  238. #endif /* __BIG_ENDIAN_BITFIELD */
  239. static void
  240. vmxnet3_unmap_tx_buf(struct vmxnet3_tx_buf_info *tbi,
  241. struct pci_dev *pdev)
  242. {
  243. if (tbi->map_type == VMXNET3_MAP_SINGLE)
  244. pci_unmap_single(pdev, tbi->dma_addr, tbi->len,
  245. PCI_DMA_TODEVICE);
  246. else if (tbi->map_type == VMXNET3_MAP_PAGE)
  247. pci_unmap_page(pdev, tbi->dma_addr, tbi->len,
  248. PCI_DMA_TODEVICE);
  249. else
  250. BUG_ON(tbi->map_type != VMXNET3_MAP_NONE);
  251. tbi->map_type = VMXNET3_MAP_NONE; /* to help debugging */
  252. }
  253. static int
  254. vmxnet3_unmap_pkt(u32 eop_idx, struct vmxnet3_tx_queue *tq,
  255. struct pci_dev *pdev, struct vmxnet3_adapter *adapter)
  256. {
  257. struct sk_buff *skb;
  258. int entries = 0;
  259. /* no out of order completion */
  260. BUG_ON(tq->buf_info[eop_idx].sop_idx != tq->tx_ring.next2comp);
  261. BUG_ON(VMXNET3_TXDESC_GET_EOP(&(tq->tx_ring.base[eop_idx].txd)) != 1);
  262. skb = tq->buf_info[eop_idx].skb;
  263. BUG_ON(skb == NULL);
  264. tq->buf_info[eop_idx].skb = NULL;
  265. VMXNET3_INC_RING_IDX_ONLY(eop_idx, tq->tx_ring.size);
  266. while (tq->tx_ring.next2comp != eop_idx) {
  267. vmxnet3_unmap_tx_buf(tq->buf_info + tq->tx_ring.next2comp,
  268. pdev);
  269. /* update next2comp w/o tx_lock. Since we are marking more,
  270. * instead of less, tx ring entries avail, the worst case is
  271. * that the tx routine incorrectly re-queues a pkt due to
  272. * insufficient tx ring entries.
  273. */
  274. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  275. entries++;
  276. }
  277. dev_kfree_skb_any(skb);
  278. return entries;
  279. }
  280. static int
  281. vmxnet3_tq_tx_complete(struct vmxnet3_tx_queue *tq,
  282. struct vmxnet3_adapter *adapter)
  283. {
  284. int completed = 0;
  285. union Vmxnet3_GenericDesc *gdesc;
  286. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  287. while (VMXNET3_TCD_GET_GEN(&gdesc->tcd) == tq->comp_ring.gen) {
  288. completed += vmxnet3_unmap_pkt(VMXNET3_TCD_GET_TXIDX(
  289. &gdesc->tcd), tq, adapter->pdev,
  290. adapter);
  291. vmxnet3_comp_ring_adv_next2proc(&tq->comp_ring);
  292. gdesc = tq->comp_ring.base + tq->comp_ring.next2proc;
  293. }
  294. if (completed) {
  295. spin_lock(&tq->tx_lock);
  296. if (unlikely(vmxnet3_tq_stopped(tq, adapter) &&
  297. vmxnet3_cmd_ring_desc_avail(&tq->tx_ring) >
  298. VMXNET3_WAKE_QUEUE_THRESHOLD(tq) &&
  299. netif_carrier_ok(adapter->netdev))) {
  300. vmxnet3_tq_wake(tq, adapter);
  301. }
  302. spin_unlock(&tq->tx_lock);
  303. }
  304. return completed;
  305. }
  306. static void
  307. vmxnet3_tq_cleanup(struct vmxnet3_tx_queue *tq,
  308. struct vmxnet3_adapter *adapter)
  309. {
  310. int i;
  311. while (tq->tx_ring.next2comp != tq->tx_ring.next2fill) {
  312. struct vmxnet3_tx_buf_info *tbi;
  313. union Vmxnet3_GenericDesc *gdesc;
  314. tbi = tq->buf_info + tq->tx_ring.next2comp;
  315. gdesc = tq->tx_ring.base + tq->tx_ring.next2comp;
  316. vmxnet3_unmap_tx_buf(tbi, adapter->pdev);
  317. if (tbi->skb) {
  318. dev_kfree_skb_any(tbi->skb);
  319. tbi->skb = NULL;
  320. }
  321. vmxnet3_cmd_ring_adv_next2comp(&tq->tx_ring);
  322. }
  323. /* sanity check, verify all buffers are indeed unmapped and freed */
  324. for (i = 0; i < tq->tx_ring.size; i++) {
  325. BUG_ON(tq->buf_info[i].skb != NULL ||
  326. tq->buf_info[i].map_type != VMXNET3_MAP_NONE);
  327. }
  328. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  329. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  330. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  331. tq->comp_ring.next2proc = 0;
  332. }
  333. void
  334. vmxnet3_tq_destroy(struct vmxnet3_tx_queue *tq,
  335. struct vmxnet3_adapter *adapter)
  336. {
  337. if (tq->tx_ring.base) {
  338. pci_free_consistent(adapter->pdev, tq->tx_ring.size *
  339. sizeof(struct Vmxnet3_TxDesc),
  340. tq->tx_ring.base, tq->tx_ring.basePA);
  341. tq->tx_ring.base = NULL;
  342. }
  343. if (tq->data_ring.base) {
  344. pci_free_consistent(adapter->pdev, tq->data_ring.size *
  345. sizeof(struct Vmxnet3_TxDataDesc),
  346. tq->data_ring.base, tq->data_ring.basePA);
  347. tq->data_ring.base = NULL;
  348. }
  349. if (tq->comp_ring.base) {
  350. pci_free_consistent(adapter->pdev, tq->comp_ring.size *
  351. sizeof(struct Vmxnet3_TxCompDesc),
  352. tq->comp_ring.base, tq->comp_ring.basePA);
  353. tq->comp_ring.base = NULL;
  354. }
  355. kfree(tq->buf_info);
  356. tq->buf_info = NULL;
  357. }
  358. static void
  359. vmxnet3_tq_init(struct vmxnet3_tx_queue *tq,
  360. struct vmxnet3_adapter *adapter)
  361. {
  362. int i;
  363. /* reset the tx ring contents to 0 and reset the tx ring states */
  364. memset(tq->tx_ring.base, 0, tq->tx_ring.size *
  365. sizeof(struct Vmxnet3_TxDesc));
  366. tq->tx_ring.next2fill = tq->tx_ring.next2comp = 0;
  367. tq->tx_ring.gen = VMXNET3_INIT_GEN;
  368. memset(tq->data_ring.base, 0, tq->data_ring.size *
  369. sizeof(struct Vmxnet3_TxDataDesc));
  370. /* reset the tx comp ring contents to 0 and reset comp ring states */
  371. memset(tq->comp_ring.base, 0, tq->comp_ring.size *
  372. sizeof(struct Vmxnet3_TxCompDesc));
  373. tq->comp_ring.next2proc = 0;
  374. tq->comp_ring.gen = VMXNET3_INIT_GEN;
  375. /* reset the bookkeeping data */
  376. memset(tq->buf_info, 0, sizeof(tq->buf_info[0]) * tq->tx_ring.size);
  377. for (i = 0; i < tq->tx_ring.size; i++)
  378. tq->buf_info[i].map_type = VMXNET3_MAP_NONE;
  379. /* stats are not reset */
  380. }
  381. static int
  382. vmxnet3_tq_create(struct vmxnet3_tx_queue *tq,
  383. struct vmxnet3_adapter *adapter)
  384. {
  385. BUG_ON(tq->tx_ring.base || tq->data_ring.base ||
  386. tq->comp_ring.base || tq->buf_info);
  387. tq->tx_ring.base = pci_alloc_consistent(adapter->pdev, tq->tx_ring.size
  388. * sizeof(struct Vmxnet3_TxDesc),
  389. &tq->tx_ring.basePA);
  390. if (!tq->tx_ring.base) {
  391. printk(KERN_ERR "%s: failed to allocate tx ring\n",
  392. adapter->netdev->name);
  393. goto err;
  394. }
  395. tq->data_ring.base = pci_alloc_consistent(adapter->pdev,
  396. tq->data_ring.size *
  397. sizeof(struct Vmxnet3_TxDataDesc),
  398. &tq->data_ring.basePA);
  399. if (!tq->data_ring.base) {
  400. printk(KERN_ERR "%s: failed to allocate data ring\n",
  401. adapter->netdev->name);
  402. goto err;
  403. }
  404. tq->comp_ring.base = pci_alloc_consistent(adapter->pdev,
  405. tq->comp_ring.size *
  406. sizeof(struct Vmxnet3_TxCompDesc),
  407. &tq->comp_ring.basePA);
  408. if (!tq->comp_ring.base) {
  409. printk(KERN_ERR "%s: failed to allocate tx comp ring\n",
  410. adapter->netdev->name);
  411. goto err;
  412. }
  413. tq->buf_info = kcalloc(tq->tx_ring.size, sizeof(tq->buf_info[0]),
  414. GFP_KERNEL);
  415. if (!tq->buf_info) {
  416. printk(KERN_ERR "%s: failed to allocate tx bufinfo\n",
  417. adapter->netdev->name);
  418. goto err;
  419. }
  420. return 0;
  421. err:
  422. vmxnet3_tq_destroy(tq, adapter);
  423. return -ENOMEM;
  424. }
  425. /*
  426. * starting from ring->next2fill, allocate rx buffers for the given ring
  427. * of the rx queue and update the rx desc. stop after @num_to_alloc buffers
  428. * are allocated or allocation fails
  429. */
  430. static int
  431. vmxnet3_rq_alloc_rx_buf(struct vmxnet3_rx_queue *rq, u32 ring_idx,
  432. int num_to_alloc, struct vmxnet3_adapter *adapter)
  433. {
  434. int num_allocated = 0;
  435. struct vmxnet3_rx_buf_info *rbi_base = rq->buf_info[ring_idx];
  436. struct vmxnet3_cmd_ring *ring = &rq->rx_ring[ring_idx];
  437. u32 val;
  438. while (num_allocated < num_to_alloc) {
  439. struct vmxnet3_rx_buf_info *rbi;
  440. union Vmxnet3_GenericDesc *gd;
  441. rbi = rbi_base + ring->next2fill;
  442. gd = ring->base + ring->next2fill;
  443. if (rbi->buf_type == VMXNET3_RX_BUF_SKB) {
  444. if (rbi->skb == NULL) {
  445. rbi->skb = dev_alloc_skb(rbi->len +
  446. NET_IP_ALIGN);
  447. if (unlikely(rbi->skb == NULL)) {
  448. rq->stats.rx_buf_alloc_failure++;
  449. break;
  450. }
  451. rbi->skb->dev = adapter->netdev;
  452. skb_reserve(rbi->skb, NET_IP_ALIGN);
  453. rbi->dma_addr = pci_map_single(adapter->pdev,
  454. rbi->skb->data, rbi->len,
  455. PCI_DMA_FROMDEVICE);
  456. } else {
  457. /* rx buffer skipped by the device */
  458. }
  459. val = VMXNET3_RXD_BTYPE_HEAD << VMXNET3_RXD_BTYPE_SHIFT;
  460. } else {
  461. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_PAGE ||
  462. rbi->len != PAGE_SIZE);
  463. if (rbi->page == NULL) {
  464. rbi->page = alloc_page(GFP_ATOMIC);
  465. if (unlikely(rbi->page == NULL)) {
  466. rq->stats.rx_buf_alloc_failure++;
  467. break;
  468. }
  469. rbi->dma_addr = pci_map_page(adapter->pdev,
  470. rbi->page, 0, PAGE_SIZE,
  471. PCI_DMA_FROMDEVICE);
  472. } else {
  473. /* rx buffers skipped by the device */
  474. }
  475. val = VMXNET3_RXD_BTYPE_BODY << VMXNET3_RXD_BTYPE_SHIFT;
  476. }
  477. BUG_ON(rbi->dma_addr == 0);
  478. gd->rxd.addr = cpu_to_le64(rbi->dma_addr);
  479. gd->dword[2] = cpu_to_le32((ring->gen << VMXNET3_RXD_GEN_SHIFT)
  480. | val | rbi->len);
  481. num_allocated++;
  482. vmxnet3_cmd_ring_adv_next2fill(ring);
  483. }
  484. rq->uncommitted[ring_idx] += num_allocated;
  485. dev_dbg(&adapter->netdev->dev,
  486. "alloc_rx_buf: %d allocated, next2fill %u, next2comp "
  487. "%u, uncommited %u\n", num_allocated, ring->next2fill,
  488. ring->next2comp, rq->uncommitted[ring_idx]);
  489. /* so that the device can distinguish a full ring and an empty ring */
  490. BUG_ON(num_allocated != 0 && ring->next2fill == ring->next2comp);
  491. return num_allocated;
  492. }
  493. static void
  494. vmxnet3_append_frag(struct sk_buff *skb, struct Vmxnet3_RxCompDesc *rcd,
  495. struct vmxnet3_rx_buf_info *rbi)
  496. {
  497. struct skb_frag_struct *frag = skb_shinfo(skb)->frags +
  498. skb_shinfo(skb)->nr_frags;
  499. BUG_ON(skb_shinfo(skb)->nr_frags >= MAX_SKB_FRAGS);
  500. frag->page = rbi->page;
  501. frag->page_offset = 0;
  502. frag->size = rcd->len;
  503. skb->data_len += frag->size;
  504. skb_shinfo(skb)->nr_frags++;
  505. }
  506. static void
  507. vmxnet3_map_pkt(struct sk_buff *skb, struct vmxnet3_tx_ctx *ctx,
  508. struct vmxnet3_tx_queue *tq, struct pci_dev *pdev,
  509. struct vmxnet3_adapter *adapter)
  510. {
  511. u32 dw2, len;
  512. unsigned long buf_offset;
  513. int i;
  514. union Vmxnet3_GenericDesc *gdesc;
  515. struct vmxnet3_tx_buf_info *tbi = NULL;
  516. BUG_ON(ctx->copy_size > skb_headlen(skb));
  517. /* use the previous gen bit for the SOP desc */
  518. dw2 = (tq->tx_ring.gen ^ 0x1) << VMXNET3_TXD_GEN_SHIFT;
  519. ctx->sop_txd = tq->tx_ring.base + tq->tx_ring.next2fill;
  520. gdesc = ctx->sop_txd; /* both loops below can be skipped */
  521. /* no need to map the buffer if headers are copied */
  522. if (ctx->copy_size) {
  523. ctx->sop_txd->txd.addr = cpu_to_le64(tq->data_ring.basePA +
  524. tq->tx_ring.next2fill *
  525. sizeof(struct Vmxnet3_TxDataDesc));
  526. ctx->sop_txd->dword[2] = cpu_to_le32(dw2 | ctx->copy_size);
  527. ctx->sop_txd->dword[3] = 0;
  528. tbi = tq->buf_info + tq->tx_ring.next2fill;
  529. tbi->map_type = VMXNET3_MAP_NONE;
  530. dev_dbg(&adapter->netdev->dev,
  531. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  532. tq->tx_ring.next2fill,
  533. le64_to_cpu(ctx->sop_txd->txd.addr),
  534. ctx->sop_txd->dword[2], ctx->sop_txd->dword[3]);
  535. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  536. /* use the right gen for non-SOP desc */
  537. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  538. }
  539. /* linear part can use multiple tx desc if it's big */
  540. len = skb_headlen(skb) - ctx->copy_size;
  541. buf_offset = ctx->copy_size;
  542. while (len) {
  543. u32 buf_size;
  544. buf_size = len > VMXNET3_MAX_TX_BUF_SIZE ?
  545. VMXNET3_MAX_TX_BUF_SIZE : len;
  546. tbi = tq->buf_info + tq->tx_ring.next2fill;
  547. tbi->map_type = VMXNET3_MAP_SINGLE;
  548. tbi->dma_addr = pci_map_single(adapter->pdev,
  549. skb->data + buf_offset, buf_size,
  550. PCI_DMA_TODEVICE);
  551. tbi->len = buf_size; /* this automatically convert 2^14 to 0 */
  552. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  553. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  554. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  555. gdesc->dword[2] = cpu_to_le32(dw2 | buf_size);
  556. gdesc->dword[3] = 0;
  557. dev_dbg(&adapter->netdev->dev,
  558. "txd[%u]: 0x%Lx 0x%x 0x%x\n",
  559. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  560. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  561. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  562. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  563. len -= buf_size;
  564. buf_offset += buf_size;
  565. }
  566. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  567. struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[i];
  568. tbi = tq->buf_info + tq->tx_ring.next2fill;
  569. tbi->map_type = VMXNET3_MAP_PAGE;
  570. tbi->dma_addr = pci_map_page(adapter->pdev, frag->page,
  571. frag->page_offset, frag->size,
  572. PCI_DMA_TODEVICE);
  573. tbi->len = frag->size;
  574. gdesc = tq->tx_ring.base + tq->tx_ring.next2fill;
  575. BUG_ON(gdesc->txd.gen == tq->tx_ring.gen);
  576. gdesc->txd.addr = cpu_to_le64(tbi->dma_addr);
  577. gdesc->dword[2] = cpu_to_le32(dw2 | frag->size);
  578. gdesc->dword[3] = 0;
  579. dev_dbg(&adapter->netdev->dev,
  580. "txd[%u]: 0x%llu %u %u\n",
  581. tq->tx_ring.next2fill, le64_to_cpu(gdesc->txd.addr),
  582. le32_to_cpu(gdesc->dword[2]), gdesc->dword[3]);
  583. vmxnet3_cmd_ring_adv_next2fill(&tq->tx_ring);
  584. dw2 = tq->tx_ring.gen << VMXNET3_TXD_GEN_SHIFT;
  585. }
  586. ctx->eop_txd = gdesc;
  587. /* set the last buf_info for the pkt */
  588. tbi->skb = skb;
  589. tbi->sop_idx = ctx->sop_txd - tq->tx_ring.base;
  590. }
  591. /*
  592. * parse and copy relevant protocol headers:
  593. * For a tso pkt, relevant headers are L2/3/4 including options
  594. * For a pkt requesting csum offloading, they are L2/3 and may include L4
  595. * if it's a TCP/UDP pkt
  596. *
  597. * Returns:
  598. * -1: error happens during parsing
  599. * 0: protocol headers parsed, but too big to be copied
  600. * 1: protocol headers parsed and copied
  601. *
  602. * Other effects:
  603. * 1. related *ctx fields are updated.
  604. * 2. ctx->copy_size is # of bytes copied
  605. * 3. the portion copied is guaranteed to be in the linear part
  606. *
  607. */
  608. static int
  609. vmxnet3_parse_and_copy_hdr(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  610. struct vmxnet3_tx_ctx *ctx,
  611. struct vmxnet3_adapter *adapter)
  612. {
  613. struct Vmxnet3_TxDataDesc *tdd;
  614. if (ctx->mss) {
  615. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  616. ctx->l4_hdr_size = ((struct tcphdr *)
  617. skb_transport_header(skb))->doff * 4;
  618. ctx->copy_size = ctx->eth_ip_hdr_size + ctx->l4_hdr_size;
  619. } else {
  620. unsigned int pull_size;
  621. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  622. ctx->eth_ip_hdr_size = skb_transport_offset(skb);
  623. if (ctx->ipv4) {
  624. struct iphdr *iph = (struct iphdr *)
  625. skb_network_header(skb);
  626. if (iph->protocol == IPPROTO_TCP) {
  627. pull_size = ctx->eth_ip_hdr_size +
  628. sizeof(struct tcphdr);
  629. if (unlikely(!pskb_may_pull(skb,
  630. pull_size))) {
  631. goto err;
  632. }
  633. ctx->l4_hdr_size = ((struct tcphdr *)
  634. skb_transport_header(skb))->doff * 4;
  635. } else if (iph->protocol == IPPROTO_UDP) {
  636. ctx->l4_hdr_size =
  637. sizeof(struct udphdr);
  638. } else {
  639. ctx->l4_hdr_size = 0;
  640. }
  641. } else {
  642. /* for simplicity, don't copy L4 headers */
  643. ctx->l4_hdr_size = 0;
  644. }
  645. ctx->copy_size = ctx->eth_ip_hdr_size +
  646. ctx->l4_hdr_size;
  647. } else {
  648. ctx->eth_ip_hdr_size = 0;
  649. ctx->l4_hdr_size = 0;
  650. /* copy as much as allowed */
  651. ctx->copy_size = min((unsigned int)VMXNET3_HDR_COPY_SIZE
  652. , skb_headlen(skb));
  653. }
  654. /* make sure headers are accessible directly */
  655. if (unlikely(!pskb_may_pull(skb, ctx->copy_size)))
  656. goto err;
  657. }
  658. if (unlikely(ctx->copy_size > VMXNET3_HDR_COPY_SIZE)) {
  659. tq->stats.oversized_hdr++;
  660. ctx->copy_size = 0;
  661. return 0;
  662. }
  663. tdd = tq->data_ring.base + tq->tx_ring.next2fill;
  664. memcpy(tdd->data, skb->data, ctx->copy_size);
  665. dev_dbg(&adapter->netdev->dev,
  666. "copy %u bytes to dataRing[%u]\n",
  667. ctx->copy_size, tq->tx_ring.next2fill);
  668. return 1;
  669. err:
  670. return -1;
  671. }
  672. static void
  673. vmxnet3_prepare_tso(struct sk_buff *skb,
  674. struct vmxnet3_tx_ctx *ctx)
  675. {
  676. struct tcphdr *tcph = (struct tcphdr *)skb_transport_header(skb);
  677. if (ctx->ipv4) {
  678. struct iphdr *iph = (struct iphdr *)skb_network_header(skb);
  679. iph->check = 0;
  680. tcph->check = ~csum_tcpudp_magic(iph->saddr, iph->daddr, 0,
  681. IPPROTO_TCP, 0);
  682. } else {
  683. struct ipv6hdr *iph = (struct ipv6hdr *)skb_network_header(skb);
  684. tcph->check = ~csum_ipv6_magic(&iph->saddr, &iph->daddr, 0,
  685. IPPROTO_TCP, 0);
  686. }
  687. }
  688. /*
  689. * Transmits a pkt thru a given tq
  690. * Returns:
  691. * NETDEV_TX_OK: descriptors are setup successfully
  692. * NETDEV_TX_OK: error occured, the pkt is dropped
  693. * NETDEV_TX_BUSY: tx ring is full, queue is stopped
  694. *
  695. * Side-effects:
  696. * 1. tx ring may be changed
  697. * 2. tq stats may be updated accordingly
  698. * 3. shared->txNumDeferred may be updated
  699. */
  700. static int
  701. vmxnet3_tq_xmit(struct sk_buff *skb, struct vmxnet3_tx_queue *tq,
  702. struct vmxnet3_adapter *adapter, struct net_device *netdev)
  703. {
  704. int ret;
  705. u32 count;
  706. unsigned long flags;
  707. struct vmxnet3_tx_ctx ctx;
  708. union Vmxnet3_GenericDesc *gdesc;
  709. #ifdef __BIG_ENDIAN_BITFIELD
  710. /* Use temporary descriptor to avoid touching bits multiple times */
  711. union Vmxnet3_GenericDesc tempTxDesc;
  712. #endif
  713. /* conservatively estimate # of descriptors to use */
  714. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) +
  715. skb_shinfo(skb)->nr_frags + 1;
  716. ctx.ipv4 = (skb->protocol == __constant_ntohs(ETH_P_IP));
  717. ctx.mss = skb_shinfo(skb)->gso_size;
  718. if (ctx.mss) {
  719. if (skb_header_cloned(skb)) {
  720. if (unlikely(pskb_expand_head(skb, 0, 0,
  721. GFP_ATOMIC) != 0)) {
  722. tq->stats.drop_tso++;
  723. goto drop_pkt;
  724. }
  725. tq->stats.copy_skb_header++;
  726. }
  727. vmxnet3_prepare_tso(skb, &ctx);
  728. } else {
  729. if (unlikely(count > VMXNET3_MAX_TXD_PER_PKT)) {
  730. /* non-tso pkts must not use more than
  731. * VMXNET3_MAX_TXD_PER_PKT entries
  732. */
  733. if (skb_linearize(skb) != 0) {
  734. tq->stats.drop_too_many_frags++;
  735. goto drop_pkt;
  736. }
  737. tq->stats.linearized++;
  738. /* recalculate the # of descriptors to use */
  739. count = VMXNET3_TXD_NEEDED(skb_headlen(skb)) + 1;
  740. }
  741. }
  742. ret = vmxnet3_parse_and_copy_hdr(skb, tq, &ctx, adapter);
  743. if (ret >= 0) {
  744. BUG_ON(ret <= 0 && ctx.copy_size != 0);
  745. /* hdrs parsed, check against other limits */
  746. if (ctx.mss) {
  747. if (unlikely(ctx.eth_ip_hdr_size + ctx.l4_hdr_size >
  748. VMXNET3_MAX_TX_BUF_SIZE)) {
  749. goto hdr_too_big;
  750. }
  751. } else {
  752. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  753. if (unlikely(ctx.eth_ip_hdr_size +
  754. skb->csum_offset >
  755. VMXNET3_MAX_CSUM_OFFSET)) {
  756. goto hdr_too_big;
  757. }
  758. }
  759. }
  760. } else {
  761. tq->stats.drop_hdr_inspect_err++;
  762. goto drop_pkt;
  763. }
  764. spin_lock_irqsave(&tq->tx_lock, flags);
  765. if (count > vmxnet3_cmd_ring_desc_avail(&tq->tx_ring)) {
  766. tq->stats.tx_ring_full++;
  767. dev_dbg(&adapter->netdev->dev,
  768. "tx queue stopped on %s, next2comp %u"
  769. " next2fill %u\n", adapter->netdev->name,
  770. tq->tx_ring.next2comp, tq->tx_ring.next2fill);
  771. vmxnet3_tq_stop(tq, adapter);
  772. spin_unlock_irqrestore(&tq->tx_lock, flags);
  773. return NETDEV_TX_BUSY;
  774. }
  775. /* fill tx descs related to addr & len */
  776. vmxnet3_map_pkt(skb, &ctx, tq, adapter->pdev, adapter);
  777. /* setup the EOP desc */
  778. ctx.eop_txd->dword[3] = cpu_to_le32(VMXNET3_TXD_CQ | VMXNET3_TXD_EOP);
  779. /* setup the SOP desc */
  780. #ifdef __BIG_ENDIAN_BITFIELD
  781. gdesc = &tempTxDesc;
  782. gdesc->dword[2] = ctx.sop_txd->dword[2];
  783. gdesc->dword[3] = ctx.sop_txd->dword[3];
  784. #else
  785. gdesc = ctx.sop_txd;
  786. #endif
  787. if (ctx.mss) {
  788. gdesc->txd.hlen = ctx.eth_ip_hdr_size + ctx.l4_hdr_size;
  789. gdesc->txd.om = VMXNET3_OM_TSO;
  790. gdesc->txd.msscof = ctx.mss;
  791. le32_add_cpu(&tq->shared->txNumDeferred, (skb->len -
  792. gdesc->txd.hlen + ctx.mss - 1) / ctx.mss);
  793. } else {
  794. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  795. gdesc->txd.hlen = ctx.eth_ip_hdr_size;
  796. gdesc->txd.om = VMXNET3_OM_CSUM;
  797. gdesc->txd.msscof = ctx.eth_ip_hdr_size +
  798. skb->csum_offset;
  799. } else {
  800. gdesc->txd.om = 0;
  801. gdesc->txd.msscof = 0;
  802. }
  803. le32_add_cpu(&tq->shared->txNumDeferred, 1);
  804. }
  805. if (vlan_tx_tag_present(skb)) {
  806. gdesc->txd.ti = 1;
  807. gdesc->txd.tci = vlan_tx_tag_get(skb);
  808. }
  809. /* finally flips the GEN bit of the SOP desc. */
  810. gdesc->dword[2] = cpu_to_le32(le32_to_cpu(gdesc->dword[2]) ^
  811. VMXNET3_TXD_GEN);
  812. #ifdef __BIG_ENDIAN_BITFIELD
  813. /* Finished updating in bitfields of Tx Desc, so write them in original
  814. * place.
  815. */
  816. vmxnet3_TxDescToLe((struct Vmxnet3_TxDesc *)gdesc,
  817. (struct Vmxnet3_TxDesc *)ctx.sop_txd);
  818. gdesc = ctx.sop_txd;
  819. #endif
  820. dev_dbg(&adapter->netdev->dev,
  821. "txd[%u]: SOP 0x%Lx 0x%x 0x%x\n",
  822. (u32)((union Vmxnet3_GenericDesc *)ctx.sop_txd -
  823. tq->tx_ring.base), le64_to_cpu(gdesc->txd.addr),
  824. le32_to_cpu(gdesc->dword[2]), le32_to_cpu(gdesc->dword[3]));
  825. spin_unlock_irqrestore(&tq->tx_lock, flags);
  826. if (le32_to_cpu(tq->shared->txNumDeferred) >=
  827. le32_to_cpu(tq->shared->txThreshold)) {
  828. tq->shared->txNumDeferred = 0;
  829. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_TXPROD,
  830. tq->tx_ring.next2fill);
  831. }
  832. return NETDEV_TX_OK;
  833. hdr_too_big:
  834. tq->stats.drop_oversized_hdr++;
  835. drop_pkt:
  836. tq->stats.drop_total++;
  837. dev_kfree_skb(skb);
  838. return NETDEV_TX_OK;
  839. }
  840. static netdev_tx_t
  841. vmxnet3_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
  842. {
  843. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  844. return vmxnet3_tq_xmit(skb, &adapter->tx_queue, adapter, netdev);
  845. }
  846. static void
  847. vmxnet3_rx_csum(struct vmxnet3_adapter *adapter,
  848. struct sk_buff *skb,
  849. union Vmxnet3_GenericDesc *gdesc)
  850. {
  851. if (!gdesc->rcd.cnc && adapter->rxcsum) {
  852. /* typical case: TCP/UDP over IP and both csums are correct */
  853. if ((le32_to_cpu(gdesc->dword[3]) & VMXNET3_RCD_CSUM_OK) ==
  854. VMXNET3_RCD_CSUM_OK) {
  855. skb->ip_summed = CHECKSUM_UNNECESSARY;
  856. BUG_ON(!(gdesc->rcd.tcp || gdesc->rcd.udp));
  857. BUG_ON(!(gdesc->rcd.v4 || gdesc->rcd.v6));
  858. BUG_ON(gdesc->rcd.frg);
  859. } else {
  860. if (gdesc->rcd.csum) {
  861. skb->csum = htons(gdesc->rcd.csum);
  862. skb->ip_summed = CHECKSUM_PARTIAL;
  863. } else {
  864. skb->ip_summed = CHECKSUM_NONE;
  865. }
  866. }
  867. } else {
  868. skb->ip_summed = CHECKSUM_NONE;
  869. }
  870. }
  871. static void
  872. vmxnet3_rx_error(struct vmxnet3_rx_queue *rq, struct Vmxnet3_RxCompDesc *rcd,
  873. struct vmxnet3_rx_ctx *ctx, struct vmxnet3_adapter *adapter)
  874. {
  875. rq->stats.drop_err++;
  876. if (!rcd->fcs)
  877. rq->stats.drop_fcs++;
  878. rq->stats.drop_total++;
  879. /*
  880. * We do not unmap and chain the rx buffer to the skb.
  881. * We basically pretend this buffer is not used and will be recycled
  882. * by vmxnet3_rq_alloc_rx_buf()
  883. */
  884. /*
  885. * ctx->skb may be NULL if this is the first and the only one
  886. * desc for the pkt
  887. */
  888. if (ctx->skb)
  889. dev_kfree_skb_irq(ctx->skb);
  890. ctx->skb = NULL;
  891. }
  892. static int
  893. vmxnet3_rq_rx_complete(struct vmxnet3_rx_queue *rq,
  894. struct vmxnet3_adapter *adapter, int quota)
  895. {
  896. static u32 rxprod_reg[2] = {VMXNET3_REG_RXPROD, VMXNET3_REG_RXPROD2};
  897. u32 num_rxd = 0;
  898. struct Vmxnet3_RxCompDesc *rcd;
  899. struct vmxnet3_rx_ctx *ctx = &rq->rx_ctx;
  900. #ifdef __BIG_ENDIAN_BITFIELD
  901. struct Vmxnet3_RxDesc rxCmdDesc;
  902. struct Vmxnet3_RxCompDesc rxComp;
  903. #endif
  904. vmxnet3_getRxComp(rcd, &rq->comp_ring.base[rq->comp_ring.next2proc].rcd,
  905. &rxComp);
  906. while (rcd->gen == rq->comp_ring.gen) {
  907. struct vmxnet3_rx_buf_info *rbi;
  908. struct sk_buff *skb;
  909. int num_to_alloc;
  910. struct Vmxnet3_RxDesc *rxd;
  911. u32 idx, ring_idx;
  912. if (num_rxd >= quota) {
  913. /* we may stop even before we see the EOP desc of
  914. * the current pkt
  915. */
  916. break;
  917. }
  918. num_rxd++;
  919. idx = rcd->rxdIdx;
  920. ring_idx = rcd->rqID == rq->qid ? 0 : 1;
  921. vmxnet3_getRxDesc(rxd, &rq->rx_ring[ring_idx].base[idx].rxd,
  922. &rxCmdDesc);
  923. rbi = rq->buf_info[ring_idx] + idx;
  924. BUG_ON(rxd->addr != rbi->dma_addr ||
  925. rxd->len != rbi->len);
  926. if (unlikely(rcd->eop && rcd->err)) {
  927. vmxnet3_rx_error(rq, rcd, ctx, adapter);
  928. goto rcd_done;
  929. }
  930. if (rcd->sop) { /* first buf of the pkt */
  931. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_HEAD ||
  932. rcd->rqID != rq->qid);
  933. BUG_ON(rbi->buf_type != VMXNET3_RX_BUF_SKB);
  934. BUG_ON(ctx->skb != NULL || rbi->skb == NULL);
  935. if (unlikely(rcd->len == 0)) {
  936. /* Pretend the rx buffer is skipped. */
  937. BUG_ON(!(rcd->sop && rcd->eop));
  938. dev_dbg(&adapter->netdev->dev,
  939. "rxRing[%u][%u] 0 length\n",
  940. ring_idx, idx);
  941. goto rcd_done;
  942. }
  943. ctx->skb = rbi->skb;
  944. rbi->skb = NULL;
  945. pci_unmap_single(adapter->pdev, rbi->dma_addr, rbi->len,
  946. PCI_DMA_FROMDEVICE);
  947. skb_put(ctx->skb, rcd->len);
  948. } else {
  949. BUG_ON(ctx->skb == NULL);
  950. /* non SOP buffer must be type 1 in most cases */
  951. if (rbi->buf_type == VMXNET3_RX_BUF_PAGE) {
  952. BUG_ON(rxd->btype != VMXNET3_RXD_BTYPE_BODY);
  953. if (rcd->len) {
  954. pci_unmap_page(adapter->pdev,
  955. rbi->dma_addr, rbi->len,
  956. PCI_DMA_FROMDEVICE);
  957. vmxnet3_append_frag(ctx->skb, rcd, rbi);
  958. rbi->page = NULL;
  959. }
  960. } else {
  961. /*
  962. * The only time a non-SOP buffer is type 0 is
  963. * when it's EOP and error flag is raised, which
  964. * has already been handled.
  965. */
  966. BUG_ON(true);
  967. }
  968. }
  969. skb = ctx->skb;
  970. if (rcd->eop) {
  971. skb->len += skb->data_len;
  972. skb->truesize += skb->data_len;
  973. vmxnet3_rx_csum(adapter, skb,
  974. (union Vmxnet3_GenericDesc *)rcd);
  975. skb->protocol = eth_type_trans(skb, adapter->netdev);
  976. if (unlikely(adapter->vlan_grp && rcd->ts)) {
  977. vlan_hwaccel_receive_skb(skb,
  978. adapter->vlan_grp, rcd->tci);
  979. } else {
  980. netif_receive_skb(skb);
  981. }
  982. ctx->skb = NULL;
  983. }
  984. rcd_done:
  985. /* device may skip some rx descs */
  986. rq->rx_ring[ring_idx].next2comp = idx;
  987. VMXNET3_INC_RING_IDX_ONLY(rq->rx_ring[ring_idx].next2comp,
  988. rq->rx_ring[ring_idx].size);
  989. /* refill rx buffers frequently to avoid starving the h/w */
  990. num_to_alloc = vmxnet3_cmd_ring_desc_avail(rq->rx_ring +
  991. ring_idx);
  992. if (unlikely(num_to_alloc > VMXNET3_RX_ALLOC_THRESHOLD(rq,
  993. ring_idx, adapter))) {
  994. vmxnet3_rq_alloc_rx_buf(rq, ring_idx, num_to_alloc,
  995. adapter);
  996. /* if needed, update the register */
  997. if (unlikely(rq->shared->updateRxProd)) {
  998. VMXNET3_WRITE_BAR0_REG(adapter,
  999. rxprod_reg[ring_idx] + rq->qid * 8,
  1000. rq->rx_ring[ring_idx].next2fill);
  1001. rq->uncommitted[ring_idx] = 0;
  1002. }
  1003. }
  1004. vmxnet3_comp_ring_adv_next2proc(&rq->comp_ring);
  1005. vmxnet3_getRxComp(rcd,
  1006. &rq->comp_ring.base[rq->comp_ring.next2proc].rcd, &rxComp);
  1007. }
  1008. return num_rxd;
  1009. }
  1010. static void
  1011. vmxnet3_rq_cleanup(struct vmxnet3_rx_queue *rq,
  1012. struct vmxnet3_adapter *adapter)
  1013. {
  1014. u32 i, ring_idx;
  1015. struct Vmxnet3_RxDesc *rxd;
  1016. for (ring_idx = 0; ring_idx < 2; ring_idx++) {
  1017. for (i = 0; i < rq->rx_ring[ring_idx].size; i++) {
  1018. #ifdef __BIG_ENDIAN_BITFIELD
  1019. struct Vmxnet3_RxDesc rxDesc;
  1020. #endif
  1021. vmxnet3_getRxDesc(rxd,
  1022. &rq->rx_ring[ring_idx].base[i].rxd, &rxDesc);
  1023. if (rxd->btype == VMXNET3_RXD_BTYPE_HEAD &&
  1024. rq->buf_info[ring_idx][i].skb) {
  1025. pci_unmap_single(adapter->pdev, rxd->addr,
  1026. rxd->len, PCI_DMA_FROMDEVICE);
  1027. dev_kfree_skb(rq->buf_info[ring_idx][i].skb);
  1028. rq->buf_info[ring_idx][i].skb = NULL;
  1029. } else if (rxd->btype == VMXNET3_RXD_BTYPE_BODY &&
  1030. rq->buf_info[ring_idx][i].page) {
  1031. pci_unmap_page(adapter->pdev, rxd->addr,
  1032. rxd->len, PCI_DMA_FROMDEVICE);
  1033. put_page(rq->buf_info[ring_idx][i].page);
  1034. rq->buf_info[ring_idx][i].page = NULL;
  1035. }
  1036. }
  1037. rq->rx_ring[ring_idx].gen = VMXNET3_INIT_GEN;
  1038. rq->rx_ring[ring_idx].next2fill =
  1039. rq->rx_ring[ring_idx].next2comp = 0;
  1040. rq->uncommitted[ring_idx] = 0;
  1041. }
  1042. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1043. rq->comp_ring.next2proc = 0;
  1044. }
  1045. void vmxnet3_rq_destroy(struct vmxnet3_rx_queue *rq,
  1046. struct vmxnet3_adapter *adapter)
  1047. {
  1048. int i;
  1049. int j;
  1050. /* all rx buffers must have already been freed */
  1051. for (i = 0; i < 2; i++) {
  1052. if (rq->buf_info[i]) {
  1053. for (j = 0; j < rq->rx_ring[i].size; j++)
  1054. BUG_ON(rq->buf_info[i][j].page != NULL);
  1055. }
  1056. }
  1057. kfree(rq->buf_info[0]);
  1058. for (i = 0; i < 2; i++) {
  1059. if (rq->rx_ring[i].base) {
  1060. pci_free_consistent(adapter->pdev, rq->rx_ring[i].size
  1061. * sizeof(struct Vmxnet3_RxDesc),
  1062. rq->rx_ring[i].base,
  1063. rq->rx_ring[i].basePA);
  1064. rq->rx_ring[i].base = NULL;
  1065. }
  1066. rq->buf_info[i] = NULL;
  1067. }
  1068. if (rq->comp_ring.base) {
  1069. pci_free_consistent(adapter->pdev, rq->comp_ring.size *
  1070. sizeof(struct Vmxnet3_RxCompDesc),
  1071. rq->comp_ring.base, rq->comp_ring.basePA);
  1072. rq->comp_ring.base = NULL;
  1073. }
  1074. }
  1075. static int
  1076. vmxnet3_rq_init(struct vmxnet3_rx_queue *rq,
  1077. struct vmxnet3_adapter *adapter)
  1078. {
  1079. int i;
  1080. /* initialize buf_info */
  1081. for (i = 0; i < rq->rx_ring[0].size; i++) {
  1082. /* 1st buf for a pkt is skbuff */
  1083. if (i % adapter->rx_buf_per_pkt == 0) {
  1084. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_SKB;
  1085. rq->buf_info[0][i].len = adapter->skb_buf_size;
  1086. } else { /* subsequent bufs for a pkt is frag */
  1087. rq->buf_info[0][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1088. rq->buf_info[0][i].len = PAGE_SIZE;
  1089. }
  1090. }
  1091. for (i = 0; i < rq->rx_ring[1].size; i++) {
  1092. rq->buf_info[1][i].buf_type = VMXNET3_RX_BUF_PAGE;
  1093. rq->buf_info[1][i].len = PAGE_SIZE;
  1094. }
  1095. /* reset internal state and allocate buffers for both rings */
  1096. for (i = 0; i < 2; i++) {
  1097. rq->rx_ring[i].next2fill = rq->rx_ring[i].next2comp = 0;
  1098. rq->uncommitted[i] = 0;
  1099. memset(rq->rx_ring[i].base, 0, rq->rx_ring[i].size *
  1100. sizeof(struct Vmxnet3_RxDesc));
  1101. rq->rx_ring[i].gen = VMXNET3_INIT_GEN;
  1102. }
  1103. if (vmxnet3_rq_alloc_rx_buf(rq, 0, rq->rx_ring[0].size - 1,
  1104. adapter) == 0) {
  1105. /* at least has 1 rx buffer for the 1st ring */
  1106. return -ENOMEM;
  1107. }
  1108. vmxnet3_rq_alloc_rx_buf(rq, 1, rq->rx_ring[1].size - 1, adapter);
  1109. /* reset the comp ring */
  1110. rq->comp_ring.next2proc = 0;
  1111. memset(rq->comp_ring.base, 0, rq->comp_ring.size *
  1112. sizeof(struct Vmxnet3_RxCompDesc));
  1113. rq->comp_ring.gen = VMXNET3_INIT_GEN;
  1114. /* reset rxctx */
  1115. rq->rx_ctx.skb = NULL;
  1116. /* stats are not reset */
  1117. return 0;
  1118. }
  1119. static int
  1120. vmxnet3_rq_create(struct vmxnet3_rx_queue *rq, struct vmxnet3_adapter *adapter)
  1121. {
  1122. int i;
  1123. size_t sz;
  1124. struct vmxnet3_rx_buf_info *bi;
  1125. for (i = 0; i < 2; i++) {
  1126. sz = rq->rx_ring[i].size * sizeof(struct Vmxnet3_RxDesc);
  1127. rq->rx_ring[i].base = pci_alloc_consistent(adapter->pdev, sz,
  1128. &rq->rx_ring[i].basePA);
  1129. if (!rq->rx_ring[i].base) {
  1130. printk(KERN_ERR "%s: failed to allocate rx ring %d\n",
  1131. adapter->netdev->name, i);
  1132. goto err;
  1133. }
  1134. }
  1135. sz = rq->comp_ring.size * sizeof(struct Vmxnet3_RxCompDesc);
  1136. rq->comp_ring.base = pci_alloc_consistent(adapter->pdev, sz,
  1137. &rq->comp_ring.basePA);
  1138. if (!rq->comp_ring.base) {
  1139. printk(KERN_ERR "%s: failed to allocate rx comp ring\n",
  1140. adapter->netdev->name);
  1141. goto err;
  1142. }
  1143. sz = sizeof(struct vmxnet3_rx_buf_info) * (rq->rx_ring[0].size +
  1144. rq->rx_ring[1].size);
  1145. bi = kzalloc(sz, GFP_KERNEL);
  1146. if (!bi) {
  1147. printk(KERN_ERR "%s: failed to allocate rx bufinfo\n",
  1148. adapter->netdev->name);
  1149. goto err;
  1150. }
  1151. rq->buf_info[0] = bi;
  1152. rq->buf_info[1] = bi + rq->rx_ring[0].size;
  1153. return 0;
  1154. err:
  1155. vmxnet3_rq_destroy(rq, adapter);
  1156. return -ENOMEM;
  1157. }
  1158. static int
  1159. vmxnet3_do_poll(struct vmxnet3_adapter *adapter, int budget)
  1160. {
  1161. if (unlikely(adapter->shared->ecr))
  1162. vmxnet3_process_events(adapter);
  1163. vmxnet3_tq_tx_complete(&adapter->tx_queue, adapter);
  1164. return vmxnet3_rq_rx_complete(&adapter->rx_queue, adapter, budget);
  1165. }
  1166. static int
  1167. vmxnet3_poll(struct napi_struct *napi, int budget)
  1168. {
  1169. struct vmxnet3_adapter *adapter = container_of(napi,
  1170. struct vmxnet3_adapter, napi);
  1171. int rxd_done;
  1172. rxd_done = vmxnet3_do_poll(adapter, budget);
  1173. if (rxd_done < budget) {
  1174. napi_complete(napi);
  1175. vmxnet3_enable_intr(adapter, 0);
  1176. }
  1177. return rxd_done;
  1178. }
  1179. /* Interrupt handler for vmxnet3 */
  1180. static irqreturn_t
  1181. vmxnet3_intr(int irq, void *dev_id)
  1182. {
  1183. struct net_device *dev = dev_id;
  1184. struct vmxnet3_adapter *adapter = netdev_priv(dev);
  1185. if (unlikely(adapter->intr.type == VMXNET3_IT_INTX)) {
  1186. u32 icr = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_ICR);
  1187. if (unlikely(icr == 0))
  1188. /* not ours */
  1189. return IRQ_NONE;
  1190. }
  1191. /* disable intr if needed */
  1192. if (adapter->intr.mask_mode == VMXNET3_IMM_ACTIVE)
  1193. vmxnet3_disable_intr(adapter, 0);
  1194. napi_schedule(&adapter->napi);
  1195. return IRQ_HANDLED;
  1196. }
  1197. #ifdef CONFIG_NET_POLL_CONTROLLER
  1198. /* netpoll callback. */
  1199. static void
  1200. vmxnet3_netpoll(struct net_device *netdev)
  1201. {
  1202. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1203. int irq;
  1204. #ifdef CONFIG_PCI_MSI
  1205. if (adapter->intr.type == VMXNET3_IT_MSIX)
  1206. irq = adapter->intr.msix_entries[0].vector;
  1207. else
  1208. #endif
  1209. irq = adapter->pdev->irq;
  1210. disable_irq(irq);
  1211. vmxnet3_intr(irq, netdev);
  1212. enable_irq(irq);
  1213. }
  1214. #endif
  1215. static int
  1216. vmxnet3_request_irqs(struct vmxnet3_adapter *adapter)
  1217. {
  1218. int err;
  1219. #ifdef CONFIG_PCI_MSI
  1220. if (adapter->intr.type == VMXNET3_IT_MSIX) {
  1221. /* we only use 1 MSI-X vector */
  1222. err = request_irq(adapter->intr.msix_entries[0].vector,
  1223. vmxnet3_intr, 0, adapter->netdev->name,
  1224. adapter->netdev);
  1225. } else if (adapter->intr.type == VMXNET3_IT_MSI) {
  1226. err = request_irq(adapter->pdev->irq, vmxnet3_intr, 0,
  1227. adapter->netdev->name, adapter->netdev);
  1228. } else
  1229. #endif
  1230. {
  1231. err = request_irq(adapter->pdev->irq, vmxnet3_intr,
  1232. IRQF_SHARED, adapter->netdev->name,
  1233. adapter->netdev);
  1234. }
  1235. if (err)
  1236. printk(KERN_ERR "Failed to request irq %s (intr type:%d), error"
  1237. ":%d\n", adapter->netdev->name, adapter->intr.type, err);
  1238. if (!err) {
  1239. int i;
  1240. /* init our intr settings */
  1241. for (i = 0; i < adapter->intr.num_intrs; i++)
  1242. adapter->intr.mod_levels[i] = UPT1_IML_ADAPTIVE;
  1243. /* next setup intr index for all intr sources */
  1244. adapter->tx_queue.comp_ring.intr_idx = 0;
  1245. adapter->rx_queue.comp_ring.intr_idx = 0;
  1246. adapter->intr.event_intr_idx = 0;
  1247. printk(KERN_INFO "%s: intr type %u, mode %u, %u vectors "
  1248. "allocated\n", adapter->netdev->name, adapter->intr.type,
  1249. adapter->intr.mask_mode, adapter->intr.num_intrs);
  1250. }
  1251. return err;
  1252. }
  1253. static void
  1254. vmxnet3_free_irqs(struct vmxnet3_adapter *adapter)
  1255. {
  1256. BUG_ON(adapter->intr.type == VMXNET3_IT_AUTO ||
  1257. adapter->intr.num_intrs <= 0);
  1258. switch (adapter->intr.type) {
  1259. #ifdef CONFIG_PCI_MSI
  1260. case VMXNET3_IT_MSIX:
  1261. {
  1262. int i;
  1263. for (i = 0; i < adapter->intr.num_intrs; i++)
  1264. free_irq(adapter->intr.msix_entries[i].vector,
  1265. adapter->netdev);
  1266. break;
  1267. }
  1268. #endif
  1269. case VMXNET3_IT_MSI:
  1270. free_irq(adapter->pdev->irq, adapter->netdev);
  1271. break;
  1272. case VMXNET3_IT_INTX:
  1273. free_irq(adapter->pdev->irq, adapter->netdev);
  1274. break;
  1275. default:
  1276. BUG_ON(true);
  1277. }
  1278. }
  1279. inline void set_flag_le16(__le16 *data, u16 flag)
  1280. {
  1281. *data = cpu_to_le16(le16_to_cpu(*data) | flag);
  1282. }
  1283. inline void set_flag_le64(__le64 *data, u64 flag)
  1284. {
  1285. *data = cpu_to_le64(le64_to_cpu(*data) | flag);
  1286. }
  1287. inline void reset_flag_le64(__le64 *data, u64 flag)
  1288. {
  1289. *data = cpu_to_le64(le64_to_cpu(*data) & ~flag);
  1290. }
  1291. static void
  1292. vmxnet3_vlan_rx_register(struct net_device *netdev, struct vlan_group *grp)
  1293. {
  1294. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1295. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1296. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1297. if (grp) {
  1298. /* add vlan rx stripping. */
  1299. if (adapter->netdev->features & NETIF_F_HW_VLAN_RX) {
  1300. int i;
  1301. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1302. adapter->vlan_grp = grp;
  1303. /* update FEATURES to device */
  1304. set_flag_le64(&devRead->misc.uptFeatures,
  1305. UPT1_F_RXVLAN);
  1306. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1307. VMXNET3_CMD_UPDATE_FEATURE);
  1308. /*
  1309. * Clear entire vfTable; then enable untagged pkts.
  1310. * Note: setting one entry in vfTable to non-zero turns
  1311. * on VLAN rx filtering.
  1312. */
  1313. for (i = 0; i < VMXNET3_VFT_SIZE; i++)
  1314. vfTable[i] = 0;
  1315. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1316. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1317. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1318. } else {
  1319. printk(KERN_ERR "%s: vlan_rx_register when device has "
  1320. "no NETIF_F_HW_VLAN_RX\n", netdev->name);
  1321. }
  1322. } else {
  1323. /* remove vlan rx stripping. */
  1324. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1325. adapter->vlan_grp = NULL;
  1326. if (le64_to_cpu(devRead->misc.uptFeatures) & UPT1_F_RXVLAN) {
  1327. int i;
  1328. for (i = 0; i < VMXNET3_VFT_SIZE; i++) {
  1329. /* clear entire vfTable; this also disables
  1330. * VLAN rx filtering
  1331. */
  1332. vfTable[i] = 0;
  1333. }
  1334. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1335. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1336. /* update FEATURES to device */
  1337. reset_flag_le64(&devRead->misc.uptFeatures,
  1338. UPT1_F_RXVLAN);
  1339. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1340. VMXNET3_CMD_UPDATE_FEATURE);
  1341. }
  1342. }
  1343. }
  1344. static void
  1345. vmxnet3_restore_vlan(struct vmxnet3_adapter *adapter)
  1346. {
  1347. if (adapter->vlan_grp) {
  1348. u16 vid;
  1349. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1350. bool activeVlan = false;
  1351. for (vid = 0; vid < VLAN_GROUP_ARRAY_LEN; vid++) {
  1352. if (vlan_group_get_device(adapter->vlan_grp, vid)) {
  1353. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1354. activeVlan = true;
  1355. }
  1356. }
  1357. if (activeVlan) {
  1358. /* continue to allow untagged pkts */
  1359. VMXNET3_SET_VFTABLE_ENTRY(vfTable, 0);
  1360. }
  1361. }
  1362. }
  1363. static void
  1364. vmxnet3_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
  1365. {
  1366. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1367. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1368. VMXNET3_SET_VFTABLE_ENTRY(vfTable, vid);
  1369. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1370. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1371. }
  1372. static void
  1373. vmxnet3_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
  1374. {
  1375. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1376. u32 *vfTable = adapter->shared->devRead.rxFilterConf.vfTable;
  1377. VMXNET3_CLEAR_VFTABLE_ENTRY(vfTable, vid);
  1378. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1379. VMXNET3_CMD_UPDATE_VLAN_FILTERS);
  1380. }
  1381. static u8 *
  1382. vmxnet3_copy_mc(struct net_device *netdev)
  1383. {
  1384. u8 *buf = NULL;
  1385. u32 sz = netdev_mc_count(netdev) * ETH_ALEN;
  1386. /* struct Vmxnet3_RxFilterConf.mfTableLen is u16. */
  1387. if (sz <= 0xffff) {
  1388. /* We may be called with BH disabled */
  1389. buf = kmalloc(sz, GFP_ATOMIC);
  1390. if (buf) {
  1391. struct netdev_hw_addr *ha;
  1392. int i = 0;
  1393. netdev_for_each_mc_addr(ha, netdev)
  1394. memcpy(buf + i++ * ETH_ALEN, ha->addr,
  1395. ETH_ALEN);
  1396. }
  1397. }
  1398. return buf;
  1399. }
  1400. static void
  1401. vmxnet3_set_mc(struct net_device *netdev)
  1402. {
  1403. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1404. struct Vmxnet3_RxFilterConf *rxConf =
  1405. &adapter->shared->devRead.rxFilterConf;
  1406. u8 *new_table = NULL;
  1407. u32 new_mode = VMXNET3_RXM_UCAST;
  1408. if (netdev->flags & IFF_PROMISC)
  1409. new_mode |= VMXNET3_RXM_PROMISC;
  1410. if (netdev->flags & IFF_BROADCAST)
  1411. new_mode |= VMXNET3_RXM_BCAST;
  1412. if (netdev->flags & IFF_ALLMULTI)
  1413. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1414. else
  1415. if (!netdev_mc_empty(netdev)) {
  1416. new_table = vmxnet3_copy_mc(netdev);
  1417. if (new_table) {
  1418. new_mode |= VMXNET3_RXM_MCAST;
  1419. rxConf->mfTableLen = cpu_to_le16(
  1420. netdev_mc_count(netdev) * ETH_ALEN);
  1421. rxConf->mfTablePA = cpu_to_le64(virt_to_phys(
  1422. new_table));
  1423. } else {
  1424. printk(KERN_INFO "%s: failed to copy mcast list"
  1425. ", setting ALL_MULTI\n", netdev->name);
  1426. new_mode |= VMXNET3_RXM_ALL_MULTI;
  1427. }
  1428. }
  1429. if (!(new_mode & VMXNET3_RXM_MCAST)) {
  1430. rxConf->mfTableLen = 0;
  1431. rxConf->mfTablePA = 0;
  1432. }
  1433. if (new_mode != rxConf->rxMode) {
  1434. rxConf->rxMode = cpu_to_le32(new_mode);
  1435. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1436. VMXNET3_CMD_UPDATE_RX_MODE);
  1437. }
  1438. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1439. VMXNET3_CMD_UPDATE_MAC_FILTERS);
  1440. kfree(new_table);
  1441. }
  1442. /*
  1443. * Set up driver_shared based on settings in adapter.
  1444. */
  1445. static void
  1446. vmxnet3_setup_driver_shared(struct vmxnet3_adapter *adapter)
  1447. {
  1448. struct Vmxnet3_DriverShared *shared = adapter->shared;
  1449. struct Vmxnet3_DSDevRead *devRead = &shared->devRead;
  1450. struct Vmxnet3_TxQueueConf *tqc;
  1451. struct Vmxnet3_RxQueueConf *rqc;
  1452. int i;
  1453. memset(shared, 0, sizeof(*shared));
  1454. /* driver settings */
  1455. shared->magic = cpu_to_le32(VMXNET3_REV1_MAGIC);
  1456. devRead->misc.driverInfo.version = cpu_to_le32(
  1457. VMXNET3_DRIVER_VERSION_NUM);
  1458. devRead->misc.driverInfo.gos.gosBits = (sizeof(void *) == 4 ?
  1459. VMXNET3_GOS_BITS_32 : VMXNET3_GOS_BITS_64);
  1460. devRead->misc.driverInfo.gos.gosType = VMXNET3_GOS_TYPE_LINUX;
  1461. *((u32 *)&devRead->misc.driverInfo.gos) = cpu_to_le32(
  1462. *((u32 *)&devRead->misc.driverInfo.gos));
  1463. devRead->misc.driverInfo.vmxnet3RevSpt = cpu_to_le32(1);
  1464. devRead->misc.driverInfo.uptVerSpt = cpu_to_le32(1);
  1465. devRead->misc.ddPA = cpu_to_le64(virt_to_phys(adapter));
  1466. devRead->misc.ddLen = cpu_to_le32(sizeof(struct vmxnet3_adapter));
  1467. /* set up feature flags */
  1468. if (adapter->rxcsum)
  1469. set_flag_le64(&devRead->misc.uptFeatures, UPT1_F_RXCSUM);
  1470. if (adapter->lro) {
  1471. set_flag_le64(&devRead->misc.uptFeatures, UPT1_F_LRO);
  1472. devRead->misc.maxNumRxSG = cpu_to_le16(1 + MAX_SKB_FRAGS);
  1473. }
  1474. if ((adapter->netdev->features & NETIF_F_HW_VLAN_RX) &&
  1475. adapter->vlan_grp) {
  1476. set_flag_le64(&devRead->misc.uptFeatures, UPT1_F_RXVLAN);
  1477. }
  1478. devRead->misc.mtu = cpu_to_le32(adapter->netdev->mtu);
  1479. devRead->misc.queueDescPA = cpu_to_le64(adapter->queue_desc_pa);
  1480. devRead->misc.queueDescLen = cpu_to_le32(
  1481. sizeof(struct Vmxnet3_TxQueueDesc) +
  1482. sizeof(struct Vmxnet3_RxQueueDesc));
  1483. /* tx queue settings */
  1484. BUG_ON(adapter->tx_queue.tx_ring.base == NULL);
  1485. devRead->misc.numTxQueues = 1;
  1486. tqc = &adapter->tqd_start->conf;
  1487. tqc->txRingBasePA = cpu_to_le64(adapter->tx_queue.tx_ring.basePA);
  1488. tqc->dataRingBasePA = cpu_to_le64(adapter->tx_queue.data_ring.basePA);
  1489. tqc->compRingBasePA = cpu_to_le64(adapter->tx_queue.comp_ring.basePA);
  1490. tqc->ddPA = cpu_to_le64(virt_to_phys(
  1491. adapter->tx_queue.buf_info));
  1492. tqc->txRingSize = cpu_to_le32(adapter->tx_queue.tx_ring.size);
  1493. tqc->dataRingSize = cpu_to_le32(adapter->tx_queue.data_ring.size);
  1494. tqc->compRingSize = cpu_to_le32(adapter->tx_queue.comp_ring.size);
  1495. tqc->ddLen = cpu_to_le32(sizeof(struct vmxnet3_tx_buf_info) *
  1496. tqc->txRingSize);
  1497. tqc->intrIdx = adapter->tx_queue.comp_ring.intr_idx;
  1498. /* rx queue settings */
  1499. devRead->misc.numRxQueues = 1;
  1500. rqc = &adapter->rqd_start->conf;
  1501. rqc->rxRingBasePA[0] = cpu_to_le64(adapter->rx_queue.rx_ring[0].basePA);
  1502. rqc->rxRingBasePA[1] = cpu_to_le64(adapter->rx_queue.rx_ring[1].basePA);
  1503. rqc->compRingBasePA = cpu_to_le64(adapter->rx_queue.comp_ring.basePA);
  1504. rqc->ddPA = cpu_to_le64(virt_to_phys(
  1505. adapter->rx_queue.buf_info));
  1506. rqc->rxRingSize[0] = cpu_to_le32(adapter->rx_queue.rx_ring[0].size);
  1507. rqc->rxRingSize[1] = cpu_to_le32(adapter->rx_queue.rx_ring[1].size);
  1508. rqc->compRingSize = cpu_to_le32(adapter->rx_queue.comp_ring.size);
  1509. rqc->ddLen = cpu_to_le32(sizeof(struct vmxnet3_rx_buf_info) *
  1510. (rqc->rxRingSize[0] + rqc->rxRingSize[1]));
  1511. rqc->intrIdx = adapter->rx_queue.comp_ring.intr_idx;
  1512. /* intr settings */
  1513. devRead->intrConf.autoMask = adapter->intr.mask_mode ==
  1514. VMXNET3_IMM_AUTO;
  1515. devRead->intrConf.numIntrs = adapter->intr.num_intrs;
  1516. for (i = 0; i < adapter->intr.num_intrs; i++)
  1517. devRead->intrConf.modLevels[i] = adapter->intr.mod_levels[i];
  1518. devRead->intrConf.eventIntrIdx = adapter->intr.event_intr_idx;
  1519. devRead->intrConf.intrCtrl |= cpu_to_le32(VMXNET3_IC_DISABLE_ALL);
  1520. /* rx filter settings */
  1521. devRead->rxFilterConf.rxMode = 0;
  1522. vmxnet3_restore_vlan(adapter);
  1523. /* the rest are already zeroed */
  1524. }
  1525. int
  1526. vmxnet3_activate_dev(struct vmxnet3_adapter *adapter)
  1527. {
  1528. int err;
  1529. u32 ret;
  1530. dev_dbg(&adapter->netdev->dev,
  1531. "%s: skb_buf_size %d, rx_buf_per_pkt %d, ring sizes"
  1532. " %u %u %u\n", adapter->netdev->name, adapter->skb_buf_size,
  1533. adapter->rx_buf_per_pkt, adapter->tx_queue.tx_ring.size,
  1534. adapter->rx_queue.rx_ring[0].size,
  1535. adapter->rx_queue.rx_ring[1].size);
  1536. vmxnet3_tq_init(&adapter->tx_queue, adapter);
  1537. err = vmxnet3_rq_init(&adapter->rx_queue, adapter);
  1538. if (err) {
  1539. printk(KERN_ERR "Failed to init rx queue for %s: error %d\n",
  1540. adapter->netdev->name, err);
  1541. goto rq_err;
  1542. }
  1543. err = vmxnet3_request_irqs(adapter);
  1544. if (err) {
  1545. printk(KERN_ERR "Failed to setup irq for %s: error %d\n",
  1546. adapter->netdev->name, err);
  1547. goto irq_err;
  1548. }
  1549. vmxnet3_setup_driver_shared(adapter);
  1550. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, VMXNET3_GET_ADDR_LO(
  1551. adapter->shared_pa));
  1552. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, VMXNET3_GET_ADDR_HI(
  1553. adapter->shared_pa));
  1554. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1555. VMXNET3_CMD_ACTIVATE_DEV);
  1556. ret = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1557. if (ret != 0) {
  1558. printk(KERN_ERR "Failed to activate dev %s: error %u\n",
  1559. adapter->netdev->name, ret);
  1560. err = -EINVAL;
  1561. goto activate_err;
  1562. }
  1563. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_RXPROD,
  1564. adapter->rx_queue.rx_ring[0].next2fill);
  1565. VMXNET3_WRITE_BAR0_REG(adapter, VMXNET3_REG_RXPROD2,
  1566. adapter->rx_queue.rx_ring[1].next2fill);
  1567. /* Apply the rx filter settins last. */
  1568. vmxnet3_set_mc(adapter->netdev);
  1569. /*
  1570. * Check link state when first activating device. It will start the
  1571. * tx queue if the link is up.
  1572. */
  1573. vmxnet3_check_link(adapter);
  1574. napi_enable(&adapter->napi);
  1575. vmxnet3_enable_all_intrs(adapter);
  1576. clear_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  1577. return 0;
  1578. activate_err:
  1579. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAL, 0);
  1580. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_DSAH, 0);
  1581. vmxnet3_free_irqs(adapter);
  1582. irq_err:
  1583. rq_err:
  1584. /* free up buffers we allocated */
  1585. vmxnet3_rq_cleanup(&adapter->rx_queue, adapter);
  1586. return err;
  1587. }
  1588. void
  1589. vmxnet3_reset_dev(struct vmxnet3_adapter *adapter)
  1590. {
  1591. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD, VMXNET3_CMD_RESET_DEV);
  1592. }
  1593. int
  1594. vmxnet3_quiesce_dev(struct vmxnet3_adapter *adapter)
  1595. {
  1596. if (test_and_set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state))
  1597. return 0;
  1598. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1599. VMXNET3_CMD_QUIESCE_DEV);
  1600. vmxnet3_disable_all_intrs(adapter);
  1601. napi_disable(&adapter->napi);
  1602. netif_tx_disable(adapter->netdev);
  1603. adapter->link_speed = 0;
  1604. netif_carrier_off(adapter->netdev);
  1605. vmxnet3_tq_cleanup(&adapter->tx_queue, adapter);
  1606. vmxnet3_rq_cleanup(&adapter->rx_queue, adapter);
  1607. vmxnet3_free_irqs(adapter);
  1608. return 0;
  1609. }
  1610. static void
  1611. vmxnet3_write_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1612. {
  1613. u32 tmp;
  1614. tmp = *(u32 *)mac;
  1615. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACL, tmp);
  1616. tmp = (mac[5] << 8) | mac[4];
  1617. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_MACH, tmp);
  1618. }
  1619. static int
  1620. vmxnet3_set_mac_addr(struct net_device *netdev, void *p)
  1621. {
  1622. struct sockaddr *addr = p;
  1623. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1624. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1625. vmxnet3_write_mac_addr(adapter, addr->sa_data);
  1626. return 0;
  1627. }
  1628. /* ==================== initialization and cleanup routines ============ */
  1629. static int
  1630. vmxnet3_alloc_pci_resources(struct vmxnet3_adapter *adapter, bool *dma64)
  1631. {
  1632. int err;
  1633. unsigned long mmio_start, mmio_len;
  1634. struct pci_dev *pdev = adapter->pdev;
  1635. err = pci_enable_device(pdev);
  1636. if (err) {
  1637. printk(KERN_ERR "Failed to enable adapter %s: error %d\n",
  1638. pci_name(pdev), err);
  1639. return err;
  1640. }
  1641. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) == 0) {
  1642. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64)) != 0) {
  1643. printk(KERN_ERR "pci_set_consistent_dma_mask failed "
  1644. "for adapter %s\n", pci_name(pdev));
  1645. err = -EIO;
  1646. goto err_set_mask;
  1647. }
  1648. *dma64 = true;
  1649. } else {
  1650. if (pci_set_dma_mask(pdev, DMA_BIT_MASK(32)) != 0) {
  1651. printk(KERN_ERR "pci_set_dma_mask failed for adapter "
  1652. "%s\n", pci_name(pdev));
  1653. err = -EIO;
  1654. goto err_set_mask;
  1655. }
  1656. *dma64 = false;
  1657. }
  1658. err = pci_request_selected_regions(pdev, (1 << 2) - 1,
  1659. vmxnet3_driver_name);
  1660. if (err) {
  1661. printk(KERN_ERR "Failed to request region for adapter %s: "
  1662. "error %d\n", pci_name(pdev), err);
  1663. goto err_set_mask;
  1664. }
  1665. pci_set_master(pdev);
  1666. mmio_start = pci_resource_start(pdev, 0);
  1667. mmio_len = pci_resource_len(pdev, 0);
  1668. adapter->hw_addr0 = ioremap(mmio_start, mmio_len);
  1669. if (!adapter->hw_addr0) {
  1670. printk(KERN_ERR "Failed to map bar0 for adapter %s\n",
  1671. pci_name(pdev));
  1672. err = -EIO;
  1673. goto err_ioremap;
  1674. }
  1675. mmio_start = pci_resource_start(pdev, 1);
  1676. mmio_len = pci_resource_len(pdev, 1);
  1677. adapter->hw_addr1 = ioremap(mmio_start, mmio_len);
  1678. if (!adapter->hw_addr1) {
  1679. printk(KERN_ERR "Failed to map bar1 for adapter %s\n",
  1680. pci_name(pdev));
  1681. err = -EIO;
  1682. goto err_bar1;
  1683. }
  1684. return 0;
  1685. err_bar1:
  1686. iounmap(adapter->hw_addr0);
  1687. err_ioremap:
  1688. pci_release_selected_regions(pdev, (1 << 2) - 1);
  1689. err_set_mask:
  1690. pci_disable_device(pdev);
  1691. return err;
  1692. }
  1693. static void
  1694. vmxnet3_free_pci_resources(struct vmxnet3_adapter *adapter)
  1695. {
  1696. BUG_ON(!adapter->pdev);
  1697. iounmap(adapter->hw_addr0);
  1698. iounmap(adapter->hw_addr1);
  1699. pci_release_selected_regions(adapter->pdev, (1 << 2) - 1);
  1700. pci_disable_device(adapter->pdev);
  1701. }
  1702. static void
  1703. vmxnet3_adjust_rx_ring_size(struct vmxnet3_adapter *adapter)
  1704. {
  1705. size_t sz;
  1706. if (adapter->netdev->mtu <= VMXNET3_MAX_SKB_BUF_SIZE -
  1707. VMXNET3_MAX_ETH_HDR_SIZE) {
  1708. adapter->skb_buf_size = adapter->netdev->mtu +
  1709. VMXNET3_MAX_ETH_HDR_SIZE;
  1710. if (adapter->skb_buf_size < VMXNET3_MIN_T0_BUF_SIZE)
  1711. adapter->skb_buf_size = VMXNET3_MIN_T0_BUF_SIZE;
  1712. adapter->rx_buf_per_pkt = 1;
  1713. } else {
  1714. adapter->skb_buf_size = VMXNET3_MAX_SKB_BUF_SIZE;
  1715. sz = adapter->netdev->mtu - VMXNET3_MAX_SKB_BUF_SIZE +
  1716. VMXNET3_MAX_ETH_HDR_SIZE;
  1717. adapter->rx_buf_per_pkt = 1 + (sz + PAGE_SIZE - 1) / PAGE_SIZE;
  1718. }
  1719. /*
  1720. * for simplicity, force the ring0 size to be a multiple of
  1721. * rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN
  1722. */
  1723. sz = adapter->rx_buf_per_pkt * VMXNET3_RING_SIZE_ALIGN;
  1724. adapter->rx_queue.rx_ring[0].size = (adapter->rx_queue.rx_ring[0].size +
  1725. sz - 1) / sz * sz;
  1726. adapter->rx_queue.rx_ring[0].size = min_t(u32,
  1727. adapter->rx_queue.rx_ring[0].size,
  1728. VMXNET3_RX_RING_MAX_SIZE / sz * sz);
  1729. }
  1730. int
  1731. vmxnet3_create_queues(struct vmxnet3_adapter *adapter, u32 tx_ring_size,
  1732. u32 rx_ring_size, u32 rx_ring2_size)
  1733. {
  1734. int err;
  1735. adapter->tx_queue.tx_ring.size = tx_ring_size;
  1736. adapter->tx_queue.data_ring.size = tx_ring_size;
  1737. adapter->tx_queue.comp_ring.size = tx_ring_size;
  1738. adapter->tx_queue.shared = &adapter->tqd_start->ctrl;
  1739. adapter->tx_queue.stopped = true;
  1740. err = vmxnet3_tq_create(&adapter->tx_queue, adapter);
  1741. if (err)
  1742. return err;
  1743. adapter->rx_queue.rx_ring[0].size = rx_ring_size;
  1744. adapter->rx_queue.rx_ring[1].size = rx_ring2_size;
  1745. vmxnet3_adjust_rx_ring_size(adapter);
  1746. adapter->rx_queue.comp_ring.size = adapter->rx_queue.rx_ring[0].size +
  1747. adapter->rx_queue.rx_ring[1].size;
  1748. adapter->rx_queue.qid = 0;
  1749. adapter->rx_queue.qid2 = 1;
  1750. adapter->rx_queue.shared = &adapter->rqd_start->ctrl;
  1751. err = vmxnet3_rq_create(&adapter->rx_queue, adapter);
  1752. if (err)
  1753. vmxnet3_tq_destroy(&adapter->tx_queue, adapter);
  1754. return err;
  1755. }
  1756. static int
  1757. vmxnet3_open(struct net_device *netdev)
  1758. {
  1759. struct vmxnet3_adapter *adapter;
  1760. int err;
  1761. adapter = netdev_priv(netdev);
  1762. spin_lock_init(&adapter->tx_queue.tx_lock);
  1763. err = vmxnet3_create_queues(adapter, VMXNET3_DEF_TX_RING_SIZE,
  1764. VMXNET3_DEF_RX_RING_SIZE,
  1765. VMXNET3_DEF_RX_RING_SIZE);
  1766. if (err)
  1767. goto queue_err;
  1768. err = vmxnet3_activate_dev(adapter);
  1769. if (err)
  1770. goto activate_err;
  1771. return 0;
  1772. activate_err:
  1773. vmxnet3_rq_destroy(&adapter->rx_queue, adapter);
  1774. vmxnet3_tq_destroy(&adapter->tx_queue, adapter);
  1775. queue_err:
  1776. return err;
  1777. }
  1778. static int
  1779. vmxnet3_close(struct net_device *netdev)
  1780. {
  1781. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1782. /*
  1783. * Reset_work may be in the middle of resetting the device, wait for its
  1784. * completion.
  1785. */
  1786. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  1787. msleep(1);
  1788. vmxnet3_quiesce_dev(adapter);
  1789. vmxnet3_rq_destroy(&adapter->rx_queue, adapter);
  1790. vmxnet3_tq_destroy(&adapter->tx_queue, adapter);
  1791. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  1792. return 0;
  1793. }
  1794. void
  1795. vmxnet3_force_close(struct vmxnet3_adapter *adapter)
  1796. {
  1797. /*
  1798. * we must clear VMXNET3_STATE_BIT_RESETTING, otherwise
  1799. * vmxnet3_close() will deadlock.
  1800. */
  1801. BUG_ON(test_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state));
  1802. /* we need to enable NAPI, otherwise dev_close will deadlock */
  1803. napi_enable(&adapter->napi);
  1804. dev_close(adapter->netdev);
  1805. }
  1806. static int
  1807. vmxnet3_change_mtu(struct net_device *netdev, int new_mtu)
  1808. {
  1809. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1810. int err = 0;
  1811. if (new_mtu < VMXNET3_MIN_MTU || new_mtu > VMXNET3_MAX_MTU)
  1812. return -EINVAL;
  1813. if (new_mtu > 1500 && !adapter->jumbo_frame)
  1814. return -EINVAL;
  1815. netdev->mtu = new_mtu;
  1816. /*
  1817. * Reset_work may be in the middle of resetting the device, wait for its
  1818. * completion.
  1819. */
  1820. while (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  1821. msleep(1);
  1822. if (netif_running(netdev)) {
  1823. vmxnet3_quiesce_dev(adapter);
  1824. vmxnet3_reset_dev(adapter);
  1825. /* we need to re-create the rx queue based on the new mtu */
  1826. vmxnet3_rq_destroy(&adapter->rx_queue, adapter);
  1827. vmxnet3_adjust_rx_ring_size(adapter);
  1828. adapter->rx_queue.comp_ring.size =
  1829. adapter->rx_queue.rx_ring[0].size +
  1830. adapter->rx_queue.rx_ring[1].size;
  1831. err = vmxnet3_rq_create(&adapter->rx_queue, adapter);
  1832. if (err) {
  1833. printk(KERN_ERR "%s: failed to re-create rx queue,"
  1834. " error %d. Closing it.\n", netdev->name, err);
  1835. goto out;
  1836. }
  1837. err = vmxnet3_activate_dev(adapter);
  1838. if (err) {
  1839. printk(KERN_ERR "%s: failed to re-activate, error %d. "
  1840. "Closing it\n", netdev->name, err);
  1841. goto out;
  1842. }
  1843. }
  1844. out:
  1845. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  1846. if (err)
  1847. vmxnet3_force_close(adapter);
  1848. return err;
  1849. }
  1850. static void
  1851. vmxnet3_declare_features(struct vmxnet3_adapter *adapter, bool dma64)
  1852. {
  1853. struct net_device *netdev = adapter->netdev;
  1854. netdev->features = NETIF_F_SG |
  1855. NETIF_F_HW_CSUM |
  1856. NETIF_F_HW_VLAN_TX |
  1857. NETIF_F_HW_VLAN_RX |
  1858. NETIF_F_HW_VLAN_FILTER |
  1859. NETIF_F_TSO |
  1860. NETIF_F_TSO6 |
  1861. NETIF_F_LRO;
  1862. printk(KERN_INFO "features: sg csum vlan jf tso tsoIPv6 lro");
  1863. adapter->rxcsum = true;
  1864. adapter->jumbo_frame = true;
  1865. adapter->lro = true;
  1866. if (dma64) {
  1867. netdev->features |= NETIF_F_HIGHDMA;
  1868. printk(" highDMA");
  1869. }
  1870. netdev->vlan_features = netdev->features;
  1871. printk("\n");
  1872. }
  1873. static void
  1874. vmxnet3_read_mac_addr(struct vmxnet3_adapter *adapter, u8 *mac)
  1875. {
  1876. u32 tmp;
  1877. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACL);
  1878. *(u32 *)mac = tmp;
  1879. tmp = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_MACH);
  1880. mac[4] = tmp & 0xff;
  1881. mac[5] = (tmp >> 8) & 0xff;
  1882. }
  1883. static void
  1884. vmxnet3_alloc_intr_resources(struct vmxnet3_adapter *adapter)
  1885. {
  1886. u32 cfg;
  1887. /* intr settings */
  1888. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  1889. VMXNET3_CMD_GET_CONF_INTR);
  1890. cfg = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_CMD);
  1891. adapter->intr.type = cfg & 0x3;
  1892. adapter->intr.mask_mode = (cfg >> 2) & 0x3;
  1893. if (adapter->intr.type == VMXNET3_IT_AUTO) {
  1894. int err;
  1895. #ifdef CONFIG_PCI_MSI
  1896. adapter->intr.msix_entries[0].entry = 0;
  1897. err = pci_enable_msix(adapter->pdev, adapter->intr.msix_entries,
  1898. VMXNET3_LINUX_MAX_MSIX_VECT);
  1899. if (!err) {
  1900. adapter->intr.num_intrs = 1;
  1901. adapter->intr.type = VMXNET3_IT_MSIX;
  1902. return;
  1903. }
  1904. #endif
  1905. err = pci_enable_msi(adapter->pdev);
  1906. if (!err) {
  1907. adapter->intr.num_intrs = 1;
  1908. adapter->intr.type = VMXNET3_IT_MSI;
  1909. return;
  1910. }
  1911. }
  1912. adapter->intr.type = VMXNET3_IT_INTX;
  1913. /* INT-X related setting */
  1914. adapter->intr.num_intrs = 1;
  1915. }
  1916. static void
  1917. vmxnet3_free_intr_resources(struct vmxnet3_adapter *adapter)
  1918. {
  1919. if (adapter->intr.type == VMXNET3_IT_MSIX)
  1920. pci_disable_msix(adapter->pdev);
  1921. else if (adapter->intr.type == VMXNET3_IT_MSI)
  1922. pci_disable_msi(adapter->pdev);
  1923. else
  1924. BUG_ON(adapter->intr.type != VMXNET3_IT_INTX);
  1925. }
  1926. static void
  1927. vmxnet3_tx_timeout(struct net_device *netdev)
  1928. {
  1929. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  1930. adapter->tx_timeout_count++;
  1931. printk(KERN_ERR "%s: tx hang\n", adapter->netdev->name);
  1932. schedule_work(&adapter->work);
  1933. }
  1934. static void
  1935. vmxnet3_reset_work(struct work_struct *data)
  1936. {
  1937. struct vmxnet3_adapter *adapter;
  1938. adapter = container_of(data, struct vmxnet3_adapter, work);
  1939. /* if another thread is resetting the device, no need to proceed */
  1940. if (test_and_set_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state))
  1941. return;
  1942. /* if the device is closed, we must leave it alone */
  1943. if (netif_running(adapter->netdev)) {
  1944. printk(KERN_INFO "%s: resetting\n", adapter->netdev->name);
  1945. vmxnet3_quiesce_dev(adapter);
  1946. vmxnet3_reset_dev(adapter);
  1947. vmxnet3_activate_dev(adapter);
  1948. } else {
  1949. printk(KERN_INFO "%s: already closed\n", adapter->netdev->name);
  1950. }
  1951. clear_bit(VMXNET3_STATE_BIT_RESETTING, &adapter->state);
  1952. }
  1953. static int __devinit
  1954. vmxnet3_probe_device(struct pci_dev *pdev,
  1955. const struct pci_device_id *id)
  1956. {
  1957. static const struct net_device_ops vmxnet3_netdev_ops = {
  1958. .ndo_open = vmxnet3_open,
  1959. .ndo_stop = vmxnet3_close,
  1960. .ndo_start_xmit = vmxnet3_xmit_frame,
  1961. .ndo_set_mac_address = vmxnet3_set_mac_addr,
  1962. .ndo_change_mtu = vmxnet3_change_mtu,
  1963. .ndo_get_stats = vmxnet3_get_stats,
  1964. .ndo_tx_timeout = vmxnet3_tx_timeout,
  1965. .ndo_set_multicast_list = vmxnet3_set_mc,
  1966. .ndo_vlan_rx_register = vmxnet3_vlan_rx_register,
  1967. .ndo_vlan_rx_add_vid = vmxnet3_vlan_rx_add_vid,
  1968. .ndo_vlan_rx_kill_vid = vmxnet3_vlan_rx_kill_vid,
  1969. #ifdef CONFIG_NET_POLL_CONTROLLER
  1970. .ndo_poll_controller = vmxnet3_netpoll,
  1971. #endif
  1972. };
  1973. int err;
  1974. bool dma64 = false; /* stupid gcc */
  1975. u32 ver;
  1976. struct net_device *netdev;
  1977. struct vmxnet3_adapter *adapter;
  1978. u8 mac[ETH_ALEN];
  1979. netdev = alloc_etherdev(sizeof(struct vmxnet3_adapter));
  1980. if (!netdev) {
  1981. printk(KERN_ERR "Failed to alloc ethernet device for adapter "
  1982. "%s\n", pci_name(pdev));
  1983. return -ENOMEM;
  1984. }
  1985. pci_set_drvdata(pdev, netdev);
  1986. adapter = netdev_priv(netdev);
  1987. adapter->netdev = netdev;
  1988. adapter->pdev = pdev;
  1989. adapter->shared = pci_alloc_consistent(adapter->pdev,
  1990. sizeof(struct Vmxnet3_DriverShared),
  1991. &adapter->shared_pa);
  1992. if (!adapter->shared) {
  1993. printk(KERN_ERR "Failed to allocate memory for %s\n",
  1994. pci_name(pdev));
  1995. err = -ENOMEM;
  1996. goto err_alloc_shared;
  1997. }
  1998. adapter->tqd_start = pci_alloc_consistent(adapter->pdev,
  1999. sizeof(struct Vmxnet3_TxQueueDesc) +
  2000. sizeof(struct Vmxnet3_RxQueueDesc),
  2001. &adapter->queue_desc_pa);
  2002. if (!adapter->tqd_start) {
  2003. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2004. pci_name(pdev));
  2005. err = -ENOMEM;
  2006. goto err_alloc_queue_desc;
  2007. }
  2008. adapter->rqd_start = (struct Vmxnet3_RxQueueDesc *)(adapter->tqd_start
  2009. + 1);
  2010. adapter->pm_conf = kmalloc(sizeof(struct Vmxnet3_PMConf), GFP_KERNEL);
  2011. if (adapter->pm_conf == NULL) {
  2012. printk(KERN_ERR "Failed to allocate memory for %s\n",
  2013. pci_name(pdev));
  2014. err = -ENOMEM;
  2015. goto err_alloc_pm;
  2016. }
  2017. err = vmxnet3_alloc_pci_resources(adapter, &dma64);
  2018. if (err < 0)
  2019. goto err_alloc_pci;
  2020. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_VRRS);
  2021. if (ver & 1) {
  2022. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_VRRS, 1);
  2023. } else {
  2024. printk(KERN_ERR "Incompatible h/w version (0x%x) for adapter"
  2025. " %s\n", ver, pci_name(pdev));
  2026. err = -EBUSY;
  2027. goto err_ver;
  2028. }
  2029. ver = VMXNET3_READ_BAR1_REG(adapter, VMXNET3_REG_UVRS);
  2030. if (ver & 1) {
  2031. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_UVRS, 1);
  2032. } else {
  2033. printk(KERN_ERR "Incompatible upt version (0x%x) for "
  2034. "adapter %s\n", ver, pci_name(pdev));
  2035. err = -EBUSY;
  2036. goto err_ver;
  2037. }
  2038. vmxnet3_declare_features(adapter, dma64);
  2039. adapter->dev_number = atomic_read(&devices_found);
  2040. vmxnet3_alloc_intr_resources(adapter);
  2041. vmxnet3_read_mac_addr(adapter, mac);
  2042. memcpy(netdev->dev_addr, mac, netdev->addr_len);
  2043. netdev->netdev_ops = &vmxnet3_netdev_ops;
  2044. netdev->watchdog_timeo = 5 * HZ;
  2045. vmxnet3_set_ethtool_ops(netdev);
  2046. INIT_WORK(&adapter->work, vmxnet3_reset_work);
  2047. netif_napi_add(netdev, &adapter->napi, vmxnet3_poll, 64);
  2048. SET_NETDEV_DEV(netdev, &pdev->dev);
  2049. err = register_netdev(netdev);
  2050. if (err) {
  2051. printk(KERN_ERR "Failed to register adapter %s\n",
  2052. pci_name(pdev));
  2053. goto err_register;
  2054. }
  2055. set_bit(VMXNET3_STATE_BIT_QUIESCED, &adapter->state);
  2056. atomic_inc(&devices_found);
  2057. return 0;
  2058. err_register:
  2059. vmxnet3_free_intr_resources(adapter);
  2060. err_ver:
  2061. vmxnet3_free_pci_resources(adapter);
  2062. err_alloc_pci:
  2063. kfree(adapter->pm_conf);
  2064. err_alloc_pm:
  2065. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_TxQueueDesc) +
  2066. sizeof(struct Vmxnet3_RxQueueDesc),
  2067. adapter->tqd_start, adapter->queue_desc_pa);
  2068. err_alloc_queue_desc:
  2069. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2070. adapter->shared, adapter->shared_pa);
  2071. err_alloc_shared:
  2072. pci_set_drvdata(pdev, NULL);
  2073. free_netdev(netdev);
  2074. return err;
  2075. }
  2076. static void __devexit
  2077. vmxnet3_remove_device(struct pci_dev *pdev)
  2078. {
  2079. struct net_device *netdev = pci_get_drvdata(pdev);
  2080. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2081. flush_scheduled_work();
  2082. unregister_netdev(netdev);
  2083. vmxnet3_free_intr_resources(adapter);
  2084. vmxnet3_free_pci_resources(adapter);
  2085. kfree(adapter->pm_conf);
  2086. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_TxQueueDesc) +
  2087. sizeof(struct Vmxnet3_RxQueueDesc),
  2088. adapter->tqd_start, adapter->queue_desc_pa);
  2089. pci_free_consistent(adapter->pdev, sizeof(struct Vmxnet3_DriverShared),
  2090. adapter->shared, adapter->shared_pa);
  2091. free_netdev(netdev);
  2092. }
  2093. #ifdef CONFIG_PM
  2094. static int
  2095. vmxnet3_suspend(struct device *device)
  2096. {
  2097. struct pci_dev *pdev = to_pci_dev(device);
  2098. struct net_device *netdev = pci_get_drvdata(pdev);
  2099. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2100. struct Vmxnet3_PMConf *pmConf;
  2101. struct ethhdr *ehdr;
  2102. struct arphdr *ahdr;
  2103. u8 *arpreq;
  2104. struct in_device *in_dev;
  2105. struct in_ifaddr *ifa;
  2106. int i = 0;
  2107. if (!netif_running(netdev))
  2108. return 0;
  2109. vmxnet3_disable_all_intrs(adapter);
  2110. vmxnet3_free_irqs(adapter);
  2111. vmxnet3_free_intr_resources(adapter);
  2112. netif_device_detach(netdev);
  2113. netif_stop_queue(netdev);
  2114. /* Create wake-up filters. */
  2115. pmConf = adapter->pm_conf;
  2116. memset(pmConf, 0, sizeof(*pmConf));
  2117. if (adapter->wol & WAKE_UCAST) {
  2118. pmConf->filters[i].patternSize = ETH_ALEN;
  2119. pmConf->filters[i].maskSize = 1;
  2120. memcpy(pmConf->filters[i].pattern, netdev->dev_addr, ETH_ALEN);
  2121. pmConf->filters[i].mask[0] = 0x3F; /* LSB ETH_ALEN bits */
  2122. set_flag_le16(&pmConf->wakeUpEvents, VMXNET3_PM_WAKEUP_FILTER);
  2123. i++;
  2124. }
  2125. if (adapter->wol & WAKE_ARP) {
  2126. in_dev = in_dev_get(netdev);
  2127. if (!in_dev)
  2128. goto skip_arp;
  2129. ifa = (struct in_ifaddr *)in_dev->ifa_list;
  2130. if (!ifa)
  2131. goto skip_arp;
  2132. pmConf->filters[i].patternSize = ETH_HLEN + /* Ethernet header*/
  2133. sizeof(struct arphdr) + /* ARP header */
  2134. 2 * ETH_ALEN + /* 2 Ethernet addresses*/
  2135. 2 * sizeof(u32); /*2 IPv4 addresses */
  2136. pmConf->filters[i].maskSize =
  2137. (pmConf->filters[i].patternSize - 1) / 8 + 1;
  2138. /* ETH_P_ARP in Ethernet header. */
  2139. ehdr = (struct ethhdr *)pmConf->filters[i].pattern;
  2140. ehdr->h_proto = htons(ETH_P_ARP);
  2141. /* ARPOP_REQUEST in ARP header. */
  2142. ahdr = (struct arphdr *)&pmConf->filters[i].pattern[ETH_HLEN];
  2143. ahdr->ar_op = htons(ARPOP_REQUEST);
  2144. arpreq = (u8 *)(ahdr + 1);
  2145. /* The Unicast IPv4 address in 'tip' field. */
  2146. arpreq += 2 * ETH_ALEN + sizeof(u32);
  2147. *(u32 *)arpreq = ifa->ifa_address;
  2148. /* The mask for the relevant bits. */
  2149. pmConf->filters[i].mask[0] = 0x00;
  2150. pmConf->filters[i].mask[1] = 0x30; /* ETH_P_ARP */
  2151. pmConf->filters[i].mask[2] = 0x30; /* ARPOP_REQUEST */
  2152. pmConf->filters[i].mask[3] = 0x00;
  2153. pmConf->filters[i].mask[4] = 0xC0; /* IPv4 TIP */
  2154. pmConf->filters[i].mask[5] = 0x03; /* IPv4 TIP */
  2155. in_dev_put(in_dev);
  2156. set_flag_le16(&pmConf->wakeUpEvents, VMXNET3_PM_WAKEUP_FILTER);
  2157. i++;
  2158. }
  2159. skip_arp:
  2160. if (adapter->wol & WAKE_MAGIC)
  2161. set_flag_le16(&pmConf->wakeUpEvents, VMXNET3_PM_WAKEUP_MAGIC);
  2162. pmConf->numFilters = i;
  2163. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2164. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2165. *pmConf));
  2166. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le64(virt_to_phys(
  2167. pmConf));
  2168. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2169. VMXNET3_CMD_UPDATE_PMCFG);
  2170. pci_save_state(pdev);
  2171. pci_enable_wake(pdev, pci_choose_state(pdev, PMSG_SUSPEND),
  2172. adapter->wol);
  2173. pci_disable_device(pdev);
  2174. pci_set_power_state(pdev, pci_choose_state(pdev, PMSG_SUSPEND));
  2175. return 0;
  2176. }
  2177. static int
  2178. vmxnet3_resume(struct device *device)
  2179. {
  2180. int err;
  2181. struct pci_dev *pdev = to_pci_dev(device);
  2182. struct net_device *netdev = pci_get_drvdata(pdev);
  2183. struct vmxnet3_adapter *adapter = netdev_priv(netdev);
  2184. struct Vmxnet3_PMConf *pmConf;
  2185. if (!netif_running(netdev))
  2186. return 0;
  2187. /* Destroy wake-up filters. */
  2188. pmConf = adapter->pm_conf;
  2189. memset(pmConf, 0, sizeof(*pmConf));
  2190. adapter->shared->devRead.pmConfDesc.confVer = cpu_to_le32(1);
  2191. adapter->shared->devRead.pmConfDesc.confLen = cpu_to_le32(sizeof(
  2192. *pmConf));
  2193. adapter->shared->devRead.pmConfDesc.confPA = cpu_to_le32(virt_to_phys(
  2194. pmConf));
  2195. netif_device_attach(netdev);
  2196. pci_set_power_state(pdev, PCI_D0);
  2197. pci_restore_state(pdev);
  2198. err = pci_enable_device_mem(pdev);
  2199. if (err != 0)
  2200. return err;
  2201. pci_enable_wake(pdev, PCI_D0, 0);
  2202. VMXNET3_WRITE_BAR1_REG(adapter, VMXNET3_REG_CMD,
  2203. VMXNET3_CMD_UPDATE_PMCFG);
  2204. vmxnet3_alloc_intr_resources(adapter);
  2205. vmxnet3_request_irqs(adapter);
  2206. vmxnet3_enable_all_intrs(adapter);
  2207. return 0;
  2208. }
  2209. static const struct dev_pm_ops vmxnet3_pm_ops = {
  2210. .suspend = vmxnet3_suspend,
  2211. .resume = vmxnet3_resume,
  2212. };
  2213. #endif
  2214. static struct pci_driver vmxnet3_driver = {
  2215. .name = vmxnet3_driver_name,
  2216. .id_table = vmxnet3_pciid_table,
  2217. .probe = vmxnet3_probe_device,
  2218. .remove = __devexit_p(vmxnet3_remove_device),
  2219. #ifdef CONFIG_PM
  2220. .driver.pm = &vmxnet3_pm_ops,
  2221. #endif
  2222. };
  2223. static int __init
  2224. vmxnet3_init_module(void)
  2225. {
  2226. printk(KERN_INFO "%s - version %s\n", VMXNET3_DRIVER_DESC,
  2227. VMXNET3_DRIVER_VERSION_REPORT);
  2228. return pci_register_driver(&vmxnet3_driver);
  2229. }
  2230. module_init(vmxnet3_init_module);
  2231. static void
  2232. vmxnet3_exit_module(void)
  2233. {
  2234. pci_unregister_driver(&vmxnet3_driver);
  2235. }
  2236. module_exit(vmxnet3_exit_module);
  2237. MODULE_AUTHOR("VMware, Inc.");
  2238. MODULE_DESCRIPTION(VMXNET3_DRIVER_DESC);
  2239. MODULE_LICENSE("GPL v2");
  2240. MODULE_VERSION(VMXNET3_DRIVER_VERSION_STRING);