irq.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. #ifdef __KERNEL__
  2. #ifndef _ASM_POWERPC_IRQ_H
  3. #define _ASM_POWERPC_IRQ_H
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/threads.h>
  11. #include <asm/types.h>
  12. #include <asm/atomic.h>
  13. /* this number is used when no interrupt has been assigned */
  14. #define NO_IRQ (-1)
  15. /*
  16. * These constants are used for passing information about interrupt
  17. * signal polarity and level/edge sensing to the low-level PIC chip
  18. * drivers.
  19. */
  20. #define IRQ_SENSE_MASK 0x1
  21. #define IRQ_SENSE_LEVEL 0x1 /* interrupt on active level */
  22. #define IRQ_SENSE_EDGE 0x0 /* interrupt triggered by edge */
  23. #define IRQ_POLARITY_MASK 0x2
  24. #define IRQ_POLARITY_POSITIVE 0x2 /* high level or low->high edge */
  25. #define IRQ_POLARITY_NEGATIVE 0x0 /* low level or high->low edge */
  26. /*
  27. * IRQ line status macro IRQ_PER_CPU is used
  28. */
  29. #define ARCH_HAS_IRQ_PER_CPU
  30. #define get_irq_desc(irq) (&irq_desc[(irq)])
  31. /* Define a way to iterate across irqs. */
  32. #define for_each_irq(i) \
  33. for ((i) = 0; (i) < NR_IRQS; ++(i))
  34. #ifdef CONFIG_PPC64
  35. /*
  36. * Maximum number of interrupt sources that we can handle.
  37. */
  38. #define NR_IRQS 512
  39. /* Interrupt numbers are virtual in case they are sparsely
  40. * distributed by the hardware.
  41. */
  42. extern unsigned int virt_irq_to_real_map[NR_IRQS];
  43. /* The maximum virtual IRQ number that we support. This
  44. * can be set by the platform and will be reduced by the
  45. * value of __irq_offset_value. It defaults to and is
  46. * capped by (NR_IRQS - 1).
  47. */
  48. extern unsigned int virt_irq_max;
  49. /* Create a mapping for a real_irq if it doesn't already exist.
  50. * Return the virtual irq as a convenience.
  51. */
  52. int virt_irq_create_mapping(unsigned int real_irq);
  53. void virt_irq_init(void);
  54. static inline unsigned int virt_irq_to_real(unsigned int virt_irq)
  55. {
  56. return virt_irq_to_real_map[virt_irq];
  57. }
  58. extern unsigned int real_irq_to_virt_slowpath(unsigned int real_irq);
  59. /*
  60. * List of interrupt controllers.
  61. */
  62. #define IC_INVALID 0
  63. #define IC_OPEN_PIC 1
  64. #define IC_PPC_XIC 2
  65. #define IC_CELL_PIC 3
  66. #define IC_ISERIES 4
  67. extern u64 ppc64_interrupt_controller;
  68. #else /* 32-bit */
  69. #if defined(CONFIG_40x)
  70. #include <asm/ibm4xx.h>
  71. #ifndef NR_BOARD_IRQS
  72. #define NR_BOARD_IRQS 0
  73. #endif
  74. #ifndef UIC_WIDTH /* Number of interrupts per device */
  75. #define UIC_WIDTH 32
  76. #endif
  77. #ifndef NR_UICS /* number of UIC devices */
  78. #define NR_UICS 1
  79. #endif
  80. #if defined (CONFIG_403)
  81. /*
  82. * The PowerPC 403 cores' Asynchronous Interrupt Controller (AIC) has
  83. * 32 possible interrupts, a majority of which are not implemented on
  84. * all cores. There are six configurable, external interrupt pins and
  85. * there are eight internal interrupts for the on-chip serial port
  86. * (SPU), DMA controller, and JTAG controller.
  87. *
  88. */
  89. #define NR_AIC_IRQS 32
  90. #define NR_IRQS (NR_AIC_IRQS + NR_BOARD_IRQS)
  91. #elif !defined (CONFIG_403)
  92. /*
  93. * The PowerPC 405 cores' Universal Interrupt Controller (UIC) has 32
  94. * possible interrupts as well. There are seven, configurable external
  95. * interrupt pins and there are 17 internal interrupts for the on-chip
  96. * serial port, DMA controller, on-chip Ethernet controller, PCI, etc.
  97. *
  98. */
  99. #define NR_UIC_IRQS UIC_WIDTH
  100. #define NR_IRQS ((NR_UIC_IRQS * NR_UICS) + NR_BOARD_IRQS)
  101. #endif
  102. #elif defined(CONFIG_44x)
  103. #include <asm/ibm44x.h>
  104. #define NR_UIC_IRQS 32
  105. #define NR_IRQS ((NR_UIC_IRQS * NR_UICS) + NR_BOARD_IRQS)
  106. #elif defined(CONFIG_8xx)
  107. /* Now include the board configuration specific associations.
  108. */
  109. #include <asm/mpc8xx.h>
  110. /* The MPC8xx cores have 16 possible interrupts. There are eight
  111. * possible level sensitive interrupts assigned and generated internally
  112. * from such devices as CPM, PCMCIA, RTC, PIT, TimeBase and Decrementer.
  113. * There are eight external interrupts (IRQs) that can be configured
  114. * as either level or edge sensitive.
  115. *
  116. * On some implementations, there is also the possibility of an 8259
  117. * through the PCI and PCI-ISA bridges.
  118. *
  119. * We are "flattening" the interrupt vectors of the cascaded CPM
  120. * and 8259 interrupt controllers so that we can uniquely identify
  121. * any interrupt source with a single integer.
  122. */
  123. #define NR_SIU_INTS 16
  124. #define NR_CPM_INTS 32
  125. #ifndef NR_8259_INTS
  126. #define NR_8259_INTS 0
  127. #endif
  128. #define SIU_IRQ_OFFSET 0
  129. #define CPM_IRQ_OFFSET (SIU_IRQ_OFFSET + NR_SIU_INTS)
  130. #define I8259_IRQ_OFFSET (CPM_IRQ_OFFSET + NR_CPM_INTS)
  131. #define NR_IRQS (NR_SIU_INTS + NR_CPM_INTS + NR_8259_INTS)
  132. /* These values must be zero-based and map 1:1 with the SIU configuration.
  133. * They are used throughout the 8xx I/O subsystem to generate
  134. * interrupt masks, flags, and other control patterns. This is why the
  135. * current kernel assumption of the 8259 as the base controller is such
  136. * a pain in the butt.
  137. */
  138. #define SIU_IRQ0 (0) /* Highest priority */
  139. #define SIU_LEVEL0 (1)
  140. #define SIU_IRQ1 (2)
  141. #define SIU_LEVEL1 (3)
  142. #define SIU_IRQ2 (4)
  143. #define SIU_LEVEL2 (5)
  144. #define SIU_IRQ3 (6)
  145. #define SIU_LEVEL3 (7)
  146. #define SIU_IRQ4 (8)
  147. #define SIU_LEVEL4 (9)
  148. #define SIU_IRQ5 (10)
  149. #define SIU_LEVEL5 (11)
  150. #define SIU_IRQ6 (12)
  151. #define SIU_LEVEL6 (13)
  152. #define SIU_IRQ7 (14)
  153. #define SIU_LEVEL7 (15)
  154. #define MPC8xx_INT_FEC1 SIU_LEVEL1
  155. #define MPC8xx_INT_FEC2 SIU_LEVEL3
  156. #define MPC8xx_INT_SCC1 (CPM_IRQ_OFFSET + CPMVEC_SCC1)
  157. #define MPC8xx_INT_SCC2 (CPM_IRQ_OFFSET + CPMVEC_SCC2)
  158. #define MPC8xx_INT_SCC3 (CPM_IRQ_OFFSET + CPMVEC_SCC3)
  159. #define MPC8xx_INT_SCC4 (CPM_IRQ_OFFSET + CPMVEC_SCC4)
  160. #define MPC8xx_INT_SMC1 (CPM_IRQ_OFFSET + CPMVEC_SMC1)
  161. #define MPC8xx_INT_SMC2 (CPM_IRQ_OFFSET + CPMVEC_SMC2)
  162. /* The internal interrupts we can configure as we see fit.
  163. * My personal preference is CPM at level 2, which puts it above the
  164. * MBX PCI/ISA/IDE interrupts.
  165. */
  166. #ifndef PIT_INTERRUPT
  167. #define PIT_INTERRUPT SIU_LEVEL0
  168. #endif
  169. #ifndef CPM_INTERRUPT
  170. #define CPM_INTERRUPT SIU_LEVEL2
  171. #endif
  172. #ifndef PCMCIA_INTERRUPT
  173. #define PCMCIA_INTERRUPT SIU_LEVEL6
  174. #endif
  175. #ifndef DEC_INTERRUPT
  176. #define DEC_INTERRUPT SIU_LEVEL7
  177. #endif
  178. /* Some internal interrupt registers use an 8-bit mask for the interrupt
  179. * level instead of a number.
  180. */
  181. #define mk_int_int_mask(IL) (1 << (7 - (IL/2)))
  182. #elif defined(CONFIG_83xx)
  183. #include <asm/mpc83xx.h>
  184. #define NR_IRQS (NR_IPIC_INTS)
  185. #elif defined(CONFIG_85xx)
  186. /* Now include the board configuration specific associations.
  187. */
  188. #include <asm/mpc85xx.h>
  189. /* The MPC8548 openpic has 48 internal interrupts and 12 external
  190. * interrupts.
  191. *
  192. * We are "flattening" the interrupt vectors of the cascaded CPM
  193. * so that we can uniquely identify any interrupt source with a
  194. * single integer.
  195. */
  196. #define NR_CPM_INTS 64
  197. #define NR_EPIC_INTS 60
  198. #ifndef NR_8259_INTS
  199. #define NR_8259_INTS 0
  200. #endif
  201. #define NUM_8259_INTERRUPTS NR_8259_INTS
  202. #ifndef CPM_IRQ_OFFSET
  203. #define CPM_IRQ_OFFSET 0
  204. #endif
  205. #define NR_IRQS (NR_EPIC_INTS + NR_CPM_INTS + NR_8259_INTS)
  206. /* Internal IRQs on MPC85xx OpenPIC */
  207. #ifndef MPC85xx_OPENPIC_IRQ_OFFSET
  208. #ifdef CONFIG_CPM2
  209. #define MPC85xx_OPENPIC_IRQ_OFFSET (CPM_IRQ_OFFSET + NR_CPM_INTS)
  210. #else
  211. #define MPC85xx_OPENPIC_IRQ_OFFSET 0
  212. #endif
  213. #endif
  214. /* Not all of these exist on all MPC85xx implementations */
  215. #define MPC85xx_IRQ_L2CACHE ( 0 + MPC85xx_OPENPIC_IRQ_OFFSET)
  216. #define MPC85xx_IRQ_ECM ( 1 + MPC85xx_OPENPIC_IRQ_OFFSET)
  217. #define MPC85xx_IRQ_DDR ( 2 + MPC85xx_OPENPIC_IRQ_OFFSET)
  218. #define MPC85xx_IRQ_LBIU ( 3 + MPC85xx_OPENPIC_IRQ_OFFSET)
  219. #define MPC85xx_IRQ_DMA0 ( 4 + MPC85xx_OPENPIC_IRQ_OFFSET)
  220. #define MPC85xx_IRQ_DMA1 ( 5 + MPC85xx_OPENPIC_IRQ_OFFSET)
  221. #define MPC85xx_IRQ_DMA2 ( 6 + MPC85xx_OPENPIC_IRQ_OFFSET)
  222. #define MPC85xx_IRQ_DMA3 ( 7 + MPC85xx_OPENPIC_IRQ_OFFSET)
  223. #define MPC85xx_IRQ_PCI1 ( 8 + MPC85xx_OPENPIC_IRQ_OFFSET)
  224. #define MPC85xx_IRQ_PCI2 ( 9 + MPC85xx_OPENPIC_IRQ_OFFSET)
  225. #define MPC85xx_IRQ_RIO_ERROR ( 9 + MPC85xx_OPENPIC_IRQ_OFFSET)
  226. #define MPC85xx_IRQ_RIO_BELL (10 + MPC85xx_OPENPIC_IRQ_OFFSET)
  227. #define MPC85xx_IRQ_RIO_TX (11 + MPC85xx_OPENPIC_IRQ_OFFSET)
  228. #define MPC85xx_IRQ_RIO_RX (12 + MPC85xx_OPENPIC_IRQ_OFFSET)
  229. #define MPC85xx_IRQ_TSEC1_TX (13 + MPC85xx_OPENPIC_IRQ_OFFSET)
  230. #define MPC85xx_IRQ_TSEC1_RX (14 + MPC85xx_OPENPIC_IRQ_OFFSET)
  231. #define MPC85xx_IRQ_TSEC3_TX (15 + MPC85xx_OPENPIC_IRQ_OFFSET)
  232. #define MPC85xx_IRQ_TSEC3_RX (16 + MPC85xx_OPENPIC_IRQ_OFFSET)
  233. #define MPC85xx_IRQ_TSEC3_ERROR (17 + MPC85xx_OPENPIC_IRQ_OFFSET)
  234. #define MPC85xx_IRQ_TSEC1_ERROR (18 + MPC85xx_OPENPIC_IRQ_OFFSET)
  235. #define MPC85xx_IRQ_TSEC2_TX (19 + MPC85xx_OPENPIC_IRQ_OFFSET)
  236. #define MPC85xx_IRQ_TSEC2_RX (20 + MPC85xx_OPENPIC_IRQ_OFFSET)
  237. #define MPC85xx_IRQ_TSEC4_TX (21 + MPC85xx_OPENPIC_IRQ_OFFSET)
  238. #define MPC85xx_IRQ_TSEC4_RX (22 + MPC85xx_OPENPIC_IRQ_OFFSET)
  239. #define MPC85xx_IRQ_TSEC4_ERROR (23 + MPC85xx_OPENPIC_IRQ_OFFSET)
  240. #define MPC85xx_IRQ_TSEC2_ERROR (24 + MPC85xx_OPENPIC_IRQ_OFFSET)
  241. #define MPC85xx_IRQ_FEC (25 + MPC85xx_OPENPIC_IRQ_OFFSET)
  242. #define MPC85xx_IRQ_DUART (26 + MPC85xx_OPENPIC_IRQ_OFFSET)
  243. #define MPC85xx_IRQ_IIC1 (27 + MPC85xx_OPENPIC_IRQ_OFFSET)
  244. #define MPC85xx_IRQ_PERFMON (28 + MPC85xx_OPENPIC_IRQ_OFFSET)
  245. #define MPC85xx_IRQ_SEC2 (29 + MPC85xx_OPENPIC_IRQ_OFFSET)
  246. #define MPC85xx_IRQ_CPM (30 + MPC85xx_OPENPIC_IRQ_OFFSET)
  247. /* The 12 external interrupt lines */
  248. #define MPC85xx_IRQ_EXT0 (48 + MPC85xx_OPENPIC_IRQ_OFFSET)
  249. #define MPC85xx_IRQ_EXT1 (49 + MPC85xx_OPENPIC_IRQ_OFFSET)
  250. #define MPC85xx_IRQ_EXT2 (50 + MPC85xx_OPENPIC_IRQ_OFFSET)
  251. #define MPC85xx_IRQ_EXT3 (51 + MPC85xx_OPENPIC_IRQ_OFFSET)
  252. #define MPC85xx_IRQ_EXT4 (52 + MPC85xx_OPENPIC_IRQ_OFFSET)
  253. #define MPC85xx_IRQ_EXT5 (53 + MPC85xx_OPENPIC_IRQ_OFFSET)
  254. #define MPC85xx_IRQ_EXT6 (54 + MPC85xx_OPENPIC_IRQ_OFFSET)
  255. #define MPC85xx_IRQ_EXT7 (55 + MPC85xx_OPENPIC_IRQ_OFFSET)
  256. #define MPC85xx_IRQ_EXT8 (56 + MPC85xx_OPENPIC_IRQ_OFFSET)
  257. #define MPC85xx_IRQ_EXT9 (57 + MPC85xx_OPENPIC_IRQ_OFFSET)
  258. #define MPC85xx_IRQ_EXT10 (58 + MPC85xx_OPENPIC_IRQ_OFFSET)
  259. #define MPC85xx_IRQ_EXT11 (59 + MPC85xx_OPENPIC_IRQ_OFFSET)
  260. /* CPM related interrupts */
  261. #define SIU_INT_ERROR ((uint)0x00+CPM_IRQ_OFFSET)
  262. #define SIU_INT_I2C ((uint)0x01+CPM_IRQ_OFFSET)
  263. #define SIU_INT_SPI ((uint)0x02+CPM_IRQ_OFFSET)
  264. #define SIU_INT_RISC ((uint)0x03+CPM_IRQ_OFFSET)
  265. #define SIU_INT_SMC1 ((uint)0x04+CPM_IRQ_OFFSET)
  266. #define SIU_INT_SMC2 ((uint)0x05+CPM_IRQ_OFFSET)
  267. #define SIU_INT_USB ((uint)0x0b+CPM_IRQ_OFFSET)
  268. #define SIU_INT_TIMER1 ((uint)0x0c+CPM_IRQ_OFFSET)
  269. #define SIU_INT_TIMER2 ((uint)0x0d+CPM_IRQ_OFFSET)
  270. #define SIU_INT_TIMER3 ((uint)0x0e+CPM_IRQ_OFFSET)
  271. #define SIU_INT_TIMER4 ((uint)0x0f+CPM_IRQ_OFFSET)
  272. #define SIU_INT_FCC1 ((uint)0x20+CPM_IRQ_OFFSET)
  273. #define SIU_INT_FCC2 ((uint)0x21+CPM_IRQ_OFFSET)
  274. #define SIU_INT_FCC3 ((uint)0x22+CPM_IRQ_OFFSET)
  275. #define SIU_INT_MCC1 ((uint)0x24+CPM_IRQ_OFFSET)
  276. #define SIU_INT_MCC2 ((uint)0x25+CPM_IRQ_OFFSET)
  277. #define SIU_INT_SCC1 ((uint)0x28+CPM_IRQ_OFFSET)
  278. #define SIU_INT_SCC2 ((uint)0x29+CPM_IRQ_OFFSET)
  279. #define SIU_INT_SCC3 ((uint)0x2a+CPM_IRQ_OFFSET)
  280. #define SIU_INT_SCC4 ((uint)0x2b+CPM_IRQ_OFFSET)
  281. #define SIU_INT_PC15 ((uint)0x30+CPM_IRQ_OFFSET)
  282. #define SIU_INT_PC14 ((uint)0x31+CPM_IRQ_OFFSET)
  283. #define SIU_INT_PC13 ((uint)0x32+CPM_IRQ_OFFSET)
  284. #define SIU_INT_PC12 ((uint)0x33+CPM_IRQ_OFFSET)
  285. #define SIU_INT_PC11 ((uint)0x34+CPM_IRQ_OFFSET)
  286. #define SIU_INT_PC10 ((uint)0x35+CPM_IRQ_OFFSET)
  287. #define SIU_INT_PC9 ((uint)0x36+CPM_IRQ_OFFSET)
  288. #define SIU_INT_PC8 ((uint)0x37+CPM_IRQ_OFFSET)
  289. #define SIU_INT_PC7 ((uint)0x38+CPM_IRQ_OFFSET)
  290. #define SIU_INT_PC6 ((uint)0x39+CPM_IRQ_OFFSET)
  291. #define SIU_INT_PC5 ((uint)0x3a+CPM_IRQ_OFFSET)
  292. #define SIU_INT_PC4 ((uint)0x3b+CPM_IRQ_OFFSET)
  293. #define SIU_INT_PC3 ((uint)0x3c+CPM_IRQ_OFFSET)
  294. #define SIU_INT_PC2 ((uint)0x3d+CPM_IRQ_OFFSET)
  295. #define SIU_INT_PC1 ((uint)0x3e+CPM_IRQ_OFFSET)
  296. #define SIU_INT_PC0 ((uint)0x3f+CPM_IRQ_OFFSET)
  297. #elif defined(CONFIG_PPC_86xx)
  298. #include <asm/mpc86xx.h>
  299. #define NR_EPIC_INTS 48
  300. #ifndef NR_8259_INTS
  301. #define NR_8259_INTS 16 /*ULI 1575 can route 12 interrupts */
  302. #endif
  303. #define NUM_8259_INTERRUPTS NR_8259_INTS
  304. #ifndef I8259_OFFSET
  305. #define I8259_OFFSET 0
  306. #endif
  307. #define NR_IRQS 256
  308. /* Internal IRQs on MPC86xx OpenPIC */
  309. #ifndef MPC86xx_OPENPIC_IRQ_OFFSET
  310. #define MPC86xx_OPENPIC_IRQ_OFFSET NR_8259_INTS
  311. #endif
  312. /* The 48 internal sources */
  313. #define MPC86xx_IRQ_NULL ( 0 + MPC86xx_OPENPIC_IRQ_OFFSET)
  314. #define MPC86xx_IRQ_MCM ( 1 + MPC86xx_OPENPIC_IRQ_OFFSET)
  315. #define MPC86xx_IRQ_DDR ( 2 + MPC86xx_OPENPIC_IRQ_OFFSET)
  316. #define MPC86xx_IRQ_LBC ( 3 + MPC86xx_OPENPIC_IRQ_OFFSET)
  317. #define MPC86xx_IRQ_DMA0 ( 4 + MPC86xx_OPENPIC_IRQ_OFFSET)
  318. #define MPC86xx_IRQ_DMA1 ( 5 + MPC86xx_OPENPIC_IRQ_OFFSET)
  319. #define MPC86xx_IRQ_DMA2 ( 6 + MPC86xx_OPENPIC_IRQ_OFFSET)
  320. #define MPC86xx_IRQ_DMA3 ( 7 + MPC86xx_OPENPIC_IRQ_OFFSET)
  321. /* no 10,11 */
  322. #define MPC86xx_IRQ_UART2 (12 + MPC86xx_OPENPIC_IRQ_OFFSET)
  323. #define MPC86xx_IRQ_TSEC1_TX (13 + MPC86xx_OPENPIC_IRQ_OFFSET)
  324. #define MPC86xx_IRQ_TSEC1_RX (14 + MPC86xx_OPENPIC_IRQ_OFFSET)
  325. #define MPC86xx_IRQ_TSEC3_TX (15 + MPC86xx_OPENPIC_IRQ_OFFSET)
  326. #define MPC86xx_IRQ_TSEC3_RX (16 + MPC86xx_OPENPIC_IRQ_OFFSET)
  327. #define MPC86xx_IRQ_TSEC3_ERROR (17 + MPC86xx_OPENPIC_IRQ_OFFSET)
  328. #define MPC86xx_IRQ_TSEC1_ERROR (18 + MPC86xx_OPENPIC_IRQ_OFFSET)
  329. #define MPC86xx_IRQ_TSEC2_TX (19 + MPC86xx_OPENPIC_IRQ_OFFSET)
  330. #define MPC86xx_IRQ_TSEC2_RX (20 + MPC86xx_OPENPIC_IRQ_OFFSET)
  331. #define MPC86xx_IRQ_TSEC4_TX (21 + MPC86xx_OPENPIC_IRQ_OFFSET)
  332. #define MPC86xx_IRQ_TSEC4_RX (22 + MPC86xx_OPENPIC_IRQ_OFFSET)
  333. #define MPC86xx_IRQ_TSEC4_ERROR (23 + MPC86xx_OPENPIC_IRQ_OFFSET)
  334. #define MPC86xx_IRQ_TSEC2_ERROR (24 + MPC86xx_OPENPIC_IRQ_OFFSET)
  335. /* no 25 */
  336. #define MPC86xx_IRQ_UART1 (26 + MPC86xx_OPENPIC_IRQ_OFFSET)
  337. #define MPC86xx_IRQ_IIC (27 + MPC86xx_OPENPIC_IRQ_OFFSET)
  338. #define MPC86xx_IRQ_PERFMON (28 + MPC86xx_OPENPIC_IRQ_OFFSET)
  339. /* no 29,30,31 */
  340. #define MPC86xx_IRQ_SRIO_ERROR (32 + MPC86xx_OPENPIC_IRQ_OFFSET)
  341. #define MPC86xx_IRQ_SRIO_OUT_BELL (33 + MPC86xx_OPENPIC_IRQ_OFFSET)
  342. #define MPC86xx_IRQ_SRIO_IN_BELL (34 + MPC86xx_OPENPIC_IRQ_OFFSET)
  343. /* no 35,36 */
  344. #define MPC86xx_IRQ_SRIO_OUT_MSG1 (37 + MPC86xx_OPENPIC_IRQ_OFFSET)
  345. #define MPC86xx_IRQ_SRIO_IN_MSG1 (38 + MPC86xx_OPENPIC_IRQ_OFFSET)
  346. #define MPC86xx_IRQ_SRIO_OUT_MSG2 (39 + MPC86xx_OPENPIC_IRQ_OFFSET)
  347. #define MPC86xx_IRQ_SRIO_IN_MSG2 (40 + MPC86xx_OPENPIC_IRQ_OFFSET)
  348. /* The 12 external interrupt lines */
  349. #define MPC86xx_IRQ_EXT_BASE 48
  350. #define MPC86xx_IRQ_EXT0 (0 + MPC86xx_IRQ_EXT_BASE \
  351. + MPC86xx_OPENPIC_IRQ_OFFSET)
  352. #define MPC86xx_IRQ_EXT1 (1 + MPC86xx_IRQ_EXT_BASE \
  353. + MPC86xx_OPENPIC_IRQ_OFFSET)
  354. #define MPC86xx_IRQ_EXT2 (2 + MPC86xx_IRQ_EXT_BASE \
  355. + MPC86xx_OPENPIC_IRQ_OFFSET)
  356. #define MPC86xx_IRQ_EXT3 (3 + MPC86xx_IRQ_EXT_BASE \
  357. + MPC86xx_OPENPIC_IRQ_OFFSET)
  358. #define MPC86xx_IRQ_EXT4 (4 + MPC86xx_IRQ_EXT_BASE \
  359. + MPC86xx_OPENPIC_IRQ_OFFSET)
  360. #define MPC86xx_IRQ_EXT5 (5 + MPC86xx_IRQ_EXT_BASE \
  361. + MPC86xx_OPENPIC_IRQ_OFFSET)
  362. #define MPC86xx_IRQ_EXT6 (6 + MPC86xx_IRQ_EXT_BASE \
  363. + MPC86xx_OPENPIC_IRQ_OFFSET)
  364. #define MPC86xx_IRQ_EXT7 (7 + MPC86xx_IRQ_EXT_BASE \
  365. + MPC86xx_OPENPIC_IRQ_OFFSET)
  366. #define MPC86xx_IRQ_EXT8 (8 + MPC86xx_IRQ_EXT_BASE \
  367. + MPC86xx_OPENPIC_IRQ_OFFSET)
  368. #define MPC86xx_IRQ_EXT9 (9 + MPC86xx_IRQ_EXT_BASE \
  369. + MPC86xx_OPENPIC_IRQ_OFFSET)
  370. #define MPC86xx_IRQ_EXT10 (10 + MPC86xx_IRQ_EXT_BASE \
  371. + MPC86xx_OPENPIC_IRQ_OFFSET)
  372. #define MPC86xx_IRQ_EXT11 (11 + MPC86xx_IRQ_EXT_BASE \
  373. + MPC86xx_OPENPIC_IRQ_OFFSET)
  374. #else /* CONFIG_40x + CONFIG_8xx */
  375. /*
  376. * this is the # irq's for all ppc arch's (pmac/chrp/prep)
  377. * so it is the max of them all
  378. */
  379. #define NR_IRQS 256
  380. #define __DO_IRQ_CANON 1
  381. #ifndef CONFIG_8260
  382. #define NUM_8259_INTERRUPTS 16
  383. #else /* CONFIG_8260 */
  384. /* The 8260 has an internal interrupt controller with a maximum of
  385. * 64 IRQs. We will use NR_IRQs from above since it is large enough.
  386. * Don't be confused by the 8260 documentation where they list an
  387. * "interrupt number" and "interrupt vector". We are only interested
  388. * in the interrupt vector. There are "reserved" holes where the
  389. * vector number increases, but the interrupt number in the table does not.
  390. * (Document errata updates have fixed this...make sure you have up to
  391. * date processor documentation -- Dan).
  392. */
  393. #ifndef CPM_IRQ_OFFSET
  394. #define CPM_IRQ_OFFSET 0
  395. #endif
  396. #define NR_CPM_INTS 64
  397. #define SIU_INT_ERROR ((uint)0x00 + CPM_IRQ_OFFSET)
  398. #define SIU_INT_I2C ((uint)0x01 + CPM_IRQ_OFFSET)
  399. #define SIU_INT_SPI ((uint)0x02 + CPM_IRQ_OFFSET)
  400. #define SIU_INT_RISC ((uint)0x03 + CPM_IRQ_OFFSET)
  401. #define SIU_INT_SMC1 ((uint)0x04 + CPM_IRQ_OFFSET)
  402. #define SIU_INT_SMC2 ((uint)0x05 + CPM_IRQ_OFFSET)
  403. #define SIU_INT_IDMA1 ((uint)0x06 + CPM_IRQ_OFFSET)
  404. #define SIU_INT_IDMA2 ((uint)0x07 + CPM_IRQ_OFFSET)
  405. #define SIU_INT_IDMA3 ((uint)0x08 + CPM_IRQ_OFFSET)
  406. #define SIU_INT_IDMA4 ((uint)0x09 + CPM_IRQ_OFFSET)
  407. #define SIU_INT_SDMA ((uint)0x0a + CPM_IRQ_OFFSET)
  408. #define SIU_INT_USB ((uint)0x0b + CPM_IRQ_OFFSET)
  409. #define SIU_INT_TIMER1 ((uint)0x0c + CPM_IRQ_OFFSET)
  410. #define SIU_INT_TIMER2 ((uint)0x0d + CPM_IRQ_OFFSET)
  411. #define SIU_INT_TIMER3 ((uint)0x0e + CPM_IRQ_OFFSET)
  412. #define SIU_INT_TIMER4 ((uint)0x0f + CPM_IRQ_OFFSET)
  413. #define SIU_INT_TMCNT ((uint)0x10 + CPM_IRQ_OFFSET)
  414. #define SIU_INT_PIT ((uint)0x11 + CPM_IRQ_OFFSET)
  415. #define SIU_INT_PCI ((uint)0x12 + CPM_IRQ_OFFSET)
  416. #define SIU_INT_IRQ1 ((uint)0x13 + CPM_IRQ_OFFSET)
  417. #define SIU_INT_IRQ2 ((uint)0x14 + CPM_IRQ_OFFSET)
  418. #define SIU_INT_IRQ3 ((uint)0x15 + CPM_IRQ_OFFSET)
  419. #define SIU_INT_IRQ4 ((uint)0x16 + CPM_IRQ_OFFSET)
  420. #define SIU_INT_IRQ5 ((uint)0x17 + CPM_IRQ_OFFSET)
  421. #define SIU_INT_IRQ6 ((uint)0x18 + CPM_IRQ_OFFSET)
  422. #define SIU_INT_IRQ7 ((uint)0x19 + CPM_IRQ_OFFSET)
  423. #define SIU_INT_FCC1 ((uint)0x20 + CPM_IRQ_OFFSET)
  424. #define SIU_INT_FCC2 ((uint)0x21 + CPM_IRQ_OFFSET)
  425. #define SIU_INT_FCC3 ((uint)0x22 + CPM_IRQ_OFFSET)
  426. #define SIU_INT_MCC1 ((uint)0x24 + CPM_IRQ_OFFSET)
  427. #define SIU_INT_MCC2 ((uint)0x25 + CPM_IRQ_OFFSET)
  428. #define SIU_INT_SCC1 ((uint)0x28 + CPM_IRQ_OFFSET)
  429. #define SIU_INT_SCC2 ((uint)0x29 + CPM_IRQ_OFFSET)
  430. #define SIU_INT_SCC3 ((uint)0x2a + CPM_IRQ_OFFSET)
  431. #define SIU_INT_SCC4 ((uint)0x2b + CPM_IRQ_OFFSET)
  432. #define SIU_INT_PC15 ((uint)0x30 + CPM_IRQ_OFFSET)
  433. #define SIU_INT_PC14 ((uint)0x31 + CPM_IRQ_OFFSET)
  434. #define SIU_INT_PC13 ((uint)0x32 + CPM_IRQ_OFFSET)
  435. #define SIU_INT_PC12 ((uint)0x33 + CPM_IRQ_OFFSET)
  436. #define SIU_INT_PC11 ((uint)0x34 + CPM_IRQ_OFFSET)
  437. #define SIU_INT_PC10 ((uint)0x35 + CPM_IRQ_OFFSET)
  438. #define SIU_INT_PC9 ((uint)0x36 + CPM_IRQ_OFFSET)
  439. #define SIU_INT_PC8 ((uint)0x37 + CPM_IRQ_OFFSET)
  440. #define SIU_INT_PC7 ((uint)0x38 + CPM_IRQ_OFFSET)
  441. #define SIU_INT_PC6 ((uint)0x39 + CPM_IRQ_OFFSET)
  442. #define SIU_INT_PC5 ((uint)0x3a + CPM_IRQ_OFFSET)
  443. #define SIU_INT_PC4 ((uint)0x3b + CPM_IRQ_OFFSET)
  444. #define SIU_INT_PC3 ((uint)0x3c + CPM_IRQ_OFFSET)
  445. #define SIU_INT_PC2 ((uint)0x3d + CPM_IRQ_OFFSET)
  446. #define SIU_INT_PC1 ((uint)0x3e + CPM_IRQ_OFFSET)
  447. #define SIU_INT_PC0 ((uint)0x3f + CPM_IRQ_OFFSET)
  448. #endif /* CONFIG_8260 */
  449. #endif
  450. #define NR_MASK_WORDS ((NR_IRQS + 31) / 32)
  451. /* pedantic: these are long because they are used with set_bit --RR */
  452. extern unsigned long ppc_cached_irq_mask[NR_MASK_WORDS];
  453. extern atomic_t ppc_n_lost_interrupts;
  454. #define virt_irq_create_mapping(x) (x)
  455. #endif
  456. /*
  457. * Because many systems have two overlapping names spaces for
  458. * interrupts (ISA and XICS for example), and the ISA interrupts
  459. * have historically not been easy to renumber, we allow ISA
  460. * interrupts to take values 0 - 15, and shift up the remaining
  461. * interrupts by 0x10.
  462. */
  463. #define NUM_ISA_INTERRUPTS 0x10
  464. extern int __irq_offset_value;
  465. static inline int irq_offset_up(int irq)
  466. {
  467. return(irq + __irq_offset_value);
  468. }
  469. static inline int irq_offset_down(int irq)
  470. {
  471. return(irq - __irq_offset_value);
  472. }
  473. static inline int irq_offset_value(void)
  474. {
  475. return __irq_offset_value;
  476. }
  477. #ifdef __DO_IRQ_CANON
  478. extern int ppc_do_canonicalize_irqs;
  479. #else
  480. #define ppc_do_canonicalize_irqs 0
  481. #endif
  482. static __inline__ int irq_canonicalize(int irq)
  483. {
  484. if (ppc_do_canonicalize_irqs && irq == 2)
  485. irq = 9;
  486. return irq;
  487. }
  488. extern int distribute_irqs;
  489. struct irqaction;
  490. struct pt_regs;
  491. #define __ARCH_HAS_DO_SOFTIRQ
  492. extern void __do_softirq(void);
  493. #ifdef CONFIG_IRQSTACKS
  494. /*
  495. * Per-cpu stacks for handling hard and soft interrupts.
  496. */
  497. extern struct thread_info *hardirq_ctx[NR_CPUS];
  498. extern struct thread_info *softirq_ctx[NR_CPUS];
  499. extern void irq_ctx_init(void);
  500. extern void call_do_softirq(struct thread_info *tp);
  501. extern int call___do_IRQ(int irq, struct pt_regs *regs,
  502. struct thread_info *tp);
  503. #else
  504. #define irq_ctx_init()
  505. #endif /* CONFIG_IRQSTACKS */
  506. extern void do_IRQ(struct pt_regs *regs);
  507. #endif /* _ASM_IRQ_H */
  508. #endif /* __KERNEL__ */