sky2.c 104 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973
  1. /*
  2. * New driver for Marvell Yukon 2 chipset.
  3. * Based on earlier sk98lin, and skge driver.
  4. *
  5. * This driver intentionally does not support all the features
  6. * of the original driver such as link fail-over and link management because
  7. * those should be done at higher levels.
  8. *
  9. * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  23. */
  24. #include <linux/crc32.h>
  25. #include <linux/kernel.h>
  26. #include <linux/version.h>
  27. #include <linux/module.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/dma-mapping.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/ip.h>
  34. #include <net/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/in.h>
  37. #include <linux/delay.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/prefetch.h>
  41. #include <linux/mii.h>
  42. #include <asm/irq.h>
  43. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  44. #define SKY2_VLAN_TAG_USED 1
  45. #endif
  46. #include "sky2.h"
  47. #define DRV_NAME "sky2"
  48. #define DRV_VERSION "1.14"
  49. #define PFX DRV_NAME " "
  50. /*
  51. * The Yukon II chipset takes 64 bit command blocks (called list elements)
  52. * that are organized into three (receive, transmit, status) different rings
  53. * similar to Tigon3.
  54. */
  55. #define RX_LE_SIZE 1024
  56. #define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
  57. #define RX_MAX_PENDING (RX_LE_SIZE/6 - 2)
  58. #define RX_DEF_PENDING RX_MAX_PENDING
  59. #define RX_SKB_ALIGN 8
  60. #define RX_BUF_WRITE 16
  61. #define TX_RING_SIZE 512
  62. #define TX_DEF_PENDING (TX_RING_SIZE - 1)
  63. #define TX_MIN_PENDING 64
  64. #define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
  65. #define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
  66. #define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
  67. #define TX_WATCHDOG (5 * HZ)
  68. #define NAPI_WEIGHT 64
  69. #define PHY_RETRIES 1000
  70. #define RING_NEXT(x,s) (((x)+1) & ((s)-1))
  71. static const u32 default_msg =
  72. NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
  73. | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
  74. | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
  75. static int debug = -1; /* defaults above */
  76. module_param(debug, int, 0);
  77. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  78. static int copybreak __read_mostly = 128;
  79. module_param(copybreak, int, 0);
  80. MODULE_PARM_DESC(copybreak, "Receive copy threshold");
  81. static int disable_msi = 0;
  82. module_param(disable_msi, int, 0);
  83. MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
  84. static int idle_timeout = 0;
  85. module_param(idle_timeout, int, 0);
  86. MODULE_PARM_DESC(idle_timeout, "Watchdog timer for lost interrupts (ms)");
  87. static const struct pci_device_id sky2_id_table[] = {
  88. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) }, /* SK-9Sxx */
  89. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) }, /* SK-9Exx */
  90. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) }, /* DGE-560T */
  91. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4001) }, /* DGE-550SX */
  92. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B02) }, /* DGE-560SX */
  93. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4B03) }, /* DGE-550T */
  94. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) }, /* 88E8021 */
  95. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) }, /* 88E8022 */
  96. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) }, /* 88E8061 */
  97. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) }, /* 88E8062 */
  98. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) }, /* 88E8021 */
  99. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) }, /* 88E8022 */
  100. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) }, /* 88E8061 */
  101. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) }, /* 88E8062 */
  102. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) }, /* 88E8035 */
  103. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) }, /* 88E8036 */
  104. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) }, /* 88E8038 */
  105. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4353) }, /* 88E8039 */
  106. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4356) }, /* 88EC033 */
  107. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) }, /* 88E8052 */
  108. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) }, /* 88E8050 */
  109. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) }, /* 88E8053 */
  110. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) }, /* 88E8055 */
  111. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4364) }, /* 88E8056 */
  112. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4366) }, /* 88EC036 */
  113. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4367) }, /* 88EC032 */
  114. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4368) }, /* 88EC034 */
  115. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4369) }, /* 88EC042 */
  116. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436A) }, /* 88E8058 */
  117. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x436B) }, /* 88E8071 */
  118. { 0 }
  119. };
  120. MODULE_DEVICE_TABLE(pci, sky2_id_table);
  121. /* Avoid conditionals by using array */
  122. static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
  123. static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
  124. static const u32 portirq_msk[] = { Y2_IS_PORT_1, Y2_IS_PORT_2 };
  125. /* This driver supports yukon2 chipset only */
  126. static const char *yukon2_name[] = {
  127. "XL", /* 0xb3 */
  128. "EC Ultra", /* 0xb4 */
  129. "Extreme", /* 0xb5 */
  130. "EC", /* 0xb6 */
  131. "FE", /* 0xb7 */
  132. };
  133. /* Access to external PHY */
  134. static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
  135. {
  136. int i;
  137. gma_write16(hw, port, GM_SMI_DATA, val);
  138. gma_write16(hw, port, GM_SMI_CTRL,
  139. GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
  140. for (i = 0; i < PHY_RETRIES; i++) {
  141. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  142. return 0;
  143. udelay(1);
  144. }
  145. printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
  146. return -ETIMEDOUT;
  147. }
  148. static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
  149. {
  150. int i;
  151. gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
  152. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  153. for (i = 0; i < PHY_RETRIES; i++) {
  154. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
  155. *val = gma_read16(hw, port, GM_SMI_DATA);
  156. return 0;
  157. }
  158. udelay(1);
  159. }
  160. return -ETIMEDOUT;
  161. }
  162. static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
  163. {
  164. u16 v;
  165. if (__gm_phy_read(hw, port, reg, &v) != 0)
  166. printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
  167. return v;
  168. }
  169. static void sky2_power_on(struct sky2_hw *hw)
  170. {
  171. /* switch power to VCC (WA for VAUX problem) */
  172. sky2_write8(hw, B0_POWER_CTRL,
  173. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  174. /* disable Core Clock Division, */
  175. sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
  176. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  177. /* enable bits are inverted */
  178. sky2_write8(hw, B2_Y2_CLK_GATE,
  179. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  180. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  181. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  182. else
  183. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  184. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  185. u32 reg;
  186. reg = sky2_pci_read32(hw, PCI_DEV_REG4);
  187. /* set all bits to 0 except bits 15..12 and 8 */
  188. reg &= P_ASPM_CONTROL_MSK;
  189. sky2_pci_write32(hw, PCI_DEV_REG4, reg);
  190. reg = sky2_pci_read32(hw, PCI_DEV_REG5);
  191. /* set all bits to 0 except bits 28 & 27 */
  192. reg &= P_CTL_TIM_VMAIN_AV_MSK;
  193. sky2_pci_write32(hw, PCI_DEV_REG5, reg);
  194. sky2_pci_write32(hw, PCI_CFG_REG_1, 0);
  195. /* Enable workaround for dev 4.107 on Yukon-Ultra & Extreme */
  196. reg = sky2_read32(hw, B2_GP_IO);
  197. reg |= GLB_GPIO_STAT_RACE_DIS;
  198. sky2_write32(hw, B2_GP_IO, reg);
  199. }
  200. }
  201. static void sky2_power_aux(struct sky2_hw *hw)
  202. {
  203. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  204. sky2_write8(hw, B2_Y2_CLK_GATE, 0);
  205. else
  206. /* enable bits are inverted */
  207. sky2_write8(hw, B2_Y2_CLK_GATE,
  208. Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
  209. Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
  210. Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
  211. /* switch power to VAUX */
  212. if (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL)
  213. sky2_write8(hw, B0_POWER_CTRL,
  214. (PC_VAUX_ENA | PC_VCC_ENA |
  215. PC_VAUX_ON | PC_VCC_OFF));
  216. }
  217. static void sky2_gmac_reset(struct sky2_hw *hw, unsigned port)
  218. {
  219. u16 reg;
  220. /* disable all GMAC IRQ's */
  221. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  222. /* disable PHY IRQs */
  223. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  224. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  225. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  226. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  227. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  228. reg = gma_read16(hw, port, GM_RX_CTRL);
  229. reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
  230. gma_write16(hw, port, GM_RX_CTRL, reg);
  231. }
  232. /* flow control to advertise bits */
  233. static const u16 copper_fc_adv[] = {
  234. [FC_NONE] = 0,
  235. [FC_TX] = PHY_M_AN_ASP,
  236. [FC_RX] = PHY_M_AN_PC,
  237. [FC_BOTH] = PHY_M_AN_PC | PHY_M_AN_ASP,
  238. };
  239. /* flow control to advertise bits when using 1000BaseX */
  240. static const u16 fiber_fc_adv[] = {
  241. [FC_BOTH] = PHY_M_P_BOTH_MD_X,
  242. [FC_TX] = PHY_M_P_ASYM_MD_X,
  243. [FC_RX] = PHY_M_P_SYM_MD_X,
  244. [FC_NONE] = PHY_M_P_NO_PAUSE_X,
  245. };
  246. /* flow control to GMA disable bits */
  247. static const u16 gm_fc_disable[] = {
  248. [FC_NONE] = GM_GPCR_FC_RX_DIS | GM_GPCR_FC_TX_DIS,
  249. [FC_TX] = GM_GPCR_FC_RX_DIS,
  250. [FC_RX] = GM_GPCR_FC_TX_DIS,
  251. [FC_BOTH] = 0,
  252. };
  253. static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
  254. {
  255. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  256. u16 ctrl, ct1000, adv, pg, ledctrl, ledover, reg;
  257. if (sky2->autoneg == AUTONEG_ENABLE
  258. && !(hw->chip_id == CHIP_ID_YUKON_XL
  259. || hw->chip_id == CHIP_ID_YUKON_EC_U
  260. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  261. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  262. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  263. PHY_M_EC_MAC_S_MSK);
  264. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  265. /* on PHY 88E1040 Rev.D0 (and newer) downshift control changed */
  266. if (hw->chip_id == CHIP_ID_YUKON_EC)
  267. /* set downshift counter to 3x and enable downshift */
  268. ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
  269. else
  270. /* set master & slave downshift counter to 1x */
  271. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  272. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  273. }
  274. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  275. if (sky2_is_copper(hw)) {
  276. if (hw->chip_id == CHIP_ID_YUKON_FE) {
  277. /* enable automatic crossover */
  278. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
  279. } else {
  280. /* disable energy detect */
  281. ctrl &= ~PHY_M_PC_EN_DET_MSK;
  282. /* enable automatic crossover */
  283. ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
  284. /* downshift on PHY 88E1112 and 88E1149 is changed */
  285. if (sky2->autoneg == AUTONEG_ENABLE
  286. && (hw->chip_id == CHIP_ID_YUKON_XL
  287. || hw->chip_id == CHIP_ID_YUKON_EC_U
  288. || hw->chip_id == CHIP_ID_YUKON_EX)) {
  289. /* set downshift counter to 3x and enable downshift */
  290. ctrl &= ~PHY_M_PC_DSC_MSK;
  291. ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
  292. }
  293. }
  294. } else {
  295. /* workaround for deviation #4.88 (CRC errors) */
  296. /* disable Automatic Crossover */
  297. ctrl &= ~PHY_M_PC_MDIX_MSK;
  298. }
  299. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  300. /* special setup for PHY 88E1112 Fiber */
  301. if (hw->chip_id == CHIP_ID_YUKON_XL && !sky2_is_copper(hw)) {
  302. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  303. /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
  304. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
  305. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  306. ctrl &= ~PHY_M_MAC_MD_MSK;
  307. ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
  308. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  309. if (hw->pmd_type == 'P') {
  310. /* select page 1 to access Fiber registers */
  311. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
  312. /* for SFP-module set SIGDET polarity to low */
  313. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  314. ctrl |= PHY_M_FIB_SIGD_POL;
  315. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  316. }
  317. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  318. }
  319. ctrl = PHY_CT_RESET;
  320. ct1000 = 0;
  321. adv = PHY_AN_CSMA;
  322. reg = 0;
  323. if (sky2->autoneg == AUTONEG_ENABLE) {
  324. if (sky2_is_copper(hw)) {
  325. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  326. ct1000 |= PHY_M_1000C_AFD;
  327. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  328. ct1000 |= PHY_M_1000C_AHD;
  329. if (sky2->advertising & ADVERTISED_100baseT_Full)
  330. adv |= PHY_M_AN_100_FD;
  331. if (sky2->advertising & ADVERTISED_100baseT_Half)
  332. adv |= PHY_M_AN_100_HD;
  333. if (sky2->advertising & ADVERTISED_10baseT_Full)
  334. adv |= PHY_M_AN_10_FD;
  335. if (sky2->advertising & ADVERTISED_10baseT_Half)
  336. adv |= PHY_M_AN_10_HD;
  337. adv |= copper_fc_adv[sky2->flow_mode];
  338. } else { /* special defines for FIBER (88E1040S only) */
  339. if (sky2->advertising & ADVERTISED_1000baseT_Full)
  340. adv |= PHY_M_AN_1000X_AFD;
  341. if (sky2->advertising & ADVERTISED_1000baseT_Half)
  342. adv |= PHY_M_AN_1000X_AHD;
  343. adv |= fiber_fc_adv[sky2->flow_mode];
  344. }
  345. /* Restart Auto-negotiation */
  346. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  347. } else {
  348. /* forced speed/duplex settings */
  349. ct1000 = PHY_M_1000C_MSE;
  350. /* Disable auto update for duplex flow control and speed */
  351. reg |= GM_GPCR_AU_ALL_DIS;
  352. switch (sky2->speed) {
  353. case SPEED_1000:
  354. ctrl |= PHY_CT_SP1000;
  355. reg |= GM_GPCR_SPEED_1000;
  356. break;
  357. case SPEED_100:
  358. ctrl |= PHY_CT_SP100;
  359. reg |= GM_GPCR_SPEED_100;
  360. break;
  361. }
  362. if (sky2->duplex == DUPLEX_FULL) {
  363. reg |= GM_GPCR_DUP_FULL;
  364. ctrl |= PHY_CT_DUP_MD;
  365. } else if (sky2->speed < SPEED_1000)
  366. sky2->flow_mode = FC_NONE;
  367. reg |= gm_fc_disable[sky2->flow_mode];
  368. /* Forward pause packets to GMAC? */
  369. if (sky2->flow_mode & FC_RX)
  370. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  371. else
  372. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  373. }
  374. gma_write16(hw, port, GM_GP_CTRL, reg);
  375. if (hw->chip_id != CHIP_ID_YUKON_FE)
  376. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  377. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  378. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  379. /* Setup Phy LED's */
  380. ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
  381. ledover = 0;
  382. switch (hw->chip_id) {
  383. case CHIP_ID_YUKON_FE:
  384. /* on 88E3082 these bits are at 11..9 (shifted left) */
  385. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
  386. ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
  387. /* delete ACT LED control bits */
  388. ctrl &= ~PHY_M_FELP_LED1_MSK;
  389. /* change ACT LED control to blink mode */
  390. ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
  391. gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
  392. break;
  393. case CHIP_ID_YUKON_XL:
  394. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  395. /* select page 3 to access LED control register */
  396. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  397. /* set LED Function Control register */
  398. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  399. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  400. PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
  401. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  402. PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
  403. /* set Polarity Control register */
  404. gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
  405. (PHY_M_POLC_LS1_P_MIX(4) |
  406. PHY_M_POLC_IS0_P_MIX(4) |
  407. PHY_M_POLC_LOS_CTRL(2) |
  408. PHY_M_POLC_INIT_CTRL(2) |
  409. PHY_M_POLC_STA1_CTRL(2) |
  410. PHY_M_POLC_STA0_CTRL(2)));
  411. /* restore page register */
  412. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  413. break;
  414. case CHIP_ID_YUKON_EC_U:
  415. case CHIP_ID_YUKON_EX:
  416. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  417. /* select page 3 to access LED control register */
  418. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  419. /* set LED Function Control register */
  420. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  421. (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
  422. PHY_M_LEDC_INIT_CTRL(8) | /* 10 Mbps */
  423. PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
  424. PHY_M_LEDC_STA0_CTRL(7)));/* 1000 Mbps */
  425. /* set Blink Rate in LED Timer Control Register */
  426. gm_phy_write(hw, port, PHY_MARV_INT_MASK,
  427. ledctrl | PHY_M_LED_BLINK_RT(BLINK_84MS));
  428. /* restore page register */
  429. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  430. break;
  431. default:
  432. /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
  433. ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
  434. /* turn off the Rx LED (LED_RX) */
  435. ledover &= ~PHY_M_LED_MO_RX;
  436. }
  437. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  438. hw->chip_rev == CHIP_REV_YU_EC_U_A1) {
  439. /* apply fixes in PHY AFE */
  440. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 255);
  441. /* increase differential signal amplitude in 10BASE-T */
  442. gm_phy_write(hw, port, 0x18, 0xaa99);
  443. gm_phy_write(hw, port, 0x17, 0x2011);
  444. /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
  445. gm_phy_write(hw, port, 0x18, 0xa204);
  446. gm_phy_write(hw, port, 0x17, 0x2002);
  447. /* set page register to 0 */
  448. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 0);
  449. } else if (hw->chip_id != CHIP_ID_YUKON_EX) {
  450. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  451. if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
  452. /* turn on 100 Mbps LED (LED_LINK100) */
  453. ledover |= PHY_M_LED_MO_100;
  454. }
  455. if (ledover)
  456. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  457. }
  458. /* Enable phy interrupt on auto-negotiation complete (or link up) */
  459. if (sky2->autoneg == AUTONEG_ENABLE)
  460. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
  461. else
  462. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  463. }
  464. static void sky2_phy_power(struct sky2_hw *hw, unsigned port, int onoff)
  465. {
  466. u32 reg1;
  467. static const u32 phy_power[]
  468. = { PCI_Y2_PHY1_POWD, PCI_Y2_PHY2_POWD };
  469. /* looks like this XL is back asswards .. */
  470. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
  471. onoff = !onoff;
  472. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  473. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  474. if (onoff)
  475. /* Turn off phy power saving */
  476. reg1 &= ~phy_power[port];
  477. else
  478. reg1 |= phy_power[port];
  479. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  480. sky2_pci_read32(hw, PCI_DEV_REG1);
  481. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  482. udelay(100);
  483. }
  484. /* Force a renegotiation */
  485. static void sky2_phy_reinit(struct sky2_port *sky2)
  486. {
  487. spin_lock_bh(&sky2->phy_lock);
  488. sky2_phy_init(sky2->hw, sky2->port);
  489. spin_unlock_bh(&sky2->phy_lock);
  490. }
  491. /* Put device in state to listen for Wake On Lan */
  492. static void sky2_wol_init(struct sky2_port *sky2)
  493. {
  494. struct sky2_hw *hw = sky2->hw;
  495. unsigned port = sky2->port;
  496. enum flow_control save_mode;
  497. u16 ctrl;
  498. u32 reg1;
  499. /* Bring hardware out of reset */
  500. sky2_write16(hw, B0_CTST, CS_RST_CLR);
  501. sky2_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  502. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  503. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  504. /* Force to 10/100
  505. * sky2_reset will re-enable on resume
  506. */
  507. save_mode = sky2->flow_mode;
  508. ctrl = sky2->advertising;
  509. sky2->advertising &= ~(ADVERTISED_1000baseT_Half|ADVERTISED_1000baseT_Full);
  510. sky2->flow_mode = FC_NONE;
  511. sky2_phy_power(hw, port, 1);
  512. sky2_phy_reinit(sky2);
  513. sky2->flow_mode = save_mode;
  514. sky2->advertising = ctrl;
  515. /* Set GMAC to no flow control and auto update for speed/duplex */
  516. gma_write16(hw, port, GM_GP_CTRL,
  517. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  518. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  519. /* Set WOL address */
  520. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  521. sky2->netdev->dev_addr, ETH_ALEN);
  522. /* Turn on appropriate WOL control bits */
  523. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  524. ctrl = 0;
  525. if (sky2->wol & WAKE_PHY)
  526. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  527. else
  528. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  529. if (sky2->wol & WAKE_MAGIC)
  530. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  531. else
  532. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  533. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  534. sky2_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  535. /* Turn on legacy PCI-Express PME mode */
  536. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  537. reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
  538. reg1 |= PCI_Y2_PME_LEGACY;
  539. sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
  540. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  541. /* block receiver */
  542. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  543. }
  544. static void sky2_set_tx_stfwd(struct sky2_hw *hw, unsigned port)
  545. {
  546. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev != CHIP_REV_YU_EX_A0) {
  547. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  548. TX_STFW_ENA |
  549. (hw->dev[port]->mtu > ETH_DATA_LEN) ? TX_JUMBO_ENA : TX_JUMBO_DIS);
  550. } else {
  551. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  552. /* set Tx GMAC FIFO Almost Empty Threshold */
  553. sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR),
  554. (ECU_JUMBO_WM << 16) | ECU_AE_THR);
  555. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  556. TX_JUMBO_ENA | TX_STFW_DIS);
  557. /* Can't do offload because of lack of store/forward */
  558. hw->dev[port]->features &= ~(NETIF_F_TSO | NETIF_F_SG
  559. | NETIF_F_ALL_CSUM);
  560. } else
  561. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  562. TX_JUMBO_DIS | TX_STFW_ENA);
  563. }
  564. }
  565. static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
  566. {
  567. struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
  568. u16 reg;
  569. int i;
  570. const u8 *addr = hw->dev[port]->dev_addr;
  571. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  572. sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR);
  573. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  574. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
  575. /* WA DEV_472 -- looks like crossed wires on port 2 */
  576. /* clear GMAC 1 Control reset */
  577. sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
  578. do {
  579. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
  580. sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
  581. } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
  582. gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
  583. gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
  584. }
  585. sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  586. /* Enable Transmit FIFO Underrun */
  587. sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  588. spin_lock_bh(&sky2->phy_lock);
  589. sky2_phy_init(hw, port);
  590. spin_unlock_bh(&sky2->phy_lock);
  591. /* MIB clear */
  592. reg = gma_read16(hw, port, GM_PHY_ADDR);
  593. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  594. for (i = GM_MIB_CNT_BASE; i <= GM_MIB_CNT_END; i += 4)
  595. gma_read16(hw, port, i);
  596. gma_write16(hw, port, GM_PHY_ADDR, reg);
  597. /* transmit control */
  598. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  599. /* receive control reg: unicast + multicast + no FCS */
  600. gma_write16(hw, port, GM_RX_CTRL,
  601. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  602. /* transmit flow control */
  603. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  604. /* transmit parameter */
  605. gma_write16(hw, port, GM_TX_PARAM,
  606. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  607. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  608. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
  609. TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
  610. /* serial mode register */
  611. reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  612. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  613. if (hw->dev[port]->mtu > ETH_DATA_LEN)
  614. reg |= GM_SMOD_JUMBO_ENA;
  615. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  616. /* virtual address for data */
  617. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  618. /* physical address: used for pause frames */
  619. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  620. /* ignore counter overflows */
  621. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  622. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  623. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  624. /* Configure Rx MAC FIFO */
  625. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  626. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  627. if (hw->chip_id == CHIP_ID_YUKON_EX)
  628. reg |= GMF_RX_OVER_ON;
  629. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  630. /* Flush Rx MAC FIFO on any flow control or error */
  631. sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
  632. /* Set threshold to 0xa (64 bytes) + 1 to workaround pause bug */
  633. sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  634. /* Configure Tx MAC FIFO */
  635. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  636. sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  637. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX) {
  638. sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
  639. sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
  640. sky2_set_tx_stfwd(hw, port);
  641. }
  642. }
  643. /* Assign Ram Buffer allocation to queue */
  644. static void sky2_ramset(struct sky2_hw *hw, u16 q, u32 start, u32 space)
  645. {
  646. u32 end;
  647. /* convert from K bytes to qwords used for hw register */
  648. start *= 1024/8;
  649. space *= 1024/8;
  650. end = start + space - 1;
  651. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  652. sky2_write32(hw, RB_ADDR(q, RB_START), start);
  653. sky2_write32(hw, RB_ADDR(q, RB_END), end);
  654. sky2_write32(hw, RB_ADDR(q, RB_WP), start);
  655. sky2_write32(hw, RB_ADDR(q, RB_RP), start);
  656. if (q == Q_R1 || q == Q_R2) {
  657. u32 tp = space - space/4;
  658. /* On receive queue's set the thresholds
  659. * give receiver priority when > 3/4 full
  660. * send pause when down to 2K
  661. */
  662. sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
  663. sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
  664. tp = space - 2048/8;
  665. sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
  666. sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
  667. } else {
  668. /* Enable store & forward on Tx queue's because
  669. * Tx FIFO is only 1K on Yukon
  670. */
  671. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  672. }
  673. sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  674. sky2_read8(hw, RB_ADDR(q, RB_CTRL));
  675. }
  676. /* Setup Bus Memory Interface */
  677. static void sky2_qset(struct sky2_hw *hw, u16 q)
  678. {
  679. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
  680. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
  681. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
  682. sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
  683. }
  684. /* Setup prefetch unit registers. This is the interface between
  685. * hardware and driver list elements
  686. */
  687. static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
  688. u64 addr, u32 last)
  689. {
  690. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  691. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
  692. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
  693. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
  694. sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
  695. sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
  696. sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
  697. }
  698. static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
  699. {
  700. struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
  701. sky2->tx_prod = RING_NEXT(sky2->tx_prod, TX_RING_SIZE);
  702. le->ctrl = 0;
  703. return le;
  704. }
  705. static inline struct tx_ring_info *tx_le_re(struct sky2_port *sky2,
  706. struct sky2_tx_le *le)
  707. {
  708. return sky2->tx_ring + (le - sky2->tx_le);
  709. }
  710. /* Update chip's next pointer */
  711. static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
  712. {
  713. /* Make sure write' to descriptors are complete before we tell hardware */
  714. wmb();
  715. sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
  716. /* Synchronize I/O on since next processor may write to tail */
  717. mmiowb();
  718. }
  719. static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
  720. {
  721. struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
  722. sky2->rx_put = RING_NEXT(sky2->rx_put, RX_LE_SIZE);
  723. le->ctrl = 0;
  724. return le;
  725. }
  726. /* Return high part of DMA address (could be 32 or 64 bit) */
  727. static inline u32 high32(dma_addr_t a)
  728. {
  729. return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
  730. }
  731. /* Build description to hardware for one receive segment */
  732. static void sky2_rx_add(struct sky2_port *sky2, u8 op,
  733. dma_addr_t map, unsigned len)
  734. {
  735. struct sky2_rx_le *le;
  736. u32 hi = high32(map);
  737. if (sky2->rx_addr64 != hi) {
  738. le = sky2_next_rx(sky2);
  739. le->addr = cpu_to_le32(hi);
  740. le->opcode = OP_ADDR64 | HW_OWNER;
  741. sky2->rx_addr64 = high32(map + len);
  742. }
  743. le = sky2_next_rx(sky2);
  744. le->addr = cpu_to_le32((u32) map);
  745. le->length = cpu_to_le16(len);
  746. le->opcode = op | HW_OWNER;
  747. }
  748. /* Build description to hardware for one possibly fragmented skb */
  749. static void sky2_rx_submit(struct sky2_port *sky2,
  750. const struct rx_ring_info *re)
  751. {
  752. int i;
  753. sky2_rx_add(sky2, OP_PACKET, re->data_addr, sky2->rx_data_size);
  754. for (i = 0; i < skb_shinfo(re->skb)->nr_frags; i++)
  755. sky2_rx_add(sky2, OP_BUFFER, re->frag_addr[i], PAGE_SIZE);
  756. }
  757. static void sky2_rx_map_skb(struct pci_dev *pdev, struct rx_ring_info *re,
  758. unsigned size)
  759. {
  760. struct sk_buff *skb = re->skb;
  761. int i;
  762. re->data_addr = pci_map_single(pdev, skb->data, size, PCI_DMA_FROMDEVICE);
  763. pci_unmap_len_set(re, data_size, size);
  764. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  765. re->frag_addr[i] = pci_map_page(pdev,
  766. skb_shinfo(skb)->frags[i].page,
  767. skb_shinfo(skb)->frags[i].page_offset,
  768. skb_shinfo(skb)->frags[i].size,
  769. PCI_DMA_FROMDEVICE);
  770. }
  771. static void sky2_rx_unmap_skb(struct pci_dev *pdev, struct rx_ring_info *re)
  772. {
  773. struct sk_buff *skb = re->skb;
  774. int i;
  775. pci_unmap_single(pdev, re->data_addr, pci_unmap_len(re, data_size),
  776. PCI_DMA_FROMDEVICE);
  777. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++)
  778. pci_unmap_page(pdev, re->frag_addr[i],
  779. skb_shinfo(skb)->frags[i].size,
  780. PCI_DMA_FROMDEVICE);
  781. }
  782. /* Tell chip where to start receive checksum.
  783. * Actually has two checksums, but set both same to avoid possible byte
  784. * order problems.
  785. */
  786. static void rx_set_checksum(struct sky2_port *sky2)
  787. {
  788. struct sky2_rx_le *le;
  789. if (sky2->hw->chip_id != CHIP_ID_YUKON_EX) {
  790. le = sky2_next_rx(sky2);
  791. le->addr = cpu_to_le32((ETH_HLEN << 16) | ETH_HLEN);
  792. le->ctrl = 0;
  793. le->opcode = OP_TCPSTART | HW_OWNER;
  794. sky2_write32(sky2->hw,
  795. Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  796. sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  797. }
  798. }
  799. /*
  800. * The RX Stop command will not work for Yukon-2 if the BMU does not
  801. * reach the end of packet and since we can't make sure that we have
  802. * incoming data, we must reset the BMU while it is not doing a DMA
  803. * transfer. Since it is possible that the RX path is still active,
  804. * the RX RAM buffer will be stopped first, so any possible incoming
  805. * data will not trigger a DMA. After the RAM buffer is stopped, the
  806. * BMU is polled until any DMA in progress is ended and only then it
  807. * will be reset.
  808. */
  809. static void sky2_rx_stop(struct sky2_port *sky2)
  810. {
  811. struct sky2_hw *hw = sky2->hw;
  812. unsigned rxq = rxqaddr[sky2->port];
  813. int i;
  814. /* disable the RAM Buffer receive queue */
  815. sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
  816. for (i = 0; i < 0xffff; i++)
  817. if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
  818. == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
  819. goto stopped;
  820. printk(KERN_WARNING PFX "%s: receiver stop failed\n",
  821. sky2->netdev->name);
  822. stopped:
  823. sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
  824. /* reset the Rx prefetch unit */
  825. sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
  826. mmiowb();
  827. }
  828. /* Clean out receive buffer area, assumes receiver hardware stopped */
  829. static void sky2_rx_clean(struct sky2_port *sky2)
  830. {
  831. unsigned i;
  832. memset(sky2->rx_le, 0, RX_LE_BYTES);
  833. for (i = 0; i < sky2->rx_pending; i++) {
  834. struct rx_ring_info *re = sky2->rx_ring + i;
  835. if (re->skb) {
  836. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  837. kfree_skb(re->skb);
  838. re->skb = NULL;
  839. }
  840. }
  841. }
  842. /* Basic MII support */
  843. static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  844. {
  845. struct mii_ioctl_data *data = if_mii(ifr);
  846. struct sky2_port *sky2 = netdev_priv(dev);
  847. struct sky2_hw *hw = sky2->hw;
  848. int err = -EOPNOTSUPP;
  849. if (!netif_running(dev))
  850. return -ENODEV; /* Phy still in reset */
  851. switch (cmd) {
  852. case SIOCGMIIPHY:
  853. data->phy_id = PHY_ADDR_MARV;
  854. /* fallthru */
  855. case SIOCGMIIREG: {
  856. u16 val = 0;
  857. spin_lock_bh(&sky2->phy_lock);
  858. err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
  859. spin_unlock_bh(&sky2->phy_lock);
  860. data->val_out = val;
  861. break;
  862. }
  863. case SIOCSMIIREG:
  864. if (!capable(CAP_NET_ADMIN))
  865. return -EPERM;
  866. spin_lock_bh(&sky2->phy_lock);
  867. err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
  868. data->val_in);
  869. spin_unlock_bh(&sky2->phy_lock);
  870. break;
  871. }
  872. return err;
  873. }
  874. #ifdef SKY2_VLAN_TAG_USED
  875. static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  876. {
  877. struct sky2_port *sky2 = netdev_priv(dev);
  878. struct sky2_hw *hw = sky2->hw;
  879. u16 port = sky2->port;
  880. netif_tx_lock_bh(dev);
  881. netif_poll_disable(sky2->hw->dev[0]);
  882. sky2->vlgrp = grp;
  883. if (grp) {
  884. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  885. RX_VLAN_STRIP_ON);
  886. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  887. TX_VLAN_TAG_ON);
  888. } else {
  889. sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
  890. RX_VLAN_STRIP_OFF);
  891. sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T),
  892. TX_VLAN_TAG_OFF);
  893. }
  894. netif_poll_enable(sky2->hw->dev[0]);
  895. netif_tx_unlock_bh(dev);
  896. }
  897. #endif
  898. /*
  899. * Allocate an skb for receiving. If the MTU is large enough
  900. * make the skb non-linear with a fragment list of pages.
  901. *
  902. * It appears the hardware has a bug in the FIFO logic that
  903. * cause it to hang if the FIFO gets overrun and the receive buffer
  904. * is not 64 byte aligned. The buffer returned from netdev_alloc_skb is
  905. * aligned except if slab debugging is enabled.
  906. */
  907. static struct sk_buff *sky2_rx_alloc(struct sky2_port *sky2)
  908. {
  909. struct sk_buff *skb;
  910. unsigned long p;
  911. int i;
  912. skb = netdev_alloc_skb(sky2->netdev, sky2->rx_data_size + RX_SKB_ALIGN);
  913. if (!skb)
  914. goto nomem;
  915. p = (unsigned long) skb->data;
  916. skb_reserve(skb, ALIGN(p, RX_SKB_ALIGN) - p);
  917. for (i = 0; i < sky2->rx_nfrags; i++) {
  918. struct page *page = alloc_page(GFP_ATOMIC);
  919. if (!page)
  920. goto free_partial;
  921. skb_fill_page_desc(skb, i, page, 0, PAGE_SIZE);
  922. }
  923. return skb;
  924. free_partial:
  925. kfree_skb(skb);
  926. nomem:
  927. return NULL;
  928. }
  929. /*
  930. * Allocate and setup receiver buffer pool.
  931. * Normal case this ends up creating one list element for skb
  932. * in the receive ring. Worst case if using large MTU and each
  933. * allocation falls on a different 64 bit region, that results
  934. * in 6 list elements per ring entry.
  935. * One element is used for checksum enable/disable, and one
  936. * extra to avoid wrap.
  937. */
  938. static int sky2_rx_start(struct sky2_port *sky2)
  939. {
  940. struct sky2_hw *hw = sky2->hw;
  941. struct rx_ring_info *re;
  942. unsigned rxq = rxqaddr[sky2->port];
  943. unsigned i, size, space, thresh;
  944. sky2->rx_put = sky2->rx_next = 0;
  945. sky2_qset(hw, rxq);
  946. /* On PCI express lowering the watermark gives better performance */
  947. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  948. sky2_write32(hw, Q_ADDR(rxq, Q_WM), BMU_WM_PEX);
  949. /* These chips have no ram buffer?
  950. * MAC Rx RAM Read is controlled by hardware */
  951. if (hw->chip_id == CHIP_ID_YUKON_EC_U &&
  952. (hw->chip_rev == CHIP_REV_YU_EC_U_A1
  953. || hw->chip_rev == CHIP_REV_YU_EC_U_B0))
  954. sky2_write32(hw, Q_ADDR(rxq, Q_TEST), F_M_RX_RAM_DIS);
  955. sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
  956. rx_set_checksum(sky2);
  957. /* Space needed for frame data + headers rounded up */
  958. size = ALIGN(sky2->netdev->mtu + ETH_HLEN + VLAN_HLEN, 8)
  959. + 8;
  960. /* Stopping point for hardware truncation */
  961. thresh = (size - 8) / sizeof(u32);
  962. /* Account for overhead of skb - to avoid order > 0 allocation */
  963. space = SKB_DATA_ALIGN(size) + NET_SKB_PAD
  964. + sizeof(struct skb_shared_info);
  965. sky2->rx_nfrags = space >> PAGE_SHIFT;
  966. BUG_ON(sky2->rx_nfrags > ARRAY_SIZE(re->frag_addr));
  967. if (sky2->rx_nfrags != 0) {
  968. /* Compute residue after pages */
  969. space = sky2->rx_nfrags << PAGE_SHIFT;
  970. if (space < size)
  971. size -= space;
  972. else
  973. size = 0;
  974. /* Optimize to handle small packets and headers */
  975. if (size < copybreak)
  976. size = copybreak;
  977. if (size < ETH_HLEN)
  978. size = ETH_HLEN;
  979. }
  980. sky2->rx_data_size = size;
  981. /* Fill Rx ring */
  982. for (i = 0; i < sky2->rx_pending; i++) {
  983. re = sky2->rx_ring + i;
  984. re->skb = sky2_rx_alloc(sky2);
  985. if (!re->skb)
  986. goto nomem;
  987. sky2_rx_map_skb(hw->pdev, re, sky2->rx_data_size);
  988. sky2_rx_submit(sky2, re);
  989. }
  990. /*
  991. * The receiver hangs if it receives frames larger than the
  992. * packet buffer. As a workaround, truncate oversize frames, but
  993. * the register is limited to 9 bits, so if you do frames > 2052
  994. * you better get the MTU right!
  995. */
  996. if (thresh > 0x1ff)
  997. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_OFF);
  998. else {
  999. sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), thresh);
  1000. sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
  1001. }
  1002. /* Tell chip about available buffers */
  1003. sky2_put_idx(hw, rxq, sky2->rx_put);
  1004. return 0;
  1005. nomem:
  1006. sky2_rx_clean(sky2);
  1007. return -ENOMEM;
  1008. }
  1009. /* Bring up network interface. */
  1010. static int sky2_up(struct net_device *dev)
  1011. {
  1012. struct sky2_port *sky2 = netdev_priv(dev);
  1013. struct sky2_hw *hw = sky2->hw;
  1014. unsigned port = sky2->port;
  1015. u32 ramsize, imask;
  1016. int cap, err = -ENOMEM;
  1017. struct net_device *otherdev = hw->dev[sky2->port^1];
  1018. /*
  1019. * On dual port PCI-X card, there is an problem where status
  1020. * can be received out of order due to split transactions
  1021. */
  1022. if (otherdev && netif_running(otherdev) &&
  1023. (cap = pci_find_capability(hw->pdev, PCI_CAP_ID_PCIX))) {
  1024. struct sky2_port *osky2 = netdev_priv(otherdev);
  1025. u16 cmd;
  1026. cmd = sky2_pci_read16(hw, cap + PCI_X_CMD);
  1027. cmd &= ~PCI_X_CMD_MAX_SPLIT;
  1028. sky2_pci_write16(hw, cap + PCI_X_CMD, cmd);
  1029. sky2->rx_csum = 0;
  1030. osky2->rx_csum = 0;
  1031. }
  1032. if (netif_msg_ifup(sky2))
  1033. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  1034. /* must be power of 2 */
  1035. sky2->tx_le = pci_alloc_consistent(hw->pdev,
  1036. TX_RING_SIZE *
  1037. sizeof(struct sky2_tx_le),
  1038. &sky2->tx_le_map);
  1039. if (!sky2->tx_le)
  1040. goto err_out;
  1041. sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
  1042. GFP_KERNEL);
  1043. if (!sky2->tx_ring)
  1044. goto err_out;
  1045. sky2->tx_prod = sky2->tx_cons = 0;
  1046. sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
  1047. &sky2->rx_le_map);
  1048. if (!sky2->rx_le)
  1049. goto err_out;
  1050. memset(sky2->rx_le, 0, RX_LE_BYTES);
  1051. sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct rx_ring_info),
  1052. GFP_KERNEL);
  1053. if (!sky2->rx_ring)
  1054. goto err_out;
  1055. sky2_phy_power(hw, port, 1);
  1056. sky2_mac_init(hw, port);
  1057. /* Register is number of 4K blocks on internal RAM buffer. */
  1058. ramsize = sky2_read8(hw, B2_E_0) * 4;
  1059. printk(KERN_INFO PFX "%s: ram buffer %dK\n", dev->name, ramsize);
  1060. if (ramsize > 0) {
  1061. u32 rxspace;
  1062. if (ramsize < 16)
  1063. rxspace = ramsize / 2;
  1064. else
  1065. rxspace = 8 + (2*(ramsize - 16))/3;
  1066. sky2_ramset(hw, rxqaddr[port], 0, rxspace);
  1067. sky2_ramset(hw, txqaddr[port], rxspace, ramsize - rxspace);
  1068. /* Make sure SyncQ is disabled */
  1069. sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
  1070. RB_RST_SET);
  1071. }
  1072. sky2_qset(hw, txqaddr[port]);
  1073. /* This is copied from sk98lin 10.0.5.3; no one tells me about erratta's */
  1074. if (hw->chip_id == CHIP_ID_YUKON_EX && hw->chip_rev == CHIP_REV_YU_EX_B0)
  1075. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_TEST), F_TX_CHK_AUTO_OFF);
  1076. /* Set almost empty threshold */
  1077. if (hw->chip_id == CHIP_ID_YUKON_EC_U
  1078. && hw->chip_rev == CHIP_REV_YU_EC_U_A0)
  1079. sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), ECU_TXFF_LEV);
  1080. sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
  1081. TX_RING_SIZE - 1);
  1082. err = sky2_rx_start(sky2);
  1083. if (err)
  1084. goto err_out;
  1085. /* Enable interrupts from phy/mac for port */
  1086. imask = sky2_read32(hw, B0_IMSK);
  1087. imask |= portirq_msk[port];
  1088. sky2_write32(hw, B0_IMSK, imask);
  1089. return 0;
  1090. err_out:
  1091. if (sky2->rx_le) {
  1092. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1093. sky2->rx_le, sky2->rx_le_map);
  1094. sky2->rx_le = NULL;
  1095. }
  1096. if (sky2->tx_le) {
  1097. pci_free_consistent(hw->pdev,
  1098. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1099. sky2->tx_le, sky2->tx_le_map);
  1100. sky2->tx_le = NULL;
  1101. }
  1102. kfree(sky2->tx_ring);
  1103. kfree(sky2->rx_ring);
  1104. sky2->tx_ring = NULL;
  1105. sky2->rx_ring = NULL;
  1106. return err;
  1107. }
  1108. /* Modular subtraction in ring */
  1109. static inline int tx_dist(unsigned tail, unsigned head)
  1110. {
  1111. return (head - tail) & (TX_RING_SIZE - 1);
  1112. }
  1113. /* Number of list elements available for next tx */
  1114. static inline int tx_avail(const struct sky2_port *sky2)
  1115. {
  1116. return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
  1117. }
  1118. /* Estimate of number of transmit list elements required */
  1119. static unsigned tx_le_req(const struct sk_buff *skb)
  1120. {
  1121. unsigned count;
  1122. count = sizeof(dma_addr_t) / sizeof(u32);
  1123. count += skb_shinfo(skb)->nr_frags * count;
  1124. if (skb_is_gso(skb))
  1125. ++count;
  1126. if (skb->ip_summed == CHECKSUM_PARTIAL)
  1127. ++count;
  1128. return count;
  1129. }
  1130. /*
  1131. * Put one packet in ring for transmit.
  1132. * A single packet can generate multiple list elements, and
  1133. * the number of ring elements will probably be less than the number
  1134. * of list elements used.
  1135. */
  1136. static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  1137. {
  1138. struct sky2_port *sky2 = netdev_priv(dev);
  1139. struct sky2_hw *hw = sky2->hw;
  1140. struct sky2_tx_le *le = NULL;
  1141. struct tx_ring_info *re;
  1142. unsigned i, len;
  1143. dma_addr_t mapping;
  1144. u32 addr64;
  1145. u16 mss;
  1146. u8 ctrl;
  1147. if (unlikely(tx_avail(sky2) < tx_le_req(skb)))
  1148. return NETDEV_TX_BUSY;
  1149. if (unlikely(netif_msg_tx_queued(sky2)))
  1150. printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
  1151. dev->name, sky2->tx_prod, skb->len);
  1152. len = skb_headlen(skb);
  1153. mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  1154. addr64 = high32(mapping);
  1155. /* Send high bits if changed or crosses boundary */
  1156. if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
  1157. le = get_tx_le(sky2);
  1158. le->addr = cpu_to_le32(addr64);
  1159. le->opcode = OP_ADDR64 | HW_OWNER;
  1160. sky2->tx_addr64 = high32(mapping + len);
  1161. }
  1162. /* Check for TCP Segmentation Offload */
  1163. mss = skb_shinfo(skb)->gso_size;
  1164. if (mss != 0) {
  1165. if (hw->chip_id != CHIP_ID_YUKON_EX)
  1166. mss += ETH_HLEN + ip_hdrlen(skb) + tcp_hdrlen(skb);
  1167. if (mss != sky2->tx_last_mss) {
  1168. le = get_tx_le(sky2);
  1169. le->addr = cpu_to_le32(mss);
  1170. if (hw->chip_id == CHIP_ID_YUKON_EX)
  1171. le->opcode = OP_MSS | HW_OWNER;
  1172. else
  1173. le->opcode = OP_LRGLEN | HW_OWNER;
  1174. sky2->tx_last_mss = mss;
  1175. }
  1176. }
  1177. ctrl = 0;
  1178. #ifdef SKY2_VLAN_TAG_USED
  1179. /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
  1180. if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
  1181. if (!le) {
  1182. le = get_tx_le(sky2);
  1183. le->addr = 0;
  1184. le->opcode = OP_VLAN|HW_OWNER;
  1185. } else
  1186. le->opcode |= OP_VLAN;
  1187. le->length = cpu_to_be16(vlan_tx_tag_get(skb));
  1188. ctrl |= INS_VLAN;
  1189. }
  1190. #endif
  1191. /* Handle TCP checksum offload */
  1192. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1193. /* On Yukon EX (some versions) encoding change. */
  1194. if (hw->chip_id == CHIP_ID_YUKON_EX
  1195. && hw->chip_rev != CHIP_REV_YU_EX_B0)
  1196. ctrl |= CALSUM; /* auto checksum */
  1197. else {
  1198. const unsigned offset = skb_transport_offset(skb);
  1199. u32 tcpsum;
  1200. tcpsum = offset << 16; /* sum start */
  1201. tcpsum |= offset + skb->csum_offset; /* sum write */
  1202. ctrl |= CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
  1203. if (ip_hdr(skb)->protocol == IPPROTO_UDP)
  1204. ctrl |= UDPTCP;
  1205. if (tcpsum != sky2->tx_tcpsum) {
  1206. sky2->tx_tcpsum = tcpsum;
  1207. le = get_tx_le(sky2);
  1208. le->addr = cpu_to_le32(tcpsum);
  1209. le->length = 0; /* initial checksum value */
  1210. le->ctrl = 1; /* one packet */
  1211. le->opcode = OP_TCPLISW | HW_OWNER;
  1212. }
  1213. }
  1214. }
  1215. le = get_tx_le(sky2);
  1216. le->addr = cpu_to_le32((u32) mapping);
  1217. le->length = cpu_to_le16(len);
  1218. le->ctrl = ctrl;
  1219. le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
  1220. re = tx_le_re(sky2, le);
  1221. re->skb = skb;
  1222. pci_unmap_addr_set(re, mapaddr, mapping);
  1223. pci_unmap_len_set(re, maplen, len);
  1224. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  1225. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1226. mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  1227. frag->size, PCI_DMA_TODEVICE);
  1228. addr64 = high32(mapping);
  1229. if (addr64 != sky2->tx_addr64) {
  1230. le = get_tx_le(sky2);
  1231. le->addr = cpu_to_le32(addr64);
  1232. le->ctrl = 0;
  1233. le->opcode = OP_ADDR64 | HW_OWNER;
  1234. sky2->tx_addr64 = addr64;
  1235. }
  1236. le = get_tx_le(sky2);
  1237. le->addr = cpu_to_le32((u32) mapping);
  1238. le->length = cpu_to_le16(frag->size);
  1239. le->ctrl = ctrl;
  1240. le->opcode = OP_BUFFER | HW_OWNER;
  1241. re = tx_le_re(sky2, le);
  1242. re->skb = skb;
  1243. pci_unmap_addr_set(re, mapaddr, mapping);
  1244. pci_unmap_len_set(re, maplen, frag->size);
  1245. }
  1246. le->ctrl |= EOP;
  1247. if (tx_avail(sky2) <= MAX_SKB_TX_LE)
  1248. netif_stop_queue(dev);
  1249. sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
  1250. dev->trans_start = jiffies;
  1251. return NETDEV_TX_OK;
  1252. }
  1253. /*
  1254. * Free ring elements from starting at tx_cons until "done"
  1255. *
  1256. * NB: the hardware will tell us about partial completion of multi-part
  1257. * buffers so make sure not to free skb to early.
  1258. */
  1259. static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
  1260. {
  1261. struct net_device *dev = sky2->netdev;
  1262. struct pci_dev *pdev = sky2->hw->pdev;
  1263. unsigned idx;
  1264. BUG_ON(done >= TX_RING_SIZE);
  1265. for (idx = sky2->tx_cons; idx != done;
  1266. idx = RING_NEXT(idx, TX_RING_SIZE)) {
  1267. struct sky2_tx_le *le = sky2->tx_le + idx;
  1268. struct tx_ring_info *re = sky2->tx_ring + idx;
  1269. switch(le->opcode & ~HW_OWNER) {
  1270. case OP_LARGESEND:
  1271. case OP_PACKET:
  1272. pci_unmap_single(pdev,
  1273. pci_unmap_addr(re, mapaddr),
  1274. pci_unmap_len(re, maplen),
  1275. PCI_DMA_TODEVICE);
  1276. break;
  1277. case OP_BUFFER:
  1278. pci_unmap_page(pdev, pci_unmap_addr(re, mapaddr),
  1279. pci_unmap_len(re, maplen),
  1280. PCI_DMA_TODEVICE);
  1281. break;
  1282. }
  1283. if (le->ctrl & EOP) {
  1284. if (unlikely(netif_msg_tx_done(sky2)))
  1285. printk(KERN_DEBUG "%s: tx done %u\n",
  1286. dev->name, idx);
  1287. sky2->net_stats.tx_packets++;
  1288. sky2->net_stats.tx_bytes += re->skb->len;
  1289. dev_kfree_skb_any(re->skb);
  1290. }
  1291. le->opcode = 0; /* paranoia */
  1292. }
  1293. sky2->tx_cons = idx;
  1294. smp_mb();
  1295. if (tx_avail(sky2) > MAX_SKB_TX_LE + 4)
  1296. netif_wake_queue(dev);
  1297. }
  1298. /* Cleanup all untransmitted buffers, assume transmitter not running */
  1299. static void sky2_tx_clean(struct net_device *dev)
  1300. {
  1301. struct sky2_port *sky2 = netdev_priv(dev);
  1302. netif_tx_lock_bh(dev);
  1303. sky2_tx_complete(sky2, sky2->tx_prod);
  1304. netif_tx_unlock_bh(dev);
  1305. }
  1306. /* Network shutdown */
  1307. static int sky2_down(struct net_device *dev)
  1308. {
  1309. struct sky2_port *sky2 = netdev_priv(dev);
  1310. struct sky2_hw *hw = sky2->hw;
  1311. unsigned port = sky2->port;
  1312. u16 ctrl;
  1313. u32 imask;
  1314. /* Never really got started! */
  1315. if (!sky2->tx_le)
  1316. return 0;
  1317. if (netif_msg_ifdown(sky2))
  1318. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  1319. /* Stop more packets from being queued */
  1320. netif_stop_queue(dev);
  1321. netif_carrier_off(dev);
  1322. /* Disable port IRQ */
  1323. imask = sky2_read32(hw, B0_IMSK);
  1324. imask &= ~portirq_msk[port];
  1325. sky2_write32(hw, B0_IMSK, imask);
  1326. sky2_gmac_reset(hw, port);
  1327. /* Stop transmitter */
  1328. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
  1329. sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
  1330. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  1331. RB_RST_SET | RB_DIS_OP_MD);
  1332. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1333. ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
  1334. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1335. sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1336. /* Workaround shared GMAC reset */
  1337. if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
  1338. && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
  1339. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1340. /* Disable Force Sync bit and Enable Alloc bit */
  1341. sky2_write8(hw, SK_REG(port, TXA_CTRL),
  1342. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  1343. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  1344. sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  1345. sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  1346. /* Reset the PCI FIFO of the async Tx queue */
  1347. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
  1348. BMU_RST_SET | BMU_FIFO_RST);
  1349. /* Reset the Tx prefetch units */
  1350. sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
  1351. PREF_UNIT_RST_SET);
  1352. sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  1353. sky2_rx_stop(sky2);
  1354. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  1355. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  1356. sky2_phy_power(hw, port, 0);
  1357. /* turn off LED's */
  1358. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  1359. synchronize_irq(hw->pdev->irq);
  1360. sky2_tx_clean(dev);
  1361. sky2_rx_clean(sky2);
  1362. pci_free_consistent(hw->pdev, RX_LE_BYTES,
  1363. sky2->rx_le, sky2->rx_le_map);
  1364. kfree(sky2->rx_ring);
  1365. pci_free_consistent(hw->pdev,
  1366. TX_RING_SIZE * sizeof(struct sky2_tx_le),
  1367. sky2->tx_le, sky2->tx_le_map);
  1368. kfree(sky2->tx_ring);
  1369. sky2->tx_le = NULL;
  1370. sky2->rx_le = NULL;
  1371. sky2->rx_ring = NULL;
  1372. sky2->tx_ring = NULL;
  1373. return 0;
  1374. }
  1375. static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
  1376. {
  1377. if (!sky2_is_copper(hw))
  1378. return SPEED_1000;
  1379. if (hw->chip_id == CHIP_ID_YUKON_FE)
  1380. return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
  1381. switch (aux & PHY_M_PS_SPEED_MSK) {
  1382. case PHY_M_PS_SPEED_1000:
  1383. return SPEED_1000;
  1384. case PHY_M_PS_SPEED_100:
  1385. return SPEED_100;
  1386. default:
  1387. return SPEED_10;
  1388. }
  1389. }
  1390. static void sky2_link_up(struct sky2_port *sky2)
  1391. {
  1392. struct sky2_hw *hw = sky2->hw;
  1393. unsigned port = sky2->port;
  1394. u16 reg;
  1395. static const char *fc_name[] = {
  1396. [FC_NONE] = "none",
  1397. [FC_TX] = "tx",
  1398. [FC_RX] = "rx",
  1399. [FC_BOTH] = "both",
  1400. };
  1401. /* enable Rx/Tx */
  1402. reg = gma_read16(hw, port, GM_GP_CTRL);
  1403. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1404. gma_write16(hw, port, GM_GP_CTRL, reg);
  1405. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
  1406. netif_carrier_on(sky2->netdev);
  1407. netif_wake_queue(sky2->netdev);
  1408. /* Turn on link LED */
  1409. sky2_write8(hw, SK_REG(port, LNK_LED_REG),
  1410. LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
  1411. if (hw->chip_id == CHIP_ID_YUKON_XL
  1412. || hw->chip_id == CHIP_ID_YUKON_EC_U
  1413. || hw->chip_id == CHIP_ID_YUKON_EX) {
  1414. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  1415. u16 led = PHY_M_LEDC_LOS_CTRL(1); /* link active */
  1416. switch(sky2->speed) {
  1417. case SPEED_10:
  1418. led |= PHY_M_LEDC_INIT_CTRL(7);
  1419. break;
  1420. case SPEED_100:
  1421. led |= PHY_M_LEDC_STA1_CTRL(7);
  1422. break;
  1423. case SPEED_1000:
  1424. led |= PHY_M_LEDC_STA0_CTRL(7);
  1425. break;
  1426. }
  1427. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  1428. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, led);
  1429. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  1430. }
  1431. if (netif_msg_link(sky2))
  1432. printk(KERN_INFO PFX
  1433. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  1434. sky2->netdev->name, sky2->speed,
  1435. sky2->duplex == DUPLEX_FULL ? "full" : "half",
  1436. fc_name[sky2->flow_status]);
  1437. }
  1438. static void sky2_link_down(struct sky2_port *sky2)
  1439. {
  1440. struct sky2_hw *hw = sky2->hw;
  1441. unsigned port = sky2->port;
  1442. u16 reg;
  1443. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
  1444. reg = gma_read16(hw, port, GM_GP_CTRL);
  1445. reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1446. gma_write16(hw, port, GM_GP_CTRL, reg);
  1447. netif_carrier_off(sky2->netdev);
  1448. netif_stop_queue(sky2->netdev);
  1449. /* Turn on link LED */
  1450. sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  1451. if (netif_msg_link(sky2))
  1452. printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
  1453. sky2_phy_init(hw, port);
  1454. }
  1455. static enum flow_control sky2_flow(int rx, int tx)
  1456. {
  1457. if (rx)
  1458. return tx ? FC_BOTH : FC_RX;
  1459. else
  1460. return tx ? FC_TX : FC_NONE;
  1461. }
  1462. static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
  1463. {
  1464. struct sky2_hw *hw = sky2->hw;
  1465. unsigned port = sky2->port;
  1466. u16 advert, lpa;
  1467. advert = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1468. lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
  1469. if (lpa & PHY_M_AN_RF) {
  1470. printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
  1471. return -1;
  1472. }
  1473. if (!(aux & PHY_M_PS_SPDUP_RES)) {
  1474. printk(KERN_ERR PFX "%s: speed/duplex mismatch",
  1475. sky2->netdev->name);
  1476. return -1;
  1477. }
  1478. sky2->speed = sky2_phy_speed(hw, aux);
  1479. sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1480. /* Since the pause result bits seem to in different positions on
  1481. * different chips. look at registers.
  1482. */
  1483. if (!sky2_is_copper(hw)) {
  1484. /* Shift for bits in fiber PHY */
  1485. advert &= ~(ADVERTISE_PAUSE_CAP|ADVERTISE_PAUSE_ASYM);
  1486. lpa &= ~(LPA_PAUSE_CAP|LPA_PAUSE_ASYM);
  1487. if (advert & ADVERTISE_1000XPAUSE)
  1488. advert |= ADVERTISE_PAUSE_CAP;
  1489. if (advert & ADVERTISE_1000XPSE_ASYM)
  1490. advert |= ADVERTISE_PAUSE_ASYM;
  1491. if (lpa & LPA_1000XPAUSE)
  1492. lpa |= LPA_PAUSE_CAP;
  1493. if (lpa & LPA_1000XPAUSE_ASYM)
  1494. lpa |= LPA_PAUSE_ASYM;
  1495. }
  1496. sky2->flow_status = FC_NONE;
  1497. if (advert & ADVERTISE_PAUSE_CAP) {
  1498. if (lpa & LPA_PAUSE_CAP)
  1499. sky2->flow_status = FC_BOTH;
  1500. else if (advert & ADVERTISE_PAUSE_ASYM)
  1501. sky2->flow_status = FC_RX;
  1502. } else if (advert & ADVERTISE_PAUSE_ASYM) {
  1503. if ((lpa & LPA_PAUSE_CAP) && (lpa & LPA_PAUSE_ASYM))
  1504. sky2->flow_status = FC_TX;
  1505. }
  1506. if (sky2->duplex == DUPLEX_HALF && sky2->speed < SPEED_1000
  1507. && !(hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX))
  1508. sky2->flow_status = FC_NONE;
  1509. if (sky2->flow_status & FC_TX)
  1510. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1511. else
  1512. sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1513. return 0;
  1514. }
  1515. /* Interrupt from PHY */
  1516. static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
  1517. {
  1518. struct net_device *dev = hw->dev[port];
  1519. struct sky2_port *sky2 = netdev_priv(dev);
  1520. u16 istatus, phystat;
  1521. if (!netif_running(dev))
  1522. return;
  1523. spin_lock(&sky2->phy_lock);
  1524. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1525. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1526. if (netif_msg_intr(sky2))
  1527. printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1528. sky2->netdev->name, istatus, phystat);
  1529. if (sky2->autoneg == AUTONEG_ENABLE && (istatus & PHY_M_IS_AN_COMPL)) {
  1530. if (sky2_autoneg_done(sky2, phystat) == 0)
  1531. sky2_link_up(sky2);
  1532. goto out;
  1533. }
  1534. if (istatus & PHY_M_IS_LSP_CHANGE)
  1535. sky2->speed = sky2_phy_speed(hw, phystat);
  1536. if (istatus & PHY_M_IS_DUP_CHANGE)
  1537. sky2->duplex =
  1538. (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1539. if (istatus & PHY_M_IS_LST_CHANGE) {
  1540. if (phystat & PHY_M_PS_LINK_UP)
  1541. sky2_link_up(sky2);
  1542. else
  1543. sky2_link_down(sky2);
  1544. }
  1545. out:
  1546. spin_unlock(&sky2->phy_lock);
  1547. }
  1548. /* Transmit timeout is only called if we are running, carrier is up
  1549. * and tx queue is full (stopped).
  1550. */
  1551. static void sky2_tx_timeout(struct net_device *dev)
  1552. {
  1553. struct sky2_port *sky2 = netdev_priv(dev);
  1554. struct sky2_hw *hw = sky2->hw;
  1555. if (netif_msg_timer(sky2))
  1556. printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
  1557. printk(KERN_DEBUG PFX "%s: transmit ring %u .. %u report=%u done=%u\n",
  1558. dev->name, sky2->tx_cons, sky2->tx_prod,
  1559. sky2_read16(hw, sky2->port == 0 ? STAT_TXA1_RIDX : STAT_TXA2_RIDX),
  1560. sky2_read16(hw, Q_ADDR(txqaddr[sky2->port], Q_DONE)));
  1561. /* can't restart safely under softirq */
  1562. schedule_work(&hw->restart_work);
  1563. }
  1564. static int sky2_change_mtu(struct net_device *dev, int new_mtu)
  1565. {
  1566. struct sky2_port *sky2 = netdev_priv(dev);
  1567. struct sky2_hw *hw = sky2->hw;
  1568. unsigned port = sky2->port;
  1569. int err;
  1570. u16 ctl, mode;
  1571. u32 imask;
  1572. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  1573. return -EINVAL;
  1574. if (new_mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_FE)
  1575. return -EINVAL;
  1576. if (!netif_running(dev)) {
  1577. dev->mtu = new_mtu;
  1578. return 0;
  1579. }
  1580. imask = sky2_read32(hw, B0_IMSK);
  1581. sky2_write32(hw, B0_IMSK, 0);
  1582. dev->trans_start = jiffies; /* prevent tx timeout */
  1583. netif_stop_queue(dev);
  1584. netif_poll_disable(hw->dev[0]);
  1585. synchronize_irq(hw->pdev->irq);
  1586. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
  1587. sky2_set_tx_stfwd(hw, port);
  1588. ctl = gma_read16(hw, port, GM_GP_CTRL);
  1589. gma_write16(hw, port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
  1590. sky2_rx_stop(sky2);
  1591. sky2_rx_clean(sky2);
  1592. dev->mtu = new_mtu;
  1593. mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
  1594. GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1595. if (dev->mtu > ETH_DATA_LEN)
  1596. mode |= GM_SMOD_JUMBO_ENA;
  1597. gma_write16(hw, port, GM_SERIAL_MODE, mode);
  1598. sky2_write8(hw, RB_ADDR(rxqaddr[port], RB_CTRL), RB_ENA_OP_MD);
  1599. err = sky2_rx_start(sky2);
  1600. sky2_write32(hw, B0_IMSK, imask);
  1601. if (err)
  1602. dev_close(dev);
  1603. else {
  1604. gma_write16(hw, port, GM_GP_CTRL, ctl);
  1605. netif_poll_enable(hw->dev[0]);
  1606. netif_wake_queue(dev);
  1607. }
  1608. return err;
  1609. }
  1610. /* For small just reuse existing skb for next receive */
  1611. static struct sk_buff *receive_copy(struct sky2_port *sky2,
  1612. const struct rx_ring_info *re,
  1613. unsigned length)
  1614. {
  1615. struct sk_buff *skb;
  1616. skb = netdev_alloc_skb(sky2->netdev, length + 2);
  1617. if (likely(skb)) {
  1618. skb_reserve(skb, 2);
  1619. pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->data_addr,
  1620. length, PCI_DMA_FROMDEVICE);
  1621. skb_copy_from_linear_data(re->skb, skb->data, length);
  1622. skb->ip_summed = re->skb->ip_summed;
  1623. skb->csum = re->skb->csum;
  1624. pci_dma_sync_single_for_device(sky2->hw->pdev, re->data_addr,
  1625. length, PCI_DMA_FROMDEVICE);
  1626. re->skb->ip_summed = CHECKSUM_NONE;
  1627. skb_put(skb, length);
  1628. }
  1629. return skb;
  1630. }
  1631. /* Adjust length of skb with fragments to match received data */
  1632. static void skb_put_frags(struct sk_buff *skb, unsigned int hdr_space,
  1633. unsigned int length)
  1634. {
  1635. int i, num_frags;
  1636. unsigned int size;
  1637. /* put header into skb */
  1638. size = min(length, hdr_space);
  1639. skb->tail += size;
  1640. skb->len += size;
  1641. length -= size;
  1642. num_frags = skb_shinfo(skb)->nr_frags;
  1643. for (i = 0; i < num_frags; i++) {
  1644. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  1645. if (length == 0) {
  1646. /* don't need this page */
  1647. __free_page(frag->page);
  1648. --skb_shinfo(skb)->nr_frags;
  1649. } else {
  1650. size = min(length, (unsigned) PAGE_SIZE);
  1651. frag->size = size;
  1652. skb->data_len += size;
  1653. skb->truesize += size;
  1654. skb->len += size;
  1655. length -= size;
  1656. }
  1657. }
  1658. }
  1659. /* Normal packet - take skb from ring element and put in a new one */
  1660. static struct sk_buff *receive_new(struct sky2_port *sky2,
  1661. struct rx_ring_info *re,
  1662. unsigned int length)
  1663. {
  1664. struct sk_buff *skb, *nskb;
  1665. unsigned hdr_space = sky2->rx_data_size;
  1666. pr_debug(PFX "receive new length=%d\n", length);
  1667. /* Don't be tricky about reusing pages (yet) */
  1668. nskb = sky2_rx_alloc(sky2);
  1669. if (unlikely(!nskb))
  1670. return NULL;
  1671. skb = re->skb;
  1672. sky2_rx_unmap_skb(sky2->hw->pdev, re);
  1673. prefetch(skb->data);
  1674. re->skb = nskb;
  1675. sky2_rx_map_skb(sky2->hw->pdev, re, hdr_space);
  1676. if (skb_shinfo(skb)->nr_frags)
  1677. skb_put_frags(skb, hdr_space, length);
  1678. else
  1679. skb_put(skb, length);
  1680. return skb;
  1681. }
  1682. /*
  1683. * Receive one packet.
  1684. * For larger packets, get new buffer.
  1685. */
  1686. static struct sk_buff *sky2_receive(struct net_device *dev,
  1687. u16 length, u32 status)
  1688. {
  1689. struct sky2_port *sky2 = netdev_priv(dev);
  1690. struct rx_ring_info *re = sky2->rx_ring + sky2->rx_next;
  1691. struct sk_buff *skb = NULL;
  1692. if (unlikely(netif_msg_rx_status(sky2)))
  1693. printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
  1694. dev->name, sky2->rx_next, status, length);
  1695. sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
  1696. prefetch(sky2->rx_ring + sky2->rx_next);
  1697. if (status & GMR_FS_ANY_ERR)
  1698. goto error;
  1699. if (!(status & GMR_FS_RX_OK))
  1700. goto resubmit;
  1701. if (length < copybreak)
  1702. skb = receive_copy(sky2, re, length);
  1703. else
  1704. skb = receive_new(sky2, re, length);
  1705. resubmit:
  1706. sky2_rx_submit(sky2, re);
  1707. return skb;
  1708. error:
  1709. ++sky2->net_stats.rx_errors;
  1710. if (status & GMR_FS_RX_FF_OV) {
  1711. sky2->net_stats.rx_over_errors++;
  1712. goto resubmit;
  1713. }
  1714. if (netif_msg_rx_err(sky2) && net_ratelimit())
  1715. printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
  1716. dev->name, status, length);
  1717. if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
  1718. sky2->net_stats.rx_length_errors++;
  1719. if (status & GMR_FS_FRAGMENT)
  1720. sky2->net_stats.rx_frame_errors++;
  1721. if (status & GMR_FS_CRC_ERR)
  1722. sky2->net_stats.rx_crc_errors++;
  1723. goto resubmit;
  1724. }
  1725. /* Transmit complete */
  1726. static inline void sky2_tx_done(struct net_device *dev, u16 last)
  1727. {
  1728. struct sky2_port *sky2 = netdev_priv(dev);
  1729. if (netif_running(dev)) {
  1730. netif_tx_lock(dev);
  1731. sky2_tx_complete(sky2, last);
  1732. netif_tx_unlock(dev);
  1733. }
  1734. }
  1735. /* Process status response ring */
  1736. static int sky2_status_intr(struct sky2_hw *hw, int to_do)
  1737. {
  1738. struct sky2_port *sky2;
  1739. int work_done = 0;
  1740. unsigned buf_write[2] = { 0, 0 };
  1741. u16 hwidx = sky2_read16(hw, STAT_PUT_IDX);
  1742. rmb();
  1743. while (hw->st_idx != hwidx) {
  1744. struct sky2_status_le *le = hw->st_le + hw->st_idx;
  1745. unsigned port = le->css & CSS_LINK_BIT;
  1746. struct net_device *dev;
  1747. struct sk_buff *skb;
  1748. u32 status;
  1749. u16 length;
  1750. hw->st_idx = RING_NEXT(hw->st_idx, STATUS_RING_SIZE);
  1751. dev = hw->dev[port];
  1752. sky2 = netdev_priv(dev);
  1753. length = le16_to_cpu(le->length);
  1754. status = le32_to_cpu(le->status);
  1755. switch (le->opcode & ~HW_OWNER) {
  1756. case OP_RXSTAT:
  1757. skb = sky2_receive(dev, length, status);
  1758. if (unlikely(!skb)) {
  1759. sky2->net_stats.rx_dropped++;
  1760. goto force_update;
  1761. }
  1762. /* This chip reports checksum status differently */
  1763. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  1764. if (sky2->rx_csum &&
  1765. (le->css & (CSS_ISIPV4 | CSS_ISIPV6)) &&
  1766. (le->css & CSS_TCPUDPCSOK))
  1767. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1768. else
  1769. skb->ip_summed = CHECKSUM_NONE;
  1770. }
  1771. skb->protocol = eth_type_trans(skb, dev);
  1772. sky2->net_stats.rx_packets++;
  1773. sky2->net_stats.rx_bytes += skb->len;
  1774. dev->last_rx = jiffies;
  1775. #ifdef SKY2_VLAN_TAG_USED
  1776. if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
  1777. vlan_hwaccel_receive_skb(skb,
  1778. sky2->vlgrp,
  1779. be16_to_cpu(sky2->rx_tag));
  1780. } else
  1781. #endif
  1782. netif_receive_skb(skb);
  1783. /* Update receiver after 16 frames */
  1784. if (++buf_write[port] == RX_BUF_WRITE) {
  1785. force_update:
  1786. sky2_put_idx(hw, rxqaddr[port], sky2->rx_put);
  1787. buf_write[port] = 0;
  1788. }
  1789. /* Stop after net poll weight */
  1790. if (++work_done >= to_do)
  1791. goto exit_loop;
  1792. break;
  1793. #ifdef SKY2_VLAN_TAG_USED
  1794. case OP_RXVLAN:
  1795. sky2->rx_tag = length;
  1796. break;
  1797. case OP_RXCHKSVLAN:
  1798. sky2->rx_tag = length;
  1799. /* fall through */
  1800. #endif
  1801. case OP_RXCHKS:
  1802. if (!sky2->rx_csum)
  1803. break;
  1804. if (hw->chip_id == CHIP_ID_YUKON_EX)
  1805. break;
  1806. /* Both checksum counters are programmed to start at
  1807. * the same offset, so unless there is a problem they
  1808. * should match. This failure is an early indication that
  1809. * hardware receive checksumming won't work.
  1810. */
  1811. if (likely(status >> 16 == (status & 0xffff))) {
  1812. skb = sky2->rx_ring[sky2->rx_next].skb;
  1813. skb->ip_summed = CHECKSUM_COMPLETE;
  1814. skb->csum = status & 0xffff;
  1815. } else {
  1816. printk(KERN_NOTICE PFX "%s: hardware receive "
  1817. "checksum problem (status = %#x)\n",
  1818. dev->name, status);
  1819. sky2->rx_csum = 0;
  1820. sky2_write32(sky2->hw,
  1821. Q_ADDR(rxqaddr[port], Q_CSR),
  1822. BMU_DIS_RX_CHKSUM);
  1823. }
  1824. break;
  1825. case OP_TXINDEXLE:
  1826. /* TX index reports status for both ports */
  1827. BUILD_BUG_ON(TX_RING_SIZE > 0x1000);
  1828. sky2_tx_done(hw->dev[0], status & 0xfff);
  1829. if (hw->dev[1])
  1830. sky2_tx_done(hw->dev[1],
  1831. ((status >> 24) & 0xff)
  1832. | (u16)(length & 0xf) << 8);
  1833. break;
  1834. default:
  1835. if (net_ratelimit())
  1836. printk(KERN_WARNING PFX
  1837. "unknown status opcode 0x%x\n", le->opcode);
  1838. goto exit_loop;
  1839. }
  1840. }
  1841. /* Fully processed status ring so clear irq */
  1842. sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
  1843. mmiowb();
  1844. exit_loop:
  1845. if (buf_write[0]) {
  1846. sky2 = netdev_priv(hw->dev[0]);
  1847. sky2_put_idx(hw, Q_R1, sky2->rx_put);
  1848. }
  1849. if (buf_write[1]) {
  1850. sky2 = netdev_priv(hw->dev[1]);
  1851. sky2_put_idx(hw, Q_R2, sky2->rx_put);
  1852. }
  1853. return work_done;
  1854. }
  1855. static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
  1856. {
  1857. struct net_device *dev = hw->dev[port];
  1858. if (net_ratelimit())
  1859. printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
  1860. dev->name, status);
  1861. if (status & Y2_IS_PAR_RD1) {
  1862. if (net_ratelimit())
  1863. printk(KERN_ERR PFX "%s: ram data read parity error\n",
  1864. dev->name);
  1865. /* Clear IRQ */
  1866. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
  1867. }
  1868. if (status & Y2_IS_PAR_WR1) {
  1869. if (net_ratelimit())
  1870. printk(KERN_ERR PFX "%s: ram data write parity error\n",
  1871. dev->name);
  1872. sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
  1873. }
  1874. if (status & Y2_IS_PAR_MAC1) {
  1875. if (net_ratelimit())
  1876. printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
  1877. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
  1878. }
  1879. if (status & Y2_IS_PAR_RX1) {
  1880. if (net_ratelimit())
  1881. printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
  1882. sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
  1883. }
  1884. if (status & Y2_IS_TCP_TXA1) {
  1885. if (net_ratelimit())
  1886. printk(KERN_ERR PFX "%s: TCP segmentation error\n",
  1887. dev->name);
  1888. sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
  1889. }
  1890. }
  1891. static void sky2_hw_intr(struct sky2_hw *hw)
  1892. {
  1893. u32 status = sky2_read32(hw, B0_HWE_ISRC);
  1894. if (status & Y2_IS_TIST_OV)
  1895. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  1896. if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
  1897. u16 pci_err;
  1898. pci_err = sky2_pci_read16(hw, PCI_STATUS);
  1899. if (net_ratelimit())
  1900. dev_err(&hw->pdev->dev, "PCI hardware error (0x%x)\n",
  1901. pci_err);
  1902. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1903. sky2_pci_write16(hw, PCI_STATUS,
  1904. pci_err | PCI_STATUS_ERROR_BITS);
  1905. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1906. }
  1907. if (status & Y2_IS_PCI_EXP) {
  1908. /* PCI-Express uncorrectable Error occurred */
  1909. u32 pex_err;
  1910. pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
  1911. if (net_ratelimit())
  1912. dev_err(&hw->pdev->dev, "PCI Express error (0x%x)\n",
  1913. pex_err);
  1914. /* clear the interrupt */
  1915. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  1916. sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
  1917. 0xffffffffUL);
  1918. sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  1919. if (pex_err & PEX_FATAL_ERRORS) {
  1920. u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
  1921. hwmsk &= ~Y2_IS_PCI_EXP;
  1922. sky2_write32(hw, B0_HWE_IMSK, hwmsk);
  1923. }
  1924. }
  1925. if (status & Y2_HWE_L1_MASK)
  1926. sky2_hw_error(hw, 0, status);
  1927. status >>= 8;
  1928. if (status & Y2_HWE_L1_MASK)
  1929. sky2_hw_error(hw, 1, status);
  1930. }
  1931. static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
  1932. {
  1933. struct net_device *dev = hw->dev[port];
  1934. struct sky2_port *sky2 = netdev_priv(dev);
  1935. u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1936. if (netif_msg_intr(sky2))
  1937. printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
  1938. dev->name, status);
  1939. if (status & GM_IS_RX_CO_OV)
  1940. gma_read16(hw, port, GM_RX_IRQ_SRC);
  1941. if (status & GM_IS_TX_CO_OV)
  1942. gma_read16(hw, port, GM_TX_IRQ_SRC);
  1943. if (status & GM_IS_RX_FF_OR) {
  1944. ++sky2->net_stats.rx_fifo_errors;
  1945. sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1946. }
  1947. if (status & GM_IS_TX_FF_UR) {
  1948. ++sky2->net_stats.tx_fifo_errors;
  1949. sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1950. }
  1951. }
  1952. /* This should never happen it is a bug. */
  1953. static void sky2_le_error(struct sky2_hw *hw, unsigned port,
  1954. u16 q, unsigned ring_size)
  1955. {
  1956. struct net_device *dev = hw->dev[port];
  1957. struct sky2_port *sky2 = netdev_priv(dev);
  1958. unsigned idx;
  1959. const u64 *le = (q == Q_R1 || q == Q_R2)
  1960. ? (u64 *) sky2->rx_le : (u64 *) sky2->tx_le;
  1961. idx = sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_GET_IDX));
  1962. printk(KERN_ERR PFX "%s: descriptor error q=%#x get=%u [%llx] put=%u\n",
  1963. dev->name, (unsigned) q, idx, (unsigned long long) le[idx],
  1964. (unsigned) sky2_read16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX)));
  1965. sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_IRQ_CHK);
  1966. }
  1967. /* If idle then force a fake soft NAPI poll once a second
  1968. * to work around cases where sharing an edge triggered interrupt.
  1969. */
  1970. static inline void sky2_idle_start(struct sky2_hw *hw)
  1971. {
  1972. if (idle_timeout > 0)
  1973. mod_timer(&hw->idle_timer,
  1974. jiffies + msecs_to_jiffies(idle_timeout));
  1975. }
  1976. static void sky2_idle(unsigned long arg)
  1977. {
  1978. struct sky2_hw *hw = (struct sky2_hw *) arg;
  1979. struct net_device *dev = hw->dev[0];
  1980. if (__netif_rx_schedule_prep(dev))
  1981. __netif_rx_schedule(dev);
  1982. mod_timer(&hw->idle_timer, jiffies + msecs_to_jiffies(idle_timeout));
  1983. }
  1984. /* Hardware/software error handling */
  1985. static void sky2_err_intr(struct sky2_hw *hw, u32 status)
  1986. {
  1987. if (net_ratelimit())
  1988. dev_warn(&hw->pdev->dev, "error interrupt status=%#x\n", status);
  1989. if (status & Y2_IS_HW_ERR)
  1990. sky2_hw_intr(hw);
  1991. if (status & Y2_IS_IRQ_MAC1)
  1992. sky2_mac_intr(hw, 0);
  1993. if (status & Y2_IS_IRQ_MAC2)
  1994. sky2_mac_intr(hw, 1);
  1995. if (status & Y2_IS_CHK_RX1)
  1996. sky2_le_error(hw, 0, Q_R1, RX_LE_SIZE);
  1997. if (status & Y2_IS_CHK_RX2)
  1998. sky2_le_error(hw, 1, Q_R2, RX_LE_SIZE);
  1999. if (status & Y2_IS_CHK_TXA1)
  2000. sky2_le_error(hw, 0, Q_XA1, TX_RING_SIZE);
  2001. if (status & Y2_IS_CHK_TXA2)
  2002. sky2_le_error(hw, 1, Q_XA2, TX_RING_SIZE);
  2003. }
  2004. static int sky2_poll(struct net_device *dev0, int *budget)
  2005. {
  2006. struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
  2007. int work_limit = min(dev0->quota, *budget);
  2008. int work_done = 0;
  2009. u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
  2010. if (unlikely(status & Y2_IS_ERROR))
  2011. sky2_err_intr(hw, status);
  2012. if (status & Y2_IS_IRQ_PHY1)
  2013. sky2_phy_intr(hw, 0);
  2014. if (status & Y2_IS_IRQ_PHY2)
  2015. sky2_phy_intr(hw, 1);
  2016. work_done = sky2_status_intr(hw, work_limit);
  2017. if (work_done < work_limit) {
  2018. netif_rx_complete(dev0);
  2019. /* end of interrupt, re-enables also acts as I/O synchronization */
  2020. sky2_read32(hw, B0_Y2_SP_LISR);
  2021. return 0;
  2022. } else {
  2023. *budget -= work_done;
  2024. dev0->quota -= work_done;
  2025. return 1;
  2026. }
  2027. }
  2028. static irqreturn_t sky2_intr(int irq, void *dev_id)
  2029. {
  2030. struct sky2_hw *hw = dev_id;
  2031. struct net_device *dev0 = hw->dev[0];
  2032. u32 status;
  2033. /* Reading this mask interrupts as side effect */
  2034. status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2035. if (status == 0 || status == ~0)
  2036. return IRQ_NONE;
  2037. prefetch(&hw->st_le[hw->st_idx]);
  2038. if (likely(__netif_rx_schedule_prep(dev0)))
  2039. __netif_rx_schedule(dev0);
  2040. return IRQ_HANDLED;
  2041. }
  2042. #ifdef CONFIG_NET_POLL_CONTROLLER
  2043. static void sky2_netpoll(struct net_device *dev)
  2044. {
  2045. struct sky2_port *sky2 = netdev_priv(dev);
  2046. struct net_device *dev0 = sky2->hw->dev[0];
  2047. if (netif_running(dev) && __netif_rx_schedule_prep(dev0))
  2048. __netif_rx_schedule(dev0);
  2049. }
  2050. #endif
  2051. /* Chip internal frequency for clock calculations */
  2052. static inline u32 sky2_mhz(const struct sky2_hw *hw)
  2053. {
  2054. switch (hw->chip_id) {
  2055. case CHIP_ID_YUKON_EC:
  2056. case CHIP_ID_YUKON_EC_U:
  2057. case CHIP_ID_YUKON_EX:
  2058. return 125; /* 125 Mhz */
  2059. case CHIP_ID_YUKON_FE:
  2060. return 100; /* 100 Mhz */
  2061. default: /* YUKON_XL */
  2062. return 156; /* 156 Mhz */
  2063. }
  2064. }
  2065. static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
  2066. {
  2067. return sky2_mhz(hw) * us;
  2068. }
  2069. static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
  2070. {
  2071. return clk / sky2_mhz(hw);
  2072. }
  2073. static int __devinit sky2_init(struct sky2_hw *hw)
  2074. {
  2075. u8 t8;
  2076. /* Enable all clocks */
  2077. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  2078. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2079. hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
  2080. if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
  2081. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2082. hw->chip_id);
  2083. return -EOPNOTSUPP;
  2084. }
  2085. hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
  2086. /* This rev is really old, and requires untested workarounds */
  2087. if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
  2088. dev_err(&hw->pdev->dev, "unsupported revision Yukon-%s (0x%x) rev %d\n",
  2089. yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  2090. hw->chip_id, hw->chip_rev);
  2091. return -EOPNOTSUPP;
  2092. }
  2093. hw->pmd_type = sky2_read8(hw, B2_PMD_TYP);
  2094. hw->ports = 1;
  2095. t8 = sky2_read8(hw, B2_Y2_HW_RES);
  2096. if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
  2097. if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
  2098. ++hw->ports;
  2099. }
  2100. return 0;
  2101. }
  2102. static void sky2_reset(struct sky2_hw *hw)
  2103. {
  2104. u16 status;
  2105. int i;
  2106. /* disable ASF */
  2107. if (hw->chip_id == CHIP_ID_YUKON_EX) {
  2108. status = sky2_read16(hw, HCU_CCSR);
  2109. status &= ~(HCU_CCSR_AHB_RST | HCU_CCSR_CPU_RST_MODE |
  2110. HCU_CCSR_UC_STATE_MSK);
  2111. sky2_write16(hw, HCU_CCSR, status);
  2112. } else
  2113. sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
  2114. sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
  2115. /* do a SW reset */
  2116. sky2_write8(hw, B0_CTST, CS_RST_SET);
  2117. sky2_write8(hw, B0_CTST, CS_RST_CLR);
  2118. /* clear PCI errors, if any */
  2119. status = sky2_pci_read16(hw, PCI_STATUS);
  2120. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2121. sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
  2122. sky2_write8(hw, B0_CTST, CS_MRST_CLR);
  2123. /* clear any PEX errors */
  2124. if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
  2125. sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
  2126. sky2_power_on(hw);
  2127. for (i = 0; i < hw->ports; i++) {
  2128. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2129. sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2130. if (hw->chip_id == CHIP_ID_YUKON_EX)
  2131. sky2_write16(hw, SK_REG(i, GMAC_CTRL),
  2132. GMC_BYP_MACSECRX_ON | GMC_BYP_MACSECTX_ON
  2133. | GMC_BYP_RETR_ON);
  2134. }
  2135. sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2136. /* Clear I2C IRQ noise */
  2137. sky2_write32(hw, B2_I2C_IRQ, 1);
  2138. /* turn off hardware timer (unused) */
  2139. sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
  2140. sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2141. sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
  2142. /* Turn off descriptor polling */
  2143. sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
  2144. /* Turn off receive timestamp */
  2145. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
  2146. sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2147. /* enable the Tx Arbiters */
  2148. for (i = 0; i < hw->ports; i++)
  2149. sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2150. /* Initialize ram interface */
  2151. for (i = 0; i < hw->ports; i++) {
  2152. sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
  2153. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
  2154. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
  2155. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
  2156. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
  2157. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
  2158. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
  2159. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
  2160. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
  2161. sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
  2162. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
  2163. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
  2164. sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
  2165. }
  2166. sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
  2167. for (i = 0; i < hw->ports; i++)
  2168. sky2_gmac_reset(hw, i);
  2169. memset(hw->st_le, 0, STATUS_LE_BYTES);
  2170. hw->st_idx = 0;
  2171. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
  2172. sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
  2173. sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
  2174. sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
  2175. /* Set the list last index */
  2176. sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
  2177. sky2_write16(hw, STAT_TX_IDX_TH, 10);
  2178. sky2_write8(hw, STAT_FIFO_WM, 16);
  2179. /* set Status-FIFO ISR watermark */
  2180. if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
  2181. sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
  2182. else
  2183. sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
  2184. sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
  2185. sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
  2186. sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
  2187. /* enable status unit */
  2188. sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
  2189. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2190. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2191. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2192. }
  2193. static void sky2_restart(struct work_struct *work)
  2194. {
  2195. struct sky2_hw *hw = container_of(work, struct sky2_hw, restart_work);
  2196. struct net_device *dev;
  2197. int i, err;
  2198. dev_dbg(&hw->pdev->dev, "restarting\n");
  2199. del_timer_sync(&hw->idle_timer);
  2200. rtnl_lock();
  2201. sky2_write32(hw, B0_IMSK, 0);
  2202. sky2_read32(hw, B0_IMSK);
  2203. netif_poll_disable(hw->dev[0]);
  2204. for (i = 0; i < hw->ports; i++) {
  2205. dev = hw->dev[i];
  2206. if (netif_running(dev))
  2207. sky2_down(dev);
  2208. }
  2209. sky2_reset(hw);
  2210. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  2211. netif_poll_enable(hw->dev[0]);
  2212. for (i = 0; i < hw->ports; i++) {
  2213. dev = hw->dev[i];
  2214. if (netif_running(dev)) {
  2215. err = sky2_up(dev);
  2216. if (err) {
  2217. printk(KERN_INFO PFX "%s: could not restart %d\n",
  2218. dev->name, err);
  2219. dev_close(dev);
  2220. }
  2221. }
  2222. }
  2223. sky2_idle_start(hw);
  2224. rtnl_unlock();
  2225. }
  2226. static inline u8 sky2_wol_supported(const struct sky2_hw *hw)
  2227. {
  2228. return sky2_is_copper(hw) ? (WAKE_PHY | WAKE_MAGIC) : 0;
  2229. }
  2230. static void sky2_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2231. {
  2232. const struct sky2_port *sky2 = netdev_priv(dev);
  2233. wol->supported = sky2_wol_supported(sky2->hw);
  2234. wol->wolopts = sky2->wol;
  2235. }
  2236. static int sky2_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  2237. {
  2238. struct sky2_port *sky2 = netdev_priv(dev);
  2239. struct sky2_hw *hw = sky2->hw;
  2240. if (wol->wolopts & ~sky2_wol_supported(sky2->hw))
  2241. return -EOPNOTSUPP;
  2242. sky2->wol = wol->wolopts;
  2243. if (hw->chip_id == CHIP_ID_YUKON_EC_U || hw->chip_id == CHIP_ID_YUKON_EX)
  2244. sky2_write32(hw, B0_CTST, sky2->wol
  2245. ? Y2_HW_WOL_ON : Y2_HW_WOL_OFF);
  2246. if (!netif_running(dev))
  2247. sky2_wol_init(sky2);
  2248. return 0;
  2249. }
  2250. static u32 sky2_supported_modes(const struct sky2_hw *hw)
  2251. {
  2252. if (sky2_is_copper(hw)) {
  2253. u32 modes = SUPPORTED_10baseT_Half
  2254. | SUPPORTED_10baseT_Full
  2255. | SUPPORTED_100baseT_Half
  2256. | SUPPORTED_100baseT_Full
  2257. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2258. if (hw->chip_id != CHIP_ID_YUKON_FE)
  2259. modes |= SUPPORTED_1000baseT_Half
  2260. | SUPPORTED_1000baseT_Full;
  2261. return modes;
  2262. } else
  2263. return SUPPORTED_1000baseT_Half
  2264. | SUPPORTED_1000baseT_Full
  2265. | SUPPORTED_Autoneg
  2266. | SUPPORTED_FIBRE;
  2267. }
  2268. static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2269. {
  2270. struct sky2_port *sky2 = netdev_priv(dev);
  2271. struct sky2_hw *hw = sky2->hw;
  2272. ecmd->transceiver = XCVR_INTERNAL;
  2273. ecmd->supported = sky2_supported_modes(hw);
  2274. ecmd->phy_address = PHY_ADDR_MARV;
  2275. if (sky2_is_copper(hw)) {
  2276. ecmd->supported = SUPPORTED_10baseT_Half
  2277. | SUPPORTED_10baseT_Full
  2278. | SUPPORTED_100baseT_Half
  2279. | SUPPORTED_100baseT_Full
  2280. | SUPPORTED_1000baseT_Half
  2281. | SUPPORTED_1000baseT_Full
  2282. | SUPPORTED_Autoneg | SUPPORTED_TP;
  2283. ecmd->port = PORT_TP;
  2284. ecmd->speed = sky2->speed;
  2285. } else {
  2286. ecmd->speed = SPEED_1000;
  2287. ecmd->port = PORT_FIBRE;
  2288. }
  2289. ecmd->advertising = sky2->advertising;
  2290. ecmd->autoneg = sky2->autoneg;
  2291. ecmd->duplex = sky2->duplex;
  2292. return 0;
  2293. }
  2294. static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  2295. {
  2296. struct sky2_port *sky2 = netdev_priv(dev);
  2297. const struct sky2_hw *hw = sky2->hw;
  2298. u32 supported = sky2_supported_modes(hw);
  2299. if (ecmd->autoneg == AUTONEG_ENABLE) {
  2300. ecmd->advertising = supported;
  2301. sky2->duplex = -1;
  2302. sky2->speed = -1;
  2303. } else {
  2304. u32 setting;
  2305. switch (ecmd->speed) {
  2306. case SPEED_1000:
  2307. if (ecmd->duplex == DUPLEX_FULL)
  2308. setting = SUPPORTED_1000baseT_Full;
  2309. else if (ecmd->duplex == DUPLEX_HALF)
  2310. setting = SUPPORTED_1000baseT_Half;
  2311. else
  2312. return -EINVAL;
  2313. break;
  2314. case SPEED_100:
  2315. if (ecmd->duplex == DUPLEX_FULL)
  2316. setting = SUPPORTED_100baseT_Full;
  2317. else if (ecmd->duplex == DUPLEX_HALF)
  2318. setting = SUPPORTED_100baseT_Half;
  2319. else
  2320. return -EINVAL;
  2321. break;
  2322. case SPEED_10:
  2323. if (ecmd->duplex == DUPLEX_FULL)
  2324. setting = SUPPORTED_10baseT_Full;
  2325. else if (ecmd->duplex == DUPLEX_HALF)
  2326. setting = SUPPORTED_10baseT_Half;
  2327. else
  2328. return -EINVAL;
  2329. break;
  2330. default:
  2331. return -EINVAL;
  2332. }
  2333. if ((setting & supported) == 0)
  2334. return -EINVAL;
  2335. sky2->speed = ecmd->speed;
  2336. sky2->duplex = ecmd->duplex;
  2337. }
  2338. sky2->autoneg = ecmd->autoneg;
  2339. sky2->advertising = ecmd->advertising;
  2340. if (netif_running(dev))
  2341. sky2_phy_reinit(sky2);
  2342. return 0;
  2343. }
  2344. static void sky2_get_drvinfo(struct net_device *dev,
  2345. struct ethtool_drvinfo *info)
  2346. {
  2347. struct sky2_port *sky2 = netdev_priv(dev);
  2348. strcpy(info->driver, DRV_NAME);
  2349. strcpy(info->version, DRV_VERSION);
  2350. strcpy(info->fw_version, "N/A");
  2351. strcpy(info->bus_info, pci_name(sky2->hw->pdev));
  2352. }
  2353. static const struct sky2_stat {
  2354. char name[ETH_GSTRING_LEN];
  2355. u16 offset;
  2356. } sky2_stats[] = {
  2357. { "tx_bytes", GM_TXO_OK_HI },
  2358. { "rx_bytes", GM_RXO_OK_HI },
  2359. { "tx_broadcast", GM_TXF_BC_OK },
  2360. { "rx_broadcast", GM_RXF_BC_OK },
  2361. { "tx_multicast", GM_TXF_MC_OK },
  2362. { "rx_multicast", GM_RXF_MC_OK },
  2363. { "tx_unicast", GM_TXF_UC_OK },
  2364. { "rx_unicast", GM_RXF_UC_OK },
  2365. { "tx_mac_pause", GM_TXF_MPAUSE },
  2366. { "rx_mac_pause", GM_RXF_MPAUSE },
  2367. { "collisions", GM_TXF_COL },
  2368. { "late_collision",GM_TXF_LAT_COL },
  2369. { "aborted", GM_TXF_ABO_COL },
  2370. { "single_collisions", GM_TXF_SNG_COL },
  2371. { "multi_collisions", GM_TXF_MUL_COL },
  2372. { "rx_short", GM_RXF_SHT },
  2373. { "rx_runt", GM_RXE_FRAG },
  2374. { "rx_64_byte_packets", GM_RXF_64B },
  2375. { "rx_65_to_127_byte_packets", GM_RXF_127B },
  2376. { "rx_128_to_255_byte_packets", GM_RXF_255B },
  2377. { "rx_256_to_511_byte_packets", GM_RXF_511B },
  2378. { "rx_512_to_1023_byte_packets", GM_RXF_1023B },
  2379. { "rx_1024_to_1518_byte_packets", GM_RXF_1518B },
  2380. { "rx_1518_to_max_byte_packets", GM_RXF_MAX_SZ },
  2381. { "rx_too_long", GM_RXF_LNG_ERR },
  2382. { "rx_fifo_overflow", GM_RXE_FIFO_OV },
  2383. { "rx_jabber", GM_RXF_JAB_PKT },
  2384. { "rx_fcs_error", GM_RXF_FCS_ERR },
  2385. { "tx_64_byte_packets", GM_TXF_64B },
  2386. { "tx_65_to_127_byte_packets", GM_TXF_127B },
  2387. { "tx_128_to_255_byte_packets", GM_TXF_255B },
  2388. { "tx_256_to_511_byte_packets", GM_TXF_511B },
  2389. { "tx_512_to_1023_byte_packets", GM_TXF_1023B },
  2390. { "tx_1024_to_1518_byte_packets", GM_TXF_1518B },
  2391. { "tx_1519_to_max_byte_packets", GM_TXF_MAX_SZ },
  2392. { "tx_fifo_underrun", GM_TXE_FIFO_UR },
  2393. };
  2394. static u32 sky2_get_rx_csum(struct net_device *dev)
  2395. {
  2396. struct sky2_port *sky2 = netdev_priv(dev);
  2397. return sky2->rx_csum;
  2398. }
  2399. static int sky2_set_rx_csum(struct net_device *dev, u32 data)
  2400. {
  2401. struct sky2_port *sky2 = netdev_priv(dev);
  2402. sky2->rx_csum = data;
  2403. sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
  2404. data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
  2405. return 0;
  2406. }
  2407. static u32 sky2_get_msglevel(struct net_device *netdev)
  2408. {
  2409. struct sky2_port *sky2 = netdev_priv(netdev);
  2410. return sky2->msg_enable;
  2411. }
  2412. static int sky2_nway_reset(struct net_device *dev)
  2413. {
  2414. struct sky2_port *sky2 = netdev_priv(dev);
  2415. if (!netif_running(dev) || sky2->autoneg != AUTONEG_ENABLE)
  2416. return -EINVAL;
  2417. sky2_phy_reinit(sky2);
  2418. return 0;
  2419. }
  2420. static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
  2421. {
  2422. struct sky2_hw *hw = sky2->hw;
  2423. unsigned port = sky2->port;
  2424. int i;
  2425. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  2426. | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
  2427. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  2428. | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
  2429. for (i = 2; i < count; i++)
  2430. data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
  2431. }
  2432. static void sky2_set_msglevel(struct net_device *netdev, u32 value)
  2433. {
  2434. struct sky2_port *sky2 = netdev_priv(netdev);
  2435. sky2->msg_enable = value;
  2436. }
  2437. static int sky2_get_stats_count(struct net_device *dev)
  2438. {
  2439. return ARRAY_SIZE(sky2_stats);
  2440. }
  2441. static void sky2_get_ethtool_stats(struct net_device *dev,
  2442. struct ethtool_stats *stats, u64 * data)
  2443. {
  2444. struct sky2_port *sky2 = netdev_priv(dev);
  2445. sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
  2446. }
  2447. static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
  2448. {
  2449. int i;
  2450. switch (stringset) {
  2451. case ETH_SS_STATS:
  2452. for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
  2453. memcpy(data + i * ETH_GSTRING_LEN,
  2454. sky2_stats[i].name, ETH_GSTRING_LEN);
  2455. break;
  2456. }
  2457. }
  2458. static struct net_device_stats *sky2_get_stats(struct net_device *dev)
  2459. {
  2460. struct sky2_port *sky2 = netdev_priv(dev);
  2461. return &sky2->net_stats;
  2462. }
  2463. static int sky2_set_mac_address(struct net_device *dev, void *p)
  2464. {
  2465. struct sky2_port *sky2 = netdev_priv(dev);
  2466. struct sky2_hw *hw = sky2->hw;
  2467. unsigned port = sky2->port;
  2468. const struct sockaddr *addr = p;
  2469. if (!is_valid_ether_addr(addr->sa_data))
  2470. return -EADDRNOTAVAIL;
  2471. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2472. memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
  2473. dev->dev_addr, ETH_ALEN);
  2474. memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
  2475. dev->dev_addr, ETH_ALEN);
  2476. /* virtual address for data */
  2477. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2478. /* physical address: used for pause frames */
  2479. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2480. return 0;
  2481. }
  2482. static void inline sky2_add_filter(u8 filter[8], const u8 *addr)
  2483. {
  2484. u32 bit;
  2485. bit = ether_crc(ETH_ALEN, addr) & 63;
  2486. filter[bit >> 3] |= 1 << (bit & 7);
  2487. }
  2488. static void sky2_set_multicast(struct net_device *dev)
  2489. {
  2490. struct sky2_port *sky2 = netdev_priv(dev);
  2491. struct sky2_hw *hw = sky2->hw;
  2492. unsigned port = sky2->port;
  2493. struct dev_mc_list *list = dev->mc_list;
  2494. u16 reg;
  2495. u8 filter[8];
  2496. int rx_pause;
  2497. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2498. rx_pause = (sky2->flow_status == FC_RX || sky2->flow_status == FC_BOTH);
  2499. memset(filter, 0, sizeof(filter));
  2500. reg = gma_read16(hw, port, GM_RX_CTRL);
  2501. reg |= GM_RXCR_UCF_ENA;
  2502. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2503. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2504. else if (dev->flags & IFF_ALLMULTI)
  2505. memset(filter, 0xff, sizeof(filter));
  2506. else if (dev->mc_count == 0 && !rx_pause)
  2507. reg &= ~GM_RXCR_MCF_ENA;
  2508. else {
  2509. int i;
  2510. reg |= GM_RXCR_MCF_ENA;
  2511. if (rx_pause)
  2512. sky2_add_filter(filter, pause_mc_addr);
  2513. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2514. sky2_add_filter(filter, list->dmi_addr);
  2515. }
  2516. gma_write16(hw, port, GM_MC_ADDR_H1,
  2517. (u16) filter[0] | ((u16) filter[1] << 8));
  2518. gma_write16(hw, port, GM_MC_ADDR_H2,
  2519. (u16) filter[2] | ((u16) filter[3] << 8));
  2520. gma_write16(hw, port, GM_MC_ADDR_H3,
  2521. (u16) filter[4] | ((u16) filter[5] << 8));
  2522. gma_write16(hw, port, GM_MC_ADDR_H4,
  2523. (u16) filter[6] | ((u16) filter[7] << 8));
  2524. gma_write16(hw, port, GM_RX_CTRL, reg);
  2525. }
  2526. /* Can have one global because blinking is controlled by
  2527. * ethtool and that is always under RTNL mutex
  2528. */
  2529. static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
  2530. {
  2531. u16 pg;
  2532. switch (hw->chip_id) {
  2533. case CHIP_ID_YUKON_XL:
  2534. pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2535. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2536. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
  2537. on ? (PHY_M_LEDC_LOS_CTRL(1) |
  2538. PHY_M_LEDC_INIT_CTRL(7) |
  2539. PHY_M_LEDC_STA1_CTRL(7) |
  2540. PHY_M_LEDC_STA0_CTRL(7))
  2541. : 0);
  2542. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2543. break;
  2544. default:
  2545. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  2546. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  2547. on ? PHY_M_LED_ALL : 0);
  2548. }
  2549. }
  2550. /* blink LED's for finding board */
  2551. static int sky2_phys_id(struct net_device *dev, u32 data)
  2552. {
  2553. struct sky2_port *sky2 = netdev_priv(dev);
  2554. struct sky2_hw *hw = sky2->hw;
  2555. unsigned port = sky2->port;
  2556. u16 ledctrl, ledover = 0;
  2557. long ms;
  2558. int interrupted;
  2559. int onoff = 1;
  2560. if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
  2561. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
  2562. else
  2563. ms = data * 1000;
  2564. /* save initial values */
  2565. spin_lock_bh(&sky2->phy_lock);
  2566. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2567. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2568. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2569. ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  2570. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2571. } else {
  2572. ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
  2573. ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
  2574. }
  2575. interrupted = 0;
  2576. while (!interrupted && ms > 0) {
  2577. sky2_led(hw, port, onoff);
  2578. onoff = !onoff;
  2579. spin_unlock_bh(&sky2->phy_lock);
  2580. interrupted = msleep_interruptible(250);
  2581. spin_lock_bh(&sky2->phy_lock);
  2582. ms -= 250;
  2583. }
  2584. /* resume regularly scheduled programming */
  2585. if (hw->chip_id == CHIP_ID_YUKON_XL) {
  2586. u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
  2587. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
  2588. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
  2589. gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
  2590. } else {
  2591. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
  2592. gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
  2593. }
  2594. spin_unlock_bh(&sky2->phy_lock);
  2595. return 0;
  2596. }
  2597. static void sky2_get_pauseparam(struct net_device *dev,
  2598. struct ethtool_pauseparam *ecmd)
  2599. {
  2600. struct sky2_port *sky2 = netdev_priv(dev);
  2601. switch (sky2->flow_mode) {
  2602. case FC_NONE:
  2603. ecmd->tx_pause = ecmd->rx_pause = 0;
  2604. break;
  2605. case FC_TX:
  2606. ecmd->tx_pause = 1, ecmd->rx_pause = 0;
  2607. break;
  2608. case FC_RX:
  2609. ecmd->tx_pause = 0, ecmd->rx_pause = 1;
  2610. break;
  2611. case FC_BOTH:
  2612. ecmd->tx_pause = ecmd->rx_pause = 1;
  2613. }
  2614. ecmd->autoneg = sky2->autoneg;
  2615. }
  2616. static int sky2_set_pauseparam(struct net_device *dev,
  2617. struct ethtool_pauseparam *ecmd)
  2618. {
  2619. struct sky2_port *sky2 = netdev_priv(dev);
  2620. sky2->autoneg = ecmd->autoneg;
  2621. sky2->flow_mode = sky2_flow(ecmd->rx_pause, ecmd->tx_pause);
  2622. if (netif_running(dev))
  2623. sky2_phy_reinit(sky2);
  2624. return 0;
  2625. }
  2626. static int sky2_get_coalesce(struct net_device *dev,
  2627. struct ethtool_coalesce *ecmd)
  2628. {
  2629. struct sky2_port *sky2 = netdev_priv(dev);
  2630. struct sky2_hw *hw = sky2->hw;
  2631. if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
  2632. ecmd->tx_coalesce_usecs = 0;
  2633. else {
  2634. u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
  2635. ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
  2636. }
  2637. ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
  2638. if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
  2639. ecmd->rx_coalesce_usecs = 0;
  2640. else {
  2641. u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
  2642. ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
  2643. }
  2644. ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
  2645. if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
  2646. ecmd->rx_coalesce_usecs_irq = 0;
  2647. else {
  2648. u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
  2649. ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
  2650. }
  2651. ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
  2652. return 0;
  2653. }
  2654. /* Note: this affect both ports */
  2655. static int sky2_set_coalesce(struct net_device *dev,
  2656. struct ethtool_coalesce *ecmd)
  2657. {
  2658. struct sky2_port *sky2 = netdev_priv(dev);
  2659. struct sky2_hw *hw = sky2->hw;
  2660. const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
  2661. if (ecmd->tx_coalesce_usecs > tmax ||
  2662. ecmd->rx_coalesce_usecs > tmax ||
  2663. ecmd->rx_coalesce_usecs_irq > tmax)
  2664. return -EINVAL;
  2665. if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
  2666. return -EINVAL;
  2667. if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
  2668. return -EINVAL;
  2669. if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
  2670. return -EINVAL;
  2671. if (ecmd->tx_coalesce_usecs == 0)
  2672. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
  2673. else {
  2674. sky2_write32(hw, STAT_TX_TIMER_INI,
  2675. sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
  2676. sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
  2677. }
  2678. sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
  2679. if (ecmd->rx_coalesce_usecs == 0)
  2680. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
  2681. else {
  2682. sky2_write32(hw, STAT_LEV_TIMER_INI,
  2683. sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
  2684. sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
  2685. }
  2686. sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
  2687. if (ecmd->rx_coalesce_usecs_irq == 0)
  2688. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
  2689. else {
  2690. sky2_write32(hw, STAT_ISR_TIMER_INI,
  2691. sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
  2692. sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
  2693. }
  2694. sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
  2695. return 0;
  2696. }
  2697. static void sky2_get_ringparam(struct net_device *dev,
  2698. struct ethtool_ringparam *ering)
  2699. {
  2700. struct sky2_port *sky2 = netdev_priv(dev);
  2701. ering->rx_max_pending = RX_MAX_PENDING;
  2702. ering->rx_mini_max_pending = 0;
  2703. ering->rx_jumbo_max_pending = 0;
  2704. ering->tx_max_pending = TX_RING_SIZE - 1;
  2705. ering->rx_pending = sky2->rx_pending;
  2706. ering->rx_mini_pending = 0;
  2707. ering->rx_jumbo_pending = 0;
  2708. ering->tx_pending = sky2->tx_pending;
  2709. }
  2710. static int sky2_set_ringparam(struct net_device *dev,
  2711. struct ethtool_ringparam *ering)
  2712. {
  2713. struct sky2_port *sky2 = netdev_priv(dev);
  2714. int err = 0;
  2715. if (ering->rx_pending > RX_MAX_PENDING ||
  2716. ering->rx_pending < 8 ||
  2717. ering->tx_pending < MAX_SKB_TX_LE ||
  2718. ering->tx_pending > TX_RING_SIZE - 1)
  2719. return -EINVAL;
  2720. if (netif_running(dev))
  2721. sky2_down(dev);
  2722. sky2->rx_pending = ering->rx_pending;
  2723. sky2->tx_pending = ering->tx_pending;
  2724. if (netif_running(dev)) {
  2725. err = sky2_up(dev);
  2726. if (err)
  2727. dev_close(dev);
  2728. else
  2729. sky2_set_multicast(dev);
  2730. }
  2731. return err;
  2732. }
  2733. static int sky2_get_regs_len(struct net_device *dev)
  2734. {
  2735. return 0x4000;
  2736. }
  2737. /*
  2738. * Returns copy of control register region
  2739. * Note: ethtool_get_regs always provides full size (16k) buffer
  2740. */
  2741. static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  2742. void *p)
  2743. {
  2744. const struct sky2_port *sky2 = netdev_priv(dev);
  2745. const void __iomem *io = sky2->hw->regs;
  2746. regs->version = 1;
  2747. memset(p, 0, regs->len);
  2748. memcpy_fromio(p, io, B3_RAM_ADDR);
  2749. /* skip diagnostic ram region */
  2750. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1, 0x2000 - B3_RI_WTO_R1);
  2751. /* copy GMAC registers */
  2752. memcpy_fromio(p + BASE_GMAC_1, io + BASE_GMAC_1, 0x1000);
  2753. if (sky2->hw->ports > 1)
  2754. memcpy_fromio(p + BASE_GMAC_2, io + BASE_GMAC_2, 0x1000);
  2755. }
  2756. /* In order to do Jumbo packets on these chips, need to turn off the
  2757. * transmit store/forward. Therefore checksum offload won't work.
  2758. */
  2759. static int no_tx_offload(struct net_device *dev)
  2760. {
  2761. const struct sky2_port *sky2 = netdev_priv(dev);
  2762. const struct sky2_hw *hw = sky2->hw;
  2763. return dev->mtu > ETH_DATA_LEN && hw->chip_id == CHIP_ID_YUKON_EC_U;
  2764. }
  2765. static int sky2_set_tx_csum(struct net_device *dev, u32 data)
  2766. {
  2767. if (data && no_tx_offload(dev))
  2768. return -EINVAL;
  2769. return ethtool_op_set_tx_csum(dev, data);
  2770. }
  2771. static int sky2_set_tso(struct net_device *dev, u32 data)
  2772. {
  2773. if (data && no_tx_offload(dev))
  2774. return -EINVAL;
  2775. return ethtool_op_set_tso(dev, data);
  2776. }
  2777. static const struct ethtool_ops sky2_ethtool_ops = {
  2778. .get_settings = sky2_get_settings,
  2779. .set_settings = sky2_set_settings,
  2780. .get_drvinfo = sky2_get_drvinfo,
  2781. .get_wol = sky2_get_wol,
  2782. .set_wol = sky2_set_wol,
  2783. .get_msglevel = sky2_get_msglevel,
  2784. .set_msglevel = sky2_set_msglevel,
  2785. .nway_reset = sky2_nway_reset,
  2786. .get_regs_len = sky2_get_regs_len,
  2787. .get_regs = sky2_get_regs,
  2788. .get_link = ethtool_op_get_link,
  2789. .get_sg = ethtool_op_get_sg,
  2790. .set_sg = ethtool_op_set_sg,
  2791. .get_tx_csum = ethtool_op_get_tx_csum,
  2792. .set_tx_csum = sky2_set_tx_csum,
  2793. .get_tso = ethtool_op_get_tso,
  2794. .set_tso = sky2_set_tso,
  2795. .get_rx_csum = sky2_get_rx_csum,
  2796. .set_rx_csum = sky2_set_rx_csum,
  2797. .get_strings = sky2_get_strings,
  2798. .get_coalesce = sky2_get_coalesce,
  2799. .set_coalesce = sky2_set_coalesce,
  2800. .get_ringparam = sky2_get_ringparam,
  2801. .set_ringparam = sky2_set_ringparam,
  2802. .get_pauseparam = sky2_get_pauseparam,
  2803. .set_pauseparam = sky2_set_pauseparam,
  2804. .phys_id = sky2_phys_id,
  2805. .get_stats_count = sky2_get_stats_count,
  2806. .get_ethtool_stats = sky2_get_ethtool_stats,
  2807. .get_perm_addr = ethtool_op_get_perm_addr,
  2808. };
  2809. /* Initialize network device */
  2810. static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
  2811. unsigned port,
  2812. int highmem, int wol)
  2813. {
  2814. struct sky2_port *sky2;
  2815. struct net_device *dev = alloc_etherdev(sizeof(*sky2));
  2816. if (!dev) {
  2817. dev_err(&hw->pdev->dev, "etherdev alloc failed");
  2818. return NULL;
  2819. }
  2820. SET_MODULE_OWNER(dev);
  2821. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2822. dev->irq = hw->pdev->irq;
  2823. dev->open = sky2_up;
  2824. dev->stop = sky2_down;
  2825. dev->do_ioctl = sky2_ioctl;
  2826. dev->hard_start_xmit = sky2_xmit_frame;
  2827. dev->get_stats = sky2_get_stats;
  2828. dev->set_multicast_list = sky2_set_multicast;
  2829. dev->set_mac_address = sky2_set_mac_address;
  2830. dev->change_mtu = sky2_change_mtu;
  2831. SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
  2832. dev->tx_timeout = sky2_tx_timeout;
  2833. dev->watchdog_timeo = TX_WATCHDOG;
  2834. if (port == 0)
  2835. dev->poll = sky2_poll;
  2836. dev->weight = NAPI_WEIGHT;
  2837. #ifdef CONFIG_NET_POLL_CONTROLLER
  2838. /* Network console (only works on port 0)
  2839. * because netpoll makes assumptions about NAPI
  2840. */
  2841. if (port == 0)
  2842. dev->poll_controller = sky2_netpoll;
  2843. #endif
  2844. sky2 = netdev_priv(dev);
  2845. sky2->netdev = dev;
  2846. sky2->hw = hw;
  2847. sky2->msg_enable = netif_msg_init(debug, default_msg);
  2848. /* Auto speed and flow control */
  2849. sky2->autoneg = AUTONEG_ENABLE;
  2850. sky2->flow_mode = FC_BOTH;
  2851. sky2->duplex = -1;
  2852. sky2->speed = -1;
  2853. sky2->advertising = sky2_supported_modes(hw);
  2854. sky2->rx_csum = 1;
  2855. sky2->wol = wol;
  2856. spin_lock_init(&sky2->phy_lock);
  2857. sky2->tx_pending = TX_DEF_PENDING;
  2858. sky2->rx_pending = RX_DEF_PENDING;
  2859. hw->dev[port] = dev;
  2860. sky2->port = port;
  2861. dev->features |= NETIF_F_TSO | NETIF_F_IP_CSUM | NETIF_F_SG;
  2862. if (highmem)
  2863. dev->features |= NETIF_F_HIGHDMA;
  2864. #ifdef SKY2_VLAN_TAG_USED
  2865. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  2866. dev->vlan_rx_register = sky2_vlan_rx_register;
  2867. #endif
  2868. /* read the mac address */
  2869. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
  2870. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2871. /* device is off until link detection */
  2872. netif_carrier_off(dev);
  2873. netif_stop_queue(dev);
  2874. return dev;
  2875. }
  2876. static void __devinit sky2_show_addr(struct net_device *dev)
  2877. {
  2878. const struct sky2_port *sky2 = netdev_priv(dev);
  2879. if (netif_msg_probe(sky2))
  2880. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2881. dev->name,
  2882. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2883. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2884. }
  2885. /* Handle software interrupt used during MSI test */
  2886. static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id)
  2887. {
  2888. struct sky2_hw *hw = dev_id;
  2889. u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
  2890. if (status == 0)
  2891. return IRQ_NONE;
  2892. if (status & Y2_IS_IRQ_SW) {
  2893. hw->msi = 1;
  2894. wake_up(&hw->msi_wait);
  2895. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2896. }
  2897. sky2_write32(hw, B0_Y2_SP_ICR, 2);
  2898. return IRQ_HANDLED;
  2899. }
  2900. /* Test interrupt path by forcing a a software IRQ */
  2901. static int __devinit sky2_test_msi(struct sky2_hw *hw)
  2902. {
  2903. struct pci_dev *pdev = hw->pdev;
  2904. int err;
  2905. init_waitqueue_head (&hw->msi_wait);
  2906. sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
  2907. err = request_irq(pdev->irq, sky2_test_intr, 0, DRV_NAME, hw);
  2908. if (err) {
  2909. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  2910. return err;
  2911. }
  2912. sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
  2913. sky2_read8(hw, B0_CTST);
  2914. wait_event_timeout(hw->msi_wait, hw->msi, HZ/10);
  2915. if (!hw->msi) {
  2916. /* MSI test failed, go back to INTx mode */
  2917. dev_info(&pdev->dev, "No interrupt generated using MSI, "
  2918. "switching to INTx mode.\n");
  2919. err = -EOPNOTSUPP;
  2920. sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
  2921. }
  2922. sky2_write32(hw, B0_IMSK, 0);
  2923. sky2_read32(hw, B0_IMSK);
  2924. free_irq(pdev->irq, hw);
  2925. return err;
  2926. }
  2927. static int __devinit pci_wake_enabled(struct pci_dev *dev)
  2928. {
  2929. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  2930. u16 value;
  2931. if (!pm)
  2932. return 0;
  2933. if (pci_read_config_word(dev, pm + PCI_PM_CTRL, &value))
  2934. return 0;
  2935. return value & PCI_PM_CTRL_PME_ENABLE;
  2936. }
  2937. static int __devinit sky2_probe(struct pci_dev *pdev,
  2938. const struct pci_device_id *ent)
  2939. {
  2940. struct net_device *dev;
  2941. struct sky2_hw *hw;
  2942. int err, using_dac = 0, wol_default;
  2943. err = pci_enable_device(pdev);
  2944. if (err) {
  2945. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2946. goto err_out;
  2947. }
  2948. err = pci_request_regions(pdev, DRV_NAME);
  2949. if (err) {
  2950. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2951. goto err_out_disable;
  2952. }
  2953. pci_set_master(pdev);
  2954. if (sizeof(dma_addr_t) > sizeof(u32) &&
  2955. !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
  2956. using_dac = 1;
  2957. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2958. if (err < 0) {
  2959. dev_err(&pdev->dev, "unable to obtain 64 bit DMA "
  2960. "for consistent allocations\n");
  2961. goto err_out_free_regions;
  2962. }
  2963. } else {
  2964. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  2965. if (err) {
  2966. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2967. goto err_out_free_regions;
  2968. }
  2969. }
  2970. wol_default = pci_wake_enabled(pdev) ? WAKE_MAGIC : 0;
  2971. err = -ENOMEM;
  2972. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  2973. if (!hw) {
  2974. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  2975. goto err_out_free_regions;
  2976. }
  2977. hw->pdev = pdev;
  2978. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  2979. if (!hw->regs) {
  2980. dev_err(&pdev->dev, "cannot map device registers\n");
  2981. goto err_out_free_hw;
  2982. }
  2983. #ifdef __BIG_ENDIAN
  2984. /* The sk98lin vendor driver uses hardware byte swapping but
  2985. * this driver uses software swapping.
  2986. */
  2987. {
  2988. u32 reg;
  2989. reg = sky2_pci_read32(hw, PCI_DEV_REG2);
  2990. reg &= ~PCI_REV_DESC;
  2991. sky2_pci_write32(hw, PCI_DEV_REG2, reg);
  2992. }
  2993. #endif
  2994. /* ring for status responses */
  2995. hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
  2996. &hw->st_dma);
  2997. if (!hw->st_le)
  2998. goto err_out_iounmap;
  2999. err = sky2_init(hw);
  3000. if (err)
  3001. goto err_out_iounmap;
  3002. dev_info(&pdev->dev, "v%s addr 0x%llx irq %d Yukon-%s (0x%x) rev %d\n",
  3003. DRV_VERSION, (unsigned long long)pci_resource_start(pdev, 0),
  3004. pdev->irq, yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
  3005. hw->chip_id, hw->chip_rev);
  3006. sky2_reset(hw);
  3007. dev = sky2_init_netdev(hw, 0, using_dac, wol_default);
  3008. if (!dev) {
  3009. err = -ENOMEM;
  3010. goto err_out_free_pci;
  3011. }
  3012. if (!disable_msi && pci_enable_msi(pdev) == 0) {
  3013. err = sky2_test_msi(hw);
  3014. if (err == -EOPNOTSUPP)
  3015. pci_disable_msi(pdev);
  3016. else if (err)
  3017. goto err_out_free_netdev;
  3018. }
  3019. err = register_netdev(dev);
  3020. if (err) {
  3021. dev_err(&pdev->dev, "cannot register net device\n");
  3022. goto err_out_free_netdev;
  3023. }
  3024. err = request_irq(pdev->irq, sky2_intr, hw->msi ? 0 : IRQF_SHARED,
  3025. dev->name, hw);
  3026. if (err) {
  3027. dev_err(&pdev->dev, "cannot assign irq %d\n", pdev->irq);
  3028. goto err_out_unregister;
  3029. }
  3030. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3031. sky2_show_addr(dev);
  3032. if (hw->ports > 1) {
  3033. struct net_device *dev1;
  3034. dev1 = sky2_init_netdev(hw, 1, using_dac, wol_default);
  3035. if (!dev1)
  3036. dev_warn(&pdev->dev, "allocation for second device failed\n");
  3037. else if ((err = register_netdev(dev1))) {
  3038. dev_warn(&pdev->dev,
  3039. "register of second port failed (%d)\n", err);
  3040. hw->dev[1] = NULL;
  3041. free_netdev(dev1);
  3042. } else
  3043. sky2_show_addr(dev1);
  3044. }
  3045. setup_timer(&hw->idle_timer, sky2_idle, (unsigned long) hw);
  3046. INIT_WORK(&hw->restart_work, sky2_restart);
  3047. sky2_idle_start(hw);
  3048. pci_set_drvdata(pdev, hw);
  3049. return 0;
  3050. err_out_unregister:
  3051. if (hw->msi)
  3052. pci_disable_msi(pdev);
  3053. unregister_netdev(dev);
  3054. err_out_free_netdev:
  3055. free_netdev(dev);
  3056. err_out_free_pci:
  3057. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3058. pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3059. err_out_iounmap:
  3060. iounmap(hw->regs);
  3061. err_out_free_hw:
  3062. kfree(hw);
  3063. err_out_free_regions:
  3064. pci_release_regions(pdev);
  3065. err_out_disable:
  3066. pci_disable_device(pdev);
  3067. err_out:
  3068. pci_set_drvdata(pdev, NULL);
  3069. return err;
  3070. }
  3071. static void __devexit sky2_remove(struct pci_dev *pdev)
  3072. {
  3073. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3074. struct net_device *dev0, *dev1;
  3075. if (!hw)
  3076. return;
  3077. del_timer_sync(&hw->idle_timer);
  3078. flush_scheduled_work();
  3079. sky2_write32(hw, B0_IMSK, 0);
  3080. synchronize_irq(hw->pdev->irq);
  3081. dev0 = hw->dev[0];
  3082. dev1 = hw->dev[1];
  3083. if (dev1)
  3084. unregister_netdev(dev1);
  3085. unregister_netdev(dev0);
  3086. sky2_power_aux(hw);
  3087. sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
  3088. sky2_write8(hw, B0_CTST, CS_RST_SET);
  3089. sky2_read8(hw, B0_CTST);
  3090. free_irq(pdev->irq, hw);
  3091. if (hw->msi)
  3092. pci_disable_msi(pdev);
  3093. pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
  3094. pci_release_regions(pdev);
  3095. pci_disable_device(pdev);
  3096. if (dev1)
  3097. free_netdev(dev1);
  3098. free_netdev(dev0);
  3099. iounmap(hw->regs);
  3100. kfree(hw);
  3101. pci_set_drvdata(pdev, NULL);
  3102. }
  3103. #ifdef CONFIG_PM
  3104. static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
  3105. {
  3106. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3107. int i, wol = 0;
  3108. if (!hw)
  3109. return 0;
  3110. del_timer_sync(&hw->idle_timer);
  3111. netif_poll_disable(hw->dev[0]);
  3112. for (i = 0; i < hw->ports; i++) {
  3113. struct net_device *dev = hw->dev[i];
  3114. struct sky2_port *sky2 = netdev_priv(dev);
  3115. if (netif_running(dev))
  3116. sky2_down(dev);
  3117. if (sky2->wol)
  3118. sky2_wol_init(sky2);
  3119. wol |= sky2->wol;
  3120. }
  3121. sky2_write32(hw, B0_IMSK, 0);
  3122. sky2_power_aux(hw);
  3123. pci_save_state(pdev);
  3124. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3125. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3126. return 0;
  3127. }
  3128. static int sky2_resume(struct pci_dev *pdev)
  3129. {
  3130. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3131. int i, err;
  3132. if (!hw)
  3133. return 0;
  3134. err = pci_set_power_state(pdev, PCI_D0);
  3135. if (err)
  3136. goto out;
  3137. err = pci_restore_state(pdev);
  3138. if (err)
  3139. goto out;
  3140. pci_enable_wake(pdev, PCI_D0, 0);
  3141. /* Re-enable all clocks */
  3142. if (hw->chip_id == CHIP_ID_YUKON_EX || hw->chip_id == CHIP_ID_YUKON_EC_U)
  3143. sky2_pci_write32(hw, PCI_DEV_REG3, 0);
  3144. sky2_reset(hw);
  3145. sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
  3146. for (i = 0; i < hw->ports; i++) {
  3147. struct net_device *dev = hw->dev[i];
  3148. if (netif_running(dev)) {
  3149. err = sky2_up(dev);
  3150. if (err) {
  3151. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3152. dev->name, err);
  3153. dev_close(dev);
  3154. goto out;
  3155. }
  3156. }
  3157. }
  3158. netif_poll_enable(hw->dev[0]);
  3159. sky2_idle_start(hw);
  3160. return 0;
  3161. out:
  3162. dev_err(&pdev->dev, "resume failed (%d)\n", err);
  3163. pci_disable_device(pdev);
  3164. return err;
  3165. }
  3166. #endif
  3167. static void sky2_shutdown(struct pci_dev *pdev)
  3168. {
  3169. struct sky2_hw *hw = pci_get_drvdata(pdev);
  3170. int i, wol = 0;
  3171. if (!hw)
  3172. return;
  3173. del_timer_sync(&hw->idle_timer);
  3174. netif_poll_disable(hw->dev[0]);
  3175. for (i = 0; i < hw->ports; i++) {
  3176. struct net_device *dev = hw->dev[i];
  3177. struct sky2_port *sky2 = netdev_priv(dev);
  3178. if (sky2->wol) {
  3179. wol = 1;
  3180. sky2_wol_init(sky2);
  3181. }
  3182. }
  3183. if (wol)
  3184. sky2_power_aux(hw);
  3185. pci_enable_wake(pdev, PCI_D3hot, wol);
  3186. pci_enable_wake(pdev, PCI_D3cold, wol);
  3187. pci_disable_device(pdev);
  3188. pci_set_power_state(pdev, PCI_D3hot);
  3189. }
  3190. static struct pci_driver sky2_driver = {
  3191. .name = DRV_NAME,
  3192. .id_table = sky2_id_table,
  3193. .probe = sky2_probe,
  3194. .remove = __devexit_p(sky2_remove),
  3195. #ifdef CONFIG_PM
  3196. .suspend = sky2_suspend,
  3197. .resume = sky2_resume,
  3198. #endif
  3199. .shutdown = sky2_shutdown,
  3200. };
  3201. static int __init sky2_init_module(void)
  3202. {
  3203. return pci_register_driver(&sky2_driver);
  3204. }
  3205. static void __exit sky2_cleanup_module(void)
  3206. {
  3207. pci_unregister_driver(&sky2_driver);
  3208. }
  3209. module_init(sky2_init_module);
  3210. module_exit(sky2_cleanup_module);
  3211. MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
  3212. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  3213. MODULE_LICENSE("GPL");
  3214. MODULE_VERSION(DRV_VERSION);