smpboot.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@lxorguk.ukuu.org.uk>
  5. * (c) 1998, 1999, 2000, 2009 Ingo Molnar <mingo@redhat.com>
  6. * Copyright 2001 Andi Kleen, SuSE Labs.
  7. *
  8. * Much of the core SMP work is based on previous work by Thomas Radke, to
  9. * whom a great many thanks are extended.
  10. *
  11. * Thanks to Intel for making available several different Pentium,
  12. * Pentium Pro and Pentium-II/Xeon MP machines.
  13. * Original development of Linux SMP code supported by Caldera.
  14. *
  15. * This code is released under the GNU General Public License version 2 or
  16. * later.
  17. *
  18. * Fixes
  19. * Felix Koop : NR_CPUS used properly
  20. * Jose Renau : Handle single CPU case.
  21. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  22. * Greg Wright : Fix for kernel stacks panic.
  23. * Erich Boleyn : MP v1.4 and additional changes.
  24. * Matthias Sattler : Changes for 2.1 kernel map.
  25. * Michel Lespinasse : Changes for 2.1 kernel map.
  26. * Michael Chastain : Change trampoline.S to gnu as.
  27. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  28. * Ingo Molnar : Added APIC timers, based on code
  29. * from Jose Renau
  30. * Ingo Molnar : various cleanups and rewrites
  31. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  32. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  33. * Andi Kleen : Changed for SMP boot into long mode.
  34. * Martin J. Bligh : Added support for multi-quad systems
  35. * Dave Jones : Report invalid combinations of Athlon CPUs.
  36. * Rusty Russell : Hacked into shape for new "hotplug" boot process.
  37. * Andi Kleen : Converted to new state machine.
  38. * Ashok Raj : CPU hotplug support
  39. * Glauber Costa : i386 and x86_64 integration
  40. */
  41. #include <linux/init.h>
  42. #include <linux/smp.h>
  43. #include <linux/module.h>
  44. #include <linux/sched.h>
  45. #include <linux/percpu.h>
  46. #include <linux/bootmem.h>
  47. #include <linux/err.h>
  48. #include <linux/nmi.h>
  49. #include <linux/tboot.h>
  50. #include <linux/stackprotector.h>
  51. #include <linux/gfp.h>
  52. #include <linux/cpuidle.h>
  53. #include <asm/acpi.h>
  54. #include <asm/desc.h>
  55. #include <asm/nmi.h>
  56. #include <asm/irq.h>
  57. #include <asm/idle.h>
  58. #include <asm/trampoline.h>
  59. #include <asm/cpu.h>
  60. #include <asm/numa.h>
  61. #include <asm/pgtable.h>
  62. #include <asm/tlbflush.h>
  63. #include <asm/mtrr.h>
  64. #include <asm/mwait.h>
  65. #include <asm/apic.h>
  66. #include <asm/io_apic.h>
  67. #include <asm/setup.h>
  68. #include <asm/uv/uv.h>
  69. #include <linux/mc146818rtc.h>
  70. #include <asm/smpboot_hooks.h>
  71. #include <asm/i8259.h>
  72. /* State of each CPU */
  73. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  74. #ifdef CONFIG_HOTPLUG_CPU
  75. /*
  76. * We need this for trampoline_base protection from concurrent accesses when
  77. * off- and onlining cores wildly.
  78. */
  79. static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex);
  80. void cpu_hotplug_driver_lock(void)
  81. {
  82. mutex_lock(&x86_cpu_hotplug_driver_mutex);
  83. }
  84. void cpu_hotplug_driver_unlock(void)
  85. {
  86. mutex_unlock(&x86_cpu_hotplug_driver_mutex);
  87. }
  88. ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; }
  89. ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; }
  90. #endif
  91. /* Number of siblings per CPU package */
  92. int smp_num_siblings = 1;
  93. EXPORT_SYMBOL(smp_num_siblings);
  94. /* Last level cache ID of each logical CPU */
  95. DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID;
  96. /* representing HT siblings of each logical CPU */
  97. DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map);
  98. EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
  99. /* representing HT and core siblings of each logical CPU */
  100. DEFINE_PER_CPU(cpumask_var_t, cpu_core_map);
  101. EXPORT_PER_CPU_SYMBOL(cpu_core_map);
  102. DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map);
  103. /* Per CPU bogomips and other parameters */
  104. DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
  105. EXPORT_PER_CPU_SYMBOL(cpu_info);
  106. atomic_t init_deasserted;
  107. /*
  108. * Report back to the Boot Processor.
  109. * Running on AP.
  110. */
  111. static void __cpuinit smp_callin(void)
  112. {
  113. int cpuid, phys_id;
  114. unsigned long timeout;
  115. /*
  116. * If waken up by an INIT in an 82489DX configuration
  117. * we may get here before an INIT-deassert IPI reaches
  118. * our local APIC. We have to wait for the IPI or we'll
  119. * lock up on an APIC access.
  120. */
  121. if (apic->wait_for_init_deassert)
  122. apic->wait_for_init_deassert(&init_deasserted);
  123. /*
  124. * (This works even if the APIC is not enabled.)
  125. */
  126. phys_id = read_apic_id();
  127. cpuid = smp_processor_id();
  128. if (cpumask_test_cpu(cpuid, cpu_callin_mask)) {
  129. panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__,
  130. phys_id, cpuid);
  131. }
  132. pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  133. /*
  134. * STARTUP IPIs are fragile beasts as they might sometimes
  135. * trigger some glue motherboard logic. Complete APIC bus
  136. * silence for 1 second, this overestimates the time the
  137. * boot CPU is spending to send the up to 2 STARTUP IPIs
  138. * by a factor of two. This should be enough.
  139. */
  140. /*
  141. * Waiting 2s total for startup (udelay is not yet working)
  142. */
  143. timeout = jiffies + 2*HZ;
  144. while (time_before(jiffies, timeout)) {
  145. /*
  146. * Has the boot CPU finished it's STARTUP sequence?
  147. */
  148. if (cpumask_test_cpu(cpuid, cpu_callout_mask))
  149. break;
  150. cpu_relax();
  151. }
  152. if (!time_before(jiffies, timeout)) {
  153. panic("%s: CPU%d started up but did not get a callout!\n",
  154. __func__, cpuid);
  155. }
  156. /*
  157. * the boot CPU has finished the init stage and is spinning
  158. * on callin_map until we finish. We are free to set up this
  159. * CPU, first the APIC. (this is probably redundant on most
  160. * boards)
  161. */
  162. pr_debug("CALLIN, before setup_local_APIC().\n");
  163. if (apic->smp_callin_clear_local_apic)
  164. apic->smp_callin_clear_local_apic();
  165. setup_local_APIC();
  166. end_local_APIC_setup();
  167. /*
  168. * Need to setup vector mappings before we enable interrupts.
  169. */
  170. setup_vector_irq(smp_processor_id());
  171. /*
  172. * Save our processor parameters. Note: this information
  173. * is needed for clock calibration.
  174. */
  175. smp_store_cpu_info(cpuid);
  176. /*
  177. * Get our bogomips.
  178. * Update loops_per_jiffy in cpu_data. Previous call to
  179. * smp_store_cpu_info() stored a value that is close but not as
  180. * accurate as the value just calculated.
  181. */
  182. calibrate_delay();
  183. cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy;
  184. pr_debug("Stack at about %p\n", &cpuid);
  185. /*
  186. * This must be done before setting cpu_online_mask
  187. * or calling notify_cpu_starting.
  188. */
  189. set_cpu_sibling_map(raw_smp_processor_id());
  190. wmb();
  191. notify_cpu_starting(cpuid);
  192. /*
  193. * Allow the master to continue.
  194. */
  195. cpumask_set_cpu(cpuid, cpu_callin_mask);
  196. }
  197. /*
  198. * Activate a secondary processor.
  199. */
  200. notrace static void __cpuinit start_secondary(void *unused)
  201. {
  202. /*
  203. * Don't put *anything* before cpu_init(), SMP booting is too
  204. * fragile that we want to limit the things done here to the
  205. * most necessary things.
  206. */
  207. cpu_init();
  208. x86_cpuinit.early_percpu_clock_init();
  209. preempt_disable();
  210. smp_callin();
  211. #ifdef CONFIG_X86_32
  212. /* switch away from the initial page table */
  213. load_cr3(swapper_pg_dir);
  214. __flush_tlb_all();
  215. #endif
  216. /* otherwise gcc will move up smp_processor_id before the cpu_init */
  217. barrier();
  218. /*
  219. * Check TSC synchronization with the BP:
  220. */
  221. check_tsc_sync_target();
  222. /*
  223. * We need to hold call_lock, so there is no inconsistency
  224. * between the time smp_call_function() determines number of
  225. * IPI recipients, and the time when the determination is made
  226. * for which cpus receive the IPI. Holding this
  227. * lock helps us to not include this cpu in a currently in progress
  228. * smp_call_function().
  229. *
  230. * We need to hold vector_lock so there the set of online cpus
  231. * does not change while we are assigning vectors to cpus. Holding
  232. * this lock ensures we don't half assign or remove an irq from a cpu.
  233. */
  234. ipi_call_lock();
  235. lock_vector_lock();
  236. set_cpu_online(smp_processor_id(), true);
  237. unlock_vector_lock();
  238. ipi_call_unlock();
  239. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  240. x86_platform.nmi_init();
  241. /* enable local interrupts */
  242. local_irq_enable();
  243. /* to prevent fake stack check failure in clock setup */
  244. boot_init_stack_canary();
  245. x86_cpuinit.setup_percpu_clockev();
  246. wmb();
  247. cpu_idle();
  248. }
  249. /*
  250. * The bootstrap kernel entry code has set these up. Save them for
  251. * a given CPU
  252. */
  253. void __cpuinit smp_store_cpu_info(int id)
  254. {
  255. struct cpuinfo_x86 *c = &cpu_data(id);
  256. *c = boot_cpu_data;
  257. c->cpu_index = id;
  258. if (id != 0)
  259. identify_secondary_cpu(c);
  260. }
  261. static void __cpuinit link_thread_siblings(int cpu1, int cpu2)
  262. {
  263. cpumask_set_cpu(cpu1, cpu_sibling_mask(cpu2));
  264. cpumask_set_cpu(cpu2, cpu_sibling_mask(cpu1));
  265. cpumask_set_cpu(cpu1, cpu_core_mask(cpu2));
  266. cpumask_set_cpu(cpu2, cpu_core_mask(cpu1));
  267. cpumask_set_cpu(cpu1, cpu_llc_shared_mask(cpu2));
  268. cpumask_set_cpu(cpu2, cpu_llc_shared_mask(cpu1));
  269. }
  270. void __cpuinit set_cpu_sibling_map(int cpu)
  271. {
  272. int i;
  273. struct cpuinfo_x86 *c = &cpu_data(cpu);
  274. cpumask_set_cpu(cpu, cpu_sibling_setup_mask);
  275. if (smp_num_siblings > 1) {
  276. for_each_cpu(i, cpu_sibling_setup_mask) {
  277. struct cpuinfo_x86 *o = &cpu_data(i);
  278. if (cpu_has(c, X86_FEATURE_TOPOEXT)) {
  279. if (c->phys_proc_id == o->phys_proc_id &&
  280. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i) &&
  281. c->compute_unit_id == o->compute_unit_id)
  282. link_thread_siblings(cpu, i);
  283. } else if (c->phys_proc_id == o->phys_proc_id &&
  284. c->cpu_core_id == o->cpu_core_id) {
  285. link_thread_siblings(cpu, i);
  286. }
  287. }
  288. } else {
  289. cpumask_set_cpu(cpu, cpu_sibling_mask(cpu));
  290. }
  291. cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu));
  292. if (__this_cpu_read(cpu_info.x86_max_cores) == 1) {
  293. cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu));
  294. c->booted_cores = 1;
  295. return;
  296. }
  297. for_each_cpu(i, cpu_sibling_setup_mask) {
  298. if (per_cpu(cpu_llc_id, cpu) != BAD_APICID &&
  299. per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) {
  300. cpumask_set_cpu(i, cpu_llc_shared_mask(cpu));
  301. cpumask_set_cpu(cpu, cpu_llc_shared_mask(i));
  302. }
  303. if (c->phys_proc_id == cpu_data(i).phys_proc_id) {
  304. cpumask_set_cpu(i, cpu_core_mask(cpu));
  305. cpumask_set_cpu(cpu, cpu_core_mask(i));
  306. /*
  307. * Does this new cpu bringup a new core?
  308. */
  309. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) {
  310. /*
  311. * for each core in package, increment
  312. * the booted_cores for this new cpu
  313. */
  314. if (cpumask_first(cpu_sibling_mask(i)) == i)
  315. c->booted_cores++;
  316. /*
  317. * increment the core count for all
  318. * the other cpus in this package
  319. */
  320. if (i != cpu)
  321. cpu_data(i).booted_cores++;
  322. } else if (i != cpu && !c->booted_cores)
  323. c->booted_cores = cpu_data(i).booted_cores;
  324. }
  325. }
  326. }
  327. /* maps the cpu to the sched domain representing multi-core */
  328. const struct cpumask *cpu_coregroup_mask(int cpu)
  329. {
  330. struct cpuinfo_x86 *c = &cpu_data(cpu);
  331. /*
  332. * For perf, we return last level cache shared map.
  333. * And for power savings, we return cpu_core_map
  334. */
  335. if ((sched_mc_power_savings || sched_smt_power_savings) &&
  336. !(cpu_has(c, X86_FEATURE_AMD_DCM)))
  337. return cpu_core_mask(cpu);
  338. else
  339. return cpu_llc_shared_mask(cpu);
  340. }
  341. static void impress_friends(void)
  342. {
  343. int cpu;
  344. unsigned long bogosum = 0;
  345. /*
  346. * Allow the user to impress friends.
  347. */
  348. pr_debug("Before bogomips.\n");
  349. for_each_possible_cpu(cpu)
  350. if (cpumask_test_cpu(cpu, cpu_callout_mask))
  351. bogosum += cpu_data(cpu).loops_per_jiffy;
  352. printk(KERN_INFO
  353. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  354. num_online_cpus(),
  355. bogosum/(500000/HZ),
  356. (bogosum/(5000/HZ))%100);
  357. pr_debug("Before bogocount - setting activated=1.\n");
  358. }
  359. void __inquire_remote_apic(int apicid)
  360. {
  361. unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  362. const char * const names[] = { "ID", "VERSION", "SPIV" };
  363. int timeout;
  364. u32 status;
  365. printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid);
  366. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  367. printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]);
  368. /*
  369. * Wait for idle.
  370. */
  371. status = safe_apic_wait_icr_idle();
  372. if (status)
  373. printk(KERN_CONT
  374. "a previous APIC delivery may have failed\n");
  375. apic_icr_write(APIC_DM_REMRD | regs[i], apicid);
  376. timeout = 0;
  377. do {
  378. udelay(100);
  379. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  380. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  381. switch (status) {
  382. case APIC_ICR_RR_VALID:
  383. status = apic_read(APIC_RRR);
  384. printk(KERN_CONT "%08x\n", status);
  385. break;
  386. default:
  387. printk(KERN_CONT "failed\n");
  388. }
  389. }
  390. }
  391. /*
  392. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  393. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  394. * won't ... remember to clear down the APIC, etc later.
  395. */
  396. int __cpuinit
  397. wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip)
  398. {
  399. unsigned long send_status, accept_status = 0;
  400. int maxlvt;
  401. /* Target chip */
  402. /* Boot on the stack */
  403. /* Kick the second */
  404. apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid);
  405. pr_debug("Waiting for send to finish...\n");
  406. send_status = safe_apic_wait_icr_idle();
  407. /*
  408. * Give the other CPU some time to accept the IPI.
  409. */
  410. udelay(200);
  411. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  412. maxlvt = lapic_get_maxlvt();
  413. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  414. apic_write(APIC_ESR, 0);
  415. accept_status = (apic_read(APIC_ESR) & 0xEF);
  416. }
  417. pr_debug("NMI sent.\n");
  418. if (send_status)
  419. printk(KERN_ERR "APIC never delivered???\n");
  420. if (accept_status)
  421. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  422. return (send_status | accept_status);
  423. }
  424. static int __cpuinit
  425. wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip)
  426. {
  427. unsigned long send_status, accept_status = 0;
  428. int maxlvt, num_starts, j;
  429. maxlvt = lapic_get_maxlvt();
  430. /*
  431. * Be paranoid about clearing APIC errors.
  432. */
  433. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  434. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  435. apic_write(APIC_ESR, 0);
  436. apic_read(APIC_ESR);
  437. }
  438. pr_debug("Asserting INIT.\n");
  439. /*
  440. * Turn INIT on target chip
  441. */
  442. /*
  443. * Send IPI
  444. */
  445. apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT,
  446. phys_apicid);
  447. pr_debug("Waiting for send to finish...\n");
  448. send_status = safe_apic_wait_icr_idle();
  449. mdelay(10);
  450. pr_debug("Deasserting INIT.\n");
  451. /* Target chip */
  452. /* Send IPI */
  453. apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid);
  454. pr_debug("Waiting for send to finish...\n");
  455. send_status = safe_apic_wait_icr_idle();
  456. mb();
  457. atomic_set(&init_deasserted, 1);
  458. /*
  459. * Should we send STARTUP IPIs ?
  460. *
  461. * Determine this based on the APIC version.
  462. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  463. */
  464. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  465. num_starts = 2;
  466. else
  467. num_starts = 0;
  468. /*
  469. * Paravirt / VMI wants a startup IPI hook here to set up the
  470. * target processor state.
  471. */
  472. startup_ipi_hook(phys_apicid, (unsigned long) start_secondary,
  473. stack_start);
  474. /*
  475. * Run STARTUP IPI loop.
  476. */
  477. pr_debug("#startup loops: %d.\n", num_starts);
  478. for (j = 1; j <= num_starts; j++) {
  479. pr_debug("Sending STARTUP #%d.\n", j);
  480. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  481. apic_write(APIC_ESR, 0);
  482. apic_read(APIC_ESR);
  483. pr_debug("After apic_write.\n");
  484. /*
  485. * STARTUP IPI
  486. */
  487. /* Target chip */
  488. /* Boot on the stack */
  489. /* Kick the second */
  490. apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12),
  491. phys_apicid);
  492. /*
  493. * Give the other CPU some time to accept the IPI.
  494. */
  495. udelay(300);
  496. pr_debug("Startup point 1.\n");
  497. pr_debug("Waiting for send to finish...\n");
  498. send_status = safe_apic_wait_icr_idle();
  499. /*
  500. * Give the other CPU some time to accept the IPI.
  501. */
  502. udelay(200);
  503. if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */
  504. apic_write(APIC_ESR, 0);
  505. accept_status = (apic_read(APIC_ESR) & 0xEF);
  506. if (send_status || accept_status)
  507. break;
  508. }
  509. pr_debug("After Startup.\n");
  510. if (send_status)
  511. printk(KERN_ERR "APIC never delivered???\n");
  512. if (accept_status)
  513. printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status);
  514. return (send_status | accept_status);
  515. }
  516. /* reduce the number of lines printed when booting a large cpu count system */
  517. static void __cpuinit announce_cpu(int cpu, int apicid)
  518. {
  519. static int current_node = -1;
  520. int node = early_cpu_to_node(cpu);
  521. if (system_state == SYSTEM_BOOTING) {
  522. if (node != current_node) {
  523. if (current_node > (-1))
  524. pr_cont(" Ok.\n");
  525. current_node = node;
  526. pr_info("Booting Node %3d, Processors ", node);
  527. }
  528. pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : "");
  529. return;
  530. } else
  531. pr_info("Booting Node %d Processor %d APIC 0x%x\n",
  532. node, cpu, apicid);
  533. }
  534. /*
  535. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  536. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  537. * Returns zero if CPU booted OK, else error code from
  538. * ->wakeup_secondary_cpu.
  539. */
  540. static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle)
  541. {
  542. unsigned long boot_error = 0;
  543. unsigned long start_ip;
  544. int timeout;
  545. alternatives_smp_switch(1);
  546. idle->thread.sp = (unsigned long) (((struct pt_regs *)
  547. (THREAD_SIZE + task_stack_page(idle))) - 1);
  548. per_cpu(current_task, cpu) = idle;
  549. #ifdef CONFIG_X86_32
  550. /* Stack for startup_32 can be just as for start_secondary onwards */
  551. irq_ctx_init(cpu);
  552. #else
  553. clear_tsk_thread_flag(idle, TIF_FORK);
  554. initial_gs = per_cpu_offset(cpu);
  555. per_cpu(kernel_stack, cpu) =
  556. (unsigned long)task_stack_page(idle) -
  557. KERNEL_STACK_OFFSET + THREAD_SIZE;
  558. #endif
  559. early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu);
  560. initial_code = (unsigned long)start_secondary;
  561. stack_start = idle->thread.sp;
  562. /* start_ip had better be page-aligned! */
  563. start_ip = trampoline_address();
  564. /* So we see what's up */
  565. announce_cpu(cpu, apicid);
  566. /*
  567. * This grunge runs the startup process for
  568. * the targeted processor.
  569. */
  570. atomic_set(&init_deasserted, 0);
  571. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  572. pr_debug("Setting warm reset code and vector.\n");
  573. smpboot_setup_warm_reset_vector(start_ip);
  574. /*
  575. * Be paranoid about clearing APIC errors.
  576. */
  577. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) {
  578. apic_write(APIC_ESR, 0);
  579. apic_read(APIC_ESR);
  580. }
  581. }
  582. /*
  583. * Kick the secondary CPU. Use the method in the APIC driver
  584. * if it's defined - or use an INIT boot APIC message otherwise:
  585. */
  586. if (apic->wakeup_secondary_cpu)
  587. boot_error = apic->wakeup_secondary_cpu(apicid, start_ip);
  588. else
  589. boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip);
  590. if (!boot_error) {
  591. /*
  592. * allow APs to start initializing.
  593. */
  594. pr_debug("Before Callout %d.\n", cpu);
  595. cpumask_set_cpu(cpu, cpu_callout_mask);
  596. pr_debug("After Callout %d.\n", cpu);
  597. /*
  598. * Wait 5s total for a response
  599. */
  600. for (timeout = 0; timeout < 50000; timeout++) {
  601. if (cpumask_test_cpu(cpu, cpu_callin_mask))
  602. break; /* It has booted */
  603. udelay(100);
  604. /*
  605. * Allow other tasks to run while we wait for the
  606. * AP to come online. This also gives a chance
  607. * for the MTRR work(triggered by the AP coming online)
  608. * to be completed in the stop machine context.
  609. */
  610. schedule();
  611. }
  612. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  613. print_cpu_msr(&cpu_data(cpu));
  614. pr_debug("CPU%d: has booted.\n", cpu);
  615. } else {
  616. boot_error = 1;
  617. if (*(volatile u32 *)TRAMPOLINE_SYM(trampoline_status)
  618. == 0xA5A5A5A5)
  619. /* trampoline started but...? */
  620. pr_err("CPU%d: Stuck ??\n", cpu);
  621. else
  622. /* trampoline code not run */
  623. pr_err("CPU%d: Not responding.\n", cpu);
  624. if (apic->inquire_remote_apic)
  625. apic->inquire_remote_apic(apicid);
  626. }
  627. }
  628. if (boot_error) {
  629. /* Try to put things back the way they were before ... */
  630. numa_remove_cpu(cpu); /* was set by numa_add_cpu */
  631. /* was set by do_boot_cpu() */
  632. cpumask_clear_cpu(cpu, cpu_callout_mask);
  633. /* was set by cpu_init() */
  634. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  635. set_cpu_present(cpu, false);
  636. per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID;
  637. }
  638. /* mark "stuck" area as not stuck */
  639. *(volatile u32 *)TRAMPOLINE_SYM(trampoline_status) = 0;
  640. if (get_uv_system_type() != UV_NON_UNIQUE_APIC) {
  641. /*
  642. * Cleanup possible dangling ends...
  643. */
  644. smpboot_restore_warm_reset_vector();
  645. }
  646. return boot_error;
  647. }
  648. int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle)
  649. {
  650. int apicid = apic->cpu_present_to_apicid(cpu);
  651. unsigned long flags;
  652. int err;
  653. WARN_ON(irqs_disabled());
  654. pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu);
  655. if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid ||
  656. !physid_isset(apicid, phys_cpu_present_map) ||
  657. !apic->apic_id_valid(apicid)) {
  658. printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu);
  659. return -EINVAL;
  660. }
  661. /*
  662. * Already booted CPU?
  663. */
  664. if (cpumask_test_cpu(cpu, cpu_callin_mask)) {
  665. pr_debug("do_boot_cpu %d Already started\n", cpu);
  666. return -ENOSYS;
  667. }
  668. /*
  669. * Save current MTRR state in case it was changed since early boot
  670. * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync:
  671. */
  672. mtrr_save_state();
  673. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  674. err = do_boot_cpu(apicid, cpu, tidle);
  675. if (err) {
  676. pr_debug("do_boot_cpu failed %d\n", err);
  677. return -EIO;
  678. }
  679. /*
  680. * Check TSC synchronization with the AP (keep irqs disabled
  681. * while doing so):
  682. */
  683. local_irq_save(flags);
  684. check_tsc_sync_source(cpu);
  685. local_irq_restore(flags);
  686. while (!cpu_online(cpu)) {
  687. cpu_relax();
  688. touch_nmi_watchdog();
  689. }
  690. return 0;
  691. }
  692. /**
  693. * arch_disable_smp_support() - disables SMP support for x86 at runtime
  694. */
  695. void arch_disable_smp_support(void)
  696. {
  697. disable_ioapic_support();
  698. }
  699. /*
  700. * Fall back to non SMP mode after errors.
  701. *
  702. * RED-PEN audit/test this more. I bet there is more state messed up here.
  703. */
  704. static __init void disable_smp(void)
  705. {
  706. init_cpu_present(cpumask_of(0));
  707. init_cpu_possible(cpumask_of(0));
  708. smpboot_clear_io_apic_irqs();
  709. if (smp_found_config)
  710. physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map);
  711. else
  712. physid_set_mask_of_physid(0, &phys_cpu_present_map);
  713. cpumask_set_cpu(0, cpu_sibling_mask(0));
  714. cpumask_set_cpu(0, cpu_core_mask(0));
  715. }
  716. /*
  717. * Various sanity checks.
  718. */
  719. static int __init smp_sanity_check(unsigned max_cpus)
  720. {
  721. preempt_disable();
  722. #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32)
  723. if (def_to_bigsmp && nr_cpu_ids > 8) {
  724. unsigned int cpu;
  725. unsigned nr;
  726. printk(KERN_WARNING
  727. "More than 8 CPUs detected - skipping them.\n"
  728. "Use CONFIG_X86_BIGSMP.\n");
  729. nr = 0;
  730. for_each_present_cpu(cpu) {
  731. if (nr >= 8)
  732. set_cpu_present(cpu, false);
  733. nr++;
  734. }
  735. nr = 0;
  736. for_each_possible_cpu(cpu) {
  737. if (nr >= 8)
  738. set_cpu_possible(cpu, false);
  739. nr++;
  740. }
  741. nr_cpu_ids = 8;
  742. }
  743. #endif
  744. if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) {
  745. printk(KERN_WARNING
  746. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  747. hard_smp_processor_id());
  748. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  749. }
  750. /*
  751. * If we couldn't find an SMP configuration at boot time,
  752. * get out of here now!
  753. */
  754. if (!smp_found_config && !acpi_lapic) {
  755. preempt_enable();
  756. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  757. disable_smp();
  758. if (APIC_init_uniprocessor())
  759. printk(KERN_NOTICE "Local APIC not detected."
  760. " Using dummy APIC emulation.\n");
  761. return -1;
  762. }
  763. /*
  764. * Should not be necessary because the MP table should list the boot
  765. * CPU too, but we do it for the sake of robustness anyway.
  766. */
  767. if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) {
  768. printk(KERN_NOTICE
  769. "weird, boot CPU (#%d) not listed by the BIOS.\n",
  770. boot_cpu_physical_apicid);
  771. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  772. }
  773. preempt_enable();
  774. /*
  775. * If we couldn't find a local APIC, then get out of here now!
  776. */
  777. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) &&
  778. !cpu_has_apic) {
  779. if (!disable_apic) {
  780. pr_err("BIOS bug, local APIC #%d not detected!...\n",
  781. boot_cpu_physical_apicid);
  782. pr_err("... forcing use of dummy APIC emulation."
  783. "(tell your hw vendor)\n");
  784. }
  785. smpboot_clear_io_apic();
  786. disable_ioapic_support();
  787. return -1;
  788. }
  789. verify_local_APIC();
  790. /*
  791. * If SMP should be disabled, then really disable it!
  792. */
  793. if (!max_cpus) {
  794. printk(KERN_INFO "SMP mode deactivated.\n");
  795. smpboot_clear_io_apic();
  796. connect_bsp_APIC();
  797. setup_local_APIC();
  798. bsp_end_local_APIC_setup();
  799. return -1;
  800. }
  801. return 0;
  802. }
  803. static void __init smp_cpu_index_default(void)
  804. {
  805. int i;
  806. struct cpuinfo_x86 *c;
  807. for_each_possible_cpu(i) {
  808. c = &cpu_data(i);
  809. /* mark all to hotplug */
  810. c->cpu_index = nr_cpu_ids;
  811. }
  812. }
  813. /*
  814. * Prepare for SMP bootup. The MP table or ACPI has been read
  815. * earlier. Just do some sanity checking here and enable APIC mode.
  816. */
  817. void __init native_smp_prepare_cpus(unsigned int max_cpus)
  818. {
  819. unsigned int i;
  820. preempt_disable();
  821. smp_cpu_index_default();
  822. /*
  823. * Setup boot CPU information
  824. */
  825. smp_store_cpu_info(0); /* Final full version of the data */
  826. cpumask_copy(cpu_callin_mask, cpumask_of(0));
  827. mb();
  828. current_thread_info()->cpu = 0; /* needed? */
  829. for_each_possible_cpu(i) {
  830. zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL);
  831. zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL);
  832. zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL);
  833. }
  834. set_cpu_sibling_map(0);
  835. if (smp_sanity_check(max_cpus) < 0) {
  836. printk(KERN_INFO "SMP disabled\n");
  837. disable_smp();
  838. goto out;
  839. }
  840. default_setup_apic_routing();
  841. preempt_disable();
  842. if (read_apic_id() != boot_cpu_physical_apicid) {
  843. panic("Boot APIC ID in local APIC unexpected (%d vs %d)",
  844. read_apic_id(), boot_cpu_physical_apicid);
  845. /* Or can we switch back to PIC here? */
  846. }
  847. preempt_enable();
  848. connect_bsp_APIC();
  849. /*
  850. * Switch from PIC to APIC mode.
  851. */
  852. setup_local_APIC();
  853. /*
  854. * Enable IO APIC before setting up error vector
  855. */
  856. if (!skip_ioapic_setup && nr_ioapics)
  857. enable_IO_APIC();
  858. bsp_end_local_APIC_setup();
  859. if (apic->setup_portio_remap)
  860. apic->setup_portio_remap();
  861. smpboot_setup_io_apic();
  862. /*
  863. * Set up local APIC timer on boot CPU.
  864. */
  865. printk(KERN_INFO "CPU%d: ", 0);
  866. print_cpu_info(&cpu_data(0));
  867. x86_init.timers.setup_percpu_clockev();
  868. if (is_uv_system())
  869. uv_system_init();
  870. set_mtrr_aps_delayed_init();
  871. out:
  872. preempt_enable();
  873. }
  874. void arch_disable_nonboot_cpus_begin(void)
  875. {
  876. /*
  877. * Avoid the smp alternatives switch during the disable_nonboot_cpus().
  878. * In the suspend path, we will be back in the SMP mode shortly anyways.
  879. */
  880. skip_smp_alternatives = true;
  881. }
  882. void arch_disable_nonboot_cpus_end(void)
  883. {
  884. skip_smp_alternatives = false;
  885. }
  886. void arch_enable_nonboot_cpus_begin(void)
  887. {
  888. set_mtrr_aps_delayed_init();
  889. }
  890. void arch_enable_nonboot_cpus_end(void)
  891. {
  892. mtrr_aps_init();
  893. }
  894. /*
  895. * Early setup to make printk work.
  896. */
  897. void __init native_smp_prepare_boot_cpu(void)
  898. {
  899. int me = smp_processor_id();
  900. switch_to_new_gdt(me);
  901. /* already set me in cpu_online_mask in boot_cpu_init() */
  902. cpumask_set_cpu(me, cpu_callout_mask);
  903. per_cpu(cpu_state, me) = CPU_ONLINE;
  904. }
  905. void __init native_smp_cpus_done(unsigned int max_cpus)
  906. {
  907. pr_debug("Boot done.\n");
  908. nmi_selftest();
  909. impress_friends();
  910. #ifdef CONFIG_X86_IO_APIC
  911. setup_ioapic_dest();
  912. #endif
  913. mtrr_aps_init();
  914. }
  915. static int __initdata setup_possible_cpus = -1;
  916. static int __init _setup_possible_cpus(char *str)
  917. {
  918. get_option(&str, &setup_possible_cpus);
  919. return 0;
  920. }
  921. early_param("possible_cpus", _setup_possible_cpus);
  922. /*
  923. * cpu_possible_mask should be static, it cannot change as cpu's
  924. * are onlined, or offlined. The reason is per-cpu data-structures
  925. * are allocated by some modules at init time, and dont expect to
  926. * do this dynamically on cpu arrival/departure.
  927. * cpu_present_mask on the other hand can change dynamically.
  928. * In case when cpu_hotplug is not compiled, then we resort to current
  929. * behaviour, which is cpu_possible == cpu_present.
  930. * - Ashok Raj
  931. *
  932. * Three ways to find out the number of additional hotplug CPUs:
  933. * - If the BIOS specified disabled CPUs in ACPI/mptables use that.
  934. * - The user can overwrite it with possible_cpus=NUM
  935. * - Otherwise don't reserve additional CPUs.
  936. * We do this because additional CPUs waste a lot of memory.
  937. * -AK
  938. */
  939. __init void prefill_possible_map(void)
  940. {
  941. int i, possible;
  942. /* no processor from mptable or madt */
  943. if (!num_processors)
  944. num_processors = 1;
  945. i = setup_max_cpus ?: 1;
  946. if (setup_possible_cpus == -1) {
  947. possible = num_processors;
  948. #ifdef CONFIG_HOTPLUG_CPU
  949. if (setup_max_cpus)
  950. possible += disabled_cpus;
  951. #else
  952. if (possible > i)
  953. possible = i;
  954. #endif
  955. } else
  956. possible = setup_possible_cpus;
  957. total_cpus = max_t(int, possible, num_processors + disabled_cpus);
  958. /* nr_cpu_ids could be reduced via nr_cpus= */
  959. if (possible > nr_cpu_ids) {
  960. printk(KERN_WARNING
  961. "%d Processors exceeds NR_CPUS limit of %d\n",
  962. possible, nr_cpu_ids);
  963. possible = nr_cpu_ids;
  964. }
  965. #ifdef CONFIG_HOTPLUG_CPU
  966. if (!setup_max_cpus)
  967. #endif
  968. if (possible > i) {
  969. printk(KERN_WARNING
  970. "%d Processors exceeds max_cpus limit of %u\n",
  971. possible, setup_max_cpus);
  972. possible = i;
  973. }
  974. printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n",
  975. possible, max_t(int, possible - num_processors, 0));
  976. for (i = 0; i < possible; i++)
  977. set_cpu_possible(i, true);
  978. for (; i < NR_CPUS; i++)
  979. set_cpu_possible(i, false);
  980. nr_cpu_ids = possible;
  981. }
  982. #ifdef CONFIG_HOTPLUG_CPU
  983. static void remove_siblinginfo(int cpu)
  984. {
  985. int sibling;
  986. struct cpuinfo_x86 *c = &cpu_data(cpu);
  987. for_each_cpu(sibling, cpu_core_mask(cpu)) {
  988. cpumask_clear_cpu(cpu, cpu_core_mask(sibling));
  989. /*/
  990. * last thread sibling in this cpu core going down
  991. */
  992. if (cpumask_weight(cpu_sibling_mask(cpu)) == 1)
  993. cpu_data(sibling).booted_cores--;
  994. }
  995. for_each_cpu(sibling, cpu_sibling_mask(cpu))
  996. cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling));
  997. cpumask_clear(cpu_sibling_mask(cpu));
  998. cpumask_clear(cpu_core_mask(cpu));
  999. c->phys_proc_id = 0;
  1000. c->cpu_core_id = 0;
  1001. cpumask_clear_cpu(cpu, cpu_sibling_setup_mask);
  1002. }
  1003. static void __ref remove_cpu_from_maps(int cpu)
  1004. {
  1005. set_cpu_online(cpu, false);
  1006. cpumask_clear_cpu(cpu, cpu_callout_mask);
  1007. cpumask_clear_cpu(cpu, cpu_callin_mask);
  1008. /* was set by cpu_init() */
  1009. cpumask_clear_cpu(cpu, cpu_initialized_mask);
  1010. numa_remove_cpu(cpu);
  1011. }
  1012. void cpu_disable_common(void)
  1013. {
  1014. int cpu = smp_processor_id();
  1015. remove_siblinginfo(cpu);
  1016. /* It's now safe to remove this processor from the online map */
  1017. lock_vector_lock();
  1018. remove_cpu_from_maps(cpu);
  1019. unlock_vector_lock();
  1020. fixup_irqs();
  1021. }
  1022. int native_cpu_disable(void)
  1023. {
  1024. int cpu = smp_processor_id();
  1025. /*
  1026. * Perhaps use cpufreq to drop frequency, but that could go
  1027. * into generic code.
  1028. *
  1029. * We won't take down the boot processor on i386 due to some
  1030. * interrupts only being able to be serviced by the BSP.
  1031. * Especially so if we're not using an IOAPIC -zwane
  1032. */
  1033. if (cpu == 0)
  1034. return -EBUSY;
  1035. clear_local_APIC();
  1036. cpu_disable_common();
  1037. return 0;
  1038. }
  1039. void native_cpu_die(unsigned int cpu)
  1040. {
  1041. /* We don't do anything here: idle task is faking death itself. */
  1042. unsigned int i;
  1043. for (i = 0; i < 10; i++) {
  1044. /* They ack this in play_dead by setting CPU_DEAD */
  1045. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1046. if (system_state == SYSTEM_RUNNING)
  1047. pr_info("CPU %u is now offline\n", cpu);
  1048. if (1 == num_online_cpus())
  1049. alternatives_smp_switch(0);
  1050. return;
  1051. }
  1052. msleep(100);
  1053. }
  1054. pr_err("CPU %u didn't die...\n", cpu);
  1055. }
  1056. void play_dead_common(void)
  1057. {
  1058. idle_task_exit();
  1059. reset_lazy_tlbstate();
  1060. amd_e400_remove_cpu(raw_smp_processor_id());
  1061. mb();
  1062. /* Ack it */
  1063. __this_cpu_write(cpu_state, CPU_DEAD);
  1064. /*
  1065. * With physical CPU hotplug, we should halt the cpu
  1066. */
  1067. local_irq_disable();
  1068. }
  1069. /*
  1070. * We need to flush the caches before going to sleep, lest we have
  1071. * dirty data in our caches when we come back up.
  1072. */
  1073. static inline void mwait_play_dead(void)
  1074. {
  1075. unsigned int eax, ebx, ecx, edx;
  1076. unsigned int highest_cstate = 0;
  1077. unsigned int highest_subcstate = 0;
  1078. int i;
  1079. void *mwait_ptr;
  1080. struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info);
  1081. if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c)))
  1082. return;
  1083. if (!this_cpu_has(X86_FEATURE_CLFLSH))
  1084. return;
  1085. if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF)
  1086. return;
  1087. eax = CPUID_MWAIT_LEAF;
  1088. ecx = 0;
  1089. native_cpuid(&eax, &ebx, &ecx, &edx);
  1090. /*
  1091. * eax will be 0 if EDX enumeration is not valid.
  1092. * Initialized below to cstate, sub_cstate value when EDX is valid.
  1093. */
  1094. if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) {
  1095. eax = 0;
  1096. } else {
  1097. edx >>= MWAIT_SUBSTATE_SIZE;
  1098. for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) {
  1099. if (edx & MWAIT_SUBSTATE_MASK) {
  1100. highest_cstate = i;
  1101. highest_subcstate = edx & MWAIT_SUBSTATE_MASK;
  1102. }
  1103. }
  1104. eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) |
  1105. (highest_subcstate - 1);
  1106. }
  1107. /*
  1108. * This should be a memory location in a cache line which is
  1109. * unlikely to be touched by other processors. The actual
  1110. * content is immaterial as it is not actually modified in any way.
  1111. */
  1112. mwait_ptr = &current_thread_info()->flags;
  1113. wbinvd();
  1114. while (1) {
  1115. /*
  1116. * The CLFLUSH is a workaround for erratum AAI65 for
  1117. * the Xeon 7400 series. It's not clear it is actually
  1118. * needed, but it should be harmless in either case.
  1119. * The WBINVD is insufficient due to the spurious-wakeup
  1120. * case where we return around the loop.
  1121. */
  1122. clflush(mwait_ptr);
  1123. __monitor(mwait_ptr, 0, 0);
  1124. mb();
  1125. __mwait(eax, 0);
  1126. }
  1127. }
  1128. static inline void hlt_play_dead(void)
  1129. {
  1130. if (__this_cpu_read(cpu_info.x86) >= 4)
  1131. wbinvd();
  1132. while (1) {
  1133. native_halt();
  1134. }
  1135. }
  1136. void native_play_dead(void)
  1137. {
  1138. play_dead_common();
  1139. tboot_shutdown(TB_SHUTDOWN_WFS);
  1140. mwait_play_dead(); /* Only returns on failure */
  1141. if (cpuidle_play_dead())
  1142. hlt_play_dead();
  1143. }
  1144. #else /* ... !CONFIG_HOTPLUG_CPU */
  1145. int native_cpu_disable(void)
  1146. {
  1147. return -ENOSYS;
  1148. }
  1149. void native_cpu_die(unsigned int cpu)
  1150. {
  1151. /* We said "no" in __cpu_disable */
  1152. BUG();
  1153. }
  1154. void native_play_dead(void)
  1155. {
  1156. BUG();
  1157. }
  1158. #endif