integrator_ap.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477
  1. /*
  2. * linux/arch/arm/mach-integrator/integrator_ap.c
  3. *
  4. * Copyright (C) 2000-2003 Deep Blue Solutions Ltd
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <linux/types.h>
  21. #include <linux/kernel.h>
  22. #include <linux/init.h>
  23. #include <linux/list.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/slab.h>
  26. #include <linux/string.h>
  27. #include <linux/syscore_ops.h>
  28. #include <linux/amba/bus.h>
  29. #include <linux/amba/kmi.h>
  30. #include <linux/clocksource.h>
  31. #include <linux/clockchips.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/io.h>
  34. #include <linux/mtd/physmap.h>
  35. #include <linux/clk.h>
  36. #include <video/vga.h>
  37. #include <mach/hardware.h>
  38. #include <mach/platform.h>
  39. #include <asm/hardware/arm_timer.h>
  40. #include <asm/setup.h>
  41. #include <asm/param.h> /* HZ */
  42. #include <asm/mach-types.h>
  43. #include <asm/sched_clock.h>
  44. #include <mach/lm.h>
  45. #include <mach/irqs.h>
  46. #include <asm/mach/arch.h>
  47. #include <asm/mach/irq.h>
  48. #include <asm/mach/map.h>
  49. #include <asm/mach/pci.h>
  50. #include <asm/mach/time.h>
  51. #include <plat/fpga-irq.h>
  52. #include "common.h"
  53. /*
  54. * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
  55. * is the (PA >> 12).
  56. *
  57. * Setup a VA for the Integrator interrupt controller (for header #0,
  58. * just for now).
  59. */
  60. #define VA_IC_BASE __io_address(INTEGRATOR_IC_BASE)
  61. #define VA_SC_BASE __io_address(INTEGRATOR_SC_BASE)
  62. #define VA_EBI_BASE __io_address(INTEGRATOR_EBI_BASE)
  63. #define VA_CMIC_BASE __io_address(INTEGRATOR_HDR_IC)
  64. /*
  65. * Logical Physical
  66. * e8000000 40000000 PCI memory PHYS_PCI_MEM_BASE (max 512M)
  67. * ec000000 61000000 PCI config space PHYS_PCI_CONFIG_BASE (max 16M)
  68. * ed000000 62000000 PCI V3 regs PHYS_PCI_V3_BASE (max 64k)
  69. * fee00000 60000000 PCI IO PHYS_PCI_IO_BASE (max 16M)
  70. * ef000000 Cache flush
  71. * f1000000 10000000 Core module registers
  72. * f1100000 11000000 System controller registers
  73. * f1200000 12000000 EBI registers
  74. * f1300000 13000000 Counter/Timer
  75. * f1400000 14000000 Interrupt controller
  76. * f1600000 16000000 UART 0
  77. * f1700000 17000000 UART 1
  78. * f1a00000 1a000000 Debug LEDs
  79. * f1b00000 1b000000 GPIO
  80. */
  81. static struct map_desc ap_io_desc[] __initdata = {
  82. {
  83. .virtual = IO_ADDRESS(INTEGRATOR_HDR_BASE),
  84. .pfn = __phys_to_pfn(INTEGRATOR_HDR_BASE),
  85. .length = SZ_4K,
  86. .type = MT_DEVICE
  87. }, {
  88. .virtual = IO_ADDRESS(INTEGRATOR_SC_BASE),
  89. .pfn = __phys_to_pfn(INTEGRATOR_SC_BASE),
  90. .length = SZ_4K,
  91. .type = MT_DEVICE
  92. }, {
  93. .virtual = IO_ADDRESS(INTEGRATOR_EBI_BASE),
  94. .pfn = __phys_to_pfn(INTEGRATOR_EBI_BASE),
  95. .length = SZ_4K,
  96. .type = MT_DEVICE
  97. }, {
  98. .virtual = IO_ADDRESS(INTEGRATOR_CT_BASE),
  99. .pfn = __phys_to_pfn(INTEGRATOR_CT_BASE),
  100. .length = SZ_4K,
  101. .type = MT_DEVICE
  102. }, {
  103. .virtual = IO_ADDRESS(INTEGRATOR_IC_BASE),
  104. .pfn = __phys_to_pfn(INTEGRATOR_IC_BASE),
  105. .length = SZ_4K,
  106. .type = MT_DEVICE
  107. }, {
  108. .virtual = IO_ADDRESS(INTEGRATOR_UART0_BASE),
  109. .pfn = __phys_to_pfn(INTEGRATOR_UART0_BASE),
  110. .length = SZ_4K,
  111. .type = MT_DEVICE
  112. }, {
  113. .virtual = IO_ADDRESS(INTEGRATOR_UART1_BASE),
  114. .pfn = __phys_to_pfn(INTEGRATOR_UART1_BASE),
  115. .length = SZ_4K,
  116. .type = MT_DEVICE
  117. }, {
  118. .virtual = IO_ADDRESS(INTEGRATOR_DBG_BASE),
  119. .pfn = __phys_to_pfn(INTEGRATOR_DBG_BASE),
  120. .length = SZ_4K,
  121. .type = MT_DEVICE
  122. }, {
  123. .virtual = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE),
  124. .pfn = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE),
  125. .length = SZ_4K,
  126. .type = MT_DEVICE
  127. }, {
  128. .virtual = PCI_MEMORY_VADDR,
  129. .pfn = __phys_to_pfn(PHYS_PCI_MEM_BASE),
  130. .length = SZ_16M,
  131. .type = MT_DEVICE
  132. }, {
  133. .virtual = PCI_CONFIG_VADDR,
  134. .pfn = __phys_to_pfn(PHYS_PCI_CONFIG_BASE),
  135. .length = SZ_16M,
  136. .type = MT_DEVICE
  137. }, {
  138. .virtual = PCI_V3_VADDR,
  139. .pfn = __phys_to_pfn(PHYS_PCI_V3_BASE),
  140. .length = SZ_64K,
  141. .type = MT_DEVICE
  142. }
  143. };
  144. static void __init ap_map_io(void)
  145. {
  146. iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
  147. vga_base = PCI_MEMORY_VADDR;
  148. pci_map_io_early(__phys_to_pfn(PHYS_PCI_IO_BASE));
  149. }
  150. #define INTEGRATOR_SC_VALID_INT 0x003fffff
  151. static void __init ap_init_irq(void)
  152. {
  153. /* Disable all interrupts initially. */
  154. /* Do the core module ones */
  155. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  156. /* do the header card stuff next */
  157. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  158. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  159. fpga_irq_init(VA_IC_BASE, "SC", IRQ_PIC_START,
  160. -1, INTEGRATOR_SC_VALID_INT, NULL);
  161. }
  162. #ifdef CONFIG_PM
  163. static unsigned long ic_irq_enable;
  164. static int irq_suspend(void)
  165. {
  166. ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
  167. return 0;
  168. }
  169. static void irq_resume(void)
  170. {
  171. /* disable all irq sources */
  172. writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
  173. writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
  174. writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
  175. writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
  176. }
  177. #else
  178. #define irq_suspend NULL
  179. #define irq_resume NULL
  180. #endif
  181. static struct syscore_ops irq_syscore_ops = {
  182. .suspend = irq_suspend,
  183. .resume = irq_resume,
  184. };
  185. static int __init irq_syscore_init(void)
  186. {
  187. register_syscore_ops(&irq_syscore_ops);
  188. return 0;
  189. }
  190. device_initcall(irq_syscore_init);
  191. /*
  192. * Flash handling.
  193. */
  194. #define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
  195. #define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
  196. #define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
  197. #define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
  198. static int ap_flash_init(struct platform_device *dev)
  199. {
  200. u32 tmp;
  201. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  202. tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
  203. writel(tmp, EBI_CSR1);
  204. if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
  205. writel(0xa05f, EBI_LOCK);
  206. writel(tmp, EBI_CSR1);
  207. writel(0, EBI_LOCK);
  208. }
  209. return 0;
  210. }
  211. static void ap_flash_exit(struct platform_device *dev)
  212. {
  213. u32 tmp;
  214. writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
  215. tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
  216. writel(tmp, EBI_CSR1);
  217. if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
  218. writel(0xa05f, EBI_LOCK);
  219. writel(tmp, EBI_CSR1);
  220. writel(0, EBI_LOCK);
  221. }
  222. }
  223. static void ap_flash_set_vpp(struct platform_device *pdev, int on)
  224. {
  225. void __iomem *reg = on ? SC_CTRLS : SC_CTRLC;
  226. writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
  227. }
  228. static struct physmap_flash_data ap_flash_data = {
  229. .width = 4,
  230. .init = ap_flash_init,
  231. .exit = ap_flash_exit,
  232. .set_vpp = ap_flash_set_vpp,
  233. };
  234. static struct resource cfi_flash_resource = {
  235. .start = INTEGRATOR_FLASH_BASE,
  236. .end = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
  237. .flags = IORESOURCE_MEM,
  238. };
  239. static struct platform_device cfi_flash_device = {
  240. .name = "physmap-flash",
  241. .id = 0,
  242. .dev = {
  243. .platform_data = &ap_flash_data,
  244. },
  245. .num_resources = 1,
  246. .resource = &cfi_flash_resource,
  247. };
  248. static void __init ap_init(void)
  249. {
  250. unsigned long sc_dec;
  251. int i;
  252. platform_device_register(&cfi_flash_device);
  253. sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
  254. for (i = 0; i < 4; i++) {
  255. struct lm_device *lmdev;
  256. if ((sc_dec & (16 << i)) == 0)
  257. continue;
  258. lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
  259. if (!lmdev)
  260. continue;
  261. lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
  262. lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
  263. lmdev->resource.flags = IORESOURCE_MEM;
  264. lmdev->irq = IRQ_AP_EXPINT0 + i;
  265. lmdev->id = i;
  266. lm_device_register(lmdev);
  267. }
  268. }
  269. /*
  270. * Where is the timer (VA)?
  271. */
  272. #define TIMER0_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER0_BASE)
  273. #define TIMER1_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER1_BASE)
  274. #define TIMER2_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER2_BASE)
  275. static unsigned long timer_reload;
  276. static u32 notrace integrator_read_sched_clock(void)
  277. {
  278. return -readl((void __iomem *) TIMER2_VA_BASE + TIMER_VALUE);
  279. }
  280. static void integrator_clocksource_init(unsigned long inrate)
  281. {
  282. void __iomem *base = (void __iomem *)TIMER2_VA_BASE;
  283. u32 ctrl = TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC;
  284. unsigned long rate = inrate;
  285. if (rate >= 1500000) {
  286. rate /= 16;
  287. ctrl |= TIMER_CTRL_DIV16;
  288. }
  289. writel(0xffff, base + TIMER_LOAD);
  290. writel(ctrl, base + TIMER_CTRL);
  291. clocksource_mmio_init(base + TIMER_VALUE, "timer2",
  292. rate, 200, 16, clocksource_mmio_readl_down);
  293. setup_sched_clock(integrator_read_sched_clock, 16, rate);
  294. }
  295. static void __iomem * const clkevt_base = (void __iomem *)TIMER1_VA_BASE;
  296. /*
  297. * IRQ handler for the timer
  298. */
  299. static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id)
  300. {
  301. struct clock_event_device *evt = dev_id;
  302. /* clear the interrupt */
  303. writel(1, clkevt_base + TIMER_INTCLR);
  304. evt->event_handler(evt);
  305. return IRQ_HANDLED;
  306. }
  307. static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt)
  308. {
  309. u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE;
  310. /* Disable timer */
  311. writel(ctrl, clkevt_base + TIMER_CTRL);
  312. switch (mode) {
  313. case CLOCK_EVT_MODE_PERIODIC:
  314. /* Enable the timer and start the periodic tick */
  315. writel(timer_reload, clkevt_base + TIMER_LOAD);
  316. ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
  317. writel(ctrl, clkevt_base + TIMER_CTRL);
  318. break;
  319. case CLOCK_EVT_MODE_ONESHOT:
  320. /* Leave the timer disabled, .set_next_event will enable it */
  321. ctrl &= ~TIMER_CTRL_PERIODIC;
  322. writel(ctrl, clkevt_base + TIMER_CTRL);
  323. break;
  324. case CLOCK_EVT_MODE_UNUSED:
  325. case CLOCK_EVT_MODE_SHUTDOWN:
  326. case CLOCK_EVT_MODE_RESUME:
  327. default:
  328. /* Just leave in disabled state */
  329. break;
  330. }
  331. }
  332. static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt)
  333. {
  334. unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
  335. writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  336. writel(next, clkevt_base + TIMER_LOAD);
  337. writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
  338. return 0;
  339. }
  340. static struct clock_event_device integrator_clockevent = {
  341. .name = "timer1",
  342. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  343. .set_mode = clkevt_set_mode,
  344. .set_next_event = clkevt_set_next_event,
  345. .rating = 300,
  346. };
  347. static struct irqaction integrator_timer_irq = {
  348. .name = "timer",
  349. .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
  350. .handler = integrator_timer_interrupt,
  351. .dev_id = &integrator_clockevent,
  352. };
  353. static void integrator_clockevent_init(unsigned long inrate)
  354. {
  355. unsigned long rate = inrate;
  356. unsigned int ctrl = 0;
  357. /* Calculate and program a divisor */
  358. if (rate > 0x100000 * HZ) {
  359. rate /= 256;
  360. ctrl |= TIMER_CTRL_DIV256;
  361. } else if (rate > 0x10000 * HZ) {
  362. rate /= 16;
  363. ctrl |= TIMER_CTRL_DIV16;
  364. }
  365. timer_reload = rate / HZ;
  366. writel(ctrl, clkevt_base + TIMER_CTRL);
  367. setup_irq(IRQ_TIMERINT1, &integrator_timer_irq);
  368. clockevents_config_and_register(&integrator_clockevent,
  369. rate,
  370. 1,
  371. 0xffffU);
  372. }
  373. /*
  374. * Set up timer(s).
  375. */
  376. static void __init ap_init_timer(void)
  377. {
  378. struct clk *clk;
  379. unsigned long rate;
  380. clk = clk_get_sys("ap_timer", NULL);
  381. BUG_ON(IS_ERR(clk));
  382. clk_enable(clk);
  383. rate = clk_get_rate(clk);
  384. writel(0, TIMER0_VA_BASE + TIMER_CTRL);
  385. writel(0, TIMER1_VA_BASE + TIMER_CTRL);
  386. writel(0, TIMER2_VA_BASE + TIMER_CTRL);
  387. integrator_clocksource_init(rate);
  388. integrator_clockevent_init(rate);
  389. }
  390. static struct sys_timer ap_timer = {
  391. .init = ap_init_timer,
  392. };
  393. MACHINE_START(INTEGRATOR, "ARM-Integrator")
  394. /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
  395. .atag_offset = 0x100,
  396. .reserve = integrator_reserve,
  397. .map_io = ap_map_io,
  398. .nr_irqs = NR_IRQS_INTEGRATOR_AP,
  399. .init_early = integrator_init_early,
  400. .init_irq = ap_init_irq,
  401. .handle_irq = fpga_handle_irq,
  402. .timer = &ap_timer,
  403. .init_machine = ap_init,
  404. .restart = integrator_restart,
  405. MACHINE_END