wm8994.c 125 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513
  1. /*
  2. * wm8994.c -- WM8994 ALSA SoC Audio driver
  3. *
  4. * Copyright 2009-12 Wolfson Microelectronics plc
  5. *
  6. * Author: Mark Brown <broonie@opensource.wolfsonmicro.com>
  7. *
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/moduleparam.h>
  15. #include <linux/init.h>
  16. #include <linux/delay.h>
  17. #include <linux/pm.h>
  18. #include <linux/gcd.h>
  19. #include <linux/i2c.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/slab.h>
  24. #include <sound/core.h>
  25. #include <sound/jack.h>
  26. #include <sound/pcm.h>
  27. #include <sound/pcm_params.h>
  28. #include <sound/soc.h>
  29. #include <sound/initval.h>
  30. #include <sound/tlv.h>
  31. #include <trace/events/asoc.h>
  32. #include <linux/mfd/wm8994/core.h>
  33. #include <linux/mfd/wm8994/registers.h>
  34. #include <linux/mfd/wm8994/pdata.h>
  35. #include <linux/mfd/wm8994/gpio.h>
  36. #include "wm8994.h"
  37. #include "wm_hubs.h"
  38. #define WM1811_JACKDET_MODE_NONE 0x0000
  39. #define WM1811_JACKDET_MODE_JACK 0x0100
  40. #define WM1811_JACKDET_MODE_MIC 0x0080
  41. #define WM1811_JACKDET_MODE_AUDIO 0x0180
  42. #define WM8994_NUM_DRC 3
  43. #define WM8994_NUM_EQ 3
  44. static struct {
  45. unsigned int reg;
  46. unsigned int mask;
  47. } wm8994_vu_bits[] = {
  48. { WM8994_LEFT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  49. { WM8994_RIGHT_LINE_INPUT_1_2_VOLUME, WM8994_IN1_VU },
  50. { WM8994_LEFT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  51. { WM8994_RIGHT_LINE_INPUT_3_4_VOLUME, WM8994_IN2_VU },
  52. { WM8994_SPEAKER_VOLUME_LEFT, WM8994_SPKOUT_VU },
  53. { WM8994_SPEAKER_VOLUME_RIGHT, WM8994_SPKOUT_VU },
  54. { WM8994_LEFT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  55. { WM8994_RIGHT_OUTPUT_VOLUME, WM8994_HPOUT1_VU },
  56. { WM8994_LEFT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  57. { WM8994_RIGHT_OPGA_VOLUME, WM8994_MIXOUT_VU },
  58. { WM8994_AIF1_DAC1_LEFT_VOLUME, WM8994_AIF1DAC1_VU },
  59. { WM8994_AIF1_DAC1_RIGHT_VOLUME, WM8994_AIF1DAC1_VU },
  60. { WM8994_AIF1_DAC2_LEFT_VOLUME, WM8994_AIF1DAC2_VU },
  61. { WM8994_AIF1_DAC2_RIGHT_VOLUME, WM8994_AIF1DAC2_VU },
  62. { WM8994_AIF2_DAC_LEFT_VOLUME, WM8994_AIF2DAC_VU },
  63. { WM8994_AIF2_DAC_RIGHT_VOLUME, WM8994_AIF2DAC_VU },
  64. { WM8994_AIF1_ADC1_LEFT_VOLUME, WM8994_AIF1ADC1_VU },
  65. { WM8994_AIF1_ADC1_RIGHT_VOLUME, WM8994_AIF1ADC1_VU },
  66. { WM8994_AIF1_ADC2_LEFT_VOLUME, WM8994_AIF1ADC2_VU },
  67. { WM8994_AIF1_ADC2_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  68. { WM8994_AIF2_ADC_LEFT_VOLUME, WM8994_AIF2ADC_VU },
  69. { WM8994_AIF2_ADC_RIGHT_VOLUME, WM8994_AIF1ADC2_VU },
  70. { WM8994_DAC1_LEFT_VOLUME, WM8994_DAC1_VU },
  71. { WM8994_DAC1_RIGHT_VOLUME, WM8994_DAC1_VU },
  72. { WM8994_DAC2_LEFT_VOLUME, WM8994_DAC2_VU },
  73. { WM8994_DAC2_RIGHT_VOLUME, WM8994_DAC2_VU },
  74. };
  75. static int wm8994_drc_base[] = {
  76. WM8994_AIF1_DRC1_1,
  77. WM8994_AIF1_DRC2_1,
  78. WM8994_AIF2_DRC_1,
  79. };
  80. static int wm8994_retune_mobile_base[] = {
  81. WM8994_AIF1_DAC1_EQ_GAINS_1,
  82. WM8994_AIF1_DAC2_EQ_GAINS_1,
  83. WM8994_AIF2_EQ_GAINS_1,
  84. };
  85. static const struct wm8958_micd_rate micdet_rates[] = {
  86. { 32768, true, 1, 4 },
  87. { 32768, false, 1, 1 },
  88. { 44100 * 256, true, 7, 10 },
  89. { 44100 * 256, false, 7, 10 },
  90. };
  91. static const struct wm8958_micd_rate jackdet_rates[] = {
  92. { 32768, true, 0, 1 },
  93. { 32768, false, 0, 1 },
  94. { 44100 * 256, true, 10, 10 },
  95. { 44100 * 256, false, 7, 8 },
  96. };
  97. static void wm8958_micd_set_rate(struct snd_soc_codec *codec)
  98. {
  99. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  100. struct wm8994 *control = wm8994->wm8994;
  101. int best, i, sysclk, val;
  102. bool idle;
  103. const struct wm8958_micd_rate *rates;
  104. int num_rates;
  105. idle = !wm8994->jack_mic;
  106. sysclk = snd_soc_read(codec, WM8994_CLOCKING_1);
  107. if (sysclk & WM8994_SYSCLK_SRC)
  108. sysclk = wm8994->aifclk[1];
  109. else
  110. sysclk = wm8994->aifclk[0];
  111. if (control->pdata.micd_rates) {
  112. rates = control->pdata.micd_rates;
  113. num_rates = control->pdata.num_micd_rates;
  114. } else if (wm8994->jackdet) {
  115. rates = jackdet_rates;
  116. num_rates = ARRAY_SIZE(jackdet_rates);
  117. } else {
  118. rates = micdet_rates;
  119. num_rates = ARRAY_SIZE(micdet_rates);
  120. }
  121. best = 0;
  122. for (i = 0; i < num_rates; i++) {
  123. if (rates[i].idle != idle)
  124. continue;
  125. if (abs(rates[i].sysclk - sysclk) <
  126. abs(rates[best].sysclk - sysclk))
  127. best = i;
  128. else if (rates[best].idle != idle)
  129. best = i;
  130. }
  131. val = rates[best].start << WM8958_MICD_BIAS_STARTTIME_SHIFT
  132. | rates[best].rate << WM8958_MICD_RATE_SHIFT;
  133. dev_dbg(codec->dev, "MICD rate %d,%d for %dHz %s\n",
  134. rates[best].start, rates[best].rate, sysclk,
  135. idle ? "idle" : "active");
  136. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  137. WM8958_MICD_BIAS_STARTTIME_MASK |
  138. WM8958_MICD_RATE_MASK, val);
  139. }
  140. static int configure_aif_clock(struct snd_soc_codec *codec, int aif)
  141. {
  142. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  143. int rate;
  144. int reg1 = 0;
  145. int offset;
  146. if (aif)
  147. offset = 4;
  148. else
  149. offset = 0;
  150. switch (wm8994->sysclk[aif]) {
  151. case WM8994_SYSCLK_MCLK1:
  152. rate = wm8994->mclk[0];
  153. break;
  154. case WM8994_SYSCLK_MCLK2:
  155. reg1 |= 0x8;
  156. rate = wm8994->mclk[1];
  157. break;
  158. case WM8994_SYSCLK_FLL1:
  159. reg1 |= 0x10;
  160. rate = wm8994->fll[0].out;
  161. break;
  162. case WM8994_SYSCLK_FLL2:
  163. reg1 |= 0x18;
  164. rate = wm8994->fll[1].out;
  165. break;
  166. default:
  167. return -EINVAL;
  168. }
  169. if (rate >= 13500000) {
  170. rate /= 2;
  171. reg1 |= WM8994_AIF1CLK_DIV;
  172. dev_dbg(codec->dev, "Dividing AIF%d clock to %dHz\n",
  173. aif + 1, rate);
  174. }
  175. wm8994->aifclk[aif] = rate;
  176. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1 + offset,
  177. WM8994_AIF1CLK_SRC_MASK | WM8994_AIF1CLK_DIV,
  178. reg1);
  179. return 0;
  180. }
  181. static int configure_clock(struct snd_soc_codec *codec)
  182. {
  183. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  184. int change, new;
  185. /* Bring up the AIF clocks first */
  186. configure_aif_clock(codec, 0);
  187. configure_aif_clock(codec, 1);
  188. /* Then switch CLK_SYS over to the higher of them; a change
  189. * can only happen as a result of a clocking change which can
  190. * only be made outside of DAPM so we can safely redo the
  191. * clocking.
  192. */
  193. /* If they're equal it doesn't matter which is used */
  194. if (wm8994->aifclk[0] == wm8994->aifclk[1]) {
  195. wm8958_micd_set_rate(codec);
  196. return 0;
  197. }
  198. if (wm8994->aifclk[0] < wm8994->aifclk[1])
  199. new = WM8994_SYSCLK_SRC;
  200. else
  201. new = 0;
  202. change = snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  203. WM8994_SYSCLK_SRC, new);
  204. if (change)
  205. snd_soc_dapm_sync(&codec->dapm);
  206. wm8958_micd_set_rate(codec);
  207. return 0;
  208. }
  209. static int check_clk_sys(struct snd_soc_dapm_widget *source,
  210. struct snd_soc_dapm_widget *sink)
  211. {
  212. int reg = snd_soc_read(source->codec, WM8994_CLOCKING_1);
  213. const char *clk;
  214. /* Check what we're currently using for CLK_SYS */
  215. if (reg & WM8994_SYSCLK_SRC)
  216. clk = "AIF2CLK";
  217. else
  218. clk = "AIF1CLK";
  219. return strcmp(source->name, clk) == 0;
  220. }
  221. static const char *sidetone_hpf_text[] = {
  222. "2.7kHz", "1.35kHz", "675Hz", "370Hz", "180Hz", "90Hz", "45Hz"
  223. };
  224. static const struct soc_enum sidetone_hpf =
  225. SOC_ENUM_SINGLE(WM8994_SIDETONE, 7, 7, sidetone_hpf_text);
  226. static const char *adc_hpf_text[] = {
  227. "HiFi", "Voice 1", "Voice 2", "Voice 3"
  228. };
  229. static const struct soc_enum aif1adc1_hpf =
  230. SOC_ENUM_SINGLE(WM8994_AIF1_ADC1_FILTERS, 13, 4, adc_hpf_text);
  231. static const struct soc_enum aif1adc2_hpf =
  232. SOC_ENUM_SINGLE(WM8994_AIF1_ADC2_FILTERS, 13, 4, adc_hpf_text);
  233. static const struct soc_enum aif2adc_hpf =
  234. SOC_ENUM_SINGLE(WM8994_AIF2_ADC_FILTERS, 13, 4, adc_hpf_text);
  235. static const DECLARE_TLV_DB_SCALE(aif_tlv, 0, 600, 0);
  236. static const DECLARE_TLV_DB_SCALE(digital_tlv, -7200, 75, 1);
  237. static const DECLARE_TLV_DB_SCALE(st_tlv, -3600, 300, 0);
  238. static const DECLARE_TLV_DB_SCALE(wm8994_3d_tlv, -1600, 183, 0);
  239. static const DECLARE_TLV_DB_SCALE(eq_tlv, -1200, 100, 0);
  240. static const DECLARE_TLV_DB_SCALE(ng_tlv, -10200, 600, 0);
  241. static const DECLARE_TLV_DB_SCALE(mixin_boost_tlv, 0, 900, 0);
  242. #define WM8994_DRC_SWITCH(xname, reg, shift) \
  243. SOC_SINGLE_EXT(xname, reg, shift, 1, 0, \
  244. snd_soc_get_volsw, wm8994_put_drc_sw)
  245. static int wm8994_put_drc_sw(struct snd_kcontrol *kcontrol,
  246. struct snd_ctl_elem_value *ucontrol)
  247. {
  248. struct soc_mixer_control *mc =
  249. (struct soc_mixer_control *)kcontrol->private_value;
  250. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  251. int mask, ret;
  252. /* Can't enable both ADC and DAC paths simultaneously */
  253. if (mc->shift == WM8994_AIF1DAC1_DRC_ENA_SHIFT)
  254. mask = WM8994_AIF1ADC1L_DRC_ENA_MASK |
  255. WM8994_AIF1ADC1R_DRC_ENA_MASK;
  256. else
  257. mask = WM8994_AIF1DAC1_DRC_ENA_MASK;
  258. ret = snd_soc_read(codec, mc->reg);
  259. if (ret < 0)
  260. return ret;
  261. if (ret & mask)
  262. return -EINVAL;
  263. return snd_soc_put_volsw(kcontrol, ucontrol);
  264. }
  265. static void wm8994_set_drc(struct snd_soc_codec *codec, int drc)
  266. {
  267. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  268. struct wm8994 *control = wm8994->wm8994;
  269. struct wm8994_pdata *pdata = &control->pdata;
  270. int base = wm8994_drc_base[drc];
  271. int cfg = wm8994->drc_cfg[drc];
  272. int save, i;
  273. /* Save any enables; the configuration should clear them. */
  274. save = snd_soc_read(codec, base);
  275. save &= WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  276. WM8994_AIF1ADC1R_DRC_ENA;
  277. for (i = 0; i < WM8994_DRC_REGS; i++)
  278. snd_soc_update_bits(codec, base + i, 0xffff,
  279. pdata->drc_cfgs[cfg].regs[i]);
  280. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_DRC_ENA |
  281. WM8994_AIF1ADC1L_DRC_ENA |
  282. WM8994_AIF1ADC1R_DRC_ENA, save);
  283. }
  284. /* Icky as hell but saves code duplication */
  285. static int wm8994_get_drc(const char *name)
  286. {
  287. if (strcmp(name, "AIF1DRC1 Mode") == 0)
  288. return 0;
  289. if (strcmp(name, "AIF1DRC2 Mode") == 0)
  290. return 1;
  291. if (strcmp(name, "AIF2DRC Mode") == 0)
  292. return 2;
  293. return -EINVAL;
  294. }
  295. static int wm8994_put_drc_enum(struct snd_kcontrol *kcontrol,
  296. struct snd_ctl_elem_value *ucontrol)
  297. {
  298. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  299. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  300. struct wm8994 *control = wm8994->wm8994;
  301. struct wm8994_pdata *pdata = &control->pdata;
  302. int drc = wm8994_get_drc(kcontrol->id.name);
  303. int value = ucontrol->value.integer.value[0];
  304. if (drc < 0)
  305. return drc;
  306. if (value >= pdata->num_drc_cfgs)
  307. return -EINVAL;
  308. wm8994->drc_cfg[drc] = value;
  309. wm8994_set_drc(codec, drc);
  310. return 0;
  311. }
  312. static int wm8994_get_drc_enum(struct snd_kcontrol *kcontrol,
  313. struct snd_ctl_elem_value *ucontrol)
  314. {
  315. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  316. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  317. int drc = wm8994_get_drc(kcontrol->id.name);
  318. if (drc < 0)
  319. return drc;
  320. ucontrol->value.enumerated.item[0] = wm8994->drc_cfg[drc];
  321. return 0;
  322. }
  323. static void wm8994_set_retune_mobile(struct snd_soc_codec *codec, int block)
  324. {
  325. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  326. struct wm8994 *control = wm8994->wm8994;
  327. struct wm8994_pdata *pdata = &control->pdata;
  328. int base = wm8994_retune_mobile_base[block];
  329. int iface, best, best_val, save, i, cfg;
  330. if (!pdata || !wm8994->num_retune_mobile_texts)
  331. return;
  332. switch (block) {
  333. case 0:
  334. case 1:
  335. iface = 0;
  336. break;
  337. case 2:
  338. iface = 1;
  339. break;
  340. default:
  341. return;
  342. }
  343. /* Find the version of the currently selected configuration
  344. * with the nearest sample rate. */
  345. cfg = wm8994->retune_mobile_cfg[block];
  346. best = 0;
  347. best_val = INT_MAX;
  348. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  349. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  350. wm8994->retune_mobile_texts[cfg]) == 0 &&
  351. abs(pdata->retune_mobile_cfgs[i].rate
  352. - wm8994->dac_rates[iface]) < best_val) {
  353. best = i;
  354. best_val = abs(pdata->retune_mobile_cfgs[i].rate
  355. - wm8994->dac_rates[iface]);
  356. }
  357. }
  358. dev_dbg(codec->dev, "ReTune Mobile %d %s/%dHz for %dHz sample rate\n",
  359. block,
  360. pdata->retune_mobile_cfgs[best].name,
  361. pdata->retune_mobile_cfgs[best].rate,
  362. wm8994->dac_rates[iface]);
  363. /* The EQ will be disabled while reconfiguring it, remember the
  364. * current configuration.
  365. */
  366. save = snd_soc_read(codec, base);
  367. save &= WM8994_AIF1DAC1_EQ_ENA;
  368. for (i = 0; i < WM8994_EQ_REGS; i++)
  369. snd_soc_update_bits(codec, base + i, 0xffff,
  370. pdata->retune_mobile_cfgs[best].regs[i]);
  371. snd_soc_update_bits(codec, base, WM8994_AIF1DAC1_EQ_ENA, save);
  372. }
  373. /* Icky as hell but saves code duplication */
  374. static int wm8994_get_retune_mobile_block(const char *name)
  375. {
  376. if (strcmp(name, "AIF1.1 EQ Mode") == 0)
  377. return 0;
  378. if (strcmp(name, "AIF1.2 EQ Mode") == 0)
  379. return 1;
  380. if (strcmp(name, "AIF2 EQ Mode") == 0)
  381. return 2;
  382. return -EINVAL;
  383. }
  384. static int wm8994_put_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  385. struct snd_ctl_elem_value *ucontrol)
  386. {
  387. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  388. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  389. struct wm8994 *control = wm8994->wm8994;
  390. struct wm8994_pdata *pdata = &control->pdata;
  391. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  392. int value = ucontrol->value.integer.value[0];
  393. if (block < 0)
  394. return block;
  395. if (value >= pdata->num_retune_mobile_cfgs)
  396. return -EINVAL;
  397. wm8994->retune_mobile_cfg[block] = value;
  398. wm8994_set_retune_mobile(codec, block);
  399. return 0;
  400. }
  401. static int wm8994_get_retune_mobile_enum(struct snd_kcontrol *kcontrol,
  402. struct snd_ctl_elem_value *ucontrol)
  403. {
  404. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  405. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  406. int block = wm8994_get_retune_mobile_block(kcontrol->id.name);
  407. if (block < 0)
  408. return block;
  409. ucontrol->value.enumerated.item[0] = wm8994->retune_mobile_cfg[block];
  410. return 0;
  411. }
  412. static const char *aif_chan_src_text[] = {
  413. "Left", "Right"
  414. };
  415. static const struct soc_enum aif1adcl_src =
  416. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 15, 2, aif_chan_src_text);
  417. static const struct soc_enum aif1adcr_src =
  418. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_1, 14, 2, aif_chan_src_text);
  419. static const struct soc_enum aif2adcl_src =
  420. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 15, 2, aif_chan_src_text);
  421. static const struct soc_enum aif2adcr_src =
  422. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_1, 14, 2, aif_chan_src_text);
  423. static const struct soc_enum aif1dacl_src =
  424. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 15, 2, aif_chan_src_text);
  425. static const struct soc_enum aif1dacr_src =
  426. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, 14, 2, aif_chan_src_text);
  427. static const struct soc_enum aif2dacl_src =
  428. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 15, 2, aif_chan_src_text);
  429. static const struct soc_enum aif2dacr_src =
  430. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, 14, 2, aif_chan_src_text);
  431. static const char *osr_text[] = {
  432. "Low Power", "High Performance",
  433. };
  434. static const struct soc_enum dac_osr =
  435. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 0, 2, osr_text);
  436. static const struct soc_enum adc_osr =
  437. SOC_ENUM_SINGLE(WM8994_OVERSAMPLING, 1, 2, osr_text);
  438. static const struct snd_kcontrol_new wm8994_snd_controls[] = {
  439. SOC_DOUBLE_R_TLV("AIF1ADC1 Volume", WM8994_AIF1_ADC1_LEFT_VOLUME,
  440. WM8994_AIF1_ADC1_RIGHT_VOLUME,
  441. 1, 119, 0, digital_tlv),
  442. SOC_DOUBLE_R_TLV("AIF1ADC2 Volume", WM8994_AIF1_ADC2_LEFT_VOLUME,
  443. WM8994_AIF1_ADC2_RIGHT_VOLUME,
  444. 1, 119, 0, digital_tlv),
  445. SOC_DOUBLE_R_TLV("AIF2ADC Volume", WM8994_AIF2_ADC_LEFT_VOLUME,
  446. WM8994_AIF2_ADC_RIGHT_VOLUME,
  447. 1, 119, 0, digital_tlv),
  448. SOC_ENUM("AIF1ADCL Source", aif1adcl_src),
  449. SOC_ENUM("AIF1ADCR Source", aif1adcr_src),
  450. SOC_ENUM("AIF2ADCL Source", aif2adcl_src),
  451. SOC_ENUM("AIF2ADCR Source", aif2adcr_src),
  452. SOC_ENUM("AIF1DACL Source", aif1dacl_src),
  453. SOC_ENUM("AIF1DACR Source", aif1dacr_src),
  454. SOC_ENUM("AIF2DACL Source", aif2dacl_src),
  455. SOC_ENUM("AIF2DACR Source", aif2dacr_src),
  456. SOC_DOUBLE_R_TLV("AIF1DAC1 Volume", WM8994_AIF1_DAC1_LEFT_VOLUME,
  457. WM8994_AIF1_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  458. SOC_DOUBLE_R_TLV("AIF1DAC2 Volume", WM8994_AIF1_DAC2_LEFT_VOLUME,
  459. WM8994_AIF1_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  460. SOC_DOUBLE_R_TLV("AIF2DAC Volume", WM8994_AIF2_DAC_LEFT_VOLUME,
  461. WM8994_AIF2_DAC_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  462. SOC_SINGLE_TLV("AIF1 Boost Volume", WM8994_AIF1_CONTROL_2, 10, 3, 0, aif_tlv),
  463. SOC_SINGLE_TLV("AIF2 Boost Volume", WM8994_AIF2_CONTROL_2, 10, 3, 0, aif_tlv),
  464. SOC_SINGLE("AIF1DAC1 EQ Switch", WM8994_AIF1_DAC1_EQ_GAINS_1, 0, 1, 0),
  465. SOC_SINGLE("AIF1DAC2 EQ Switch", WM8994_AIF1_DAC2_EQ_GAINS_1, 0, 1, 0),
  466. SOC_SINGLE("AIF2 EQ Switch", WM8994_AIF2_EQ_GAINS_1, 0, 1, 0),
  467. WM8994_DRC_SWITCH("AIF1DAC1 DRC Switch", WM8994_AIF1_DRC1_1, 2),
  468. WM8994_DRC_SWITCH("AIF1ADC1L DRC Switch", WM8994_AIF1_DRC1_1, 1),
  469. WM8994_DRC_SWITCH("AIF1ADC1R DRC Switch", WM8994_AIF1_DRC1_1, 0),
  470. WM8994_DRC_SWITCH("AIF1DAC2 DRC Switch", WM8994_AIF1_DRC2_1, 2),
  471. WM8994_DRC_SWITCH("AIF1ADC2L DRC Switch", WM8994_AIF1_DRC2_1, 1),
  472. WM8994_DRC_SWITCH("AIF1ADC2R DRC Switch", WM8994_AIF1_DRC2_1, 0),
  473. WM8994_DRC_SWITCH("AIF2DAC DRC Switch", WM8994_AIF2_DRC_1, 2),
  474. WM8994_DRC_SWITCH("AIF2ADCL DRC Switch", WM8994_AIF2_DRC_1, 1),
  475. WM8994_DRC_SWITCH("AIF2ADCR DRC Switch", WM8994_AIF2_DRC_1, 0),
  476. SOC_SINGLE_TLV("DAC1 Right Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  477. 5, 12, 0, st_tlv),
  478. SOC_SINGLE_TLV("DAC1 Left Sidetone Volume", WM8994_DAC1_MIXER_VOLUMES,
  479. 0, 12, 0, st_tlv),
  480. SOC_SINGLE_TLV("DAC2 Right Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  481. 5, 12, 0, st_tlv),
  482. SOC_SINGLE_TLV("DAC2 Left Sidetone Volume", WM8994_DAC2_MIXER_VOLUMES,
  483. 0, 12, 0, st_tlv),
  484. SOC_ENUM("Sidetone HPF Mux", sidetone_hpf),
  485. SOC_SINGLE("Sidetone HPF Switch", WM8994_SIDETONE, 6, 1, 0),
  486. SOC_ENUM("AIF1ADC1 HPF Mode", aif1adc1_hpf),
  487. SOC_DOUBLE("AIF1ADC1 HPF Switch", WM8994_AIF1_ADC1_FILTERS, 12, 11, 1, 0),
  488. SOC_ENUM("AIF1ADC2 HPF Mode", aif1adc2_hpf),
  489. SOC_DOUBLE("AIF1ADC2 HPF Switch", WM8994_AIF1_ADC2_FILTERS, 12, 11, 1, 0),
  490. SOC_ENUM("AIF2ADC HPF Mode", aif2adc_hpf),
  491. SOC_DOUBLE("AIF2ADC HPF Switch", WM8994_AIF2_ADC_FILTERS, 12, 11, 1, 0),
  492. SOC_ENUM("ADC OSR", adc_osr),
  493. SOC_ENUM("DAC OSR", dac_osr),
  494. SOC_DOUBLE_R_TLV("DAC1 Volume", WM8994_DAC1_LEFT_VOLUME,
  495. WM8994_DAC1_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  496. SOC_DOUBLE_R("DAC1 Switch", WM8994_DAC1_LEFT_VOLUME,
  497. WM8994_DAC1_RIGHT_VOLUME, 9, 1, 1),
  498. SOC_DOUBLE_R_TLV("DAC2 Volume", WM8994_DAC2_LEFT_VOLUME,
  499. WM8994_DAC2_RIGHT_VOLUME, 1, 96, 0, digital_tlv),
  500. SOC_DOUBLE_R("DAC2 Switch", WM8994_DAC2_LEFT_VOLUME,
  501. WM8994_DAC2_RIGHT_VOLUME, 9, 1, 1),
  502. SOC_SINGLE_TLV("SPKL DAC2 Volume", WM8994_SPKMIXL_ATTENUATION,
  503. 6, 1, 1, wm_hubs_spkmix_tlv),
  504. SOC_SINGLE_TLV("SPKL DAC1 Volume", WM8994_SPKMIXL_ATTENUATION,
  505. 2, 1, 1, wm_hubs_spkmix_tlv),
  506. SOC_SINGLE_TLV("SPKR DAC2 Volume", WM8994_SPKMIXR_ATTENUATION,
  507. 6, 1, 1, wm_hubs_spkmix_tlv),
  508. SOC_SINGLE_TLV("SPKR DAC1 Volume", WM8994_SPKMIXR_ATTENUATION,
  509. 2, 1, 1, wm_hubs_spkmix_tlv),
  510. SOC_SINGLE_TLV("AIF1DAC1 3D Stereo Volume", WM8994_AIF1_DAC1_FILTERS_2,
  511. 10, 15, 0, wm8994_3d_tlv),
  512. SOC_SINGLE("AIF1DAC1 3D Stereo Switch", WM8994_AIF1_DAC1_FILTERS_2,
  513. 8, 1, 0),
  514. SOC_SINGLE_TLV("AIF1DAC2 3D Stereo Volume", WM8994_AIF1_DAC2_FILTERS_2,
  515. 10, 15, 0, wm8994_3d_tlv),
  516. SOC_SINGLE("AIF1DAC2 3D Stereo Switch", WM8994_AIF1_DAC2_FILTERS_2,
  517. 8, 1, 0),
  518. SOC_SINGLE_TLV("AIF2DAC 3D Stereo Volume", WM8994_AIF2_DAC_FILTERS_2,
  519. 10, 15, 0, wm8994_3d_tlv),
  520. SOC_SINGLE("AIF2DAC 3D Stereo Switch", WM8994_AIF2_DAC_FILTERS_2,
  521. 8, 1, 0),
  522. };
  523. static const struct snd_kcontrol_new wm8994_eq_controls[] = {
  524. SOC_SINGLE_TLV("AIF1DAC1 EQ1 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 11, 31, 0,
  525. eq_tlv),
  526. SOC_SINGLE_TLV("AIF1DAC1 EQ2 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 6, 31, 0,
  527. eq_tlv),
  528. SOC_SINGLE_TLV("AIF1DAC1 EQ3 Volume", WM8994_AIF1_DAC1_EQ_GAINS_1, 1, 31, 0,
  529. eq_tlv),
  530. SOC_SINGLE_TLV("AIF1DAC1 EQ4 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 11, 31, 0,
  531. eq_tlv),
  532. SOC_SINGLE_TLV("AIF1DAC1 EQ5 Volume", WM8994_AIF1_DAC1_EQ_GAINS_2, 6, 31, 0,
  533. eq_tlv),
  534. SOC_SINGLE_TLV("AIF1DAC2 EQ1 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 11, 31, 0,
  535. eq_tlv),
  536. SOC_SINGLE_TLV("AIF1DAC2 EQ2 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 6, 31, 0,
  537. eq_tlv),
  538. SOC_SINGLE_TLV("AIF1DAC2 EQ3 Volume", WM8994_AIF1_DAC2_EQ_GAINS_1, 1, 31, 0,
  539. eq_tlv),
  540. SOC_SINGLE_TLV("AIF1DAC2 EQ4 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 11, 31, 0,
  541. eq_tlv),
  542. SOC_SINGLE_TLV("AIF1DAC2 EQ5 Volume", WM8994_AIF1_DAC2_EQ_GAINS_2, 6, 31, 0,
  543. eq_tlv),
  544. SOC_SINGLE_TLV("AIF2 EQ1 Volume", WM8994_AIF2_EQ_GAINS_1, 11, 31, 0,
  545. eq_tlv),
  546. SOC_SINGLE_TLV("AIF2 EQ2 Volume", WM8994_AIF2_EQ_GAINS_1, 6, 31, 0,
  547. eq_tlv),
  548. SOC_SINGLE_TLV("AIF2 EQ3 Volume", WM8994_AIF2_EQ_GAINS_1, 1, 31, 0,
  549. eq_tlv),
  550. SOC_SINGLE_TLV("AIF2 EQ4 Volume", WM8994_AIF2_EQ_GAINS_2, 11, 31, 0,
  551. eq_tlv),
  552. SOC_SINGLE_TLV("AIF2 EQ5 Volume", WM8994_AIF2_EQ_GAINS_2, 6, 31, 0,
  553. eq_tlv),
  554. };
  555. static const struct snd_kcontrol_new wm8994_drc_controls[] = {
  556. SND_SOC_BYTES_MASK("AIF1.1 DRC", WM8994_AIF1_DRC1_1, 5,
  557. WM8994_AIF1DAC1_DRC_ENA | WM8994_AIF1ADC1L_DRC_ENA |
  558. WM8994_AIF1ADC1R_DRC_ENA),
  559. SND_SOC_BYTES_MASK("AIF1.2 DRC", WM8994_AIF1_DRC2_1, 5,
  560. WM8994_AIF1DAC2_DRC_ENA | WM8994_AIF1ADC2L_DRC_ENA |
  561. WM8994_AIF1ADC2R_DRC_ENA),
  562. SND_SOC_BYTES_MASK("AIF2 DRC", WM8994_AIF2_DRC_1, 5,
  563. WM8994_AIF2DAC_DRC_ENA | WM8994_AIF2ADCL_DRC_ENA |
  564. WM8994_AIF2ADCR_DRC_ENA),
  565. };
  566. static const char *wm8958_ng_text[] = {
  567. "30ms", "125ms", "250ms", "500ms",
  568. };
  569. static const struct soc_enum wm8958_aif1dac1_ng_hold =
  570. SOC_ENUM_SINGLE(WM8958_AIF1_DAC1_NOISE_GATE,
  571. WM8958_AIF1DAC1_NG_THR_SHIFT, 4, wm8958_ng_text);
  572. static const struct soc_enum wm8958_aif1dac2_ng_hold =
  573. SOC_ENUM_SINGLE(WM8958_AIF1_DAC2_NOISE_GATE,
  574. WM8958_AIF1DAC2_NG_THR_SHIFT, 4, wm8958_ng_text);
  575. static const struct soc_enum wm8958_aif2dac_ng_hold =
  576. SOC_ENUM_SINGLE(WM8958_AIF2_DAC_NOISE_GATE,
  577. WM8958_AIF2DAC_NG_THR_SHIFT, 4, wm8958_ng_text);
  578. static const struct snd_kcontrol_new wm8958_snd_controls[] = {
  579. SOC_SINGLE_TLV("AIF3 Boost Volume", WM8958_AIF3_CONTROL_2, 10, 3, 0, aif_tlv),
  580. SOC_SINGLE("AIF1DAC1 Noise Gate Switch", WM8958_AIF1_DAC1_NOISE_GATE,
  581. WM8958_AIF1DAC1_NG_ENA_SHIFT, 1, 0),
  582. SOC_ENUM("AIF1DAC1 Noise Gate Hold Time", wm8958_aif1dac1_ng_hold),
  583. SOC_SINGLE_TLV("AIF1DAC1 Noise Gate Threshold Volume",
  584. WM8958_AIF1_DAC1_NOISE_GATE, WM8958_AIF1DAC1_NG_THR_SHIFT,
  585. 7, 1, ng_tlv),
  586. SOC_SINGLE("AIF1DAC2 Noise Gate Switch", WM8958_AIF1_DAC2_NOISE_GATE,
  587. WM8958_AIF1DAC2_NG_ENA_SHIFT, 1, 0),
  588. SOC_ENUM("AIF1DAC2 Noise Gate Hold Time", wm8958_aif1dac2_ng_hold),
  589. SOC_SINGLE_TLV("AIF1DAC2 Noise Gate Threshold Volume",
  590. WM8958_AIF1_DAC2_NOISE_GATE, WM8958_AIF1DAC2_NG_THR_SHIFT,
  591. 7, 1, ng_tlv),
  592. SOC_SINGLE("AIF2DAC Noise Gate Switch", WM8958_AIF2_DAC_NOISE_GATE,
  593. WM8958_AIF2DAC_NG_ENA_SHIFT, 1, 0),
  594. SOC_ENUM("AIF2DAC Noise Gate Hold Time", wm8958_aif2dac_ng_hold),
  595. SOC_SINGLE_TLV("AIF2DAC Noise Gate Threshold Volume",
  596. WM8958_AIF2_DAC_NOISE_GATE, WM8958_AIF2DAC_NG_THR_SHIFT,
  597. 7, 1, ng_tlv),
  598. };
  599. static const struct snd_kcontrol_new wm1811_snd_controls[] = {
  600. SOC_SINGLE_TLV("MIXINL IN1LP Boost Volume", WM8994_INPUT_MIXER_1, 7, 1, 0,
  601. mixin_boost_tlv),
  602. SOC_SINGLE_TLV("MIXINL IN1RP Boost Volume", WM8994_INPUT_MIXER_1, 8, 1, 0,
  603. mixin_boost_tlv),
  604. };
  605. /* We run all mode setting through a function to enforce audio mode */
  606. static void wm1811_jackdet_set_mode(struct snd_soc_codec *codec, u16 mode)
  607. {
  608. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  609. if (!wm8994->jackdet || !wm8994->micdet[0].jack)
  610. return;
  611. if (wm8994->active_refcount)
  612. mode = WM1811_JACKDET_MODE_AUDIO;
  613. if (mode == wm8994->jackdet_mode)
  614. return;
  615. wm8994->jackdet_mode = mode;
  616. /* Always use audio mode to detect while the system is active */
  617. if (mode != WM1811_JACKDET_MODE_NONE)
  618. mode = WM1811_JACKDET_MODE_AUDIO;
  619. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  620. WM1811_JACKDET_MODE_MASK, mode);
  621. }
  622. static void active_reference(struct snd_soc_codec *codec)
  623. {
  624. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  625. mutex_lock(&wm8994->accdet_lock);
  626. wm8994->active_refcount++;
  627. dev_dbg(codec->dev, "Active refcount incremented, now %d\n",
  628. wm8994->active_refcount);
  629. /* If we're using jack detection go into audio mode */
  630. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_AUDIO);
  631. mutex_unlock(&wm8994->accdet_lock);
  632. }
  633. static void active_dereference(struct snd_soc_codec *codec)
  634. {
  635. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  636. u16 mode;
  637. mutex_lock(&wm8994->accdet_lock);
  638. wm8994->active_refcount--;
  639. dev_dbg(codec->dev, "Active refcount decremented, now %d\n",
  640. wm8994->active_refcount);
  641. if (wm8994->active_refcount == 0) {
  642. /* Go into appropriate detection only mode */
  643. if (wm8994->jack_mic || wm8994->mic_detecting)
  644. mode = WM1811_JACKDET_MODE_MIC;
  645. else
  646. mode = WM1811_JACKDET_MODE_JACK;
  647. wm1811_jackdet_set_mode(codec, mode);
  648. }
  649. mutex_unlock(&wm8994->accdet_lock);
  650. }
  651. static int clk_sys_event(struct snd_soc_dapm_widget *w,
  652. struct snd_kcontrol *kcontrol, int event)
  653. {
  654. struct snd_soc_codec *codec = w->codec;
  655. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  656. switch (event) {
  657. case SND_SOC_DAPM_PRE_PMU:
  658. return configure_clock(codec);
  659. case SND_SOC_DAPM_POST_PMU:
  660. /*
  661. * JACKDET won't run until we start the clock and it
  662. * only reports deltas, make sure we notify the state
  663. * up the stack on startup. Use a *very* generous
  664. * timeout for paranoia, there's no urgency and we
  665. * don't want false reports.
  666. */
  667. if (wm8994->jackdet && !wm8994->clk_has_run) {
  668. queue_delayed_work(system_power_efficient_wq,
  669. &wm8994->jackdet_bootstrap,
  670. msecs_to_jiffies(1000));
  671. wm8994->clk_has_run = true;
  672. }
  673. break;
  674. case SND_SOC_DAPM_POST_PMD:
  675. configure_clock(codec);
  676. break;
  677. }
  678. return 0;
  679. }
  680. static void vmid_reference(struct snd_soc_codec *codec)
  681. {
  682. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  683. pm_runtime_get_sync(codec->dev);
  684. wm8994->vmid_refcount++;
  685. dev_dbg(codec->dev, "Referencing VMID, refcount is now %d\n",
  686. wm8994->vmid_refcount);
  687. if (wm8994->vmid_refcount == 1) {
  688. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  689. WM8994_LINEOUT1_DISCH |
  690. WM8994_LINEOUT2_DISCH, 0);
  691. wm_hubs_vmid_ena(codec);
  692. switch (wm8994->vmid_mode) {
  693. default:
  694. WARN_ON(NULL == "Invalid VMID mode");
  695. case WM8994_VMID_NORMAL:
  696. /* Startup bias, VMID ramp & buffer */
  697. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  698. WM8994_BIAS_SRC |
  699. WM8994_VMID_DISCH |
  700. WM8994_STARTUP_BIAS_ENA |
  701. WM8994_VMID_BUF_ENA |
  702. WM8994_VMID_RAMP_MASK,
  703. WM8994_BIAS_SRC |
  704. WM8994_STARTUP_BIAS_ENA |
  705. WM8994_VMID_BUF_ENA |
  706. (0x2 << WM8994_VMID_RAMP_SHIFT));
  707. /* Main bias enable, VMID=2x40k */
  708. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  709. WM8994_BIAS_ENA |
  710. WM8994_VMID_SEL_MASK,
  711. WM8994_BIAS_ENA | 0x2);
  712. msleep(300);
  713. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  714. WM8994_VMID_RAMP_MASK |
  715. WM8994_BIAS_SRC,
  716. 0);
  717. break;
  718. case WM8994_VMID_FORCE:
  719. /* Startup bias, slow VMID ramp & buffer */
  720. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  721. WM8994_BIAS_SRC |
  722. WM8994_VMID_DISCH |
  723. WM8994_STARTUP_BIAS_ENA |
  724. WM8994_VMID_BUF_ENA |
  725. WM8994_VMID_RAMP_MASK,
  726. WM8994_BIAS_SRC |
  727. WM8994_STARTUP_BIAS_ENA |
  728. WM8994_VMID_BUF_ENA |
  729. (0x2 << WM8994_VMID_RAMP_SHIFT));
  730. /* Main bias enable, VMID=2x40k */
  731. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  732. WM8994_BIAS_ENA |
  733. WM8994_VMID_SEL_MASK,
  734. WM8994_BIAS_ENA | 0x2);
  735. msleep(400);
  736. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  737. WM8994_VMID_RAMP_MASK |
  738. WM8994_BIAS_SRC,
  739. 0);
  740. break;
  741. }
  742. }
  743. }
  744. static void vmid_dereference(struct snd_soc_codec *codec)
  745. {
  746. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  747. wm8994->vmid_refcount--;
  748. dev_dbg(codec->dev, "Dereferencing VMID, refcount is now %d\n",
  749. wm8994->vmid_refcount);
  750. if (wm8994->vmid_refcount == 0) {
  751. if (wm8994->hubs.lineout1_se)
  752. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  753. WM8994_LINEOUT1N_ENA |
  754. WM8994_LINEOUT1P_ENA,
  755. WM8994_LINEOUT1N_ENA |
  756. WM8994_LINEOUT1P_ENA);
  757. if (wm8994->hubs.lineout2_se)
  758. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  759. WM8994_LINEOUT2N_ENA |
  760. WM8994_LINEOUT2P_ENA,
  761. WM8994_LINEOUT2N_ENA |
  762. WM8994_LINEOUT2P_ENA);
  763. /* Start discharging VMID */
  764. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  765. WM8994_BIAS_SRC |
  766. WM8994_VMID_DISCH,
  767. WM8994_BIAS_SRC |
  768. WM8994_VMID_DISCH);
  769. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  770. WM8994_VMID_SEL_MASK, 0);
  771. msleep(400);
  772. /* Active discharge */
  773. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  774. WM8994_LINEOUT1_DISCH |
  775. WM8994_LINEOUT2_DISCH,
  776. WM8994_LINEOUT1_DISCH |
  777. WM8994_LINEOUT2_DISCH);
  778. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_3,
  779. WM8994_LINEOUT1N_ENA |
  780. WM8994_LINEOUT1P_ENA |
  781. WM8994_LINEOUT2N_ENA |
  782. WM8994_LINEOUT2P_ENA, 0);
  783. /* Switch off startup biases */
  784. snd_soc_update_bits(codec, WM8994_ANTIPOP_2,
  785. WM8994_BIAS_SRC |
  786. WM8994_STARTUP_BIAS_ENA |
  787. WM8994_VMID_BUF_ENA |
  788. WM8994_VMID_RAMP_MASK, 0);
  789. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_1,
  790. WM8994_VMID_SEL_MASK, 0);
  791. }
  792. pm_runtime_put(codec->dev);
  793. }
  794. static int vmid_event(struct snd_soc_dapm_widget *w,
  795. struct snd_kcontrol *kcontrol, int event)
  796. {
  797. struct snd_soc_codec *codec = w->codec;
  798. switch (event) {
  799. case SND_SOC_DAPM_PRE_PMU:
  800. vmid_reference(codec);
  801. break;
  802. case SND_SOC_DAPM_POST_PMD:
  803. vmid_dereference(codec);
  804. break;
  805. }
  806. return 0;
  807. }
  808. static bool wm8994_check_class_w_digital(struct snd_soc_codec *codec)
  809. {
  810. int source = 0; /* GCC flow analysis can't track enable */
  811. int reg, reg_r;
  812. /* We also need the same AIF source for L/R and only one path */
  813. reg = snd_soc_read(codec, WM8994_DAC1_LEFT_MIXER_ROUTING);
  814. switch (reg) {
  815. case WM8994_AIF2DACL_TO_DAC1L:
  816. dev_vdbg(codec->dev, "Class W source AIF2DAC\n");
  817. source = 2 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  818. break;
  819. case WM8994_AIF1DAC2L_TO_DAC1L:
  820. dev_vdbg(codec->dev, "Class W source AIF1DAC2\n");
  821. source = 1 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  822. break;
  823. case WM8994_AIF1DAC1L_TO_DAC1L:
  824. dev_vdbg(codec->dev, "Class W source AIF1DAC1\n");
  825. source = 0 << WM8994_CP_DYN_SRC_SEL_SHIFT;
  826. break;
  827. default:
  828. dev_vdbg(codec->dev, "DAC mixer setting: %x\n", reg);
  829. return false;
  830. }
  831. reg_r = snd_soc_read(codec, WM8994_DAC1_RIGHT_MIXER_ROUTING);
  832. if (reg_r != reg) {
  833. dev_vdbg(codec->dev, "Left and right DAC mixers different\n");
  834. return false;
  835. }
  836. /* Set the source up */
  837. snd_soc_update_bits(codec, WM8994_CLASS_W_1,
  838. WM8994_CP_DYN_SRC_SEL_MASK, source);
  839. return true;
  840. }
  841. static int aif1clk_ev(struct snd_soc_dapm_widget *w,
  842. struct snd_kcontrol *kcontrol, int event)
  843. {
  844. struct snd_soc_codec *codec = w->codec;
  845. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  846. struct wm8994 *control = wm8994->wm8994;
  847. int mask = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC1R_ENA;
  848. int i;
  849. int dac;
  850. int adc;
  851. int val;
  852. switch (control->type) {
  853. case WM8994:
  854. case WM8958:
  855. mask |= WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA;
  856. break;
  857. default:
  858. break;
  859. }
  860. switch (event) {
  861. case SND_SOC_DAPM_PRE_PMU:
  862. /* Don't enable timeslot 2 if not in use */
  863. if (wm8994->channels[0] <= 2)
  864. mask &= ~(WM8994_AIF1DAC2L_ENA | WM8994_AIF1DAC2R_ENA);
  865. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_1);
  866. if ((val & WM8994_AIF1ADCL_SRC) &&
  867. (val & WM8994_AIF1ADCR_SRC))
  868. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA;
  869. else if (!(val & WM8994_AIF1ADCL_SRC) &&
  870. !(val & WM8994_AIF1ADCR_SRC))
  871. adc = WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  872. else
  873. adc = WM8994_AIF1ADC1R_ENA | WM8994_AIF1ADC2R_ENA |
  874. WM8994_AIF1ADC1L_ENA | WM8994_AIF1ADC2L_ENA;
  875. val = snd_soc_read(codec, WM8994_AIF1_CONTROL_2);
  876. if ((val & WM8994_AIF1DACL_SRC) &&
  877. (val & WM8994_AIF1DACR_SRC))
  878. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA;
  879. else if (!(val & WM8994_AIF1DACL_SRC) &&
  880. !(val & WM8994_AIF1DACR_SRC))
  881. dac = WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  882. else
  883. dac = WM8994_AIF1DAC1R_ENA | WM8994_AIF1DAC2R_ENA |
  884. WM8994_AIF1DAC1L_ENA | WM8994_AIF1DAC2L_ENA;
  885. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  886. mask, adc);
  887. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  888. mask, dac);
  889. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  890. WM8994_AIF1DSPCLK_ENA |
  891. WM8994_SYSDSPCLK_ENA,
  892. WM8994_AIF1DSPCLK_ENA |
  893. WM8994_SYSDSPCLK_ENA);
  894. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4, mask,
  895. WM8994_AIF1ADC1R_ENA |
  896. WM8994_AIF1ADC1L_ENA |
  897. WM8994_AIF1ADC2R_ENA |
  898. WM8994_AIF1ADC2L_ENA);
  899. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5, mask,
  900. WM8994_AIF1DAC1R_ENA |
  901. WM8994_AIF1DAC1L_ENA |
  902. WM8994_AIF1DAC2R_ENA |
  903. WM8994_AIF1DAC2L_ENA);
  904. break;
  905. case SND_SOC_DAPM_POST_PMU:
  906. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  907. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  908. snd_soc_read(codec,
  909. wm8994_vu_bits[i].reg));
  910. break;
  911. case SND_SOC_DAPM_PRE_PMD:
  912. case SND_SOC_DAPM_POST_PMD:
  913. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  914. mask, 0);
  915. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  916. mask, 0);
  917. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  918. if (val & WM8994_AIF2DSPCLK_ENA)
  919. val = WM8994_SYSDSPCLK_ENA;
  920. else
  921. val = 0;
  922. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  923. WM8994_SYSDSPCLK_ENA |
  924. WM8994_AIF1DSPCLK_ENA, val);
  925. break;
  926. }
  927. return 0;
  928. }
  929. static int aif2clk_ev(struct snd_soc_dapm_widget *w,
  930. struct snd_kcontrol *kcontrol, int event)
  931. {
  932. struct snd_soc_codec *codec = w->codec;
  933. int i;
  934. int dac;
  935. int adc;
  936. int val;
  937. switch (event) {
  938. case SND_SOC_DAPM_PRE_PMU:
  939. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_1);
  940. if ((val & WM8994_AIF2ADCL_SRC) &&
  941. (val & WM8994_AIF2ADCR_SRC))
  942. adc = WM8994_AIF2ADCR_ENA;
  943. else if (!(val & WM8994_AIF2ADCL_SRC) &&
  944. !(val & WM8994_AIF2ADCR_SRC))
  945. adc = WM8994_AIF2ADCL_ENA;
  946. else
  947. adc = WM8994_AIF2ADCL_ENA | WM8994_AIF2ADCR_ENA;
  948. val = snd_soc_read(codec, WM8994_AIF2_CONTROL_2);
  949. if ((val & WM8994_AIF2DACL_SRC) &&
  950. (val & WM8994_AIF2DACR_SRC))
  951. dac = WM8994_AIF2DACR_ENA;
  952. else if (!(val & WM8994_AIF2DACL_SRC) &&
  953. !(val & WM8994_AIF2DACR_SRC))
  954. dac = WM8994_AIF2DACL_ENA;
  955. else
  956. dac = WM8994_AIF2DACL_ENA | WM8994_AIF2DACR_ENA;
  957. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  958. WM8994_AIF2ADCL_ENA |
  959. WM8994_AIF2ADCR_ENA, adc);
  960. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  961. WM8994_AIF2DACL_ENA |
  962. WM8994_AIF2DACR_ENA, dac);
  963. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  964. WM8994_AIF2DSPCLK_ENA |
  965. WM8994_SYSDSPCLK_ENA,
  966. WM8994_AIF2DSPCLK_ENA |
  967. WM8994_SYSDSPCLK_ENA);
  968. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  969. WM8994_AIF2ADCL_ENA |
  970. WM8994_AIF2ADCR_ENA,
  971. WM8994_AIF2ADCL_ENA |
  972. WM8994_AIF2ADCR_ENA);
  973. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  974. WM8994_AIF2DACL_ENA |
  975. WM8994_AIF2DACR_ENA,
  976. WM8994_AIF2DACL_ENA |
  977. WM8994_AIF2DACR_ENA);
  978. break;
  979. case SND_SOC_DAPM_POST_PMU:
  980. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  981. snd_soc_write(codec, wm8994_vu_bits[i].reg,
  982. snd_soc_read(codec,
  983. wm8994_vu_bits[i].reg));
  984. break;
  985. case SND_SOC_DAPM_PRE_PMD:
  986. case SND_SOC_DAPM_POST_PMD:
  987. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  988. WM8994_AIF2DACL_ENA |
  989. WM8994_AIF2DACR_ENA, 0);
  990. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_4,
  991. WM8994_AIF2ADCL_ENA |
  992. WM8994_AIF2ADCR_ENA, 0);
  993. val = snd_soc_read(codec, WM8994_CLOCKING_1);
  994. if (val & WM8994_AIF1DSPCLK_ENA)
  995. val = WM8994_SYSDSPCLK_ENA;
  996. else
  997. val = 0;
  998. snd_soc_update_bits(codec, WM8994_CLOCKING_1,
  999. WM8994_SYSDSPCLK_ENA |
  1000. WM8994_AIF2DSPCLK_ENA, val);
  1001. break;
  1002. }
  1003. return 0;
  1004. }
  1005. static int aif1clk_late_ev(struct snd_soc_dapm_widget *w,
  1006. struct snd_kcontrol *kcontrol, int event)
  1007. {
  1008. struct snd_soc_codec *codec = w->codec;
  1009. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1010. switch (event) {
  1011. case SND_SOC_DAPM_PRE_PMU:
  1012. wm8994->aif1clk_enable = 1;
  1013. break;
  1014. case SND_SOC_DAPM_POST_PMD:
  1015. wm8994->aif1clk_disable = 1;
  1016. break;
  1017. }
  1018. return 0;
  1019. }
  1020. static int aif2clk_late_ev(struct snd_soc_dapm_widget *w,
  1021. struct snd_kcontrol *kcontrol, int event)
  1022. {
  1023. struct snd_soc_codec *codec = w->codec;
  1024. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1025. switch (event) {
  1026. case SND_SOC_DAPM_PRE_PMU:
  1027. wm8994->aif2clk_enable = 1;
  1028. break;
  1029. case SND_SOC_DAPM_POST_PMD:
  1030. wm8994->aif2clk_disable = 1;
  1031. break;
  1032. }
  1033. return 0;
  1034. }
  1035. static int late_enable_ev(struct snd_soc_dapm_widget *w,
  1036. struct snd_kcontrol *kcontrol, int event)
  1037. {
  1038. struct snd_soc_codec *codec = w->codec;
  1039. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1040. switch (event) {
  1041. case SND_SOC_DAPM_PRE_PMU:
  1042. if (wm8994->aif1clk_enable) {
  1043. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1044. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1045. WM8994_AIF1CLK_ENA_MASK,
  1046. WM8994_AIF1CLK_ENA);
  1047. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1048. wm8994->aif1clk_enable = 0;
  1049. }
  1050. if (wm8994->aif2clk_enable) {
  1051. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMU);
  1052. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1053. WM8994_AIF2CLK_ENA_MASK,
  1054. WM8994_AIF2CLK_ENA);
  1055. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMU);
  1056. wm8994->aif2clk_enable = 0;
  1057. }
  1058. break;
  1059. }
  1060. /* We may also have postponed startup of DSP, handle that. */
  1061. wm8958_aif_ev(w, kcontrol, event);
  1062. return 0;
  1063. }
  1064. static int late_disable_ev(struct snd_soc_dapm_widget *w,
  1065. struct snd_kcontrol *kcontrol, int event)
  1066. {
  1067. struct snd_soc_codec *codec = w->codec;
  1068. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1069. switch (event) {
  1070. case SND_SOC_DAPM_POST_PMD:
  1071. if (wm8994->aif1clk_disable) {
  1072. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1073. snd_soc_update_bits(codec, WM8994_AIF1_CLOCKING_1,
  1074. WM8994_AIF1CLK_ENA_MASK, 0);
  1075. aif1clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1076. wm8994->aif1clk_disable = 0;
  1077. }
  1078. if (wm8994->aif2clk_disable) {
  1079. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_PRE_PMD);
  1080. snd_soc_update_bits(codec, WM8994_AIF2_CLOCKING_1,
  1081. WM8994_AIF2CLK_ENA_MASK, 0);
  1082. aif2clk_ev(w, kcontrol, SND_SOC_DAPM_POST_PMD);
  1083. wm8994->aif2clk_disable = 0;
  1084. }
  1085. break;
  1086. }
  1087. return 0;
  1088. }
  1089. static int adc_mux_ev(struct snd_soc_dapm_widget *w,
  1090. struct snd_kcontrol *kcontrol, int event)
  1091. {
  1092. late_enable_ev(w, kcontrol, event);
  1093. return 0;
  1094. }
  1095. static int micbias_ev(struct snd_soc_dapm_widget *w,
  1096. struct snd_kcontrol *kcontrol, int event)
  1097. {
  1098. late_enable_ev(w, kcontrol, event);
  1099. return 0;
  1100. }
  1101. static int dac_ev(struct snd_soc_dapm_widget *w,
  1102. struct snd_kcontrol *kcontrol, int event)
  1103. {
  1104. struct snd_soc_codec *codec = w->codec;
  1105. unsigned int mask = 1 << w->shift;
  1106. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_5,
  1107. mask, mask);
  1108. return 0;
  1109. }
  1110. static const char *adc_mux_text[] = {
  1111. "ADC",
  1112. "DMIC",
  1113. };
  1114. static const struct soc_enum adc_enum =
  1115. SOC_ENUM_SINGLE(0, 0, 2, adc_mux_text);
  1116. static const struct snd_kcontrol_new adcl_mux =
  1117. SOC_DAPM_ENUM_VIRT("ADCL Mux", adc_enum);
  1118. static const struct snd_kcontrol_new adcr_mux =
  1119. SOC_DAPM_ENUM_VIRT("ADCR Mux", adc_enum);
  1120. static const struct snd_kcontrol_new left_speaker_mixer[] = {
  1121. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 9, 1, 0),
  1122. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 7, 1, 0),
  1123. SOC_DAPM_SINGLE("IN1LP Switch", WM8994_SPEAKER_MIXER, 5, 1, 0),
  1124. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 3, 1, 0),
  1125. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 1, 1, 0),
  1126. };
  1127. static const struct snd_kcontrol_new right_speaker_mixer[] = {
  1128. SOC_DAPM_SINGLE("DAC2 Switch", WM8994_SPEAKER_MIXER, 8, 1, 0),
  1129. SOC_DAPM_SINGLE("Input Switch", WM8994_SPEAKER_MIXER, 6, 1, 0),
  1130. SOC_DAPM_SINGLE("IN1RP Switch", WM8994_SPEAKER_MIXER, 4, 1, 0),
  1131. SOC_DAPM_SINGLE("Output Switch", WM8994_SPEAKER_MIXER, 2, 1, 0),
  1132. SOC_DAPM_SINGLE("DAC1 Switch", WM8994_SPEAKER_MIXER, 0, 1, 0),
  1133. };
  1134. /* Debugging; dump chip status after DAPM transitions */
  1135. static int post_ev(struct snd_soc_dapm_widget *w,
  1136. struct snd_kcontrol *kcontrol, int event)
  1137. {
  1138. struct snd_soc_codec *codec = w->codec;
  1139. dev_dbg(codec->dev, "SRC status: %x\n",
  1140. snd_soc_read(codec,
  1141. WM8994_RATE_STATUS));
  1142. return 0;
  1143. }
  1144. static const struct snd_kcontrol_new aif1adc1l_mix[] = {
  1145. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1146. 1, 1, 0),
  1147. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_LEFT_MIXER_ROUTING,
  1148. 0, 1, 0),
  1149. };
  1150. static const struct snd_kcontrol_new aif1adc1r_mix[] = {
  1151. SOC_DAPM_SINGLE("ADC/DMIC Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1152. 1, 1, 0),
  1153. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC1_RIGHT_MIXER_ROUTING,
  1154. 0, 1, 0),
  1155. };
  1156. static const struct snd_kcontrol_new aif1adc2l_mix[] = {
  1157. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1158. 1, 1, 0),
  1159. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_LEFT_MIXER_ROUTING,
  1160. 0, 1, 0),
  1161. };
  1162. static const struct snd_kcontrol_new aif1adc2r_mix[] = {
  1163. SOC_DAPM_SINGLE("DMIC Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1164. 1, 1, 0),
  1165. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_AIF1_ADC2_RIGHT_MIXER_ROUTING,
  1166. 0, 1, 0),
  1167. };
  1168. static const struct snd_kcontrol_new aif2dac2l_mix[] = {
  1169. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1170. 5, 1, 0),
  1171. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1172. 4, 1, 0),
  1173. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1174. 2, 1, 0),
  1175. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1176. 1, 1, 0),
  1177. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_LEFT_MIXER_ROUTING,
  1178. 0, 1, 0),
  1179. };
  1180. static const struct snd_kcontrol_new aif2dac2r_mix[] = {
  1181. SOC_DAPM_SINGLE("Right Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1182. 5, 1, 0),
  1183. SOC_DAPM_SINGLE("Left Sidetone Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1184. 4, 1, 0),
  1185. SOC_DAPM_SINGLE("AIF2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1186. 2, 1, 0),
  1187. SOC_DAPM_SINGLE("AIF1.2 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1188. 1, 1, 0),
  1189. SOC_DAPM_SINGLE("AIF1.1 Switch", WM8994_DAC2_RIGHT_MIXER_ROUTING,
  1190. 0, 1, 0),
  1191. };
  1192. #define WM8994_CLASS_W_SWITCH(xname, reg, shift, max, invert) \
  1193. SOC_SINGLE_EXT(xname, reg, shift, max, invert, \
  1194. snd_soc_get_volsw, wm8994_put_class_w)
  1195. static int wm8994_put_class_w(struct snd_kcontrol *kcontrol,
  1196. struct snd_ctl_elem_value *ucontrol)
  1197. {
  1198. struct snd_soc_dapm_widget_list *wlist = snd_kcontrol_chip(kcontrol);
  1199. struct snd_soc_dapm_widget *w = wlist->widgets[0];
  1200. struct snd_soc_codec *codec = w->codec;
  1201. int ret;
  1202. ret = snd_soc_dapm_put_volsw(kcontrol, ucontrol);
  1203. wm_hubs_update_class_w(codec);
  1204. return ret;
  1205. }
  1206. static const struct snd_kcontrol_new dac1l_mix[] = {
  1207. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1208. 5, 1, 0),
  1209. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1210. 4, 1, 0),
  1211. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1212. 2, 1, 0),
  1213. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1214. 1, 1, 0),
  1215. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_LEFT_MIXER_ROUTING,
  1216. 0, 1, 0),
  1217. };
  1218. static const struct snd_kcontrol_new dac1r_mix[] = {
  1219. WM8994_CLASS_W_SWITCH("Right Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1220. 5, 1, 0),
  1221. WM8994_CLASS_W_SWITCH("Left Sidetone Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1222. 4, 1, 0),
  1223. WM8994_CLASS_W_SWITCH("AIF2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1224. 2, 1, 0),
  1225. WM8994_CLASS_W_SWITCH("AIF1.2 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1226. 1, 1, 0),
  1227. WM8994_CLASS_W_SWITCH("AIF1.1 Switch", WM8994_DAC1_RIGHT_MIXER_ROUTING,
  1228. 0, 1, 0),
  1229. };
  1230. static const char *sidetone_text[] = {
  1231. "ADC/DMIC1", "DMIC2",
  1232. };
  1233. static const struct soc_enum sidetone1_enum =
  1234. SOC_ENUM_SINGLE(WM8994_SIDETONE, 0, 2, sidetone_text);
  1235. static const struct snd_kcontrol_new sidetone1_mux =
  1236. SOC_DAPM_ENUM("Left Sidetone Mux", sidetone1_enum);
  1237. static const struct soc_enum sidetone2_enum =
  1238. SOC_ENUM_SINGLE(WM8994_SIDETONE, 1, 2, sidetone_text);
  1239. static const struct snd_kcontrol_new sidetone2_mux =
  1240. SOC_DAPM_ENUM("Right Sidetone Mux", sidetone2_enum);
  1241. static const char *aif1dac_text[] = {
  1242. "AIF1DACDAT", "AIF3DACDAT",
  1243. };
  1244. static const char *loopback_text[] = {
  1245. "None", "ADCDAT",
  1246. };
  1247. static const struct soc_enum aif1_loopback_enum =
  1248. SOC_ENUM_SINGLE(WM8994_AIF1_CONTROL_2, WM8994_AIF1_LOOPBACK_SHIFT, 2,
  1249. loopback_text);
  1250. static const struct snd_kcontrol_new aif1_loopback =
  1251. SOC_DAPM_ENUM("AIF1 Loopback", aif1_loopback_enum);
  1252. static const struct soc_enum aif2_loopback_enum =
  1253. SOC_ENUM_SINGLE(WM8994_AIF2_CONTROL_2, WM8994_AIF2_LOOPBACK_SHIFT, 2,
  1254. loopback_text);
  1255. static const struct snd_kcontrol_new aif2_loopback =
  1256. SOC_DAPM_ENUM("AIF2 Loopback", aif2_loopback_enum);
  1257. static const struct soc_enum aif1dac_enum =
  1258. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 0, 2, aif1dac_text);
  1259. static const struct snd_kcontrol_new aif1dac_mux =
  1260. SOC_DAPM_ENUM("AIF1DAC Mux", aif1dac_enum);
  1261. static const char *aif2dac_text[] = {
  1262. "AIF2DACDAT", "AIF3DACDAT",
  1263. };
  1264. static const struct soc_enum aif2dac_enum =
  1265. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 1, 2, aif2dac_text);
  1266. static const struct snd_kcontrol_new aif2dac_mux =
  1267. SOC_DAPM_ENUM("AIF2DAC Mux", aif2dac_enum);
  1268. static const char *aif2adc_text[] = {
  1269. "AIF2ADCDAT", "AIF3DACDAT",
  1270. };
  1271. static const struct soc_enum aif2adc_enum =
  1272. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 2, 2, aif2adc_text);
  1273. static const struct snd_kcontrol_new aif2adc_mux =
  1274. SOC_DAPM_ENUM("AIF2ADC Mux", aif2adc_enum);
  1275. static const char *aif3adc_text[] = {
  1276. "AIF1ADCDAT", "AIF2ADCDAT", "AIF2DACDAT", "Mono PCM",
  1277. };
  1278. static const struct soc_enum wm8994_aif3adc_enum =
  1279. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 3, aif3adc_text);
  1280. static const struct snd_kcontrol_new wm8994_aif3adc_mux =
  1281. SOC_DAPM_ENUM("AIF3ADC Mux", wm8994_aif3adc_enum);
  1282. static const struct soc_enum wm8958_aif3adc_enum =
  1283. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 3, 4, aif3adc_text);
  1284. static const struct snd_kcontrol_new wm8958_aif3adc_mux =
  1285. SOC_DAPM_ENUM("AIF3ADC Mux", wm8958_aif3adc_enum);
  1286. static const char *mono_pcm_out_text[] = {
  1287. "None", "AIF2ADCL", "AIF2ADCR",
  1288. };
  1289. static const struct soc_enum mono_pcm_out_enum =
  1290. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 9, 3, mono_pcm_out_text);
  1291. static const struct snd_kcontrol_new mono_pcm_out_mux =
  1292. SOC_DAPM_ENUM("Mono PCM Out Mux", mono_pcm_out_enum);
  1293. static const char *aif2dac_src_text[] = {
  1294. "AIF2", "AIF3",
  1295. };
  1296. /* Note that these two control shouldn't be simultaneously switched to AIF3 */
  1297. static const struct soc_enum aif2dacl_src_enum =
  1298. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 7, 2, aif2dac_src_text);
  1299. static const struct snd_kcontrol_new aif2dacl_src_mux =
  1300. SOC_DAPM_ENUM("AIF2DACL Mux", aif2dacl_src_enum);
  1301. static const struct soc_enum aif2dacr_src_enum =
  1302. SOC_ENUM_SINGLE(WM8994_POWER_MANAGEMENT_6, 8, 2, aif2dac_src_text);
  1303. static const struct snd_kcontrol_new aif2dacr_src_mux =
  1304. SOC_DAPM_ENUM("AIF2DACR Mux", aif2dacr_src_enum);
  1305. static const struct snd_soc_dapm_widget wm8994_lateclk_revd_widgets[] = {
  1306. SND_SOC_DAPM_SUPPLY("AIF1CLK", SND_SOC_NOPM, 0, 0, aif1clk_late_ev,
  1307. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1308. SND_SOC_DAPM_SUPPLY("AIF2CLK", SND_SOC_NOPM, 0, 0, aif2clk_late_ev,
  1309. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1310. SND_SOC_DAPM_PGA_E("Late DAC1L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1311. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1312. SND_SOC_DAPM_PGA_E("Late DAC1R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1313. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1314. SND_SOC_DAPM_PGA_E("Late DAC2L Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1315. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1316. SND_SOC_DAPM_PGA_E("Late DAC2R Enable PGA", SND_SOC_NOPM, 0, 0, NULL, 0,
  1317. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1318. SND_SOC_DAPM_PGA_E("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0,
  1319. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1320. SND_SOC_DAPM_MIXER_E("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1321. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer),
  1322. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1323. SND_SOC_DAPM_MIXER_E("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1324. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer),
  1325. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1326. SND_SOC_DAPM_MUX_E("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux,
  1327. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1328. SND_SOC_DAPM_MUX_E("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux,
  1329. late_enable_ev, SND_SOC_DAPM_PRE_PMU),
  1330. SND_SOC_DAPM_POST("Late Disable PGA", late_disable_ev)
  1331. };
  1332. static const struct snd_soc_dapm_widget wm8994_lateclk_widgets[] = {
  1333. SND_SOC_DAPM_SUPPLY("AIF1CLK", WM8994_AIF1_CLOCKING_1, 0, 0, aif1clk_ev,
  1334. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1335. SND_SOC_DAPM_PRE_PMD),
  1336. SND_SOC_DAPM_SUPPLY("AIF2CLK", WM8994_AIF2_CLOCKING_1, 0, 0, aif2clk_ev,
  1337. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1338. SND_SOC_DAPM_PRE_PMD),
  1339. SND_SOC_DAPM_PGA("Direct Voice", SND_SOC_NOPM, 0, 0, NULL, 0),
  1340. SND_SOC_DAPM_MIXER("SPKL", WM8994_POWER_MANAGEMENT_3, 8, 0,
  1341. left_speaker_mixer, ARRAY_SIZE(left_speaker_mixer)),
  1342. SND_SOC_DAPM_MIXER("SPKR", WM8994_POWER_MANAGEMENT_3, 9, 0,
  1343. right_speaker_mixer, ARRAY_SIZE(right_speaker_mixer)),
  1344. SND_SOC_DAPM_MUX("Left Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpl_mux),
  1345. SND_SOC_DAPM_MUX("Right Headphone Mux", SND_SOC_NOPM, 0, 0, &wm_hubs_hpr_mux),
  1346. };
  1347. static const struct snd_soc_dapm_widget wm8994_dac_revd_widgets[] = {
  1348. SND_SOC_DAPM_DAC_E("DAC2L", NULL, SND_SOC_NOPM, 3, 0,
  1349. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1350. SND_SOC_DAPM_DAC_E("DAC2R", NULL, SND_SOC_NOPM, 2, 0,
  1351. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1352. SND_SOC_DAPM_DAC_E("DAC1L", NULL, SND_SOC_NOPM, 1, 0,
  1353. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1354. SND_SOC_DAPM_DAC_E("DAC1R", NULL, SND_SOC_NOPM, 0, 0,
  1355. dac_ev, SND_SOC_DAPM_PRE_PMU),
  1356. };
  1357. static const struct snd_soc_dapm_widget wm8994_dac_widgets[] = {
  1358. SND_SOC_DAPM_DAC("DAC2L", NULL, WM8994_POWER_MANAGEMENT_5, 3, 0),
  1359. SND_SOC_DAPM_DAC("DAC2R", NULL, WM8994_POWER_MANAGEMENT_5, 2, 0),
  1360. SND_SOC_DAPM_DAC("DAC1L", NULL, WM8994_POWER_MANAGEMENT_5, 1, 0),
  1361. SND_SOC_DAPM_DAC("DAC1R", NULL, WM8994_POWER_MANAGEMENT_5, 0, 0),
  1362. };
  1363. static const struct snd_soc_dapm_widget wm8994_adc_revd_widgets[] = {
  1364. SND_SOC_DAPM_VIRT_MUX_E("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux,
  1365. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1366. SND_SOC_DAPM_VIRT_MUX_E("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux,
  1367. adc_mux_ev, SND_SOC_DAPM_PRE_PMU),
  1368. };
  1369. static const struct snd_soc_dapm_widget wm8994_adc_widgets[] = {
  1370. SND_SOC_DAPM_VIRT_MUX("ADCL Mux", WM8994_POWER_MANAGEMENT_4, 1, 0, &adcl_mux),
  1371. SND_SOC_DAPM_VIRT_MUX("ADCR Mux", WM8994_POWER_MANAGEMENT_4, 0, 0, &adcr_mux),
  1372. };
  1373. static const struct snd_soc_dapm_widget wm8994_dapm_widgets[] = {
  1374. SND_SOC_DAPM_INPUT("DMIC1DAT"),
  1375. SND_SOC_DAPM_INPUT("DMIC2DAT"),
  1376. SND_SOC_DAPM_INPUT("Clock"),
  1377. SND_SOC_DAPM_SUPPLY_S("MICBIAS Supply", 1, SND_SOC_NOPM, 0, 0, micbias_ev,
  1378. SND_SOC_DAPM_PRE_PMU),
  1379. SND_SOC_DAPM_SUPPLY("VMID", SND_SOC_NOPM, 0, 0, vmid_event,
  1380. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  1381. SND_SOC_DAPM_SUPPLY("CLK_SYS", SND_SOC_NOPM, 0, 0, clk_sys_event,
  1382. SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMU |
  1383. SND_SOC_DAPM_PRE_PMD),
  1384. SND_SOC_DAPM_SUPPLY("DSP1CLK", SND_SOC_NOPM, 3, 0, NULL, 0),
  1385. SND_SOC_DAPM_SUPPLY("DSP2CLK", SND_SOC_NOPM, 2, 0, NULL, 0),
  1386. SND_SOC_DAPM_SUPPLY("DSPINTCLK", SND_SOC_NOPM, 1, 0, NULL, 0),
  1387. SND_SOC_DAPM_AIF_OUT("AIF1ADC1L", NULL,
  1388. 0, SND_SOC_NOPM, 9, 0),
  1389. SND_SOC_DAPM_AIF_OUT("AIF1ADC1R", NULL,
  1390. 0, SND_SOC_NOPM, 8, 0),
  1391. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1L", NULL, 0,
  1392. SND_SOC_NOPM, 9, 0, wm8958_aif_ev,
  1393. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1394. SND_SOC_DAPM_AIF_IN_E("AIF1DAC1R", NULL, 0,
  1395. SND_SOC_NOPM, 8, 0, wm8958_aif_ev,
  1396. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1397. SND_SOC_DAPM_AIF_OUT("AIF1ADC2L", NULL,
  1398. 0, SND_SOC_NOPM, 11, 0),
  1399. SND_SOC_DAPM_AIF_OUT("AIF1ADC2R", NULL,
  1400. 0, SND_SOC_NOPM, 10, 0),
  1401. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2L", NULL, 0,
  1402. SND_SOC_NOPM, 11, 0, wm8958_aif_ev,
  1403. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1404. SND_SOC_DAPM_AIF_IN_E("AIF1DAC2R", NULL, 0,
  1405. SND_SOC_NOPM, 10, 0, wm8958_aif_ev,
  1406. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_POST_PMD),
  1407. SND_SOC_DAPM_MIXER("AIF1ADC1L Mixer", SND_SOC_NOPM, 0, 0,
  1408. aif1adc1l_mix, ARRAY_SIZE(aif1adc1l_mix)),
  1409. SND_SOC_DAPM_MIXER("AIF1ADC1R Mixer", SND_SOC_NOPM, 0, 0,
  1410. aif1adc1r_mix, ARRAY_SIZE(aif1adc1r_mix)),
  1411. SND_SOC_DAPM_MIXER("AIF1ADC2L Mixer", SND_SOC_NOPM, 0, 0,
  1412. aif1adc2l_mix, ARRAY_SIZE(aif1adc2l_mix)),
  1413. SND_SOC_DAPM_MIXER("AIF1ADC2R Mixer", SND_SOC_NOPM, 0, 0,
  1414. aif1adc2r_mix, ARRAY_SIZE(aif1adc2r_mix)),
  1415. SND_SOC_DAPM_MIXER("AIF2DAC2L Mixer", SND_SOC_NOPM, 0, 0,
  1416. aif2dac2l_mix, ARRAY_SIZE(aif2dac2l_mix)),
  1417. SND_SOC_DAPM_MIXER("AIF2DAC2R Mixer", SND_SOC_NOPM, 0, 0,
  1418. aif2dac2r_mix, ARRAY_SIZE(aif2dac2r_mix)),
  1419. SND_SOC_DAPM_MUX("Left Sidetone", SND_SOC_NOPM, 0, 0, &sidetone1_mux),
  1420. SND_SOC_DAPM_MUX("Right Sidetone", SND_SOC_NOPM, 0, 0, &sidetone2_mux),
  1421. SND_SOC_DAPM_MIXER("DAC1L Mixer", SND_SOC_NOPM, 0, 0,
  1422. dac1l_mix, ARRAY_SIZE(dac1l_mix)),
  1423. SND_SOC_DAPM_MIXER("DAC1R Mixer", SND_SOC_NOPM, 0, 0,
  1424. dac1r_mix, ARRAY_SIZE(dac1r_mix)),
  1425. SND_SOC_DAPM_AIF_OUT("AIF2ADCL", NULL, 0,
  1426. SND_SOC_NOPM, 13, 0),
  1427. SND_SOC_DAPM_AIF_OUT("AIF2ADCR", NULL, 0,
  1428. SND_SOC_NOPM, 12, 0),
  1429. SND_SOC_DAPM_AIF_IN_E("AIF2DACL", NULL, 0,
  1430. SND_SOC_NOPM, 13, 0, wm8958_aif_ev,
  1431. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1432. SND_SOC_DAPM_AIF_IN_E("AIF2DACR", NULL, 0,
  1433. SND_SOC_NOPM, 12, 0, wm8958_aif_ev,
  1434. SND_SOC_DAPM_POST_PMU | SND_SOC_DAPM_PRE_PMD),
  1435. SND_SOC_DAPM_AIF_IN("AIF1DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1436. SND_SOC_DAPM_AIF_IN("AIF2DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1437. SND_SOC_DAPM_AIF_OUT("AIF1ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1438. SND_SOC_DAPM_AIF_OUT("AIF2ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1439. SND_SOC_DAPM_MUX("AIF1DAC Mux", SND_SOC_NOPM, 0, 0, &aif1dac_mux),
  1440. SND_SOC_DAPM_MUX("AIF2DAC Mux", SND_SOC_NOPM, 0, 0, &aif2dac_mux),
  1441. SND_SOC_DAPM_MUX("AIF2ADC Mux", SND_SOC_NOPM, 0, 0, &aif2adc_mux),
  1442. SND_SOC_DAPM_AIF_IN("AIF3DACDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1443. SND_SOC_DAPM_AIF_OUT("AIF3ADCDAT", NULL, 0, SND_SOC_NOPM, 0, 0),
  1444. SND_SOC_DAPM_SUPPLY("TOCLK", WM8994_CLOCKING_1, 4, 0, NULL, 0),
  1445. SND_SOC_DAPM_ADC("DMIC2L", NULL, WM8994_POWER_MANAGEMENT_4, 5, 0),
  1446. SND_SOC_DAPM_ADC("DMIC2R", NULL, WM8994_POWER_MANAGEMENT_4, 4, 0),
  1447. SND_SOC_DAPM_ADC("DMIC1L", NULL, WM8994_POWER_MANAGEMENT_4, 3, 0),
  1448. SND_SOC_DAPM_ADC("DMIC1R", NULL, WM8994_POWER_MANAGEMENT_4, 2, 0),
  1449. /* Power is done with the muxes since the ADC power also controls the
  1450. * downsampling chain, the chip will automatically manage the analogue
  1451. * specific portions.
  1452. */
  1453. SND_SOC_DAPM_ADC("ADCL", NULL, SND_SOC_NOPM, 1, 0),
  1454. SND_SOC_DAPM_ADC("ADCR", NULL, SND_SOC_NOPM, 0, 0),
  1455. SND_SOC_DAPM_MUX("AIF1 Loopback", SND_SOC_NOPM, 0, 0, &aif1_loopback),
  1456. SND_SOC_DAPM_MUX("AIF2 Loopback", SND_SOC_NOPM, 0, 0, &aif2_loopback),
  1457. SND_SOC_DAPM_POST("Debug log", post_ev),
  1458. };
  1459. static const struct snd_soc_dapm_widget wm8994_specific_dapm_widgets[] = {
  1460. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8994_aif3adc_mux),
  1461. };
  1462. static const struct snd_soc_dapm_widget wm8958_dapm_widgets[] = {
  1463. SND_SOC_DAPM_SUPPLY("AIF3", WM8994_POWER_MANAGEMENT_6, 5, 1, NULL, 0),
  1464. SND_SOC_DAPM_MUX("Mono PCM Out Mux", SND_SOC_NOPM, 0, 0, &mono_pcm_out_mux),
  1465. SND_SOC_DAPM_MUX("AIF2DACL Mux", SND_SOC_NOPM, 0, 0, &aif2dacl_src_mux),
  1466. SND_SOC_DAPM_MUX("AIF2DACR Mux", SND_SOC_NOPM, 0, 0, &aif2dacr_src_mux),
  1467. SND_SOC_DAPM_MUX("AIF3ADC Mux", SND_SOC_NOPM, 0, 0, &wm8958_aif3adc_mux),
  1468. };
  1469. static const struct snd_soc_dapm_route intercon[] = {
  1470. { "CLK_SYS", NULL, "AIF1CLK", check_clk_sys },
  1471. { "CLK_SYS", NULL, "AIF2CLK", check_clk_sys },
  1472. { "DSP1CLK", NULL, "CLK_SYS" },
  1473. { "DSP2CLK", NULL, "CLK_SYS" },
  1474. { "DSPINTCLK", NULL, "CLK_SYS" },
  1475. { "AIF1ADC1L", NULL, "AIF1CLK" },
  1476. { "AIF1ADC1L", NULL, "DSP1CLK" },
  1477. { "AIF1ADC1R", NULL, "AIF1CLK" },
  1478. { "AIF1ADC1R", NULL, "DSP1CLK" },
  1479. { "AIF1ADC1R", NULL, "DSPINTCLK" },
  1480. { "AIF1DAC1L", NULL, "AIF1CLK" },
  1481. { "AIF1DAC1L", NULL, "DSP1CLK" },
  1482. { "AIF1DAC1R", NULL, "AIF1CLK" },
  1483. { "AIF1DAC1R", NULL, "DSP1CLK" },
  1484. { "AIF1DAC1R", NULL, "DSPINTCLK" },
  1485. { "AIF1ADC2L", NULL, "AIF1CLK" },
  1486. { "AIF1ADC2L", NULL, "DSP1CLK" },
  1487. { "AIF1ADC2R", NULL, "AIF1CLK" },
  1488. { "AIF1ADC2R", NULL, "DSP1CLK" },
  1489. { "AIF1ADC2R", NULL, "DSPINTCLK" },
  1490. { "AIF1DAC2L", NULL, "AIF1CLK" },
  1491. { "AIF1DAC2L", NULL, "DSP1CLK" },
  1492. { "AIF1DAC2R", NULL, "AIF1CLK" },
  1493. { "AIF1DAC2R", NULL, "DSP1CLK" },
  1494. { "AIF1DAC2R", NULL, "DSPINTCLK" },
  1495. { "AIF2ADCL", NULL, "AIF2CLK" },
  1496. { "AIF2ADCL", NULL, "DSP2CLK" },
  1497. { "AIF2ADCR", NULL, "AIF2CLK" },
  1498. { "AIF2ADCR", NULL, "DSP2CLK" },
  1499. { "AIF2ADCR", NULL, "DSPINTCLK" },
  1500. { "AIF2DACL", NULL, "AIF2CLK" },
  1501. { "AIF2DACL", NULL, "DSP2CLK" },
  1502. { "AIF2DACR", NULL, "AIF2CLK" },
  1503. { "AIF2DACR", NULL, "DSP2CLK" },
  1504. { "AIF2DACR", NULL, "DSPINTCLK" },
  1505. { "DMIC1L", NULL, "DMIC1DAT" },
  1506. { "DMIC1L", NULL, "CLK_SYS" },
  1507. { "DMIC1R", NULL, "DMIC1DAT" },
  1508. { "DMIC1R", NULL, "CLK_SYS" },
  1509. { "DMIC2L", NULL, "DMIC2DAT" },
  1510. { "DMIC2L", NULL, "CLK_SYS" },
  1511. { "DMIC2R", NULL, "DMIC2DAT" },
  1512. { "DMIC2R", NULL, "CLK_SYS" },
  1513. { "ADCL", NULL, "AIF1CLK" },
  1514. { "ADCL", NULL, "DSP1CLK" },
  1515. { "ADCL", NULL, "DSPINTCLK" },
  1516. { "ADCR", NULL, "AIF1CLK" },
  1517. { "ADCR", NULL, "DSP1CLK" },
  1518. { "ADCR", NULL, "DSPINTCLK" },
  1519. { "ADCL Mux", "ADC", "ADCL" },
  1520. { "ADCL Mux", "DMIC", "DMIC1L" },
  1521. { "ADCR Mux", "ADC", "ADCR" },
  1522. { "ADCR Mux", "DMIC", "DMIC1R" },
  1523. { "DAC1L", NULL, "AIF1CLK" },
  1524. { "DAC1L", NULL, "DSP1CLK" },
  1525. { "DAC1L", NULL, "DSPINTCLK" },
  1526. { "DAC1R", NULL, "AIF1CLK" },
  1527. { "DAC1R", NULL, "DSP1CLK" },
  1528. { "DAC1R", NULL, "DSPINTCLK" },
  1529. { "DAC2L", NULL, "AIF2CLK" },
  1530. { "DAC2L", NULL, "DSP2CLK" },
  1531. { "DAC2L", NULL, "DSPINTCLK" },
  1532. { "DAC2R", NULL, "AIF2DACR" },
  1533. { "DAC2R", NULL, "AIF2CLK" },
  1534. { "DAC2R", NULL, "DSP2CLK" },
  1535. { "DAC2R", NULL, "DSPINTCLK" },
  1536. { "TOCLK", NULL, "CLK_SYS" },
  1537. { "AIF1DACDAT", NULL, "AIF1 Playback" },
  1538. { "AIF2DACDAT", NULL, "AIF2 Playback" },
  1539. { "AIF3DACDAT", NULL, "AIF3 Playback" },
  1540. { "AIF1 Capture", NULL, "AIF1ADCDAT" },
  1541. { "AIF2 Capture", NULL, "AIF2ADCDAT" },
  1542. { "AIF3 Capture", NULL, "AIF3ADCDAT" },
  1543. /* AIF1 outputs */
  1544. { "AIF1ADC1L", NULL, "AIF1ADC1L Mixer" },
  1545. { "AIF1ADC1L Mixer", "ADC/DMIC Switch", "ADCL Mux" },
  1546. { "AIF1ADC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1547. { "AIF1ADC1R", NULL, "AIF1ADC1R Mixer" },
  1548. { "AIF1ADC1R Mixer", "ADC/DMIC Switch", "ADCR Mux" },
  1549. { "AIF1ADC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1550. { "AIF1ADC2L", NULL, "AIF1ADC2L Mixer" },
  1551. { "AIF1ADC2L Mixer", "DMIC Switch", "DMIC2L" },
  1552. { "AIF1ADC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1553. { "AIF1ADC2R", NULL, "AIF1ADC2R Mixer" },
  1554. { "AIF1ADC2R Mixer", "DMIC Switch", "DMIC2R" },
  1555. { "AIF1ADC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1556. /* Pin level routing for AIF3 */
  1557. { "AIF1DAC1L", NULL, "AIF1DAC Mux" },
  1558. { "AIF1DAC1R", NULL, "AIF1DAC Mux" },
  1559. { "AIF1DAC2L", NULL, "AIF1DAC Mux" },
  1560. { "AIF1DAC2R", NULL, "AIF1DAC Mux" },
  1561. { "AIF1DAC Mux", "AIF1DACDAT", "AIF1 Loopback" },
  1562. { "AIF1DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1563. { "AIF2DAC Mux", "AIF2DACDAT", "AIF2 Loopback" },
  1564. { "AIF2DAC Mux", "AIF3DACDAT", "AIF3DACDAT" },
  1565. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCL" },
  1566. { "AIF2ADC Mux", "AIF2ADCDAT", "AIF2ADCR" },
  1567. { "AIF2ADC Mux", "AIF3DACDAT", "AIF3ADCDAT" },
  1568. /* DAC1 inputs */
  1569. { "DAC1L Mixer", "AIF2 Switch", "AIF2DACL" },
  1570. { "DAC1L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1571. { "DAC1L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1572. { "DAC1L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1573. { "DAC1L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1574. { "DAC1R Mixer", "AIF2 Switch", "AIF2DACR" },
  1575. { "DAC1R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1576. { "DAC1R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1577. { "DAC1R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1578. { "DAC1R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1579. /* DAC2/AIF2 outputs */
  1580. { "AIF2ADCL", NULL, "AIF2DAC2L Mixer" },
  1581. { "AIF2DAC2L Mixer", "AIF2 Switch", "AIF2DACL" },
  1582. { "AIF2DAC2L Mixer", "AIF1.2 Switch", "AIF1DAC2L" },
  1583. { "AIF2DAC2L Mixer", "AIF1.1 Switch", "AIF1DAC1L" },
  1584. { "AIF2DAC2L Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1585. { "AIF2DAC2L Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1586. { "AIF2ADCR", NULL, "AIF2DAC2R Mixer" },
  1587. { "AIF2DAC2R Mixer", "AIF2 Switch", "AIF2DACR" },
  1588. { "AIF2DAC2R Mixer", "AIF1.2 Switch", "AIF1DAC2R" },
  1589. { "AIF2DAC2R Mixer", "AIF1.1 Switch", "AIF1DAC1R" },
  1590. { "AIF2DAC2R Mixer", "Left Sidetone Switch", "Left Sidetone" },
  1591. { "AIF2DAC2R Mixer", "Right Sidetone Switch", "Right Sidetone" },
  1592. { "AIF1ADCDAT", NULL, "AIF1ADC1L" },
  1593. { "AIF1ADCDAT", NULL, "AIF1ADC1R" },
  1594. { "AIF1ADCDAT", NULL, "AIF1ADC2L" },
  1595. { "AIF1ADCDAT", NULL, "AIF1ADC2R" },
  1596. { "AIF2ADCDAT", NULL, "AIF2ADC Mux" },
  1597. /* AIF3 output */
  1598. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1L" },
  1599. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC1R" },
  1600. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2L" },
  1601. { "AIF3ADCDAT", "AIF1ADCDAT", "AIF1ADC2R" },
  1602. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCL" },
  1603. { "AIF3ADCDAT", "AIF2ADCDAT", "AIF2ADCR" },
  1604. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACL" },
  1605. { "AIF3ADCDAT", "AIF2DACDAT", "AIF2DACR" },
  1606. /* Loopback */
  1607. { "AIF1 Loopback", "ADCDAT", "AIF1ADCDAT" },
  1608. { "AIF1 Loopback", "None", "AIF1DACDAT" },
  1609. { "AIF2 Loopback", "ADCDAT", "AIF2ADCDAT" },
  1610. { "AIF2 Loopback", "None", "AIF2DACDAT" },
  1611. /* Sidetone */
  1612. { "Left Sidetone", "ADC/DMIC1", "ADCL Mux" },
  1613. { "Left Sidetone", "DMIC2", "DMIC2L" },
  1614. { "Right Sidetone", "ADC/DMIC1", "ADCR Mux" },
  1615. { "Right Sidetone", "DMIC2", "DMIC2R" },
  1616. /* Output stages */
  1617. { "Left Output Mixer", "DAC Switch", "DAC1L" },
  1618. { "Right Output Mixer", "DAC Switch", "DAC1R" },
  1619. { "SPKL", "DAC1 Switch", "DAC1L" },
  1620. { "SPKL", "DAC2 Switch", "DAC2L" },
  1621. { "SPKR", "DAC1 Switch", "DAC1R" },
  1622. { "SPKR", "DAC2 Switch", "DAC2R" },
  1623. { "Left Headphone Mux", "DAC", "DAC1L" },
  1624. { "Right Headphone Mux", "DAC", "DAC1R" },
  1625. };
  1626. static const struct snd_soc_dapm_route wm8994_lateclk_revd_intercon[] = {
  1627. { "DAC1L", NULL, "Late DAC1L Enable PGA" },
  1628. { "Late DAC1L Enable PGA", NULL, "DAC1L Mixer" },
  1629. { "DAC1R", NULL, "Late DAC1R Enable PGA" },
  1630. { "Late DAC1R Enable PGA", NULL, "DAC1R Mixer" },
  1631. { "DAC2L", NULL, "Late DAC2L Enable PGA" },
  1632. { "Late DAC2L Enable PGA", NULL, "AIF2DAC2L Mixer" },
  1633. { "DAC2R", NULL, "Late DAC2R Enable PGA" },
  1634. { "Late DAC2R Enable PGA", NULL, "AIF2DAC2R Mixer" }
  1635. };
  1636. static const struct snd_soc_dapm_route wm8994_lateclk_intercon[] = {
  1637. { "DAC1L", NULL, "DAC1L Mixer" },
  1638. { "DAC1R", NULL, "DAC1R Mixer" },
  1639. { "DAC2L", NULL, "AIF2DAC2L Mixer" },
  1640. { "DAC2R", NULL, "AIF2DAC2R Mixer" },
  1641. };
  1642. static const struct snd_soc_dapm_route wm8994_revd_intercon[] = {
  1643. { "AIF1DACDAT", NULL, "AIF2DACDAT" },
  1644. { "AIF2DACDAT", NULL, "AIF1DACDAT" },
  1645. { "AIF1ADCDAT", NULL, "AIF2ADCDAT" },
  1646. { "AIF2ADCDAT", NULL, "AIF1ADCDAT" },
  1647. { "MICBIAS1", NULL, "CLK_SYS" },
  1648. { "MICBIAS1", NULL, "MICBIAS Supply" },
  1649. { "MICBIAS2", NULL, "CLK_SYS" },
  1650. { "MICBIAS2", NULL, "MICBIAS Supply" },
  1651. };
  1652. static const struct snd_soc_dapm_route wm8994_intercon[] = {
  1653. { "AIF2DACL", NULL, "AIF2DAC Mux" },
  1654. { "AIF2DACR", NULL, "AIF2DAC Mux" },
  1655. { "MICBIAS1", NULL, "VMID" },
  1656. { "MICBIAS2", NULL, "VMID" },
  1657. };
  1658. static const struct snd_soc_dapm_route wm8958_intercon[] = {
  1659. { "AIF2DACL", NULL, "AIF2DACL Mux" },
  1660. { "AIF2DACR", NULL, "AIF2DACR Mux" },
  1661. { "AIF2DACL Mux", "AIF2", "AIF2DAC Mux" },
  1662. { "AIF2DACL Mux", "AIF3", "AIF3DACDAT" },
  1663. { "AIF2DACR Mux", "AIF2", "AIF2DAC Mux" },
  1664. { "AIF2DACR Mux", "AIF3", "AIF3DACDAT" },
  1665. { "AIF3DACDAT", NULL, "AIF3" },
  1666. { "AIF3ADCDAT", NULL, "AIF3" },
  1667. { "Mono PCM Out Mux", "AIF2ADCL", "AIF2ADCL" },
  1668. { "Mono PCM Out Mux", "AIF2ADCR", "AIF2ADCR" },
  1669. { "AIF3ADC Mux", "Mono PCM", "Mono PCM Out Mux" },
  1670. };
  1671. /* The size in bits of the FLL divide multiplied by 10
  1672. * to allow rounding later */
  1673. #define FIXED_FLL_SIZE ((1 << 16) * 10)
  1674. struct fll_div {
  1675. u16 outdiv;
  1676. u16 n;
  1677. u16 k;
  1678. u16 lambda;
  1679. u16 clk_ref_div;
  1680. u16 fll_fratio;
  1681. };
  1682. static int wm8994_get_fll_config(struct wm8994 *control, struct fll_div *fll,
  1683. int freq_in, int freq_out)
  1684. {
  1685. u64 Kpart;
  1686. unsigned int K, Ndiv, Nmod, gcd_fll;
  1687. pr_debug("FLL input=%dHz, output=%dHz\n", freq_in, freq_out);
  1688. /* Scale the input frequency down to <= 13.5MHz */
  1689. fll->clk_ref_div = 0;
  1690. while (freq_in > 13500000) {
  1691. fll->clk_ref_div++;
  1692. freq_in /= 2;
  1693. if (fll->clk_ref_div > 3)
  1694. return -EINVAL;
  1695. }
  1696. pr_debug("CLK_REF_DIV=%d, Fref=%dHz\n", fll->clk_ref_div, freq_in);
  1697. /* Scale the output to give 90MHz<=Fvco<=100MHz */
  1698. fll->outdiv = 3;
  1699. while (freq_out * (fll->outdiv + 1) < 90000000) {
  1700. fll->outdiv++;
  1701. if (fll->outdiv > 63)
  1702. return -EINVAL;
  1703. }
  1704. freq_out *= fll->outdiv + 1;
  1705. pr_debug("OUTDIV=%d, Fvco=%dHz\n", fll->outdiv, freq_out);
  1706. if (freq_in > 1000000) {
  1707. fll->fll_fratio = 0;
  1708. } else if (freq_in > 256000) {
  1709. fll->fll_fratio = 1;
  1710. freq_in *= 2;
  1711. } else if (freq_in > 128000) {
  1712. fll->fll_fratio = 2;
  1713. freq_in *= 4;
  1714. } else if (freq_in > 64000) {
  1715. fll->fll_fratio = 3;
  1716. freq_in *= 8;
  1717. } else {
  1718. fll->fll_fratio = 4;
  1719. freq_in *= 16;
  1720. }
  1721. pr_debug("FLL_FRATIO=%d, Fref=%dHz\n", fll->fll_fratio, freq_in);
  1722. /* Now, calculate N.K */
  1723. Ndiv = freq_out / freq_in;
  1724. fll->n = Ndiv;
  1725. Nmod = freq_out % freq_in;
  1726. pr_debug("Nmod=%d\n", Nmod);
  1727. switch (control->type) {
  1728. case WM8994:
  1729. /* Calculate fractional part - scale up so we can round. */
  1730. Kpart = FIXED_FLL_SIZE * (long long)Nmod;
  1731. do_div(Kpart, freq_in);
  1732. K = Kpart & 0xFFFFFFFF;
  1733. if ((K % 10) >= 5)
  1734. K += 5;
  1735. /* Move down to proper range now rounding is done */
  1736. fll->k = K / 10;
  1737. fll->lambda = 0;
  1738. pr_debug("N=%x K=%x\n", fll->n, fll->k);
  1739. break;
  1740. default:
  1741. gcd_fll = gcd(freq_out, freq_in);
  1742. fll->k = (freq_out - (freq_in * fll->n)) / gcd_fll;
  1743. fll->lambda = freq_in / gcd_fll;
  1744. }
  1745. return 0;
  1746. }
  1747. static int _wm8994_set_fll(struct snd_soc_codec *codec, int id, int src,
  1748. unsigned int freq_in, unsigned int freq_out)
  1749. {
  1750. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1751. struct wm8994 *control = wm8994->wm8994;
  1752. int reg_offset, ret;
  1753. struct fll_div fll;
  1754. u16 reg, clk1, aif_reg, aif_src;
  1755. unsigned long timeout;
  1756. bool was_enabled;
  1757. switch (id) {
  1758. case WM8994_FLL1:
  1759. reg_offset = 0;
  1760. id = 0;
  1761. aif_src = 0x10;
  1762. break;
  1763. case WM8994_FLL2:
  1764. reg_offset = 0x20;
  1765. id = 1;
  1766. aif_src = 0x18;
  1767. break;
  1768. default:
  1769. return -EINVAL;
  1770. }
  1771. reg = snd_soc_read(codec, WM8994_FLL1_CONTROL_1 + reg_offset);
  1772. was_enabled = reg & WM8994_FLL1_ENA;
  1773. switch (src) {
  1774. case 0:
  1775. /* Allow no source specification when stopping */
  1776. if (freq_out)
  1777. return -EINVAL;
  1778. src = wm8994->fll[id].src;
  1779. break;
  1780. case WM8994_FLL_SRC_MCLK1:
  1781. case WM8994_FLL_SRC_MCLK2:
  1782. case WM8994_FLL_SRC_LRCLK:
  1783. case WM8994_FLL_SRC_BCLK:
  1784. break;
  1785. case WM8994_FLL_SRC_INTERNAL:
  1786. freq_in = 12000000;
  1787. freq_out = 12000000;
  1788. break;
  1789. default:
  1790. return -EINVAL;
  1791. }
  1792. /* Are we changing anything? */
  1793. if (wm8994->fll[id].src == src &&
  1794. wm8994->fll[id].in == freq_in && wm8994->fll[id].out == freq_out)
  1795. return 0;
  1796. /* If we're stopping the FLL redo the old config - no
  1797. * registers will actually be written but we avoid GCC flow
  1798. * analysis bugs spewing warnings.
  1799. */
  1800. if (freq_out)
  1801. ret = wm8994_get_fll_config(control, &fll, freq_in, freq_out);
  1802. else
  1803. ret = wm8994_get_fll_config(control, &fll, wm8994->fll[id].in,
  1804. wm8994->fll[id].out);
  1805. if (ret < 0)
  1806. return ret;
  1807. /* Make sure that we're not providing SYSCLK right now */
  1808. clk1 = snd_soc_read(codec, WM8994_CLOCKING_1);
  1809. if (clk1 & WM8994_SYSCLK_SRC)
  1810. aif_reg = WM8994_AIF2_CLOCKING_1;
  1811. else
  1812. aif_reg = WM8994_AIF1_CLOCKING_1;
  1813. reg = snd_soc_read(codec, aif_reg);
  1814. if ((reg & WM8994_AIF1CLK_ENA) &&
  1815. (reg & WM8994_AIF1CLK_SRC_MASK) == aif_src) {
  1816. dev_err(codec->dev, "FLL%d is currently providing SYSCLK\n",
  1817. id + 1);
  1818. return -EBUSY;
  1819. }
  1820. /* We always need to disable the FLL while reconfiguring */
  1821. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1822. WM8994_FLL1_ENA, 0);
  1823. if (wm8994->fll_byp && src == WM8994_FLL_SRC_BCLK &&
  1824. freq_in == freq_out && freq_out) {
  1825. dev_dbg(codec->dev, "Bypassing FLL%d\n", id + 1);
  1826. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1827. WM8958_FLL1_BYP, WM8958_FLL1_BYP);
  1828. goto out;
  1829. }
  1830. reg = (fll.outdiv << WM8994_FLL1_OUTDIV_SHIFT) |
  1831. (fll.fll_fratio << WM8994_FLL1_FRATIO_SHIFT);
  1832. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_2 + reg_offset,
  1833. WM8994_FLL1_OUTDIV_MASK |
  1834. WM8994_FLL1_FRATIO_MASK, reg);
  1835. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_3 + reg_offset,
  1836. WM8994_FLL1_K_MASK, fll.k);
  1837. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_4 + reg_offset,
  1838. WM8994_FLL1_N_MASK,
  1839. fll.n << WM8994_FLL1_N_SHIFT);
  1840. if (fll.lambda) {
  1841. snd_soc_update_bits(codec, WM8958_FLL1_EFS_1 + reg_offset,
  1842. WM8958_FLL1_LAMBDA_MASK,
  1843. fll.lambda);
  1844. snd_soc_update_bits(codec, WM8958_FLL1_EFS_2 + reg_offset,
  1845. WM8958_FLL1_EFS_ENA, WM8958_FLL1_EFS_ENA);
  1846. } else {
  1847. snd_soc_update_bits(codec, WM8958_FLL1_EFS_2 + reg_offset,
  1848. WM8958_FLL1_EFS_ENA, 0);
  1849. }
  1850. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_5 + reg_offset,
  1851. WM8994_FLL1_FRC_NCO | WM8958_FLL1_BYP |
  1852. WM8994_FLL1_REFCLK_DIV_MASK |
  1853. WM8994_FLL1_REFCLK_SRC_MASK,
  1854. ((src == WM8994_FLL_SRC_INTERNAL)
  1855. << WM8994_FLL1_FRC_NCO_SHIFT) |
  1856. (fll.clk_ref_div << WM8994_FLL1_REFCLK_DIV_SHIFT) |
  1857. (src - 1));
  1858. /* Clear any pending completion from a previous failure */
  1859. try_wait_for_completion(&wm8994->fll_locked[id]);
  1860. /* Enable (with fractional mode if required) */
  1861. if (freq_out) {
  1862. /* Enable VMID if we need it */
  1863. if (!was_enabled) {
  1864. active_reference(codec);
  1865. switch (control->type) {
  1866. case WM8994:
  1867. vmid_reference(codec);
  1868. break;
  1869. case WM8958:
  1870. if (control->revision < 1)
  1871. vmid_reference(codec);
  1872. break;
  1873. default:
  1874. break;
  1875. }
  1876. }
  1877. reg = WM8994_FLL1_ENA;
  1878. if (fll.k)
  1879. reg |= WM8994_FLL1_FRAC;
  1880. if (src == WM8994_FLL_SRC_INTERNAL)
  1881. reg |= WM8994_FLL1_OSC_ENA;
  1882. snd_soc_update_bits(codec, WM8994_FLL1_CONTROL_1 + reg_offset,
  1883. WM8994_FLL1_ENA | WM8994_FLL1_OSC_ENA |
  1884. WM8994_FLL1_FRAC, reg);
  1885. if (wm8994->fll_locked_irq) {
  1886. timeout = wait_for_completion_timeout(&wm8994->fll_locked[id],
  1887. msecs_to_jiffies(10));
  1888. if (timeout == 0)
  1889. dev_warn(codec->dev,
  1890. "Timed out waiting for FLL lock\n");
  1891. } else {
  1892. msleep(5);
  1893. }
  1894. } else {
  1895. if (was_enabled) {
  1896. switch (control->type) {
  1897. case WM8994:
  1898. vmid_dereference(codec);
  1899. break;
  1900. case WM8958:
  1901. if (control->revision < 1)
  1902. vmid_dereference(codec);
  1903. break;
  1904. default:
  1905. break;
  1906. }
  1907. active_dereference(codec);
  1908. }
  1909. }
  1910. out:
  1911. wm8994->fll[id].in = freq_in;
  1912. wm8994->fll[id].out = freq_out;
  1913. wm8994->fll[id].src = src;
  1914. configure_clock(codec);
  1915. /*
  1916. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  1917. * for detection.
  1918. */
  1919. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  1920. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  1921. wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
  1922. & WM8994_AIF1CLK_RATE_MASK;
  1923. wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
  1924. & WM8994_AIF1CLK_RATE_MASK;
  1925. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1926. WM8994_AIF1CLK_RATE_MASK, 0x1);
  1927. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1928. WM8994_AIF2CLK_RATE_MASK, 0x1);
  1929. } else if (wm8994->aifdiv[0]) {
  1930. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  1931. WM8994_AIF1CLK_RATE_MASK,
  1932. wm8994->aifdiv[0]);
  1933. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  1934. WM8994_AIF2CLK_RATE_MASK,
  1935. wm8994->aifdiv[1]);
  1936. wm8994->aifdiv[0] = 0;
  1937. wm8994->aifdiv[1] = 0;
  1938. }
  1939. return 0;
  1940. }
  1941. static irqreturn_t wm8994_fll_locked_irq(int irq, void *data)
  1942. {
  1943. struct completion *completion = data;
  1944. complete(completion);
  1945. return IRQ_HANDLED;
  1946. }
  1947. static int opclk_divs[] = { 10, 20, 30, 40, 55, 60, 80, 120, 160 };
  1948. static int wm8994_set_fll(struct snd_soc_dai *dai, int id, int src,
  1949. unsigned int freq_in, unsigned int freq_out)
  1950. {
  1951. return _wm8994_set_fll(dai->codec, id, src, freq_in, freq_out);
  1952. }
  1953. static int wm8994_set_dai_sysclk(struct snd_soc_dai *dai,
  1954. int clk_id, unsigned int freq, int dir)
  1955. {
  1956. struct snd_soc_codec *codec = dai->codec;
  1957. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  1958. int i;
  1959. switch (dai->id) {
  1960. case 1:
  1961. case 2:
  1962. break;
  1963. default:
  1964. /* AIF3 shares clocking with AIF1/2 */
  1965. return -EINVAL;
  1966. }
  1967. switch (clk_id) {
  1968. case WM8994_SYSCLK_MCLK1:
  1969. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK1;
  1970. wm8994->mclk[0] = freq;
  1971. dev_dbg(dai->dev, "AIF%d using MCLK1 at %uHz\n",
  1972. dai->id, freq);
  1973. break;
  1974. case WM8994_SYSCLK_MCLK2:
  1975. /* TODO: Set GPIO AF */
  1976. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_MCLK2;
  1977. wm8994->mclk[1] = freq;
  1978. dev_dbg(dai->dev, "AIF%d using MCLK2 at %uHz\n",
  1979. dai->id, freq);
  1980. break;
  1981. case WM8994_SYSCLK_FLL1:
  1982. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL1;
  1983. dev_dbg(dai->dev, "AIF%d using FLL1\n", dai->id);
  1984. break;
  1985. case WM8994_SYSCLK_FLL2:
  1986. wm8994->sysclk[dai->id - 1] = WM8994_SYSCLK_FLL2;
  1987. dev_dbg(dai->dev, "AIF%d using FLL2\n", dai->id);
  1988. break;
  1989. case WM8994_SYSCLK_OPCLK:
  1990. /* Special case - a division (times 10) is given and
  1991. * no effect on main clocking.
  1992. */
  1993. if (freq) {
  1994. for (i = 0; i < ARRAY_SIZE(opclk_divs); i++)
  1995. if (opclk_divs[i] == freq)
  1996. break;
  1997. if (i == ARRAY_SIZE(opclk_divs))
  1998. return -EINVAL;
  1999. snd_soc_update_bits(codec, WM8994_CLOCKING_2,
  2000. WM8994_OPCLK_DIV_MASK, i);
  2001. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  2002. WM8994_OPCLK_ENA, WM8994_OPCLK_ENA);
  2003. } else {
  2004. snd_soc_update_bits(codec, WM8994_POWER_MANAGEMENT_2,
  2005. WM8994_OPCLK_ENA, 0);
  2006. }
  2007. default:
  2008. return -EINVAL;
  2009. }
  2010. configure_clock(codec);
  2011. /*
  2012. * If SYSCLK will be less than 50kHz adjust AIFnCLK dividers
  2013. * for detection.
  2014. */
  2015. if (max(wm8994->aifclk[0], wm8994->aifclk[1]) < 50000) {
  2016. dev_dbg(codec->dev, "Configuring AIFs for 128fs\n");
  2017. wm8994->aifdiv[0] = snd_soc_read(codec, WM8994_AIF1_RATE)
  2018. & WM8994_AIF1CLK_RATE_MASK;
  2019. wm8994->aifdiv[1] = snd_soc_read(codec, WM8994_AIF2_RATE)
  2020. & WM8994_AIF1CLK_RATE_MASK;
  2021. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  2022. WM8994_AIF1CLK_RATE_MASK, 0x1);
  2023. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  2024. WM8994_AIF2CLK_RATE_MASK, 0x1);
  2025. } else if (wm8994->aifdiv[0]) {
  2026. snd_soc_update_bits(codec, WM8994_AIF1_RATE,
  2027. WM8994_AIF1CLK_RATE_MASK,
  2028. wm8994->aifdiv[0]);
  2029. snd_soc_update_bits(codec, WM8994_AIF2_RATE,
  2030. WM8994_AIF2CLK_RATE_MASK,
  2031. wm8994->aifdiv[1]);
  2032. wm8994->aifdiv[0] = 0;
  2033. wm8994->aifdiv[1] = 0;
  2034. }
  2035. return 0;
  2036. }
  2037. static int wm8994_set_bias_level(struct snd_soc_codec *codec,
  2038. enum snd_soc_bias_level level)
  2039. {
  2040. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2041. struct wm8994 *control = wm8994->wm8994;
  2042. wm_hubs_set_bias_level(codec, level);
  2043. switch (level) {
  2044. case SND_SOC_BIAS_ON:
  2045. break;
  2046. case SND_SOC_BIAS_PREPARE:
  2047. /* MICBIAS into regulating mode */
  2048. switch (control->type) {
  2049. case WM8958:
  2050. case WM1811:
  2051. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2052. WM8958_MICB1_MODE, 0);
  2053. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2054. WM8958_MICB2_MODE, 0);
  2055. break;
  2056. default:
  2057. break;
  2058. }
  2059. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2060. active_reference(codec);
  2061. break;
  2062. case SND_SOC_BIAS_STANDBY:
  2063. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  2064. switch (control->type) {
  2065. case WM8958:
  2066. if (control->revision == 0) {
  2067. /* Optimise performance for rev A */
  2068. snd_soc_update_bits(codec,
  2069. WM8958_CHARGE_PUMP_2,
  2070. WM8958_CP_DISCH,
  2071. WM8958_CP_DISCH);
  2072. }
  2073. break;
  2074. default:
  2075. break;
  2076. }
  2077. /* Discharge LINEOUT1 & 2 */
  2078. snd_soc_update_bits(codec, WM8994_ANTIPOP_1,
  2079. WM8994_LINEOUT1_DISCH |
  2080. WM8994_LINEOUT2_DISCH,
  2081. WM8994_LINEOUT1_DISCH |
  2082. WM8994_LINEOUT2_DISCH);
  2083. }
  2084. if (codec->dapm.bias_level == SND_SOC_BIAS_PREPARE)
  2085. active_dereference(codec);
  2086. /* MICBIAS into bypass mode on newer devices */
  2087. switch (control->type) {
  2088. case WM8958:
  2089. case WM1811:
  2090. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  2091. WM8958_MICB1_MODE,
  2092. WM8958_MICB1_MODE);
  2093. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  2094. WM8958_MICB2_MODE,
  2095. WM8958_MICB2_MODE);
  2096. break;
  2097. default:
  2098. break;
  2099. }
  2100. break;
  2101. case SND_SOC_BIAS_OFF:
  2102. if (codec->dapm.bias_level == SND_SOC_BIAS_STANDBY)
  2103. wm8994->cur_fw = NULL;
  2104. break;
  2105. }
  2106. codec->dapm.bias_level = level;
  2107. return 0;
  2108. }
  2109. int wm8994_vmid_mode(struct snd_soc_codec *codec, enum wm8994_vmid_mode mode)
  2110. {
  2111. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2112. switch (mode) {
  2113. case WM8994_VMID_NORMAL:
  2114. if (wm8994->hubs.lineout1_se) {
  2115. snd_soc_dapm_disable_pin(&codec->dapm,
  2116. "LINEOUT1N Driver");
  2117. snd_soc_dapm_disable_pin(&codec->dapm,
  2118. "LINEOUT1P Driver");
  2119. }
  2120. if (wm8994->hubs.lineout2_se) {
  2121. snd_soc_dapm_disable_pin(&codec->dapm,
  2122. "LINEOUT2N Driver");
  2123. snd_soc_dapm_disable_pin(&codec->dapm,
  2124. "LINEOUT2P Driver");
  2125. }
  2126. /* Do the sync with the old mode to allow it to clean up */
  2127. snd_soc_dapm_sync(&codec->dapm);
  2128. wm8994->vmid_mode = mode;
  2129. break;
  2130. case WM8994_VMID_FORCE:
  2131. if (wm8994->hubs.lineout1_se) {
  2132. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2133. "LINEOUT1N Driver");
  2134. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2135. "LINEOUT1P Driver");
  2136. }
  2137. if (wm8994->hubs.lineout2_se) {
  2138. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2139. "LINEOUT2N Driver");
  2140. snd_soc_dapm_force_enable_pin(&codec->dapm,
  2141. "LINEOUT2P Driver");
  2142. }
  2143. wm8994->vmid_mode = mode;
  2144. snd_soc_dapm_sync(&codec->dapm);
  2145. break;
  2146. default:
  2147. return -EINVAL;
  2148. }
  2149. return 0;
  2150. }
  2151. static int wm8994_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  2152. {
  2153. struct snd_soc_codec *codec = dai->codec;
  2154. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2155. struct wm8994 *control = wm8994->wm8994;
  2156. int ms_reg;
  2157. int aif1_reg;
  2158. int dac_reg;
  2159. int adc_reg;
  2160. int ms = 0;
  2161. int aif1 = 0;
  2162. int lrclk = 0;
  2163. switch (dai->id) {
  2164. case 1:
  2165. ms_reg = WM8994_AIF1_MASTER_SLAVE;
  2166. aif1_reg = WM8994_AIF1_CONTROL_1;
  2167. dac_reg = WM8994_AIF1DAC_LRCLK;
  2168. adc_reg = WM8994_AIF1ADC_LRCLK;
  2169. break;
  2170. case 2:
  2171. ms_reg = WM8994_AIF2_MASTER_SLAVE;
  2172. aif1_reg = WM8994_AIF2_CONTROL_1;
  2173. dac_reg = WM8994_AIF1DAC_LRCLK;
  2174. adc_reg = WM8994_AIF1ADC_LRCLK;
  2175. break;
  2176. default:
  2177. return -EINVAL;
  2178. }
  2179. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  2180. case SND_SOC_DAIFMT_CBS_CFS:
  2181. break;
  2182. case SND_SOC_DAIFMT_CBM_CFM:
  2183. ms = WM8994_AIF1_MSTR;
  2184. break;
  2185. default:
  2186. return -EINVAL;
  2187. }
  2188. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2189. case SND_SOC_DAIFMT_DSP_B:
  2190. aif1 |= WM8994_AIF1_LRCLK_INV;
  2191. lrclk |= WM8958_AIF1_LRCLK_INV;
  2192. case SND_SOC_DAIFMT_DSP_A:
  2193. aif1 |= 0x18;
  2194. break;
  2195. case SND_SOC_DAIFMT_I2S:
  2196. aif1 |= 0x10;
  2197. break;
  2198. case SND_SOC_DAIFMT_RIGHT_J:
  2199. break;
  2200. case SND_SOC_DAIFMT_LEFT_J:
  2201. aif1 |= 0x8;
  2202. break;
  2203. default:
  2204. return -EINVAL;
  2205. }
  2206. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  2207. case SND_SOC_DAIFMT_DSP_A:
  2208. case SND_SOC_DAIFMT_DSP_B:
  2209. /* frame inversion not valid for DSP modes */
  2210. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2211. case SND_SOC_DAIFMT_NB_NF:
  2212. break;
  2213. case SND_SOC_DAIFMT_IB_NF:
  2214. aif1 |= WM8994_AIF1_BCLK_INV;
  2215. break;
  2216. default:
  2217. return -EINVAL;
  2218. }
  2219. break;
  2220. case SND_SOC_DAIFMT_I2S:
  2221. case SND_SOC_DAIFMT_RIGHT_J:
  2222. case SND_SOC_DAIFMT_LEFT_J:
  2223. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  2224. case SND_SOC_DAIFMT_NB_NF:
  2225. break;
  2226. case SND_SOC_DAIFMT_IB_IF:
  2227. aif1 |= WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV;
  2228. lrclk |= WM8958_AIF1_LRCLK_INV;
  2229. break;
  2230. case SND_SOC_DAIFMT_IB_NF:
  2231. aif1 |= WM8994_AIF1_BCLK_INV;
  2232. break;
  2233. case SND_SOC_DAIFMT_NB_IF:
  2234. aif1 |= WM8994_AIF1_LRCLK_INV;
  2235. lrclk |= WM8958_AIF1_LRCLK_INV;
  2236. break;
  2237. default:
  2238. return -EINVAL;
  2239. }
  2240. break;
  2241. default:
  2242. return -EINVAL;
  2243. }
  2244. /* The AIF2 format configuration needs to be mirrored to AIF3
  2245. * on WM8958 if it's in use so just do it all the time. */
  2246. switch (control->type) {
  2247. case WM1811:
  2248. case WM8958:
  2249. if (dai->id == 2)
  2250. snd_soc_update_bits(codec, WM8958_AIF3_CONTROL_1,
  2251. WM8994_AIF1_LRCLK_INV |
  2252. WM8958_AIF3_FMT_MASK, aif1);
  2253. break;
  2254. default:
  2255. break;
  2256. }
  2257. snd_soc_update_bits(codec, aif1_reg,
  2258. WM8994_AIF1_BCLK_INV | WM8994_AIF1_LRCLK_INV |
  2259. WM8994_AIF1_FMT_MASK,
  2260. aif1);
  2261. snd_soc_update_bits(codec, ms_reg, WM8994_AIF1_MSTR,
  2262. ms);
  2263. snd_soc_update_bits(codec, dac_reg,
  2264. WM8958_AIF1_LRCLK_INV, lrclk);
  2265. snd_soc_update_bits(codec, adc_reg,
  2266. WM8958_AIF1_LRCLK_INV, lrclk);
  2267. return 0;
  2268. }
  2269. static struct {
  2270. int val, rate;
  2271. } srs[] = {
  2272. { 0, 8000 },
  2273. { 1, 11025 },
  2274. { 2, 12000 },
  2275. { 3, 16000 },
  2276. { 4, 22050 },
  2277. { 5, 24000 },
  2278. { 6, 32000 },
  2279. { 7, 44100 },
  2280. { 8, 48000 },
  2281. { 9, 88200 },
  2282. { 10, 96000 },
  2283. };
  2284. static int fs_ratios[] = {
  2285. 64, 128, 192, 256, 348, 512, 768, 1024, 1408, 1536
  2286. };
  2287. static int bclk_divs[] = {
  2288. 10, 15, 20, 30, 40, 50, 60, 80, 110, 120, 160, 220, 240, 320, 440, 480,
  2289. 640, 880, 960, 1280, 1760, 1920
  2290. };
  2291. static int wm8994_hw_params(struct snd_pcm_substream *substream,
  2292. struct snd_pcm_hw_params *params,
  2293. struct snd_soc_dai *dai)
  2294. {
  2295. struct snd_soc_codec *codec = dai->codec;
  2296. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2297. struct wm8994 *control = wm8994->wm8994;
  2298. struct wm8994_pdata *pdata = &control->pdata;
  2299. int aif1_reg;
  2300. int aif2_reg;
  2301. int bclk_reg;
  2302. int lrclk_reg;
  2303. int rate_reg;
  2304. int aif1 = 0;
  2305. int aif2 = 0;
  2306. int bclk = 0;
  2307. int lrclk = 0;
  2308. int rate_val = 0;
  2309. int id = dai->id - 1;
  2310. int i, cur_val, best_val, bclk_rate, best;
  2311. switch (dai->id) {
  2312. case 1:
  2313. aif1_reg = WM8994_AIF1_CONTROL_1;
  2314. aif2_reg = WM8994_AIF1_CONTROL_2;
  2315. bclk_reg = WM8994_AIF1_BCLK;
  2316. rate_reg = WM8994_AIF1_RATE;
  2317. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2318. wm8994->lrclk_shared[0]) {
  2319. lrclk_reg = WM8994_AIF1DAC_LRCLK;
  2320. } else {
  2321. lrclk_reg = WM8994_AIF1ADC_LRCLK;
  2322. dev_dbg(codec->dev, "AIF1 using split LRCLK\n");
  2323. }
  2324. break;
  2325. case 2:
  2326. aif1_reg = WM8994_AIF2_CONTROL_1;
  2327. aif2_reg = WM8994_AIF2_CONTROL_2;
  2328. bclk_reg = WM8994_AIF2_BCLK;
  2329. rate_reg = WM8994_AIF2_RATE;
  2330. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK ||
  2331. wm8994->lrclk_shared[1]) {
  2332. lrclk_reg = WM8994_AIF2DAC_LRCLK;
  2333. } else {
  2334. lrclk_reg = WM8994_AIF2ADC_LRCLK;
  2335. dev_dbg(codec->dev, "AIF2 using split LRCLK\n");
  2336. }
  2337. break;
  2338. default:
  2339. return -EINVAL;
  2340. }
  2341. bclk_rate = params_rate(params);
  2342. switch (params_format(params)) {
  2343. case SNDRV_PCM_FORMAT_S16_LE:
  2344. bclk_rate *= 16;
  2345. break;
  2346. case SNDRV_PCM_FORMAT_S20_3LE:
  2347. bclk_rate *= 20;
  2348. aif1 |= 0x20;
  2349. break;
  2350. case SNDRV_PCM_FORMAT_S24_LE:
  2351. bclk_rate *= 24;
  2352. aif1 |= 0x40;
  2353. break;
  2354. case SNDRV_PCM_FORMAT_S32_LE:
  2355. bclk_rate *= 32;
  2356. aif1 |= 0x60;
  2357. break;
  2358. default:
  2359. return -EINVAL;
  2360. }
  2361. wm8994->channels[id] = params_channels(params);
  2362. if (pdata->max_channels_clocked[id] &&
  2363. wm8994->channels[id] > pdata->max_channels_clocked[id]) {
  2364. dev_dbg(dai->dev, "Constraining channels to %d from %d\n",
  2365. pdata->max_channels_clocked[id], wm8994->channels[id]);
  2366. wm8994->channels[id] = pdata->max_channels_clocked[id];
  2367. }
  2368. switch (wm8994->channels[id]) {
  2369. case 1:
  2370. case 2:
  2371. bclk_rate *= 2;
  2372. break;
  2373. default:
  2374. bclk_rate *= 4;
  2375. break;
  2376. }
  2377. /* Try to find an appropriate sample rate; look for an exact match. */
  2378. for (i = 0; i < ARRAY_SIZE(srs); i++)
  2379. if (srs[i].rate == params_rate(params))
  2380. break;
  2381. if (i == ARRAY_SIZE(srs))
  2382. return -EINVAL;
  2383. rate_val |= srs[i].val << WM8994_AIF1_SR_SHIFT;
  2384. dev_dbg(dai->dev, "Sample rate is %dHz\n", srs[i].rate);
  2385. dev_dbg(dai->dev, "AIF%dCLK is %dHz, target BCLK %dHz\n",
  2386. dai->id, wm8994->aifclk[id], bclk_rate);
  2387. if (wm8994->channels[id] == 1 &&
  2388. (snd_soc_read(codec, aif1_reg) & 0x18) == 0x18)
  2389. aif2 |= WM8994_AIF1_MONO;
  2390. if (wm8994->aifclk[id] == 0) {
  2391. dev_err(dai->dev, "AIF%dCLK not configured\n", dai->id);
  2392. return -EINVAL;
  2393. }
  2394. /* AIFCLK/fs ratio; look for a close match in either direction */
  2395. best = 0;
  2396. best_val = abs((fs_ratios[0] * params_rate(params))
  2397. - wm8994->aifclk[id]);
  2398. for (i = 1; i < ARRAY_SIZE(fs_ratios); i++) {
  2399. cur_val = abs((fs_ratios[i] * params_rate(params))
  2400. - wm8994->aifclk[id]);
  2401. if (cur_val >= best_val)
  2402. continue;
  2403. best = i;
  2404. best_val = cur_val;
  2405. }
  2406. dev_dbg(dai->dev, "Selected AIF%dCLK/fs = %d\n",
  2407. dai->id, fs_ratios[best]);
  2408. rate_val |= best;
  2409. /* We may not get quite the right frequency if using
  2410. * approximate clocks so look for the closest match that is
  2411. * higher than the target (we need to ensure that there enough
  2412. * BCLKs to clock out the samples).
  2413. */
  2414. best = 0;
  2415. for (i = 0; i < ARRAY_SIZE(bclk_divs); i++) {
  2416. cur_val = (wm8994->aifclk[id] * 10 / bclk_divs[i]) - bclk_rate;
  2417. if (cur_val < 0) /* BCLK table is sorted */
  2418. break;
  2419. best = i;
  2420. }
  2421. bclk_rate = wm8994->aifclk[id] * 10 / bclk_divs[best];
  2422. dev_dbg(dai->dev, "Using BCLK_DIV %d for actual BCLK %dHz\n",
  2423. bclk_divs[best], bclk_rate);
  2424. bclk |= best << WM8994_AIF1_BCLK_DIV_SHIFT;
  2425. lrclk = bclk_rate / params_rate(params);
  2426. if (!lrclk) {
  2427. dev_err(dai->dev, "Unable to generate LRCLK from %dHz BCLK\n",
  2428. bclk_rate);
  2429. return -EINVAL;
  2430. }
  2431. dev_dbg(dai->dev, "Using LRCLK rate %d for actual LRCLK %dHz\n",
  2432. lrclk, bclk_rate / lrclk);
  2433. snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2434. snd_soc_update_bits(codec, aif2_reg, WM8994_AIF1_MONO, aif2);
  2435. snd_soc_update_bits(codec, bclk_reg, WM8994_AIF1_BCLK_DIV_MASK, bclk);
  2436. snd_soc_update_bits(codec, lrclk_reg, WM8994_AIF1DAC_RATE_MASK,
  2437. lrclk);
  2438. snd_soc_update_bits(codec, rate_reg, WM8994_AIF1_SR_MASK |
  2439. WM8994_AIF1CLK_RATE_MASK, rate_val);
  2440. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  2441. switch (dai->id) {
  2442. case 1:
  2443. wm8994->dac_rates[0] = params_rate(params);
  2444. wm8994_set_retune_mobile(codec, 0);
  2445. wm8994_set_retune_mobile(codec, 1);
  2446. break;
  2447. case 2:
  2448. wm8994->dac_rates[1] = params_rate(params);
  2449. wm8994_set_retune_mobile(codec, 2);
  2450. break;
  2451. }
  2452. }
  2453. return 0;
  2454. }
  2455. static int wm8994_aif3_hw_params(struct snd_pcm_substream *substream,
  2456. struct snd_pcm_hw_params *params,
  2457. struct snd_soc_dai *dai)
  2458. {
  2459. struct snd_soc_codec *codec = dai->codec;
  2460. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2461. struct wm8994 *control = wm8994->wm8994;
  2462. int aif1_reg;
  2463. int aif1 = 0;
  2464. switch (dai->id) {
  2465. case 3:
  2466. switch (control->type) {
  2467. case WM1811:
  2468. case WM8958:
  2469. aif1_reg = WM8958_AIF3_CONTROL_1;
  2470. break;
  2471. default:
  2472. return 0;
  2473. }
  2474. break;
  2475. default:
  2476. return 0;
  2477. }
  2478. switch (params_format(params)) {
  2479. case SNDRV_PCM_FORMAT_S16_LE:
  2480. break;
  2481. case SNDRV_PCM_FORMAT_S20_3LE:
  2482. aif1 |= 0x20;
  2483. break;
  2484. case SNDRV_PCM_FORMAT_S24_LE:
  2485. aif1 |= 0x40;
  2486. break;
  2487. case SNDRV_PCM_FORMAT_S32_LE:
  2488. aif1 |= 0x60;
  2489. break;
  2490. default:
  2491. return -EINVAL;
  2492. }
  2493. return snd_soc_update_bits(codec, aif1_reg, WM8994_AIF1_WL_MASK, aif1);
  2494. }
  2495. static int wm8994_aif_mute(struct snd_soc_dai *codec_dai, int mute)
  2496. {
  2497. struct snd_soc_codec *codec = codec_dai->codec;
  2498. int mute_reg;
  2499. int reg;
  2500. switch (codec_dai->id) {
  2501. case 1:
  2502. mute_reg = WM8994_AIF1_DAC1_FILTERS_1;
  2503. break;
  2504. case 2:
  2505. mute_reg = WM8994_AIF2_DAC_FILTERS_1;
  2506. break;
  2507. default:
  2508. return -EINVAL;
  2509. }
  2510. if (mute)
  2511. reg = WM8994_AIF1DAC1_MUTE;
  2512. else
  2513. reg = 0;
  2514. snd_soc_update_bits(codec, mute_reg, WM8994_AIF1DAC1_MUTE, reg);
  2515. return 0;
  2516. }
  2517. static int wm8994_set_tristate(struct snd_soc_dai *codec_dai, int tristate)
  2518. {
  2519. struct snd_soc_codec *codec = codec_dai->codec;
  2520. int reg, val, mask;
  2521. switch (codec_dai->id) {
  2522. case 1:
  2523. reg = WM8994_AIF1_MASTER_SLAVE;
  2524. mask = WM8994_AIF1_TRI;
  2525. break;
  2526. case 2:
  2527. reg = WM8994_AIF2_MASTER_SLAVE;
  2528. mask = WM8994_AIF2_TRI;
  2529. break;
  2530. default:
  2531. return -EINVAL;
  2532. }
  2533. if (tristate)
  2534. val = mask;
  2535. else
  2536. val = 0;
  2537. return snd_soc_update_bits(codec, reg, mask, val);
  2538. }
  2539. static int wm8994_aif2_probe(struct snd_soc_dai *dai)
  2540. {
  2541. struct snd_soc_codec *codec = dai->codec;
  2542. /* Disable the pulls on the AIF if we're using it to save power. */
  2543. snd_soc_update_bits(codec, WM8994_GPIO_3,
  2544. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2545. snd_soc_update_bits(codec, WM8994_GPIO_4,
  2546. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2547. snd_soc_update_bits(codec, WM8994_GPIO_5,
  2548. WM8994_GPN_PU | WM8994_GPN_PD, 0);
  2549. return 0;
  2550. }
  2551. #define WM8994_RATES SNDRV_PCM_RATE_8000_96000
  2552. #define WM8994_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  2553. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  2554. static const struct snd_soc_dai_ops wm8994_aif1_dai_ops = {
  2555. .set_sysclk = wm8994_set_dai_sysclk,
  2556. .set_fmt = wm8994_set_dai_fmt,
  2557. .hw_params = wm8994_hw_params,
  2558. .digital_mute = wm8994_aif_mute,
  2559. .set_pll = wm8994_set_fll,
  2560. .set_tristate = wm8994_set_tristate,
  2561. };
  2562. static const struct snd_soc_dai_ops wm8994_aif2_dai_ops = {
  2563. .set_sysclk = wm8994_set_dai_sysclk,
  2564. .set_fmt = wm8994_set_dai_fmt,
  2565. .hw_params = wm8994_hw_params,
  2566. .digital_mute = wm8994_aif_mute,
  2567. .set_pll = wm8994_set_fll,
  2568. .set_tristate = wm8994_set_tristate,
  2569. };
  2570. static const struct snd_soc_dai_ops wm8994_aif3_dai_ops = {
  2571. .hw_params = wm8994_aif3_hw_params,
  2572. };
  2573. static struct snd_soc_dai_driver wm8994_dai[] = {
  2574. {
  2575. .name = "wm8994-aif1",
  2576. .id = 1,
  2577. .playback = {
  2578. .stream_name = "AIF1 Playback",
  2579. .channels_min = 1,
  2580. .channels_max = 2,
  2581. .rates = WM8994_RATES,
  2582. .formats = WM8994_FORMATS,
  2583. .sig_bits = 24,
  2584. },
  2585. .capture = {
  2586. .stream_name = "AIF1 Capture",
  2587. .channels_min = 1,
  2588. .channels_max = 2,
  2589. .rates = WM8994_RATES,
  2590. .formats = WM8994_FORMATS,
  2591. .sig_bits = 24,
  2592. },
  2593. .ops = &wm8994_aif1_dai_ops,
  2594. },
  2595. {
  2596. .name = "wm8994-aif2",
  2597. .id = 2,
  2598. .playback = {
  2599. .stream_name = "AIF2 Playback",
  2600. .channels_min = 1,
  2601. .channels_max = 2,
  2602. .rates = WM8994_RATES,
  2603. .formats = WM8994_FORMATS,
  2604. .sig_bits = 24,
  2605. },
  2606. .capture = {
  2607. .stream_name = "AIF2 Capture",
  2608. .channels_min = 1,
  2609. .channels_max = 2,
  2610. .rates = WM8994_RATES,
  2611. .formats = WM8994_FORMATS,
  2612. .sig_bits = 24,
  2613. },
  2614. .probe = wm8994_aif2_probe,
  2615. .ops = &wm8994_aif2_dai_ops,
  2616. },
  2617. {
  2618. .name = "wm8994-aif3",
  2619. .id = 3,
  2620. .playback = {
  2621. .stream_name = "AIF3 Playback",
  2622. .channels_min = 1,
  2623. .channels_max = 2,
  2624. .rates = WM8994_RATES,
  2625. .formats = WM8994_FORMATS,
  2626. .sig_bits = 24,
  2627. },
  2628. .capture = {
  2629. .stream_name = "AIF3 Capture",
  2630. .channels_min = 1,
  2631. .channels_max = 2,
  2632. .rates = WM8994_RATES,
  2633. .formats = WM8994_FORMATS,
  2634. .sig_bits = 24,
  2635. },
  2636. .ops = &wm8994_aif3_dai_ops,
  2637. }
  2638. };
  2639. #ifdef CONFIG_PM
  2640. static int wm8994_codec_suspend(struct snd_soc_codec *codec)
  2641. {
  2642. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2643. int i, ret;
  2644. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2645. memcpy(&wm8994->fll_suspend[i], &wm8994->fll[i],
  2646. sizeof(struct wm8994_fll_config));
  2647. ret = _wm8994_set_fll(codec, i + 1, 0, 0, 0);
  2648. if (ret < 0)
  2649. dev_warn(codec->dev, "Failed to stop FLL%d: %d\n",
  2650. i + 1, ret);
  2651. }
  2652. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  2653. return 0;
  2654. }
  2655. static int wm8994_codec_resume(struct snd_soc_codec *codec)
  2656. {
  2657. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2658. int i, ret;
  2659. for (i = 0; i < ARRAY_SIZE(wm8994->fll); i++) {
  2660. if (!wm8994->fll_suspend[i].out)
  2661. continue;
  2662. ret = _wm8994_set_fll(codec, i + 1,
  2663. wm8994->fll_suspend[i].src,
  2664. wm8994->fll_suspend[i].in,
  2665. wm8994->fll_suspend[i].out);
  2666. if (ret < 0)
  2667. dev_warn(codec->dev, "Failed to restore FLL%d: %d\n",
  2668. i + 1, ret);
  2669. }
  2670. return 0;
  2671. }
  2672. #else
  2673. #define wm8994_codec_suspend NULL
  2674. #define wm8994_codec_resume NULL
  2675. #endif
  2676. static void wm8994_handle_retune_mobile_pdata(struct wm8994_priv *wm8994)
  2677. {
  2678. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2679. struct wm8994 *control = wm8994->wm8994;
  2680. struct wm8994_pdata *pdata = &control->pdata;
  2681. struct snd_kcontrol_new controls[] = {
  2682. SOC_ENUM_EXT("AIF1.1 EQ Mode",
  2683. wm8994->retune_mobile_enum,
  2684. wm8994_get_retune_mobile_enum,
  2685. wm8994_put_retune_mobile_enum),
  2686. SOC_ENUM_EXT("AIF1.2 EQ Mode",
  2687. wm8994->retune_mobile_enum,
  2688. wm8994_get_retune_mobile_enum,
  2689. wm8994_put_retune_mobile_enum),
  2690. SOC_ENUM_EXT("AIF2 EQ Mode",
  2691. wm8994->retune_mobile_enum,
  2692. wm8994_get_retune_mobile_enum,
  2693. wm8994_put_retune_mobile_enum),
  2694. };
  2695. int ret, i, j;
  2696. const char **t;
  2697. /* We need an array of texts for the enum API but the number
  2698. * of texts is likely to be less than the number of
  2699. * configurations due to the sample rate dependency of the
  2700. * configurations. */
  2701. wm8994->num_retune_mobile_texts = 0;
  2702. wm8994->retune_mobile_texts = NULL;
  2703. for (i = 0; i < pdata->num_retune_mobile_cfgs; i++) {
  2704. for (j = 0; j < wm8994->num_retune_mobile_texts; j++) {
  2705. if (strcmp(pdata->retune_mobile_cfgs[i].name,
  2706. wm8994->retune_mobile_texts[j]) == 0)
  2707. break;
  2708. }
  2709. if (j != wm8994->num_retune_mobile_texts)
  2710. continue;
  2711. /* Expand the array... */
  2712. t = krealloc(wm8994->retune_mobile_texts,
  2713. sizeof(char *) *
  2714. (wm8994->num_retune_mobile_texts + 1),
  2715. GFP_KERNEL);
  2716. if (t == NULL)
  2717. continue;
  2718. /* ...store the new entry... */
  2719. t[wm8994->num_retune_mobile_texts] =
  2720. pdata->retune_mobile_cfgs[i].name;
  2721. /* ...and remember the new version. */
  2722. wm8994->num_retune_mobile_texts++;
  2723. wm8994->retune_mobile_texts = t;
  2724. }
  2725. dev_dbg(codec->dev, "Allocated %d unique ReTune Mobile names\n",
  2726. wm8994->num_retune_mobile_texts);
  2727. wm8994->retune_mobile_enum.max = wm8994->num_retune_mobile_texts;
  2728. wm8994->retune_mobile_enum.texts = wm8994->retune_mobile_texts;
  2729. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2730. ARRAY_SIZE(controls));
  2731. if (ret != 0)
  2732. dev_err(wm8994->hubs.codec->dev,
  2733. "Failed to add ReTune Mobile controls: %d\n", ret);
  2734. }
  2735. static void wm8994_handle_pdata(struct wm8994_priv *wm8994)
  2736. {
  2737. struct snd_soc_codec *codec = wm8994->hubs.codec;
  2738. struct wm8994 *control = wm8994->wm8994;
  2739. struct wm8994_pdata *pdata = &control->pdata;
  2740. int ret, i;
  2741. if (!pdata)
  2742. return;
  2743. wm_hubs_handle_analogue_pdata(codec, pdata->lineout1_diff,
  2744. pdata->lineout2_diff,
  2745. pdata->lineout1fb,
  2746. pdata->lineout2fb,
  2747. pdata->jd_scthr,
  2748. pdata->jd_thr,
  2749. pdata->micb1_delay,
  2750. pdata->micb2_delay,
  2751. pdata->micbias1_lvl,
  2752. pdata->micbias2_lvl);
  2753. dev_dbg(codec->dev, "%d DRC configurations\n", pdata->num_drc_cfgs);
  2754. if (pdata->num_drc_cfgs) {
  2755. struct snd_kcontrol_new controls[] = {
  2756. SOC_ENUM_EXT("AIF1DRC1 Mode", wm8994->drc_enum,
  2757. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2758. SOC_ENUM_EXT("AIF1DRC2 Mode", wm8994->drc_enum,
  2759. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2760. SOC_ENUM_EXT("AIF2DRC Mode", wm8994->drc_enum,
  2761. wm8994_get_drc_enum, wm8994_put_drc_enum),
  2762. };
  2763. /* We need an array of texts for the enum API */
  2764. wm8994->drc_texts = devm_kzalloc(wm8994->hubs.codec->dev,
  2765. sizeof(char *) * pdata->num_drc_cfgs, GFP_KERNEL);
  2766. if (!wm8994->drc_texts) {
  2767. dev_err(wm8994->hubs.codec->dev,
  2768. "Failed to allocate %d DRC config texts\n",
  2769. pdata->num_drc_cfgs);
  2770. return;
  2771. }
  2772. for (i = 0; i < pdata->num_drc_cfgs; i++)
  2773. wm8994->drc_texts[i] = pdata->drc_cfgs[i].name;
  2774. wm8994->drc_enum.max = pdata->num_drc_cfgs;
  2775. wm8994->drc_enum.texts = wm8994->drc_texts;
  2776. ret = snd_soc_add_codec_controls(wm8994->hubs.codec, controls,
  2777. ARRAY_SIZE(controls));
  2778. for (i = 0; i < WM8994_NUM_DRC; i++)
  2779. wm8994_set_drc(codec, i);
  2780. } else {
  2781. ret = snd_soc_add_codec_controls(wm8994->hubs.codec,
  2782. wm8994_drc_controls,
  2783. ARRAY_SIZE(wm8994_drc_controls));
  2784. }
  2785. if (ret != 0)
  2786. dev_err(wm8994->hubs.codec->dev,
  2787. "Failed to add DRC mode controls: %d\n", ret);
  2788. dev_dbg(codec->dev, "%d ReTune Mobile configurations\n",
  2789. pdata->num_retune_mobile_cfgs);
  2790. if (pdata->num_retune_mobile_cfgs)
  2791. wm8994_handle_retune_mobile_pdata(wm8994);
  2792. else
  2793. snd_soc_add_codec_controls(wm8994->hubs.codec, wm8994_eq_controls,
  2794. ARRAY_SIZE(wm8994_eq_controls));
  2795. for (i = 0; i < ARRAY_SIZE(pdata->micbias); i++) {
  2796. if (pdata->micbias[i]) {
  2797. snd_soc_write(codec, WM8958_MICBIAS1 + i,
  2798. pdata->micbias[i] & 0xffff);
  2799. }
  2800. }
  2801. }
  2802. /**
  2803. * wm8994_mic_detect - Enable microphone detection via the WM8994 IRQ
  2804. *
  2805. * @codec: WM8994 codec
  2806. * @jack: jack to report detection events on
  2807. * @micbias: microphone bias to detect on
  2808. *
  2809. * Enable microphone detection via IRQ on the WM8994. If GPIOs are
  2810. * being used to bring out signals to the processor then only platform
  2811. * data configuration is needed for WM8994 and processor GPIOs should
  2812. * be configured using snd_soc_jack_add_gpios() instead.
  2813. *
  2814. * Configuration of detection levels is available via the micbias1_lvl
  2815. * and micbias2_lvl platform data members.
  2816. */
  2817. int wm8994_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  2818. int micbias)
  2819. {
  2820. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2821. struct wm8994_micdet *micdet;
  2822. struct wm8994 *control = wm8994->wm8994;
  2823. int reg, ret;
  2824. if (control->type != WM8994) {
  2825. dev_warn(codec->dev, "Not a WM8994\n");
  2826. return -EINVAL;
  2827. }
  2828. switch (micbias) {
  2829. case 1:
  2830. micdet = &wm8994->micdet[0];
  2831. if (jack)
  2832. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2833. "MICBIAS1");
  2834. else
  2835. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2836. "MICBIAS1");
  2837. break;
  2838. case 2:
  2839. micdet = &wm8994->micdet[1];
  2840. if (jack)
  2841. ret = snd_soc_dapm_force_enable_pin(&codec->dapm,
  2842. "MICBIAS1");
  2843. else
  2844. ret = snd_soc_dapm_disable_pin(&codec->dapm,
  2845. "MICBIAS1");
  2846. break;
  2847. default:
  2848. dev_warn(codec->dev, "Invalid MICBIAS %d\n", micbias);
  2849. return -EINVAL;
  2850. }
  2851. if (ret != 0)
  2852. dev_warn(codec->dev, "Failed to configure MICBIAS%d: %d\n",
  2853. micbias, ret);
  2854. dev_dbg(codec->dev, "Configuring microphone detection on %d %p\n",
  2855. micbias, jack);
  2856. /* Store the configuration */
  2857. micdet->jack = jack;
  2858. micdet->detecting = true;
  2859. /* If either of the jacks is set up then enable detection */
  2860. if (wm8994->micdet[0].jack || wm8994->micdet[1].jack)
  2861. reg = WM8994_MICD_ENA;
  2862. else
  2863. reg = 0;
  2864. snd_soc_update_bits(codec, WM8994_MICBIAS, WM8994_MICD_ENA, reg);
  2865. /* enable MICDET and MICSHRT deboune */
  2866. snd_soc_update_bits(codec, WM8994_IRQ_DEBOUNCE,
  2867. WM8994_MIC1_DET_DB_MASK | WM8994_MIC1_SHRT_DB_MASK |
  2868. WM8994_MIC2_DET_DB_MASK | WM8994_MIC2_SHRT_DB_MASK,
  2869. WM8994_MIC1_DET_DB | WM8994_MIC1_SHRT_DB);
  2870. snd_soc_dapm_sync(&codec->dapm);
  2871. return 0;
  2872. }
  2873. EXPORT_SYMBOL_GPL(wm8994_mic_detect);
  2874. static void wm8994_mic_work(struct work_struct *work)
  2875. {
  2876. struct wm8994_priv *priv = container_of(work,
  2877. struct wm8994_priv,
  2878. mic_work.work);
  2879. struct regmap *regmap = priv->wm8994->regmap;
  2880. struct device *dev = priv->wm8994->dev;
  2881. unsigned int reg;
  2882. int ret;
  2883. int report;
  2884. pm_runtime_get_sync(dev);
  2885. ret = regmap_read(regmap, WM8994_INTERRUPT_RAW_STATUS_2, &reg);
  2886. if (ret < 0) {
  2887. dev_err(dev, "Failed to read microphone status: %d\n",
  2888. ret);
  2889. pm_runtime_put(dev);
  2890. return;
  2891. }
  2892. dev_dbg(dev, "Microphone status: %x\n", reg);
  2893. report = 0;
  2894. if (reg & WM8994_MIC1_DET_STS) {
  2895. if (priv->micdet[0].detecting)
  2896. report = SND_JACK_HEADSET;
  2897. }
  2898. if (reg & WM8994_MIC1_SHRT_STS) {
  2899. if (priv->micdet[0].detecting)
  2900. report = SND_JACK_HEADPHONE;
  2901. else
  2902. report |= SND_JACK_BTN_0;
  2903. }
  2904. if (report)
  2905. priv->micdet[0].detecting = false;
  2906. else
  2907. priv->micdet[0].detecting = true;
  2908. snd_soc_jack_report(priv->micdet[0].jack, report,
  2909. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2910. report = 0;
  2911. if (reg & WM8994_MIC2_DET_STS) {
  2912. if (priv->micdet[1].detecting)
  2913. report = SND_JACK_HEADSET;
  2914. }
  2915. if (reg & WM8994_MIC2_SHRT_STS) {
  2916. if (priv->micdet[1].detecting)
  2917. report = SND_JACK_HEADPHONE;
  2918. else
  2919. report |= SND_JACK_BTN_0;
  2920. }
  2921. if (report)
  2922. priv->micdet[1].detecting = false;
  2923. else
  2924. priv->micdet[1].detecting = true;
  2925. snd_soc_jack_report(priv->micdet[1].jack, report,
  2926. SND_JACK_HEADSET | SND_JACK_BTN_0);
  2927. pm_runtime_put(dev);
  2928. }
  2929. static irqreturn_t wm8994_mic_irq(int irq, void *data)
  2930. {
  2931. struct wm8994_priv *priv = data;
  2932. struct snd_soc_codec *codec = priv->hubs.codec;
  2933. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  2934. trace_snd_soc_jack_irq(dev_name(codec->dev));
  2935. #endif
  2936. pm_wakeup_event(codec->dev, 300);
  2937. queue_delayed_work(system_power_efficient_wq,
  2938. &priv->mic_work, msecs_to_jiffies(250));
  2939. return IRQ_HANDLED;
  2940. }
  2941. static void wm1811_micd_stop(struct snd_soc_codec *codec)
  2942. {
  2943. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2944. if (!wm8994->jackdet)
  2945. return;
  2946. mutex_lock(&wm8994->accdet_lock);
  2947. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1, WM8958_MICD_ENA, 0);
  2948. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  2949. mutex_unlock(&wm8994->accdet_lock);
  2950. if (wm8994->wm8994->pdata.jd_ext_cap)
  2951. snd_soc_dapm_disable_pin(&codec->dapm,
  2952. "MICBIAS2");
  2953. }
  2954. static void wm8958_button_det(struct snd_soc_codec *codec, u16 status)
  2955. {
  2956. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2957. int report;
  2958. report = 0;
  2959. if (status & 0x4)
  2960. report |= SND_JACK_BTN_0;
  2961. if (status & 0x8)
  2962. report |= SND_JACK_BTN_1;
  2963. if (status & 0x10)
  2964. report |= SND_JACK_BTN_2;
  2965. if (status & 0x20)
  2966. report |= SND_JACK_BTN_3;
  2967. if (status & 0x40)
  2968. report |= SND_JACK_BTN_4;
  2969. if (status & 0x80)
  2970. report |= SND_JACK_BTN_5;
  2971. snd_soc_jack_report(wm8994->micdet[0].jack, report,
  2972. wm8994->btn_mask);
  2973. }
  2974. static void wm8958_open_circuit_work(struct work_struct *work)
  2975. {
  2976. struct wm8994_priv *wm8994 = container_of(work,
  2977. struct wm8994_priv,
  2978. open_circuit_work.work);
  2979. struct device *dev = wm8994->wm8994->dev;
  2980. wm1811_micd_stop(wm8994->hubs.codec);
  2981. mutex_lock(&wm8994->accdet_lock);
  2982. dev_dbg(dev, "Reporting open circuit\n");
  2983. wm8994->jack_mic = false;
  2984. wm8994->mic_detecting = true;
  2985. wm8958_micd_set_rate(wm8994->hubs.codec);
  2986. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  2987. wm8994->btn_mask |
  2988. SND_JACK_HEADSET);
  2989. mutex_unlock(&wm8994->accdet_lock);
  2990. }
  2991. static void wm8958_mic_id(void *data, u16 status)
  2992. {
  2993. struct snd_soc_codec *codec = data;
  2994. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  2995. /* Either nothing present or just starting detection */
  2996. if (!(status & WM8958_MICD_STS)) {
  2997. /* If nothing present then clear our statuses */
  2998. dev_dbg(codec->dev, "Detected open circuit\n");
  2999. queue_delayed_work(system_power_efficient_wq,
  3000. &wm8994->open_circuit_work,
  3001. msecs_to_jiffies(2500));
  3002. return;
  3003. }
  3004. /* If the measurement is showing a high impedence we've got a
  3005. * microphone.
  3006. */
  3007. if (status & 0x600) {
  3008. dev_dbg(codec->dev, "Detected microphone\n");
  3009. wm8994->mic_detecting = false;
  3010. wm8994->jack_mic = true;
  3011. wm8958_micd_set_rate(codec);
  3012. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADSET,
  3013. SND_JACK_HEADSET);
  3014. }
  3015. if (status & 0xfc) {
  3016. dev_dbg(codec->dev, "Detected headphone\n");
  3017. wm8994->mic_detecting = false;
  3018. wm8958_micd_set_rate(codec);
  3019. /* If we have jackdet that will detect removal */
  3020. wm1811_micd_stop(codec);
  3021. snd_soc_jack_report(wm8994->micdet[0].jack, SND_JACK_HEADPHONE,
  3022. SND_JACK_HEADSET);
  3023. }
  3024. }
  3025. /* Deferred mic detection to allow for extra settling time */
  3026. static void wm1811_mic_work(struct work_struct *work)
  3027. {
  3028. struct wm8994_priv *wm8994 = container_of(work, struct wm8994_priv,
  3029. mic_work.work);
  3030. struct wm8994 *control = wm8994->wm8994;
  3031. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3032. pm_runtime_get_sync(codec->dev);
  3033. /* If required for an external cap force MICBIAS on */
  3034. if (control->pdata.jd_ext_cap) {
  3035. snd_soc_dapm_force_enable_pin(&codec->dapm,
  3036. "MICBIAS2");
  3037. snd_soc_dapm_sync(&codec->dapm);
  3038. }
  3039. mutex_lock(&wm8994->accdet_lock);
  3040. dev_dbg(codec->dev, "Starting mic detection\n");
  3041. /* Use a user-supplied callback if we have one */
  3042. if (wm8994->micd_cb) {
  3043. wm8994->micd_cb(wm8994->micd_cb_data);
  3044. } else {
  3045. /*
  3046. * Start off measument of microphone impedence to find out
  3047. * what's actually there.
  3048. */
  3049. wm8994->mic_detecting = true;
  3050. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_MIC);
  3051. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3052. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3053. }
  3054. mutex_unlock(&wm8994->accdet_lock);
  3055. pm_runtime_put(codec->dev);
  3056. }
  3057. static irqreturn_t wm1811_jackdet_irq(int irq, void *data)
  3058. {
  3059. struct wm8994_priv *wm8994 = data;
  3060. struct wm8994 *control = wm8994->wm8994;
  3061. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3062. int reg, delay;
  3063. bool present;
  3064. pm_runtime_get_sync(codec->dev);
  3065. cancel_delayed_work_sync(&wm8994->mic_complete_work);
  3066. mutex_lock(&wm8994->accdet_lock);
  3067. reg = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  3068. if (reg < 0) {
  3069. dev_err(codec->dev, "Failed to read jack status: %d\n", reg);
  3070. mutex_unlock(&wm8994->accdet_lock);
  3071. pm_runtime_put(codec->dev);
  3072. return IRQ_NONE;
  3073. }
  3074. dev_dbg(codec->dev, "JACKDET %x\n", reg);
  3075. present = reg & WM1811_JACKDET_LVL;
  3076. if (present) {
  3077. dev_dbg(codec->dev, "Jack detected\n");
  3078. wm8958_micd_set_rate(codec);
  3079. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3080. WM8958_MICB2_DISCH, 0);
  3081. /* Disable debounce while inserted */
  3082. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3083. WM1811_JACKDET_DB, 0);
  3084. delay = control->pdata.micdet_delay;
  3085. queue_delayed_work(system_power_efficient_wq,
  3086. &wm8994->mic_work,
  3087. msecs_to_jiffies(delay));
  3088. } else {
  3089. dev_dbg(codec->dev, "Jack not detected\n");
  3090. cancel_delayed_work_sync(&wm8994->mic_work);
  3091. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3092. WM8958_MICB2_DISCH, WM8958_MICB2_DISCH);
  3093. /* Enable debounce while removed */
  3094. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3095. WM1811_JACKDET_DB, WM1811_JACKDET_DB);
  3096. wm8994->mic_detecting = false;
  3097. wm8994->jack_mic = false;
  3098. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3099. WM8958_MICD_ENA, 0);
  3100. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_JACK);
  3101. }
  3102. mutex_unlock(&wm8994->accdet_lock);
  3103. /* Turn off MICBIAS if it was on for an external cap */
  3104. if (control->pdata.jd_ext_cap && !present)
  3105. snd_soc_dapm_disable_pin(&codec->dapm, "MICBIAS2");
  3106. if (present)
  3107. snd_soc_jack_report(wm8994->micdet[0].jack,
  3108. SND_JACK_MECHANICAL, SND_JACK_MECHANICAL);
  3109. else
  3110. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  3111. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  3112. wm8994->btn_mask);
  3113. /* Since we only report deltas force an update, ensures we
  3114. * avoid bootstrapping issues with the core. */
  3115. snd_soc_jack_report(wm8994->micdet[0].jack, 0, 0);
  3116. pm_runtime_put(codec->dev);
  3117. return IRQ_HANDLED;
  3118. }
  3119. static void wm1811_jackdet_bootstrap(struct work_struct *work)
  3120. {
  3121. struct wm8994_priv *wm8994 = container_of(work,
  3122. struct wm8994_priv,
  3123. jackdet_bootstrap.work);
  3124. wm1811_jackdet_irq(0, wm8994);
  3125. }
  3126. /**
  3127. * wm8958_mic_detect - Enable microphone detection via the WM8958 IRQ
  3128. *
  3129. * @codec: WM8958 codec
  3130. * @jack: jack to report detection events on
  3131. *
  3132. * Enable microphone detection functionality for the WM8958. By
  3133. * default simple detection which supports the detection of up to 6
  3134. * buttons plus video and microphone functionality is supported.
  3135. *
  3136. * The WM8958 has an advanced jack detection facility which is able to
  3137. * support complex accessory detection, especially when used in
  3138. * conjunction with external circuitry. In order to provide maximum
  3139. * flexiblity a callback is provided which allows a completely custom
  3140. * detection algorithm.
  3141. */
  3142. int wm8958_mic_detect(struct snd_soc_codec *codec, struct snd_soc_jack *jack,
  3143. wm1811_micdet_cb det_cb, void *det_cb_data,
  3144. wm1811_mic_id_cb id_cb, void *id_cb_data)
  3145. {
  3146. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3147. struct wm8994 *control = wm8994->wm8994;
  3148. u16 micd_lvl_sel;
  3149. switch (control->type) {
  3150. case WM1811:
  3151. case WM8958:
  3152. break;
  3153. default:
  3154. return -EINVAL;
  3155. }
  3156. if (jack) {
  3157. snd_soc_dapm_force_enable_pin(&codec->dapm, "CLK_SYS");
  3158. snd_soc_dapm_sync(&codec->dapm);
  3159. wm8994->micdet[0].jack = jack;
  3160. if (det_cb) {
  3161. wm8994->micd_cb = det_cb;
  3162. wm8994->micd_cb_data = det_cb_data;
  3163. } else {
  3164. wm8994->mic_detecting = true;
  3165. wm8994->jack_mic = false;
  3166. }
  3167. if (id_cb) {
  3168. wm8994->mic_id_cb = id_cb;
  3169. wm8994->mic_id_cb_data = id_cb_data;
  3170. } else {
  3171. wm8994->mic_id_cb = wm8958_mic_id;
  3172. wm8994->mic_id_cb_data = codec;
  3173. }
  3174. wm8958_micd_set_rate(codec);
  3175. /* Detect microphones and short circuits by default */
  3176. if (control->pdata.micd_lvl_sel)
  3177. micd_lvl_sel = control->pdata.micd_lvl_sel;
  3178. else
  3179. micd_lvl_sel = 0x41;
  3180. wm8994->btn_mask = SND_JACK_BTN_0 | SND_JACK_BTN_1 |
  3181. SND_JACK_BTN_2 | SND_JACK_BTN_3 |
  3182. SND_JACK_BTN_4 | SND_JACK_BTN_5;
  3183. snd_soc_update_bits(codec, WM8958_MIC_DETECT_2,
  3184. WM8958_MICD_LVL_SEL_MASK, micd_lvl_sel);
  3185. WARN_ON(codec->dapm.bias_level > SND_SOC_BIAS_STANDBY);
  3186. /*
  3187. * If we can use jack detection start off with that,
  3188. * otherwise jump straight to microphone detection.
  3189. */
  3190. if (wm8994->jackdet) {
  3191. /* Disable debounce for the initial detect */
  3192. snd_soc_update_bits(codec, WM1811_JACKDET_CTRL,
  3193. WM1811_JACKDET_DB, 0);
  3194. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3195. WM8958_MICB2_DISCH,
  3196. WM8958_MICB2_DISCH);
  3197. snd_soc_update_bits(codec, WM8994_LDO_1,
  3198. WM8994_LDO1_DISCH, 0);
  3199. wm1811_jackdet_set_mode(codec,
  3200. WM1811_JACKDET_MODE_JACK);
  3201. } else {
  3202. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3203. WM8958_MICD_ENA, WM8958_MICD_ENA);
  3204. }
  3205. } else {
  3206. snd_soc_update_bits(codec, WM8958_MIC_DETECT_1,
  3207. WM8958_MICD_ENA, 0);
  3208. wm1811_jackdet_set_mode(codec, WM1811_JACKDET_MODE_NONE);
  3209. snd_soc_dapm_disable_pin(&codec->dapm, "CLK_SYS");
  3210. snd_soc_dapm_sync(&codec->dapm);
  3211. }
  3212. return 0;
  3213. }
  3214. EXPORT_SYMBOL_GPL(wm8958_mic_detect);
  3215. static void wm8958_mic_work(struct work_struct *work)
  3216. {
  3217. struct wm8994_priv *wm8994 = container_of(work,
  3218. struct wm8994_priv,
  3219. mic_complete_work.work);
  3220. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3221. dev_crit(codec->dev, "MIC WORK %x\n", wm8994->mic_status);
  3222. pm_runtime_get_sync(codec->dev);
  3223. mutex_lock(&wm8994->accdet_lock);
  3224. wm8994->mic_id_cb(wm8994->mic_id_cb_data, wm8994->mic_status);
  3225. mutex_unlock(&wm8994->accdet_lock);
  3226. pm_runtime_put(codec->dev);
  3227. dev_crit(codec->dev, "MIC WORK %x DONE\n", wm8994->mic_status);
  3228. }
  3229. static irqreturn_t wm8958_mic_irq(int irq, void *data)
  3230. {
  3231. struct wm8994_priv *wm8994 = data;
  3232. struct snd_soc_codec *codec = wm8994->hubs.codec;
  3233. int reg, count, ret, id_delay;
  3234. /*
  3235. * Jack detection may have detected a removal simulataneously
  3236. * with an update of the MICDET status; if so it will have
  3237. * stopped detection and we can ignore this interrupt.
  3238. */
  3239. if (!(snd_soc_read(codec, WM8958_MIC_DETECT_1) & WM8958_MICD_ENA))
  3240. return IRQ_HANDLED;
  3241. cancel_delayed_work_sync(&wm8994->mic_complete_work);
  3242. cancel_delayed_work_sync(&wm8994->open_circuit_work);
  3243. pm_runtime_get_sync(codec->dev);
  3244. /* We may occasionally read a detection without an impedence
  3245. * range being provided - if that happens loop again.
  3246. */
  3247. count = 10;
  3248. do {
  3249. reg = snd_soc_read(codec, WM8958_MIC_DETECT_3);
  3250. if (reg < 0) {
  3251. dev_err(codec->dev,
  3252. "Failed to read mic detect status: %d\n",
  3253. reg);
  3254. pm_runtime_put(codec->dev);
  3255. return IRQ_NONE;
  3256. }
  3257. if (!(reg & WM8958_MICD_VALID)) {
  3258. dev_dbg(codec->dev, "Mic detect data not valid\n");
  3259. goto out;
  3260. }
  3261. if (!(reg & WM8958_MICD_STS) || (reg & WM8958_MICD_LVL_MASK))
  3262. break;
  3263. msleep(1);
  3264. } while (count--);
  3265. if (count == 0)
  3266. dev_warn(codec->dev, "No impedance range reported for jack\n");
  3267. #ifndef CONFIG_SND_SOC_WM8994_MODULE
  3268. trace_snd_soc_jack_irq(dev_name(codec->dev));
  3269. #endif
  3270. /* Avoid a transient report when the accessory is being removed */
  3271. if (wm8994->jackdet) {
  3272. ret = snd_soc_read(codec, WM1811_JACKDET_CTRL);
  3273. if (ret < 0) {
  3274. dev_err(codec->dev, "Failed to read jack status: %d\n",
  3275. ret);
  3276. } else if (!(ret & WM1811_JACKDET_LVL)) {
  3277. dev_dbg(codec->dev, "Ignoring removed jack\n");
  3278. goto out;
  3279. }
  3280. } else if (!(reg & WM8958_MICD_STS)) {
  3281. snd_soc_jack_report(wm8994->micdet[0].jack, 0,
  3282. SND_JACK_MECHANICAL | SND_JACK_HEADSET |
  3283. wm8994->btn_mask);
  3284. wm8994->mic_detecting = true;
  3285. goto out;
  3286. }
  3287. wm8994->mic_status = reg;
  3288. id_delay = wm8994->wm8994->pdata.mic_id_delay;
  3289. if (wm8994->mic_detecting)
  3290. queue_delayed_work(system_power_efficient_wq,
  3291. &wm8994->mic_complete_work,
  3292. msecs_to_jiffies(id_delay));
  3293. else
  3294. wm8958_button_det(codec, reg);
  3295. out:
  3296. pm_runtime_put(codec->dev);
  3297. return IRQ_HANDLED;
  3298. }
  3299. static irqreturn_t wm8994_fifo_error(int irq, void *data)
  3300. {
  3301. struct snd_soc_codec *codec = data;
  3302. dev_err(codec->dev, "FIFO error\n");
  3303. return IRQ_HANDLED;
  3304. }
  3305. static irqreturn_t wm8994_temp_warn(int irq, void *data)
  3306. {
  3307. struct snd_soc_codec *codec = data;
  3308. dev_err(codec->dev, "Thermal warning\n");
  3309. return IRQ_HANDLED;
  3310. }
  3311. static irqreturn_t wm8994_temp_shut(int irq, void *data)
  3312. {
  3313. struct snd_soc_codec *codec = data;
  3314. dev_crit(codec->dev, "Thermal shutdown\n");
  3315. return IRQ_HANDLED;
  3316. }
  3317. static int wm8994_codec_probe(struct snd_soc_codec *codec)
  3318. {
  3319. struct wm8994 *control = dev_get_drvdata(codec->dev->parent);
  3320. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3321. struct snd_soc_dapm_context *dapm = &codec->dapm;
  3322. unsigned int reg;
  3323. int ret, i;
  3324. wm8994->hubs.codec = codec;
  3325. codec->control_data = control->regmap;
  3326. snd_soc_codec_set_cache_io(codec, 16, 16, SND_SOC_REGMAP);
  3327. mutex_init(&wm8994->accdet_lock);
  3328. INIT_DELAYED_WORK(&wm8994->jackdet_bootstrap,
  3329. wm1811_jackdet_bootstrap);
  3330. INIT_DELAYED_WORK(&wm8994->open_circuit_work,
  3331. wm8958_open_circuit_work);
  3332. switch (control->type) {
  3333. case WM8994:
  3334. INIT_DELAYED_WORK(&wm8994->mic_work, wm8994_mic_work);
  3335. break;
  3336. case WM1811:
  3337. INIT_DELAYED_WORK(&wm8994->mic_work, wm1811_mic_work);
  3338. break;
  3339. default:
  3340. break;
  3341. }
  3342. INIT_DELAYED_WORK(&wm8994->mic_complete_work, wm8958_mic_work);
  3343. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3344. init_completion(&wm8994->fll_locked[i]);
  3345. wm8994->micdet_irq = control->pdata.micdet_irq;
  3346. /* By default use idle_bias_off, will override for WM8994 */
  3347. codec->dapm.idle_bias_off = 1;
  3348. /* Set revision-specific configuration */
  3349. switch (control->type) {
  3350. case WM8994:
  3351. /* Single ended line outputs should have VMID on. */
  3352. if (!control->pdata.lineout1_diff ||
  3353. !control->pdata.lineout2_diff)
  3354. codec->dapm.idle_bias_off = 0;
  3355. switch (control->revision) {
  3356. case 2:
  3357. case 3:
  3358. wm8994->hubs.dcs_codes_l = -5;
  3359. wm8994->hubs.dcs_codes_r = -5;
  3360. wm8994->hubs.hp_startup_mode = 1;
  3361. wm8994->hubs.dcs_readback_mode = 1;
  3362. wm8994->hubs.series_startup = 1;
  3363. break;
  3364. default:
  3365. wm8994->hubs.dcs_readback_mode = 2;
  3366. break;
  3367. }
  3368. break;
  3369. case WM8958:
  3370. wm8994->hubs.dcs_readback_mode = 1;
  3371. wm8994->hubs.hp_startup_mode = 1;
  3372. switch (control->revision) {
  3373. case 0:
  3374. break;
  3375. default:
  3376. wm8994->fll_byp = true;
  3377. break;
  3378. }
  3379. break;
  3380. case WM1811:
  3381. wm8994->hubs.dcs_readback_mode = 2;
  3382. wm8994->hubs.no_series_update = 1;
  3383. wm8994->hubs.hp_startup_mode = 1;
  3384. wm8994->hubs.no_cache_dac_hp_direct = true;
  3385. wm8994->fll_byp = true;
  3386. wm8994->hubs.dcs_codes_l = -9;
  3387. wm8994->hubs.dcs_codes_r = -7;
  3388. snd_soc_update_bits(codec, WM8994_ANALOGUE_HP_1,
  3389. WM1811_HPOUT1_ATTN, WM1811_HPOUT1_ATTN);
  3390. break;
  3391. default:
  3392. break;
  3393. }
  3394. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR,
  3395. wm8994_fifo_error, "FIFO error", codec);
  3396. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN,
  3397. wm8994_temp_warn, "Thermal warning", codec);
  3398. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT,
  3399. wm8994_temp_shut, "Thermal shutdown", codec);
  3400. ret = wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3401. wm_hubs_dcs_done, "DC servo done",
  3402. &wm8994->hubs);
  3403. if (ret == 0)
  3404. wm8994->hubs.dcs_done_irq = true;
  3405. switch (control->type) {
  3406. case WM8994:
  3407. if (wm8994->micdet_irq) {
  3408. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3409. wm8994_mic_irq,
  3410. IRQF_TRIGGER_RISING,
  3411. "Mic1 detect",
  3412. wm8994);
  3413. if (ret != 0)
  3414. dev_warn(codec->dev,
  3415. "Failed to request Mic1 detect IRQ: %d\n",
  3416. ret);
  3417. }
  3418. ret = wm8994_request_irq(wm8994->wm8994,
  3419. WM8994_IRQ_MIC1_SHRT,
  3420. wm8994_mic_irq, "Mic 1 short",
  3421. wm8994);
  3422. if (ret != 0)
  3423. dev_warn(codec->dev,
  3424. "Failed to request Mic1 short IRQ: %d\n",
  3425. ret);
  3426. ret = wm8994_request_irq(wm8994->wm8994,
  3427. WM8994_IRQ_MIC2_DET,
  3428. wm8994_mic_irq, "Mic 2 detect",
  3429. wm8994);
  3430. if (ret != 0)
  3431. dev_warn(codec->dev,
  3432. "Failed to request Mic2 detect IRQ: %d\n",
  3433. ret);
  3434. ret = wm8994_request_irq(wm8994->wm8994,
  3435. WM8994_IRQ_MIC2_SHRT,
  3436. wm8994_mic_irq, "Mic 2 short",
  3437. wm8994);
  3438. if (ret != 0)
  3439. dev_warn(codec->dev,
  3440. "Failed to request Mic2 short IRQ: %d\n",
  3441. ret);
  3442. break;
  3443. case WM8958:
  3444. case WM1811:
  3445. if (wm8994->micdet_irq) {
  3446. ret = request_threaded_irq(wm8994->micdet_irq, NULL,
  3447. wm8958_mic_irq,
  3448. IRQF_TRIGGER_RISING,
  3449. "Mic detect",
  3450. wm8994);
  3451. if (ret != 0)
  3452. dev_warn(codec->dev,
  3453. "Failed to request Mic detect IRQ: %d\n",
  3454. ret);
  3455. } else {
  3456. wm8994_request_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3457. wm8958_mic_irq, "Mic detect",
  3458. wm8994);
  3459. }
  3460. }
  3461. switch (control->type) {
  3462. case WM1811:
  3463. if (control->cust_id > 1 || control->revision > 1) {
  3464. ret = wm8994_request_irq(wm8994->wm8994,
  3465. WM8994_IRQ_GPIO(6),
  3466. wm1811_jackdet_irq, "JACKDET",
  3467. wm8994);
  3468. if (ret == 0)
  3469. wm8994->jackdet = true;
  3470. }
  3471. break;
  3472. default:
  3473. break;
  3474. }
  3475. wm8994->fll_locked_irq = true;
  3476. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++) {
  3477. ret = wm8994_request_irq(wm8994->wm8994,
  3478. WM8994_IRQ_FLL1_LOCK + i,
  3479. wm8994_fll_locked_irq, "FLL lock",
  3480. &wm8994->fll_locked[i]);
  3481. if (ret != 0)
  3482. wm8994->fll_locked_irq = false;
  3483. }
  3484. /* Make sure we can read from the GPIOs if they're inputs */
  3485. pm_runtime_get_sync(codec->dev);
  3486. /* Remember if AIFnLRCLK is configured as a GPIO. This should be
  3487. * configured on init - if a system wants to do this dynamically
  3488. * at runtime we can deal with that then.
  3489. */
  3490. ret = regmap_read(control->regmap, WM8994_GPIO_1, &reg);
  3491. if (ret < 0) {
  3492. dev_err(codec->dev, "Failed to read GPIO1 state: %d\n", ret);
  3493. goto err_irq;
  3494. }
  3495. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3496. wm8994->lrclk_shared[0] = 1;
  3497. wm8994_dai[0].symmetric_rates = 1;
  3498. } else {
  3499. wm8994->lrclk_shared[0] = 0;
  3500. }
  3501. ret = regmap_read(control->regmap, WM8994_GPIO_6, &reg);
  3502. if (ret < 0) {
  3503. dev_err(codec->dev, "Failed to read GPIO6 state: %d\n", ret);
  3504. goto err_irq;
  3505. }
  3506. if ((reg & WM8994_GPN_FN_MASK) != WM8994_GP_FN_PIN_SPECIFIC) {
  3507. wm8994->lrclk_shared[1] = 1;
  3508. wm8994_dai[1].symmetric_rates = 1;
  3509. } else {
  3510. wm8994->lrclk_shared[1] = 0;
  3511. }
  3512. pm_runtime_put(codec->dev);
  3513. /* Latch volume update bits */
  3514. for (i = 0; i < ARRAY_SIZE(wm8994_vu_bits); i++)
  3515. snd_soc_update_bits(codec, wm8994_vu_bits[i].reg,
  3516. wm8994_vu_bits[i].mask,
  3517. wm8994_vu_bits[i].mask);
  3518. /* Set the low bit of the 3D stereo depth so TLV matches */
  3519. snd_soc_update_bits(codec, WM8994_AIF1_DAC1_FILTERS_2,
  3520. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT,
  3521. 1 << WM8994_AIF1DAC1_3D_GAIN_SHIFT);
  3522. snd_soc_update_bits(codec, WM8994_AIF1_DAC2_FILTERS_2,
  3523. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT,
  3524. 1 << WM8994_AIF1DAC2_3D_GAIN_SHIFT);
  3525. snd_soc_update_bits(codec, WM8994_AIF2_DAC_FILTERS_2,
  3526. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT,
  3527. 1 << WM8994_AIF2DAC_3D_GAIN_SHIFT);
  3528. /* Unconditionally enable AIF1 ADC TDM mode on chips which can
  3529. * use this; it only affects behaviour on idle TDM clock
  3530. * cycles. */
  3531. switch (control->type) {
  3532. case WM8994:
  3533. case WM8958:
  3534. snd_soc_update_bits(codec, WM8994_AIF1_CONTROL_1,
  3535. WM8994_AIF1ADC_TDM, WM8994_AIF1ADC_TDM);
  3536. break;
  3537. default:
  3538. break;
  3539. }
  3540. /* Put MICBIAS into bypass mode by default on newer devices */
  3541. switch (control->type) {
  3542. case WM8958:
  3543. case WM1811:
  3544. snd_soc_update_bits(codec, WM8958_MICBIAS1,
  3545. WM8958_MICB1_MODE, WM8958_MICB1_MODE);
  3546. snd_soc_update_bits(codec, WM8958_MICBIAS2,
  3547. WM8958_MICB2_MODE, WM8958_MICB2_MODE);
  3548. break;
  3549. default:
  3550. break;
  3551. }
  3552. wm8994->hubs.check_class_w_digital = wm8994_check_class_w_digital;
  3553. wm_hubs_update_class_w(codec);
  3554. wm8994_handle_pdata(wm8994);
  3555. wm_hubs_add_analogue_controls(codec);
  3556. snd_soc_add_codec_controls(codec, wm8994_snd_controls,
  3557. ARRAY_SIZE(wm8994_snd_controls));
  3558. snd_soc_dapm_new_controls(dapm, wm8994_dapm_widgets,
  3559. ARRAY_SIZE(wm8994_dapm_widgets));
  3560. switch (control->type) {
  3561. case WM8994:
  3562. snd_soc_dapm_new_controls(dapm, wm8994_specific_dapm_widgets,
  3563. ARRAY_SIZE(wm8994_specific_dapm_widgets));
  3564. if (control->revision < 4) {
  3565. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3566. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3567. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3568. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3569. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3570. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3571. } else {
  3572. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3573. ARRAY_SIZE(wm8994_lateclk_widgets));
  3574. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3575. ARRAY_SIZE(wm8994_adc_widgets));
  3576. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3577. ARRAY_SIZE(wm8994_dac_widgets));
  3578. }
  3579. break;
  3580. case WM8958:
  3581. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3582. ARRAY_SIZE(wm8958_snd_controls));
  3583. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3584. ARRAY_SIZE(wm8958_dapm_widgets));
  3585. if (control->revision < 1) {
  3586. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_revd_widgets,
  3587. ARRAY_SIZE(wm8994_lateclk_revd_widgets));
  3588. snd_soc_dapm_new_controls(dapm, wm8994_adc_revd_widgets,
  3589. ARRAY_SIZE(wm8994_adc_revd_widgets));
  3590. snd_soc_dapm_new_controls(dapm, wm8994_dac_revd_widgets,
  3591. ARRAY_SIZE(wm8994_dac_revd_widgets));
  3592. } else {
  3593. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3594. ARRAY_SIZE(wm8994_lateclk_widgets));
  3595. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3596. ARRAY_SIZE(wm8994_adc_widgets));
  3597. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3598. ARRAY_SIZE(wm8994_dac_widgets));
  3599. }
  3600. break;
  3601. case WM1811:
  3602. snd_soc_add_codec_controls(codec, wm8958_snd_controls,
  3603. ARRAY_SIZE(wm8958_snd_controls));
  3604. snd_soc_dapm_new_controls(dapm, wm8958_dapm_widgets,
  3605. ARRAY_SIZE(wm8958_dapm_widgets));
  3606. snd_soc_dapm_new_controls(dapm, wm8994_lateclk_widgets,
  3607. ARRAY_SIZE(wm8994_lateclk_widgets));
  3608. snd_soc_dapm_new_controls(dapm, wm8994_adc_widgets,
  3609. ARRAY_SIZE(wm8994_adc_widgets));
  3610. snd_soc_dapm_new_controls(dapm, wm8994_dac_widgets,
  3611. ARRAY_SIZE(wm8994_dac_widgets));
  3612. break;
  3613. }
  3614. wm_hubs_add_analogue_routes(codec, 0, 0);
  3615. snd_soc_dapm_add_routes(dapm, intercon, ARRAY_SIZE(intercon));
  3616. switch (control->type) {
  3617. case WM8994:
  3618. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3619. ARRAY_SIZE(wm8994_intercon));
  3620. if (control->revision < 4) {
  3621. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3622. ARRAY_SIZE(wm8994_revd_intercon));
  3623. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3624. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3625. } else {
  3626. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3627. ARRAY_SIZE(wm8994_lateclk_intercon));
  3628. }
  3629. break;
  3630. case WM8958:
  3631. if (control->revision < 1) {
  3632. snd_soc_dapm_add_routes(dapm, wm8994_intercon,
  3633. ARRAY_SIZE(wm8994_intercon));
  3634. snd_soc_dapm_add_routes(dapm, wm8994_revd_intercon,
  3635. ARRAY_SIZE(wm8994_revd_intercon));
  3636. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_revd_intercon,
  3637. ARRAY_SIZE(wm8994_lateclk_revd_intercon));
  3638. } else {
  3639. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3640. ARRAY_SIZE(wm8994_lateclk_intercon));
  3641. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3642. ARRAY_SIZE(wm8958_intercon));
  3643. }
  3644. wm8958_dsp2_init(codec);
  3645. break;
  3646. case WM1811:
  3647. snd_soc_dapm_add_routes(dapm, wm8994_lateclk_intercon,
  3648. ARRAY_SIZE(wm8994_lateclk_intercon));
  3649. snd_soc_dapm_add_routes(dapm, wm8958_intercon,
  3650. ARRAY_SIZE(wm8958_intercon));
  3651. break;
  3652. }
  3653. return 0;
  3654. err_irq:
  3655. if (wm8994->jackdet)
  3656. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3657. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_SHRT, wm8994);
  3658. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET, wm8994);
  3659. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT, wm8994);
  3660. if (wm8994->micdet_irq)
  3661. free_irq(wm8994->micdet_irq, wm8994);
  3662. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3663. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3664. &wm8994->fll_locked[i]);
  3665. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3666. &wm8994->hubs);
  3667. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3668. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3669. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3670. return ret;
  3671. }
  3672. static int wm8994_codec_remove(struct snd_soc_codec *codec)
  3673. {
  3674. struct wm8994_priv *wm8994 = snd_soc_codec_get_drvdata(codec);
  3675. struct wm8994 *control = wm8994->wm8994;
  3676. int i;
  3677. wm8994_set_bias_level(codec, SND_SOC_BIAS_OFF);
  3678. for (i = 0; i < ARRAY_SIZE(wm8994->fll_locked); i++)
  3679. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FLL1_LOCK + i,
  3680. &wm8994->fll_locked[i]);
  3681. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_DCS_DONE,
  3682. &wm8994->hubs);
  3683. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_FIFOS_ERR, codec);
  3684. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_SHUT, codec);
  3685. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_TEMP_WARN, codec);
  3686. if (wm8994->jackdet)
  3687. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_GPIO(6), wm8994);
  3688. switch (control->type) {
  3689. case WM8994:
  3690. if (wm8994->micdet_irq)
  3691. free_irq(wm8994->micdet_irq, wm8994);
  3692. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC2_DET,
  3693. wm8994);
  3694. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_SHRT,
  3695. wm8994);
  3696. wm8994_free_irq(wm8994->wm8994, WM8994_IRQ_MIC1_DET,
  3697. wm8994);
  3698. break;
  3699. case WM1811:
  3700. case WM8958:
  3701. if (wm8994->micdet_irq)
  3702. free_irq(wm8994->micdet_irq, wm8994);
  3703. break;
  3704. }
  3705. release_firmware(wm8994->mbc);
  3706. release_firmware(wm8994->mbc_vss);
  3707. release_firmware(wm8994->enh_eq);
  3708. kfree(wm8994->retune_mobile_texts);
  3709. return 0;
  3710. }
  3711. static struct snd_soc_codec_driver soc_codec_dev_wm8994 = {
  3712. .probe = wm8994_codec_probe,
  3713. .remove = wm8994_codec_remove,
  3714. .suspend = wm8994_codec_suspend,
  3715. .resume = wm8994_codec_resume,
  3716. .set_bias_level = wm8994_set_bias_level,
  3717. };
  3718. static int wm8994_probe(struct platform_device *pdev)
  3719. {
  3720. struct wm8994_priv *wm8994;
  3721. wm8994 = devm_kzalloc(&pdev->dev, sizeof(struct wm8994_priv),
  3722. GFP_KERNEL);
  3723. if (wm8994 == NULL)
  3724. return -ENOMEM;
  3725. platform_set_drvdata(pdev, wm8994);
  3726. wm8994->wm8994 = dev_get_drvdata(pdev->dev.parent);
  3727. pm_runtime_enable(&pdev->dev);
  3728. pm_runtime_idle(&pdev->dev);
  3729. return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_wm8994,
  3730. wm8994_dai, ARRAY_SIZE(wm8994_dai));
  3731. }
  3732. static int wm8994_remove(struct platform_device *pdev)
  3733. {
  3734. snd_soc_unregister_codec(&pdev->dev);
  3735. pm_runtime_disable(&pdev->dev);
  3736. return 0;
  3737. }
  3738. #ifdef CONFIG_PM_SLEEP
  3739. static int wm8994_suspend(struct device *dev)
  3740. {
  3741. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3742. /* Drop down to power saving mode when system is suspended */
  3743. if (wm8994->jackdet && !wm8994->active_refcount)
  3744. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3745. WM1811_JACKDET_MODE_MASK,
  3746. wm8994->jackdet_mode);
  3747. return 0;
  3748. }
  3749. static int wm8994_resume(struct device *dev)
  3750. {
  3751. struct wm8994_priv *wm8994 = dev_get_drvdata(dev);
  3752. if (wm8994->jackdet && wm8994->jackdet_mode)
  3753. regmap_update_bits(wm8994->wm8994->regmap, WM8994_ANTIPOP_2,
  3754. WM1811_JACKDET_MODE_MASK,
  3755. WM1811_JACKDET_MODE_AUDIO);
  3756. return 0;
  3757. }
  3758. #endif
  3759. static const struct dev_pm_ops wm8994_pm_ops = {
  3760. SET_SYSTEM_SLEEP_PM_OPS(wm8994_suspend, wm8994_resume)
  3761. };
  3762. static struct platform_driver wm8994_codec_driver = {
  3763. .driver = {
  3764. .name = "wm8994-codec",
  3765. .owner = THIS_MODULE,
  3766. .pm = &wm8994_pm_ops,
  3767. },
  3768. .probe = wm8994_probe,
  3769. .remove = wm8994_remove,
  3770. };
  3771. module_platform_driver(wm8994_codec_driver);
  3772. MODULE_DESCRIPTION("ASoC WM8994 driver");
  3773. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  3774. MODULE_LICENSE("GPL");
  3775. MODULE_ALIAS("platform:wm8994-codec");