sata_sis.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364
  1. /*
  2. * sata_sis.c - Silicon Integrated Systems SATA
  3. *
  4. * Maintained by: Uwe Koziolek
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004 Uwe Koziolek
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * Hardware documentation available under NDA.
  30. *
  31. */
  32. #include <linux/kernel.h>
  33. #include <linux/module.h>
  34. #include <linux/pci.h>
  35. #include <linux/init.h>
  36. #include <linux/blkdev.h>
  37. #include <linux/delay.h>
  38. #include <linux/interrupt.h>
  39. #include <linux/device.h>
  40. #include <scsi/scsi_host.h>
  41. #include <linux/libata.h>
  42. #include "sis.h"
  43. #define DRV_NAME "sata_sis"
  44. #define DRV_VERSION "1.0"
  45. enum {
  46. sis_180 = 0,
  47. SIS_SCR_PCI_BAR = 5,
  48. /* PCI configuration registers */
  49. SIS_GENCTL = 0x54, /* IDE General Control register */
  50. SIS_SCR_BASE = 0xc0, /* sata0 phy SCR registers */
  51. SIS180_SATA1_OFS = 0x10, /* offset from sata0->sata1 phy regs */
  52. SIS182_SATA1_OFS = 0x20, /* offset from sata0->sata1 phy regs */
  53. SIS_PMR = 0x90, /* port mapping register */
  54. SIS_PMR_COMBINED = 0x30,
  55. /* random bits */
  56. SIS_FLAG_CFGSCR = (1 << 30), /* host flag: SCRs via PCI cfg */
  57. GENCTL_IOMAPPED_SCR = (1 << 26), /* if set, SCRs are in IO space */
  58. };
  59. static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  60. static int sis_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
  61. static int sis_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
  62. static const struct pci_device_id sis_pci_tbl[] = {
  63. { PCI_VDEVICE(SI, 0x0180), sis_180 }, /* SiS 964/180 */
  64. { PCI_VDEVICE(SI, 0x0181), sis_180 }, /* SiS 964/180 */
  65. { PCI_VDEVICE(SI, 0x0182), sis_180 }, /* SiS 965/965L */
  66. { PCI_VDEVICE(SI, 0x0183), sis_180 }, /* SiS 965/965L */
  67. { PCI_VDEVICE(SI, 0x1182), sis_180 }, /* SiS 966/680 */
  68. { PCI_VDEVICE(SI, 0x1183), sis_180 }, /* SiS 966/966L/968/680 */
  69. { } /* terminate list */
  70. };
  71. static struct pci_driver sis_pci_driver = {
  72. .name = DRV_NAME,
  73. .id_table = sis_pci_tbl,
  74. .probe = sis_init_one,
  75. .remove = ata_pci_remove_one,
  76. };
  77. static struct scsi_host_template sis_sht = {
  78. ATA_BMDMA_SHT(DRV_NAME),
  79. };
  80. static const struct ata_port_operations sis_ops = {
  81. .tf_load = ata_tf_load,
  82. .tf_read = ata_tf_read,
  83. .check_status = ata_check_status,
  84. .exec_command = ata_exec_command,
  85. .dev_select = ata_std_dev_select,
  86. .bmdma_setup = ata_bmdma_setup,
  87. .bmdma_start = ata_bmdma_start,
  88. .bmdma_stop = ata_bmdma_stop,
  89. .bmdma_status = ata_bmdma_status,
  90. .qc_prep = ata_qc_prep,
  91. .qc_issue = ata_qc_issue_prot,
  92. .data_xfer = ata_data_xfer,
  93. .mode_filter = ata_pci_default_filter,
  94. .freeze = ata_bmdma_freeze,
  95. .thaw = ata_bmdma_thaw,
  96. .error_handler = ata_bmdma_error_handler,
  97. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  98. .irq_clear = ata_bmdma_irq_clear,
  99. .irq_on = ata_irq_on,
  100. .scr_read = sis_scr_read,
  101. .scr_write = sis_scr_write,
  102. .port_start = ata_sff_port_start,
  103. };
  104. static const struct ata_port_info sis_port_info = {
  105. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY,
  106. .pio_mask = 0x1f,
  107. .mwdma_mask = 0x7,
  108. .udma_mask = ATA_UDMA6,
  109. .port_ops = &sis_ops,
  110. };
  111. MODULE_AUTHOR("Uwe Koziolek");
  112. MODULE_DESCRIPTION("low-level driver for Silicon Integratad Systems SATA controller");
  113. MODULE_LICENSE("GPL");
  114. MODULE_DEVICE_TABLE(pci, sis_pci_tbl);
  115. MODULE_VERSION(DRV_VERSION);
  116. static unsigned int get_scr_cfg_addr(struct ata_port *ap, unsigned int sc_reg)
  117. {
  118. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  119. unsigned int addr = SIS_SCR_BASE + (4 * sc_reg);
  120. u8 pmr;
  121. if (ap->port_no) {
  122. switch (pdev->device) {
  123. case 0x0180:
  124. case 0x0181:
  125. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  126. if ((pmr & SIS_PMR_COMBINED) == 0)
  127. addr += SIS180_SATA1_OFS;
  128. break;
  129. case 0x0182:
  130. case 0x0183:
  131. case 0x1182:
  132. addr += SIS182_SATA1_OFS;
  133. break;
  134. }
  135. }
  136. return addr;
  137. }
  138. static u32 sis_scr_cfg_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  139. {
  140. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  141. unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
  142. u32 val2 = 0;
  143. u8 pmr;
  144. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  145. return 0xffffffff;
  146. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  147. pci_read_config_dword(pdev, cfg_addr, val);
  148. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  149. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  150. pci_read_config_dword(pdev, cfg_addr+0x10, &val2);
  151. *val |= val2;
  152. *val &= 0xfffffffb; /* avoid problems with powerdowned ports */
  153. return 0;
  154. }
  155. static void sis_scr_cfg_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  156. {
  157. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  158. unsigned int cfg_addr = get_scr_cfg_addr(ap, sc_reg);
  159. u8 pmr;
  160. if (sc_reg == SCR_ERROR) /* doesn't exist in PCI cfg space */
  161. return;
  162. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  163. pci_write_config_dword(pdev, cfg_addr, val);
  164. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  165. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  166. pci_write_config_dword(pdev, cfg_addr+0x10, val);
  167. }
  168. static int sis_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  169. {
  170. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  171. u8 pmr;
  172. if (sc_reg > SCR_CONTROL)
  173. return -EINVAL;
  174. if (ap->flags & SIS_FLAG_CFGSCR)
  175. return sis_scr_cfg_read(ap, sc_reg, val);
  176. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  177. *val = ioread32(ap->ioaddr.scr_addr + (sc_reg * 4));
  178. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  179. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  180. *val |= ioread32(ap->ioaddr.scr_addr + (sc_reg * 4) + 0x10);
  181. *val &= 0xfffffffb;
  182. return 0;
  183. }
  184. static int sis_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  185. {
  186. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  187. u8 pmr;
  188. if (sc_reg > SCR_CONTROL)
  189. return -EINVAL;
  190. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  191. if (ap->flags & SIS_FLAG_CFGSCR)
  192. sis_scr_cfg_write(ap, sc_reg, val);
  193. else {
  194. iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  195. if ((pdev->device == 0x0182) || (pdev->device == 0x0183) ||
  196. (pdev->device == 0x1182) || (pmr & SIS_PMR_COMBINED))
  197. iowrite32(val, ap->ioaddr.scr_addr + (sc_reg * 4)+0x10);
  198. }
  199. return 0;
  200. }
  201. static int sis_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  202. {
  203. static int printed_version;
  204. struct ata_port_info pi = sis_port_info;
  205. const struct ata_port_info *ppi[] = { &pi, &pi };
  206. struct ata_host *host;
  207. u32 genctl, val;
  208. u8 pmr;
  209. u8 port2_start = 0x20;
  210. int rc;
  211. if (!printed_version++)
  212. dev_printk(KERN_INFO, &pdev->dev, "version " DRV_VERSION "\n");
  213. rc = pcim_enable_device(pdev);
  214. if (rc)
  215. return rc;
  216. /* check and see if the SCRs are in IO space or PCI cfg space */
  217. pci_read_config_dword(pdev, SIS_GENCTL, &genctl);
  218. if ((genctl & GENCTL_IOMAPPED_SCR) == 0)
  219. pi.flags |= SIS_FLAG_CFGSCR;
  220. /* if hardware thinks SCRs are in IO space, but there are
  221. * no IO resources assigned, change to PCI cfg space.
  222. */
  223. if ((!(pi.flags & SIS_FLAG_CFGSCR)) &&
  224. ((pci_resource_start(pdev, SIS_SCR_PCI_BAR) == 0) ||
  225. (pci_resource_len(pdev, SIS_SCR_PCI_BAR) < 128))) {
  226. genctl &= ~GENCTL_IOMAPPED_SCR;
  227. pci_write_config_dword(pdev, SIS_GENCTL, genctl);
  228. pi.flags |= SIS_FLAG_CFGSCR;
  229. }
  230. pci_read_config_byte(pdev, SIS_PMR, &pmr);
  231. switch (ent->device) {
  232. case 0x0180:
  233. case 0x0181:
  234. /* The PATA-handling is provided by pata_sis */
  235. switch (pmr & 0x30) {
  236. case 0x10:
  237. ppi[1] = &sis_info133_for_sata;
  238. break;
  239. case 0x30:
  240. ppi[0] = &sis_info133_for_sata;
  241. break;
  242. }
  243. if ((pmr & SIS_PMR_COMBINED) == 0) {
  244. dev_printk(KERN_INFO, &pdev->dev,
  245. "Detected SiS 180/181/964 chipset in SATA mode\n");
  246. port2_start = 64;
  247. } else {
  248. dev_printk(KERN_INFO, &pdev->dev,
  249. "Detected SiS 180/181 chipset in combined mode\n");
  250. port2_start = 0;
  251. pi.flags |= ATA_FLAG_SLAVE_POSS;
  252. }
  253. break;
  254. case 0x0182:
  255. case 0x0183:
  256. pci_read_config_dword(pdev, 0x6C, &val);
  257. if (val & (1L << 31)) {
  258. dev_printk(KERN_INFO, &pdev->dev,
  259. "Detected SiS 182/965 chipset\n");
  260. pi.flags |= ATA_FLAG_SLAVE_POSS;
  261. } else {
  262. dev_printk(KERN_INFO, &pdev->dev,
  263. "Detected SiS 182/965L chipset\n");
  264. }
  265. break;
  266. case 0x1182:
  267. dev_printk(KERN_INFO, &pdev->dev,
  268. "Detected SiS 1182/966/680 SATA controller\n");
  269. pi.flags |= ATA_FLAG_SLAVE_POSS;
  270. break;
  271. case 0x1183:
  272. dev_printk(KERN_INFO, &pdev->dev,
  273. "Detected SiS 1183/966/966L/968/680 controller in PATA mode\n");
  274. ppi[0] = &sis_info133_for_sata;
  275. ppi[1] = &sis_info133_for_sata;
  276. break;
  277. }
  278. rc = ata_pci_prepare_sff_host(pdev, ppi, &host);
  279. if (rc)
  280. return rc;
  281. if (!(pi.flags & SIS_FLAG_CFGSCR)) {
  282. void __iomem *mmio;
  283. rc = pcim_iomap_regions(pdev, 1 << SIS_SCR_PCI_BAR, DRV_NAME);
  284. if (rc)
  285. return rc;
  286. mmio = host->iomap[SIS_SCR_PCI_BAR];
  287. host->ports[0]->ioaddr.scr_addr = mmio;
  288. host->ports[1]->ioaddr.scr_addr = mmio + port2_start;
  289. }
  290. pci_set_master(pdev);
  291. pci_intx(pdev, 1);
  292. return ata_host_activate(host, pdev->irq, ata_interrupt, IRQF_SHARED,
  293. &sis_sht);
  294. }
  295. static int __init sis_init(void)
  296. {
  297. return pci_register_driver(&sis_pci_driver);
  298. }
  299. static void __exit sis_exit(void)
  300. {
  301. pci_unregister_driver(&sis_pci_driver);
  302. }
  303. module_init(sis_init);
  304. module_exit(sis_exit);