sata_sil.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2005 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Documentation for SiI 3112:
  31. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  32. *
  33. * Other errata and documentation available under NDA.
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_sil"
  47. #define DRV_VERSION "2.3"
  48. enum {
  49. SIL_MMIO_BAR = 5,
  50. /*
  51. * host flags
  52. */
  53. SIL_FLAG_NO_SATA_IRQ = (1 << 28),
  54. SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
  55. SIL_FLAG_MOD15WRITE = (1 << 30),
  56. SIL_DFL_PORT_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  57. ATA_FLAG_MMIO,
  58. /*
  59. * Controller IDs
  60. */
  61. sil_3112 = 0,
  62. sil_3112_no_sata_irq = 1,
  63. sil_3512 = 2,
  64. sil_3114 = 3,
  65. /*
  66. * Register offsets
  67. */
  68. SIL_SYSCFG = 0x48,
  69. /*
  70. * Register bits
  71. */
  72. /* SYSCFG */
  73. SIL_MASK_IDE0_INT = (1 << 22),
  74. SIL_MASK_IDE1_INT = (1 << 23),
  75. SIL_MASK_IDE2_INT = (1 << 24),
  76. SIL_MASK_IDE3_INT = (1 << 25),
  77. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  78. SIL_MASK_4PORT = SIL_MASK_2PORT |
  79. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  80. /* BMDMA/BMDMA2 */
  81. SIL_INTR_STEERING = (1 << 1),
  82. SIL_DMA_ENABLE = (1 << 0), /* DMA run switch */
  83. SIL_DMA_RDWR = (1 << 3), /* DMA Rd-Wr */
  84. SIL_DMA_SATA_IRQ = (1 << 4), /* OR of all SATA IRQs */
  85. SIL_DMA_ACTIVE = (1 << 16), /* DMA running */
  86. SIL_DMA_ERROR = (1 << 17), /* PCI bus error */
  87. SIL_DMA_COMPLETE = (1 << 18), /* cmd complete / IRQ pending */
  88. SIL_DMA_N_SATA_IRQ = (1 << 6), /* SATA_IRQ for the next channel */
  89. SIL_DMA_N_ACTIVE = (1 << 24), /* ACTIVE for the next channel */
  90. SIL_DMA_N_ERROR = (1 << 25), /* ERROR for the next channel */
  91. SIL_DMA_N_COMPLETE = (1 << 26), /* COMPLETE for the next channel */
  92. /* SIEN */
  93. SIL_SIEN_N = (1 << 16), /* triggered by SError.N */
  94. /*
  95. * Others
  96. */
  97. SIL_QUIRK_MOD15WRITE = (1 << 0),
  98. SIL_QUIRK_UDMA5MAX = (1 << 1),
  99. };
  100. static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  101. #ifdef CONFIG_PM
  102. static int sil_pci_device_resume(struct pci_dev *pdev);
  103. #endif
  104. static void sil_dev_config(struct ata_device *dev);
  105. static int sil_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
  106. static int sil_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
  107. static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed);
  108. static void sil_freeze(struct ata_port *ap);
  109. static void sil_thaw(struct ata_port *ap);
  110. static const struct pci_device_id sil_pci_tbl[] = {
  111. { PCI_VDEVICE(CMD, 0x3112), sil_3112 },
  112. { PCI_VDEVICE(CMD, 0x0240), sil_3112 },
  113. { PCI_VDEVICE(CMD, 0x3512), sil_3512 },
  114. { PCI_VDEVICE(CMD, 0x3114), sil_3114 },
  115. { PCI_VDEVICE(ATI, 0x436e), sil_3112 },
  116. { PCI_VDEVICE(ATI, 0x4379), sil_3112_no_sata_irq },
  117. { PCI_VDEVICE(ATI, 0x437a), sil_3112_no_sata_irq },
  118. { } /* terminate list */
  119. };
  120. /* TODO firmware versions should be added - eric */
  121. static const struct sil_drivelist {
  122. const char *product;
  123. unsigned int quirk;
  124. } sil_blacklist [] = {
  125. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  126. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  127. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  128. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  129. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  130. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  131. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  132. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  133. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  134. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  135. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  136. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  137. { }
  138. };
  139. static struct pci_driver sil_pci_driver = {
  140. .name = DRV_NAME,
  141. .id_table = sil_pci_tbl,
  142. .probe = sil_init_one,
  143. .remove = ata_pci_remove_one,
  144. #ifdef CONFIG_PM
  145. .suspend = ata_pci_device_suspend,
  146. .resume = sil_pci_device_resume,
  147. #endif
  148. };
  149. static struct scsi_host_template sil_sht = {
  150. ATA_BMDMA_SHT(DRV_NAME),
  151. };
  152. static const struct ata_port_operations sil_ops = {
  153. .dev_config = sil_dev_config,
  154. .tf_load = ata_tf_load,
  155. .tf_read = ata_tf_read,
  156. .check_status = ata_check_status,
  157. .exec_command = ata_exec_command,
  158. .dev_select = ata_std_dev_select,
  159. .set_mode = sil_set_mode,
  160. .mode_filter = ata_pci_default_filter,
  161. .bmdma_setup = ata_bmdma_setup,
  162. .bmdma_start = ata_bmdma_start,
  163. .bmdma_stop = ata_bmdma_stop,
  164. .bmdma_status = ata_bmdma_status,
  165. .qc_prep = ata_qc_prep,
  166. .qc_issue = ata_qc_issue_prot,
  167. .data_xfer = ata_data_xfer,
  168. .freeze = sil_freeze,
  169. .thaw = sil_thaw,
  170. .error_handler = ata_bmdma_error_handler,
  171. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  172. .irq_clear = ata_bmdma_irq_clear,
  173. .irq_on = ata_irq_on,
  174. .scr_read = sil_scr_read,
  175. .scr_write = sil_scr_write,
  176. .port_start = ata_sff_port_start,
  177. };
  178. static const struct ata_port_info sil_port_info[] = {
  179. /* sil_3112 */
  180. {
  181. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE,
  182. .pio_mask = 0x1f, /* pio0-4 */
  183. .mwdma_mask = 0x07, /* mwdma0-2 */
  184. .udma_mask = ATA_UDMA5,
  185. .port_ops = &sil_ops,
  186. },
  187. /* sil_3112_no_sata_irq */
  188. {
  189. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_MOD15WRITE |
  190. SIL_FLAG_NO_SATA_IRQ,
  191. .pio_mask = 0x1f, /* pio0-4 */
  192. .mwdma_mask = 0x07, /* mwdma0-2 */
  193. .udma_mask = ATA_UDMA5,
  194. .port_ops = &sil_ops,
  195. },
  196. /* sil_3512 */
  197. {
  198. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  199. .pio_mask = 0x1f, /* pio0-4 */
  200. .mwdma_mask = 0x07, /* mwdma0-2 */
  201. .udma_mask = ATA_UDMA5,
  202. .port_ops = &sil_ops,
  203. },
  204. /* sil_3114 */
  205. {
  206. .flags = SIL_DFL_PORT_FLAGS | SIL_FLAG_RERR_ON_DMA_ACT,
  207. .pio_mask = 0x1f, /* pio0-4 */
  208. .mwdma_mask = 0x07, /* mwdma0-2 */
  209. .udma_mask = ATA_UDMA5,
  210. .port_ops = &sil_ops,
  211. },
  212. };
  213. /* per-port register offsets */
  214. /* TODO: we can probably calculate rather than use a table */
  215. static const struct {
  216. unsigned long tf; /* ATA taskfile register block */
  217. unsigned long ctl; /* ATA control/altstatus register block */
  218. unsigned long bmdma; /* DMA register block */
  219. unsigned long bmdma2; /* DMA register block #2 */
  220. unsigned long fifo_cfg; /* FIFO Valid Byte Count and Control */
  221. unsigned long scr; /* SATA control register block */
  222. unsigned long sien; /* SATA Interrupt Enable register */
  223. unsigned long xfer_mode;/* data transfer mode register */
  224. unsigned long sfis_cfg; /* SATA FIS reception config register */
  225. } sil_port[] = {
  226. /* port 0 ... */
  227. /* tf ctl bmdma bmdma2 fifo scr sien mode sfis */
  228. { 0x80, 0x8A, 0x0, 0x10, 0x40, 0x100, 0x148, 0xb4, 0x14c },
  229. { 0xC0, 0xCA, 0x8, 0x18, 0x44, 0x180, 0x1c8, 0xf4, 0x1cc },
  230. { 0x280, 0x28A, 0x200, 0x210, 0x240, 0x300, 0x348, 0x2b4, 0x34c },
  231. { 0x2C0, 0x2CA, 0x208, 0x218, 0x244, 0x380, 0x3c8, 0x2f4, 0x3cc },
  232. /* ... port 3 */
  233. };
  234. MODULE_AUTHOR("Jeff Garzik");
  235. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  236. MODULE_LICENSE("GPL");
  237. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  238. MODULE_VERSION(DRV_VERSION);
  239. static int slow_down;
  240. module_param(slow_down, int, 0444);
  241. MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
  242. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  243. {
  244. u8 cache_line = 0;
  245. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  246. return cache_line;
  247. }
  248. /**
  249. * sil_set_mode - wrap set_mode functions
  250. * @link: link to set up
  251. * @r_failed: returned device when we fail
  252. *
  253. * Wrap the libata method for device setup as after the setup we need
  254. * to inspect the results and do some configuration work
  255. */
  256. static int sil_set_mode(struct ata_link *link, struct ata_device **r_failed)
  257. {
  258. struct ata_port *ap = link->ap;
  259. void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
  260. void __iomem *addr = mmio_base + sil_port[ap->port_no].xfer_mode;
  261. struct ata_device *dev;
  262. u32 tmp, dev_mode[2] = { };
  263. int rc;
  264. rc = ata_do_set_mode(link, r_failed);
  265. if (rc)
  266. return rc;
  267. ata_link_for_each_dev(dev, link) {
  268. if (!ata_dev_enabled(dev))
  269. dev_mode[dev->devno] = 0; /* PIO0/1/2 */
  270. else if (dev->flags & ATA_DFLAG_PIO)
  271. dev_mode[dev->devno] = 1; /* PIO3/4 */
  272. else
  273. dev_mode[dev->devno] = 3; /* UDMA */
  274. /* value 2 indicates MDMA */
  275. }
  276. tmp = readl(addr);
  277. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  278. tmp |= dev_mode[0];
  279. tmp |= (dev_mode[1] << 4);
  280. writel(tmp, addr);
  281. readl(addr); /* flush */
  282. return 0;
  283. }
  284. static inline void __iomem *sil_scr_addr(struct ata_port *ap,
  285. unsigned int sc_reg)
  286. {
  287. void __iomem *offset = ap->ioaddr.scr_addr;
  288. switch (sc_reg) {
  289. case SCR_STATUS:
  290. return offset + 4;
  291. case SCR_ERROR:
  292. return offset + 8;
  293. case SCR_CONTROL:
  294. return offset;
  295. default:
  296. /* do nothing */
  297. break;
  298. }
  299. return NULL;
  300. }
  301. static int sil_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
  302. {
  303. void __iomem *mmio = sil_scr_addr(ap, sc_reg);
  304. if (mmio) {
  305. *val = readl(mmio);
  306. return 0;
  307. }
  308. return -EINVAL;
  309. }
  310. static int sil_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
  311. {
  312. void __iomem *mmio = sil_scr_addr(ap, sc_reg);
  313. if (mmio) {
  314. writel(val, mmio);
  315. return 0;
  316. }
  317. return -EINVAL;
  318. }
  319. static void sil_host_intr(struct ata_port *ap, u32 bmdma2)
  320. {
  321. struct ata_eh_info *ehi = &ap->link.eh_info;
  322. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->link.active_tag);
  323. u8 status;
  324. if (unlikely(bmdma2 & SIL_DMA_SATA_IRQ)) {
  325. u32 serror;
  326. /* SIEN doesn't mask SATA IRQs on some 3112s. Those
  327. * controllers continue to assert IRQ as long as
  328. * SError bits are pending. Clear SError immediately.
  329. */
  330. sil_scr_read(ap, SCR_ERROR, &serror);
  331. sil_scr_write(ap, SCR_ERROR, serror);
  332. /* Sometimes spurious interrupts occur, double check
  333. * it's PHYRDY CHG.
  334. */
  335. if (serror & SERR_PHYRDY_CHG) {
  336. ap->link.eh_info.serror |= serror;
  337. goto freeze;
  338. }
  339. if (!(bmdma2 & SIL_DMA_COMPLETE))
  340. return;
  341. }
  342. if (unlikely(!qc || (qc->tf.flags & ATA_TFLAG_POLLING))) {
  343. /* this sometimes happens, just clear IRQ */
  344. ata_chk_status(ap);
  345. return;
  346. }
  347. /* Check whether we are expecting interrupt in this state */
  348. switch (ap->hsm_task_state) {
  349. case HSM_ST_FIRST:
  350. /* Some pre-ATAPI-4 devices assert INTRQ
  351. * at this state when ready to receive CDB.
  352. */
  353. /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
  354. * The flag was turned on only for atapi devices. No
  355. * need to check ata_is_atapi(qc->tf.protocol) again.
  356. */
  357. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  358. goto err_hsm;
  359. break;
  360. case HSM_ST_LAST:
  361. if (ata_is_dma(qc->tf.protocol)) {
  362. /* clear DMA-Start bit */
  363. ap->ops->bmdma_stop(qc);
  364. if (bmdma2 & SIL_DMA_ERROR) {
  365. qc->err_mask |= AC_ERR_HOST_BUS;
  366. ap->hsm_task_state = HSM_ST_ERR;
  367. }
  368. }
  369. break;
  370. case HSM_ST:
  371. break;
  372. default:
  373. goto err_hsm;
  374. }
  375. /* check main status, clearing INTRQ */
  376. status = ata_chk_status(ap);
  377. if (unlikely(status & ATA_BUSY))
  378. goto err_hsm;
  379. /* ack bmdma irq events */
  380. ata_bmdma_irq_clear(ap);
  381. /* kick HSM in the ass */
  382. ata_hsm_move(ap, qc, status, 0);
  383. if (unlikely(qc->err_mask) && ata_is_dma(qc->tf.protocol))
  384. ata_ehi_push_desc(ehi, "BMDMA2 stat 0x%x", bmdma2);
  385. return;
  386. err_hsm:
  387. qc->err_mask |= AC_ERR_HSM;
  388. freeze:
  389. ata_port_freeze(ap);
  390. }
  391. static irqreturn_t sil_interrupt(int irq, void *dev_instance)
  392. {
  393. struct ata_host *host = dev_instance;
  394. void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
  395. int handled = 0;
  396. int i;
  397. spin_lock(&host->lock);
  398. for (i = 0; i < host->n_ports; i++) {
  399. struct ata_port *ap = host->ports[i];
  400. u32 bmdma2 = readl(mmio_base + sil_port[ap->port_no].bmdma2);
  401. if (unlikely(!ap || ap->flags & ATA_FLAG_DISABLED))
  402. continue;
  403. /* turn off SATA_IRQ if not supported */
  404. if (ap->flags & SIL_FLAG_NO_SATA_IRQ)
  405. bmdma2 &= ~SIL_DMA_SATA_IRQ;
  406. if (bmdma2 == 0xffffffff ||
  407. !(bmdma2 & (SIL_DMA_COMPLETE | SIL_DMA_SATA_IRQ)))
  408. continue;
  409. sil_host_intr(ap, bmdma2);
  410. handled = 1;
  411. }
  412. spin_unlock(&host->lock);
  413. return IRQ_RETVAL(handled);
  414. }
  415. static void sil_freeze(struct ata_port *ap)
  416. {
  417. void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
  418. u32 tmp;
  419. /* global IRQ mask doesn't block SATA IRQ, turn off explicitly */
  420. writel(0, mmio_base + sil_port[ap->port_no].sien);
  421. /* plug IRQ */
  422. tmp = readl(mmio_base + SIL_SYSCFG);
  423. tmp |= SIL_MASK_IDE0_INT << ap->port_no;
  424. writel(tmp, mmio_base + SIL_SYSCFG);
  425. readl(mmio_base + SIL_SYSCFG); /* flush */
  426. }
  427. static void sil_thaw(struct ata_port *ap)
  428. {
  429. void __iomem *mmio_base = ap->host->iomap[SIL_MMIO_BAR];
  430. u32 tmp;
  431. /* clear IRQ */
  432. ata_chk_status(ap);
  433. ata_bmdma_irq_clear(ap);
  434. /* turn on SATA IRQ if supported */
  435. if (!(ap->flags & SIL_FLAG_NO_SATA_IRQ))
  436. writel(SIL_SIEN_N, mmio_base + sil_port[ap->port_no].sien);
  437. /* turn on IRQ */
  438. tmp = readl(mmio_base + SIL_SYSCFG);
  439. tmp &= ~(SIL_MASK_IDE0_INT << ap->port_no);
  440. writel(tmp, mmio_base + SIL_SYSCFG);
  441. }
  442. /**
  443. * sil_dev_config - Apply device/host-specific errata fixups
  444. * @dev: Device to be examined
  445. *
  446. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  447. * device is known to be present, this function is called.
  448. * We apply two errata fixups which are specific to Silicon Image,
  449. * a Seagate and a Maxtor fixup.
  450. *
  451. * For certain Seagate devices, we must limit the maximum sectors
  452. * to under 8K.
  453. *
  454. * For certain Maxtor devices, we must not program the drive
  455. * beyond udma5.
  456. *
  457. * Both fixups are unfairly pessimistic. As soon as I get more
  458. * information on these errata, I will create a more exhaustive
  459. * list, and apply the fixups to only the specific
  460. * devices/hosts/firmwares that need it.
  461. *
  462. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  463. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  464. * pessimistic fix for the following reasons...
  465. * - There seems to be less info on it, only one device gleaned off the
  466. * Windows driver, maybe only one is affected. More info would be greatly
  467. * appreciated.
  468. * - But then again UDMA5 is hardly anything to complain about
  469. */
  470. static void sil_dev_config(struct ata_device *dev)
  471. {
  472. struct ata_port *ap = dev->link->ap;
  473. int print_info = ap->link.eh_context.i.flags & ATA_EHI_PRINTINFO;
  474. unsigned int n, quirks = 0;
  475. unsigned char model_num[ATA_ID_PROD_LEN + 1];
  476. ata_id_c_string(dev->id, model_num, ATA_ID_PROD, sizeof(model_num));
  477. for (n = 0; sil_blacklist[n].product; n++)
  478. if (!strcmp(sil_blacklist[n].product, model_num)) {
  479. quirks = sil_blacklist[n].quirk;
  480. break;
  481. }
  482. /* limit requests to 15 sectors */
  483. if (slow_down ||
  484. ((ap->flags & SIL_FLAG_MOD15WRITE) &&
  485. (quirks & SIL_QUIRK_MOD15WRITE))) {
  486. if (print_info)
  487. ata_dev_printk(dev, KERN_INFO, "applying Seagate "
  488. "errata fix (mod15write workaround)\n");
  489. dev->max_sectors = 15;
  490. return;
  491. }
  492. /* limit to udma5 */
  493. if (quirks & SIL_QUIRK_UDMA5MAX) {
  494. if (print_info)
  495. ata_dev_printk(dev, KERN_INFO, "applying Maxtor "
  496. "errata fix %s\n", model_num);
  497. dev->udma_mask &= ATA_UDMA5;
  498. return;
  499. }
  500. }
  501. static void sil_init_controller(struct ata_host *host)
  502. {
  503. struct pci_dev *pdev = to_pci_dev(host->dev);
  504. void __iomem *mmio_base = host->iomap[SIL_MMIO_BAR];
  505. u8 cls;
  506. u32 tmp;
  507. int i;
  508. /* Initialize FIFO PCI bus arbitration */
  509. cls = sil_get_device_cache_line(pdev);
  510. if (cls) {
  511. cls >>= 3;
  512. cls++; /* cls = (line_size/8)+1 */
  513. for (i = 0; i < host->n_ports; i++)
  514. writew(cls << 8 | cls,
  515. mmio_base + sil_port[i].fifo_cfg);
  516. } else
  517. dev_printk(KERN_WARNING, &pdev->dev,
  518. "cache line size not set. Driver may not function\n");
  519. /* Apply R_ERR on DMA activate FIS errata workaround */
  520. if (host->ports[0]->flags & SIL_FLAG_RERR_ON_DMA_ACT) {
  521. int cnt;
  522. for (i = 0, cnt = 0; i < host->n_ports; i++) {
  523. tmp = readl(mmio_base + sil_port[i].sfis_cfg);
  524. if ((tmp & 0x3) != 0x01)
  525. continue;
  526. if (!cnt)
  527. dev_printk(KERN_INFO, &pdev->dev,
  528. "Applying R_ERR on DMA activate "
  529. "FIS errata fix\n");
  530. writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
  531. cnt++;
  532. }
  533. }
  534. if (host->n_ports == 4) {
  535. /* flip the magic "make 4 ports work" bit */
  536. tmp = readl(mmio_base + sil_port[2].bmdma);
  537. if ((tmp & SIL_INTR_STEERING) == 0)
  538. writel(tmp | SIL_INTR_STEERING,
  539. mmio_base + sil_port[2].bmdma);
  540. }
  541. }
  542. static int sil_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  543. {
  544. static int printed_version;
  545. int board_id = ent->driver_data;
  546. const struct ata_port_info *ppi[] = { &sil_port_info[board_id], NULL };
  547. struct ata_host *host;
  548. void __iomem *mmio_base;
  549. int n_ports, rc;
  550. unsigned int i;
  551. if (!printed_version++)
  552. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  553. /* allocate host */
  554. n_ports = 2;
  555. if (board_id == sil_3114)
  556. n_ports = 4;
  557. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  558. if (!host)
  559. return -ENOMEM;
  560. /* acquire resources and fill host */
  561. rc = pcim_enable_device(pdev);
  562. if (rc)
  563. return rc;
  564. rc = pcim_iomap_regions(pdev, 1 << SIL_MMIO_BAR, DRV_NAME);
  565. if (rc == -EBUSY)
  566. pcim_pin_device(pdev);
  567. if (rc)
  568. return rc;
  569. host->iomap = pcim_iomap_table(pdev);
  570. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  571. if (rc)
  572. return rc;
  573. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  574. if (rc)
  575. return rc;
  576. mmio_base = host->iomap[SIL_MMIO_BAR];
  577. for (i = 0; i < host->n_ports; i++) {
  578. struct ata_port *ap = host->ports[i];
  579. struct ata_ioports *ioaddr = &ap->ioaddr;
  580. ioaddr->cmd_addr = mmio_base + sil_port[i].tf;
  581. ioaddr->altstatus_addr =
  582. ioaddr->ctl_addr = mmio_base + sil_port[i].ctl;
  583. ioaddr->bmdma_addr = mmio_base + sil_port[i].bmdma;
  584. ioaddr->scr_addr = mmio_base + sil_port[i].scr;
  585. ata_std_ports(ioaddr);
  586. ata_port_pbar_desc(ap, SIL_MMIO_BAR, -1, "mmio");
  587. ata_port_pbar_desc(ap, SIL_MMIO_BAR, sil_port[i].tf, "tf");
  588. }
  589. /* initialize and activate */
  590. sil_init_controller(host);
  591. pci_set_master(pdev);
  592. return ata_host_activate(host, pdev->irq, sil_interrupt, IRQF_SHARED,
  593. &sil_sht);
  594. }
  595. #ifdef CONFIG_PM
  596. static int sil_pci_device_resume(struct pci_dev *pdev)
  597. {
  598. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  599. int rc;
  600. rc = ata_pci_device_do_resume(pdev);
  601. if (rc)
  602. return rc;
  603. sil_init_controller(host);
  604. ata_host_resume(host);
  605. return 0;
  606. }
  607. #endif
  608. static int __init sil_init(void)
  609. {
  610. return pci_register_driver(&sil_pci_driver);
  611. }
  612. static void __exit sil_exit(void)
  613. {
  614. pci_unregister_driver(&sil_pci_driver);
  615. }
  616. module_init(sil_init);
  617. module_exit(sil_exit);