pata_serverworks.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598
  1. /*
  2. * pata_serverworks.c - Serverworks PATA for new ATA layer
  3. * (C) 2005 Red Hat Inc
  4. * Alan Cox <alan@redhat.com>
  5. *
  6. * based upon
  7. *
  8. * serverworks.c
  9. *
  10. * Copyright (C) 1998-2000 Michel Aubry
  11. * Copyright (C) 1998-2000 Andrzej Krzysztofowicz
  12. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  13. * Portions copyright (c) 2001 Sun Microsystems
  14. *
  15. *
  16. * RCC/ServerWorks IDE driver for Linux
  17. *
  18. * OSB4: `Open South Bridge' IDE Interface (fn 1)
  19. * supports UDMA mode 2 (33 MB/s)
  20. *
  21. * CSB5: `Champion South Bridge' IDE Interface (fn 1)
  22. * all revisions support UDMA mode 4 (66 MB/s)
  23. * revision A2.0 and up support UDMA mode 5 (100 MB/s)
  24. *
  25. * *** The CSB5 does not provide ANY register ***
  26. * *** to detect 80-conductor cable presence. ***
  27. *
  28. * CSB6: `Champion South Bridge' IDE Interface (optional: third channel)
  29. *
  30. * Documentation:
  31. * Available under NDA only. Errata info very hard to get.
  32. */
  33. #include <linux/kernel.h>
  34. #include <linux/module.h>
  35. #include <linux/pci.h>
  36. #include <linux/init.h>
  37. #include <linux/blkdev.h>
  38. #include <linux/delay.h>
  39. #include <scsi/scsi_host.h>
  40. #include <linux/libata.h>
  41. #define DRV_NAME "pata_serverworks"
  42. #define DRV_VERSION "0.4.3"
  43. #define SVWKS_CSB5_REVISION_NEW 0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */
  44. #define SVWKS_CSB6_REVISION 0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */
  45. /* Seagate Barracuda ATA IV Family drives in UDMA mode 5
  46. * can overrun their FIFOs when used with the CSB5 */
  47. static const char *csb_bad_ata100[] = {
  48. "ST320011A",
  49. "ST340016A",
  50. "ST360021A",
  51. "ST380021A",
  52. NULL
  53. };
  54. /**
  55. * dell_cable - Dell serverworks cable detection
  56. * @ap: ATA port to do cable detect
  57. *
  58. * Dell hide the 40/80 pin select for their interfaces in the top two
  59. * bits of the subsystem ID.
  60. */
  61. static int dell_cable(struct ata_port *ap) {
  62. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  63. if (pdev->subsystem_device & (1 << (ap->port_no + 14)))
  64. return ATA_CBL_PATA80;
  65. return ATA_CBL_PATA40;
  66. }
  67. /**
  68. * sun_cable - Sun Cobalt 'Alpine' cable detection
  69. * @ap: ATA port to do cable select
  70. *
  71. * Cobalt CSB5 IDE hides the 40/80pin in the top two bits of the
  72. * subsystem ID the same as dell. We could use one function but we may
  73. * need to extend the Dell one in future
  74. */
  75. static int sun_cable(struct ata_port *ap) {
  76. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  77. if (pdev->subsystem_device & (1 << (ap->port_no + 14)))
  78. return ATA_CBL_PATA80;
  79. return ATA_CBL_PATA40;
  80. }
  81. /**
  82. * osb4_cable - OSB4 cable detect
  83. * @ap: ATA port to check
  84. *
  85. * The OSB4 isn't UDMA66 capable so this is easy
  86. */
  87. static int osb4_cable(struct ata_port *ap) {
  88. return ATA_CBL_PATA40;
  89. }
  90. /**
  91. * csb_cable - CSB5/6 cable detect
  92. * @ap: ATA port to check
  93. *
  94. * Serverworks default arrangement is to use the drive side detection
  95. * only.
  96. */
  97. static int csb_cable(struct ata_port *ap) {
  98. return ATA_CBL_PATA_UNK;
  99. }
  100. struct sv_cable_table {
  101. int device;
  102. int subvendor;
  103. int (*cable_detect)(struct ata_port *ap);
  104. };
  105. /*
  106. * Note that we don't copy the old serverworks code because the old
  107. * code contains obvious mistakes
  108. */
  109. static struct sv_cable_table cable_detect[] = {
  110. { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_DELL, dell_cable },
  111. { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_VENDOR_ID_DELL, dell_cable },
  112. { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_VENDOR_ID_SUN, sun_cable },
  113. { PCI_DEVICE_ID_SERVERWORKS_OSB4IDE, PCI_ANY_ID, osb4_cable },
  114. { PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, PCI_ANY_ID, csb_cable },
  115. { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE, PCI_ANY_ID, csb_cable },
  116. { PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2, PCI_ANY_ID, csb_cable },
  117. { PCI_DEVICE_ID_SERVERWORKS_HT1000IDE, PCI_ANY_ID, csb_cable },
  118. { }
  119. };
  120. /**
  121. * serverworks_cable_detect - cable detection
  122. * @ap: ATA port
  123. * @deadline: deadline jiffies for the operation
  124. *
  125. * Perform cable detection according to the device and subvendor
  126. * identifications
  127. */
  128. static int serverworks_cable_detect(struct ata_port *ap)
  129. {
  130. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  131. struct sv_cable_table *cb = cable_detect;
  132. while(cb->device) {
  133. if (cb->device == pdev->device &&
  134. (cb->subvendor == pdev->subsystem_vendor ||
  135. cb->subvendor == PCI_ANY_ID)) {
  136. return cb->cable_detect(ap);
  137. }
  138. cb++;
  139. }
  140. BUG();
  141. return -1; /* kill compiler warning */
  142. }
  143. /**
  144. * serverworks_is_csb - Check for CSB or OSB
  145. * @pdev: PCI device to check
  146. *
  147. * Returns true if the device being checked is known to be a CSB
  148. * series device.
  149. */
  150. static u8 serverworks_is_csb(struct pci_dev *pdev)
  151. {
  152. switch (pdev->device) {
  153. case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
  154. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
  155. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
  156. case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
  157. return 1;
  158. default:
  159. break;
  160. }
  161. return 0;
  162. }
  163. /**
  164. * serverworks_osb4_filter - mode selection filter
  165. * @adev: ATA device
  166. * @mask: Mask of proposed modes
  167. *
  168. * Filter the offered modes for the device to apply controller
  169. * specific rules. OSB4 requires no UDMA for disks due to a FIFO
  170. * bug we hit.
  171. */
  172. static unsigned long serverworks_osb4_filter(struct ata_device *adev, unsigned long mask)
  173. {
  174. if (adev->class == ATA_DEV_ATA)
  175. mask &= ~ATA_MASK_UDMA;
  176. return ata_pci_default_filter(adev, mask);
  177. }
  178. /**
  179. * serverworks_csb_filter - mode selection filter
  180. * @adev: ATA device
  181. * @mask: Mask of proposed modes
  182. *
  183. * Check the blacklist and disable UDMA5 if matched
  184. */
  185. static unsigned long serverworks_csb_filter(struct ata_device *adev, unsigned long mask)
  186. {
  187. const char *p;
  188. char model_num[ATA_ID_PROD_LEN + 1];
  189. int i;
  190. /* Disk, UDMA */
  191. if (adev->class != ATA_DEV_ATA)
  192. return ata_pci_default_filter(adev, mask);
  193. /* Actually do need to check */
  194. ata_id_c_string(adev->id, model_num, ATA_ID_PROD, sizeof(model_num));
  195. for (i = 0; (p = csb_bad_ata100[i]) != NULL; i++) {
  196. if (!strcmp(p, model_num))
  197. mask &= ~(0xE0 << ATA_SHIFT_UDMA);
  198. }
  199. return ata_pci_default_filter(adev, mask);
  200. }
  201. /**
  202. * serverworks_set_piomode - set initial PIO mode data
  203. * @ap: ATA interface
  204. * @adev: ATA device
  205. *
  206. * Program the OSB4/CSB5 timing registers for PIO. The PIO register
  207. * load is done as a simple lookup.
  208. */
  209. static void serverworks_set_piomode(struct ata_port *ap, struct ata_device *adev)
  210. {
  211. static const u8 pio_mode[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 };
  212. int offset = 1 + 2 * ap->port_no - adev->devno;
  213. int devbits = (2 * ap->port_no + adev->devno) * 4;
  214. u16 csb5_pio;
  215. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  216. int pio = adev->pio_mode - XFER_PIO_0;
  217. pci_write_config_byte(pdev, 0x40 + offset, pio_mode[pio]);
  218. /* The OSB4 just requires the timing but the CSB series want the
  219. mode number as well */
  220. if (serverworks_is_csb(pdev)) {
  221. pci_read_config_word(pdev, 0x4A, &csb5_pio);
  222. csb5_pio &= ~(0x0F << devbits);
  223. pci_write_config_byte(pdev, 0x4A, csb5_pio | (pio << devbits));
  224. }
  225. }
  226. /**
  227. * serverworks_set_dmamode - set initial DMA mode data
  228. * @ap: ATA interface
  229. * @adev: ATA device
  230. *
  231. * Program the MWDMA/UDMA modes for the serverworks OSB4/CSB5
  232. * chipset. The MWDMA mode values are pulled from a lookup table
  233. * while the chipset uses mode number for UDMA.
  234. */
  235. static void serverworks_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  236. {
  237. static const u8 dma_mode[] = { 0x77, 0x21, 0x20 };
  238. int offset = 1 + 2 * ap->port_no - adev->devno;
  239. int devbits = 2 * ap->port_no + adev->devno;
  240. u8 ultra;
  241. u8 ultra_cfg;
  242. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  243. pci_read_config_byte(pdev, 0x54, &ultra_cfg);
  244. pci_read_config_byte(pdev, 0x56 + ap->port_no, &ultra);
  245. ultra &= ~(0x0F << (adev->devno * 4));
  246. if (adev->dma_mode >= XFER_UDMA_0) {
  247. pci_write_config_byte(pdev, 0x44 + offset, 0x20);
  248. ultra |= (adev->dma_mode - XFER_UDMA_0)
  249. << (adev->devno * 4);
  250. ultra_cfg |= (1 << devbits);
  251. } else {
  252. pci_write_config_byte(pdev, 0x44 + offset,
  253. dma_mode[adev->dma_mode - XFER_MW_DMA_0]);
  254. ultra_cfg &= ~(1 << devbits);
  255. }
  256. pci_write_config_byte(pdev, 0x56 + ap->port_no, ultra);
  257. pci_write_config_byte(pdev, 0x54, ultra_cfg);
  258. }
  259. static struct scsi_host_template serverworks_sht = {
  260. ATA_BMDMA_SHT(DRV_NAME),
  261. };
  262. static struct ata_port_operations serverworks_osb4_port_ops = {
  263. .set_piomode = serverworks_set_piomode,
  264. .set_dmamode = serverworks_set_dmamode,
  265. .mode_filter = serverworks_osb4_filter,
  266. .tf_load = ata_tf_load,
  267. .tf_read = ata_tf_read,
  268. .check_status = ata_check_status,
  269. .exec_command = ata_exec_command,
  270. .dev_select = ata_std_dev_select,
  271. .freeze = ata_bmdma_freeze,
  272. .thaw = ata_bmdma_thaw,
  273. .error_handler = ata_bmdma_error_handler,
  274. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  275. .cable_detect = serverworks_cable_detect,
  276. .bmdma_setup = ata_bmdma_setup,
  277. .bmdma_start = ata_bmdma_start,
  278. .bmdma_stop = ata_bmdma_stop,
  279. .bmdma_status = ata_bmdma_status,
  280. .qc_prep = ata_qc_prep,
  281. .qc_issue = ata_qc_issue_prot,
  282. .data_xfer = ata_data_xfer,
  283. .irq_handler = ata_interrupt,
  284. .irq_clear = ata_bmdma_irq_clear,
  285. .irq_on = ata_irq_on,
  286. .port_start = ata_sff_port_start,
  287. };
  288. static struct ata_port_operations serverworks_csb_port_ops = {
  289. .set_piomode = serverworks_set_piomode,
  290. .set_dmamode = serverworks_set_dmamode,
  291. .mode_filter = serverworks_csb_filter,
  292. .tf_load = ata_tf_load,
  293. .tf_read = ata_tf_read,
  294. .check_status = ata_check_status,
  295. .exec_command = ata_exec_command,
  296. .dev_select = ata_std_dev_select,
  297. .freeze = ata_bmdma_freeze,
  298. .thaw = ata_bmdma_thaw,
  299. .error_handler = ata_bmdma_error_handler,
  300. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  301. .cable_detect = serverworks_cable_detect,
  302. .bmdma_setup = ata_bmdma_setup,
  303. .bmdma_start = ata_bmdma_start,
  304. .bmdma_stop = ata_bmdma_stop,
  305. .bmdma_status = ata_bmdma_status,
  306. .qc_prep = ata_qc_prep,
  307. .qc_issue = ata_qc_issue_prot,
  308. .data_xfer = ata_data_xfer,
  309. .irq_handler = ata_interrupt,
  310. .irq_clear = ata_bmdma_irq_clear,
  311. .irq_on = ata_irq_on,
  312. .port_start = ata_sff_port_start,
  313. };
  314. static int serverworks_fixup_osb4(struct pci_dev *pdev)
  315. {
  316. u32 reg;
  317. struct pci_dev *isa_dev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  318. PCI_DEVICE_ID_SERVERWORKS_OSB4, NULL);
  319. if (isa_dev) {
  320. pci_read_config_dword(isa_dev, 0x64, &reg);
  321. reg &= ~0x00002000; /* disable 600ns interrupt mask */
  322. if (!(reg & 0x00004000))
  323. printk(KERN_DEBUG DRV_NAME ": UDMA not BIOS enabled.\n");
  324. reg |= 0x00004000; /* enable UDMA/33 support */
  325. pci_write_config_dword(isa_dev, 0x64, reg);
  326. pci_dev_put(isa_dev);
  327. return 0;
  328. }
  329. printk(KERN_WARNING "ata_serverworks: Unable to find bridge.\n");
  330. return -ENODEV;
  331. }
  332. static int serverworks_fixup_csb(struct pci_dev *pdev)
  333. {
  334. u8 btr;
  335. /* Third Channel Test */
  336. if (!(PCI_FUNC(pdev->devfn) & 1)) {
  337. struct pci_dev * findev = NULL;
  338. u32 reg4c = 0;
  339. findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  340. PCI_DEVICE_ID_SERVERWORKS_CSB5, NULL);
  341. if (findev) {
  342. pci_read_config_dword(findev, 0x4C, &reg4c);
  343. reg4c &= ~0x000007FF;
  344. reg4c |= 0x00000040;
  345. reg4c |= 0x00000020;
  346. pci_write_config_dword(findev, 0x4C, reg4c);
  347. pci_dev_put(findev);
  348. }
  349. } else {
  350. struct pci_dev * findev = NULL;
  351. u8 reg41 = 0;
  352. findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  353. PCI_DEVICE_ID_SERVERWORKS_CSB6, NULL);
  354. if (findev) {
  355. pci_read_config_byte(findev, 0x41, &reg41);
  356. reg41 &= ~0x40;
  357. pci_write_config_byte(findev, 0x41, reg41);
  358. pci_dev_put(findev);
  359. }
  360. }
  361. /* setup the UDMA Control register
  362. *
  363. * 1. clear bit 6 to enable DMA
  364. * 2. enable DMA modes with bits 0-1
  365. * 00 : legacy
  366. * 01 : udma2
  367. * 10 : udma2/udma4
  368. * 11 : udma2/udma4/udma5
  369. */
  370. pci_read_config_byte(pdev, 0x5A, &btr);
  371. btr &= ~0x40;
  372. if (!(PCI_FUNC(pdev->devfn) & 1))
  373. btr |= 0x2;
  374. else
  375. btr |= (pdev->revision >= SVWKS_CSB5_REVISION_NEW) ? 0x3 : 0x2;
  376. pci_write_config_byte(pdev, 0x5A, btr);
  377. return btr;
  378. }
  379. static void serverworks_fixup_ht1000(struct pci_dev *pdev)
  380. {
  381. u8 btr;
  382. /* Setup HT1000 SouthBridge Controller - Single Channel Only */
  383. pci_read_config_byte(pdev, 0x5A, &btr);
  384. btr &= ~0x40;
  385. btr |= 0x3;
  386. pci_write_config_byte(pdev, 0x5A, btr);
  387. }
  388. static int serverworks_init_one(struct pci_dev *pdev, const struct pci_device_id *id)
  389. {
  390. static const struct ata_port_info info[4] = {
  391. { /* OSB4 */
  392. .sht = &serverworks_sht,
  393. .flags = ATA_FLAG_SLAVE_POSS,
  394. .pio_mask = 0x1f,
  395. .mwdma_mask = 0x07,
  396. .udma_mask = 0x07,
  397. .port_ops = &serverworks_osb4_port_ops
  398. }, { /* OSB4 no UDMA */
  399. .sht = &serverworks_sht,
  400. .flags = ATA_FLAG_SLAVE_POSS,
  401. .pio_mask = 0x1f,
  402. .mwdma_mask = 0x07,
  403. .udma_mask = 0x00,
  404. .port_ops = &serverworks_osb4_port_ops
  405. }, { /* CSB5 */
  406. .sht = &serverworks_sht,
  407. .flags = ATA_FLAG_SLAVE_POSS,
  408. .pio_mask = 0x1f,
  409. .mwdma_mask = 0x07,
  410. .udma_mask = ATA_UDMA4,
  411. .port_ops = &serverworks_csb_port_ops
  412. }, { /* CSB5 - later revisions*/
  413. .sht = &serverworks_sht,
  414. .flags = ATA_FLAG_SLAVE_POSS,
  415. .pio_mask = 0x1f,
  416. .mwdma_mask = 0x07,
  417. .udma_mask = ATA_UDMA5,
  418. .port_ops = &serverworks_csb_port_ops
  419. }
  420. };
  421. const struct ata_port_info *ppi[] = { &info[id->driver_data], NULL };
  422. int rc;
  423. rc = pcim_enable_device(pdev);
  424. if (rc)
  425. return rc;
  426. /* Force master latency timer to 64 PCI clocks */
  427. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
  428. /* OSB4 : South Bridge and IDE */
  429. if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) {
  430. /* Select non UDMA capable OSB4 if we can't do fixups */
  431. if ( serverworks_fixup_osb4(pdev) < 0)
  432. ppi[0] = &info[1];
  433. }
  434. /* setup CSB5/CSB6 : South Bridge and IDE option RAID */
  435. else if ((pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) ||
  436. (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
  437. (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) {
  438. /* If the returned btr is the newer revision then
  439. select the right info block */
  440. if (serverworks_fixup_csb(pdev) == 3)
  441. ppi[0] = &info[3];
  442. /* Is this the 3rd channel CSB6 IDE ? */
  443. if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)
  444. ppi[1] = &ata_dummy_port_info;
  445. }
  446. /* setup HT1000E */
  447. else if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE)
  448. serverworks_fixup_ht1000(pdev);
  449. if (pdev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE)
  450. ata_pci_clear_simplex(pdev);
  451. return ata_pci_init_one(pdev, ppi);
  452. }
  453. #ifdef CONFIG_PM
  454. static int serverworks_reinit_one(struct pci_dev *pdev)
  455. {
  456. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  457. int rc;
  458. rc = ata_pci_device_do_resume(pdev);
  459. if (rc)
  460. return rc;
  461. /* Force master latency timer to 64 PCI clocks */
  462. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0x40);
  463. switch (pdev->device) {
  464. case PCI_DEVICE_ID_SERVERWORKS_OSB4IDE:
  465. serverworks_fixup_osb4(pdev);
  466. break;
  467. case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
  468. ata_pci_clear_simplex(pdev);
  469. /* fall through */
  470. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
  471. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
  472. serverworks_fixup_csb(pdev);
  473. break;
  474. case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
  475. serverworks_fixup_ht1000(pdev);
  476. break;
  477. }
  478. ata_host_resume(host);
  479. return 0;
  480. }
  481. #endif
  482. static const struct pci_device_id serverworks[] = {
  483. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE), 0},
  484. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE), 2},
  485. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE), 2},
  486. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2), 2},
  487. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE), 2},
  488. { },
  489. };
  490. static struct pci_driver serverworks_pci_driver = {
  491. .name = DRV_NAME,
  492. .id_table = serverworks,
  493. .probe = serverworks_init_one,
  494. .remove = ata_pci_remove_one,
  495. #ifdef CONFIG_PM
  496. .suspend = ata_pci_device_suspend,
  497. .resume = serverworks_reinit_one,
  498. #endif
  499. };
  500. static int __init serverworks_init(void)
  501. {
  502. return pci_register_driver(&serverworks_pci_driver);
  503. }
  504. static void __exit serverworks_exit(void)
  505. {
  506. pci_unregister_driver(&serverworks_pci_driver);
  507. }
  508. MODULE_AUTHOR("Alan Cox");
  509. MODULE_DESCRIPTION("low-level driver for Serverworks OSB4/CSB5/CSB6");
  510. MODULE_LICENSE("GPL");
  511. MODULE_DEVICE_TABLE(pci, serverworks);
  512. MODULE_VERSION(DRV_VERSION);
  513. module_init(serverworks_init);
  514. module_exit(serverworks_exit);