be_cmds.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535
  1. /*
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static struct be_cmd_priv_map cmd_priv_map[] = {
  21. {
  22. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  23. CMD_SUBSYSTEM_ETH,
  24. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  25. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  26. },
  27. {
  28. OPCODE_COMMON_GET_FLOW_CONTROL,
  29. CMD_SUBSYSTEM_COMMON,
  30. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  31. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  32. },
  33. {
  34. OPCODE_COMMON_SET_FLOW_CONTROL,
  35. CMD_SUBSYSTEM_COMMON,
  36. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  37. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  38. },
  39. {
  40. OPCODE_ETH_GET_PPORT_STATS,
  41. CMD_SUBSYSTEM_ETH,
  42. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  43. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  44. },
  45. {
  46. OPCODE_COMMON_GET_PHY_DETAILS,
  47. CMD_SUBSYSTEM_COMMON,
  48. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  49. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  50. }
  51. };
  52. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode,
  53. u8 subsystem)
  54. {
  55. int i;
  56. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  57. u32 cmd_privileges = adapter->cmd_privileges;
  58. for (i = 0; i < num_entries; i++)
  59. if (opcode == cmd_priv_map[i].opcode &&
  60. subsystem == cmd_priv_map[i].subsystem)
  61. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  62. return false;
  63. return true;
  64. }
  65. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  66. {
  67. return wrb->payload.embedded_payload;
  68. }
  69. static void be_mcc_notify(struct be_adapter *adapter)
  70. {
  71. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  72. u32 val = 0;
  73. if (be_error(adapter))
  74. return;
  75. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  76. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  77. wmb();
  78. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  79. }
  80. /* To check if valid bit is set, check the entire word as we don't know
  81. * the endianness of the data (old entry is host endian while a new entry is
  82. * little endian) */
  83. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  84. {
  85. u32 flags;
  86. if (compl->flags != 0) {
  87. flags = le32_to_cpu(compl->flags);
  88. if (flags & CQE_FLAGS_VALID_MASK) {
  89. compl->flags = flags;
  90. return true;
  91. }
  92. }
  93. return false;
  94. }
  95. /* Need to reset the entire word that houses the valid bit */
  96. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  97. {
  98. compl->flags = 0;
  99. }
  100. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  101. {
  102. unsigned long addr;
  103. addr = tag1;
  104. addr = ((addr << 16) << 16) | tag0;
  105. return (void *)addr;
  106. }
  107. static int be_mcc_compl_process(struct be_adapter *adapter,
  108. struct be_mcc_compl *compl)
  109. {
  110. u16 compl_status, extd_status;
  111. struct be_cmd_resp_hdr *resp_hdr;
  112. u8 opcode = 0, subsystem = 0;
  113. /* Just swap the status to host endian; mcc tag is opaquely copied
  114. * from mcc_wrb */
  115. be_dws_le_to_cpu(compl, 4);
  116. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  117. CQE_STATUS_COMPL_MASK;
  118. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  119. if (resp_hdr) {
  120. opcode = resp_hdr->opcode;
  121. subsystem = resp_hdr->subsystem;
  122. }
  123. if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
  124. (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
  125. (subsystem == CMD_SUBSYSTEM_COMMON)) {
  126. adapter->flash_status = compl_status;
  127. complete(&adapter->flash_compl);
  128. }
  129. if (compl_status == MCC_STATUS_SUCCESS) {
  130. if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
  131. (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
  132. (subsystem == CMD_SUBSYSTEM_ETH)) {
  133. be_parse_stats(adapter);
  134. adapter->stats_cmd_sent = false;
  135. }
  136. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  137. subsystem == CMD_SUBSYSTEM_COMMON) {
  138. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  139. (void *)resp_hdr;
  140. adapter->drv_stats.be_on_die_temperature =
  141. resp->on_die_temperature;
  142. }
  143. } else {
  144. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
  145. adapter->be_get_temp_freq = 0;
  146. if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
  147. compl_status == MCC_STATUS_ILLEGAL_REQUEST)
  148. goto done;
  149. if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  150. dev_warn(&adapter->pdev->dev,
  151. "VF is not privileged to issue opcode %d-%d\n",
  152. opcode, subsystem);
  153. } else {
  154. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  155. CQE_STATUS_EXTD_MASK;
  156. dev_err(&adapter->pdev->dev,
  157. "opcode %d-%d failed:status %d-%d\n",
  158. opcode, subsystem, compl_status, extd_status);
  159. }
  160. }
  161. done:
  162. return compl_status;
  163. }
  164. /* Link state evt is a string of bytes; no need for endian swapping */
  165. static void be_async_link_state_process(struct be_adapter *adapter,
  166. struct be_async_event_link_state *evt)
  167. {
  168. /* When link status changes, link speed must be re-queried from FW */
  169. adapter->phy.link_speed = -1;
  170. /* Ignore physical link event */
  171. if (lancer_chip(adapter) &&
  172. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  173. return;
  174. /* For the initial link status do not rely on the ASYNC event as
  175. * it may not be received in some cases.
  176. */
  177. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  178. be_link_status_update(adapter, evt->port_link_status);
  179. }
  180. /* Grp5 CoS Priority evt */
  181. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  182. struct be_async_event_grp5_cos_priority *evt)
  183. {
  184. if (evt->valid) {
  185. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  186. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  187. adapter->recommended_prio =
  188. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  189. }
  190. }
  191. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  192. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  193. struct be_async_event_grp5_qos_link_speed *evt)
  194. {
  195. if (adapter->phy.link_speed >= 0 &&
  196. evt->physical_port == adapter->port_num)
  197. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  198. }
  199. /*Grp5 PVID evt*/
  200. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  201. struct be_async_event_grp5_pvid_state *evt)
  202. {
  203. if (evt->enabled)
  204. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  205. else
  206. adapter->pvid = 0;
  207. }
  208. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  209. u32 trailer, struct be_mcc_compl *evt)
  210. {
  211. u8 event_type = 0;
  212. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  213. ASYNC_TRAILER_EVENT_TYPE_MASK;
  214. switch (event_type) {
  215. case ASYNC_EVENT_COS_PRIORITY:
  216. be_async_grp5_cos_priority_process(adapter,
  217. (struct be_async_event_grp5_cos_priority *)evt);
  218. break;
  219. case ASYNC_EVENT_QOS_SPEED:
  220. be_async_grp5_qos_speed_process(adapter,
  221. (struct be_async_event_grp5_qos_link_speed *)evt);
  222. break;
  223. case ASYNC_EVENT_PVID_STATE:
  224. be_async_grp5_pvid_state_process(adapter,
  225. (struct be_async_event_grp5_pvid_state *)evt);
  226. break;
  227. default:
  228. dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
  229. break;
  230. }
  231. }
  232. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  233. u32 trailer, struct be_mcc_compl *cmp)
  234. {
  235. u8 event_type = 0;
  236. struct be_async_event_qnq *evt = (struct be_async_event_qnq *) cmp;
  237. event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
  238. ASYNC_TRAILER_EVENT_TYPE_MASK;
  239. switch (event_type) {
  240. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  241. if (evt->valid)
  242. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  243. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  244. break;
  245. default:
  246. dev_warn(&adapter->pdev->dev, "Unknown debug event\n");
  247. break;
  248. }
  249. }
  250. static inline bool is_link_state_evt(u32 trailer)
  251. {
  252. return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  253. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  254. ASYNC_EVENT_CODE_LINK_STATE;
  255. }
  256. static inline bool is_grp5_evt(u32 trailer)
  257. {
  258. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  259. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  260. ASYNC_EVENT_CODE_GRP_5);
  261. }
  262. static inline bool is_dbg_evt(u32 trailer)
  263. {
  264. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  265. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  266. ASYNC_EVENT_CODE_QNQ);
  267. }
  268. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  269. {
  270. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  271. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  272. if (be_mcc_compl_is_new(compl)) {
  273. queue_tail_inc(mcc_cq);
  274. return compl;
  275. }
  276. return NULL;
  277. }
  278. void be_async_mcc_enable(struct be_adapter *adapter)
  279. {
  280. spin_lock_bh(&adapter->mcc_cq_lock);
  281. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  282. adapter->mcc_obj.rearm_cq = true;
  283. spin_unlock_bh(&adapter->mcc_cq_lock);
  284. }
  285. void be_async_mcc_disable(struct be_adapter *adapter)
  286. {
  287. spin_lock_bh(&adapter->mcc_cq_lock);
  288. adapter->mcc_obj.rearm_cq = false;
  289. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  290. spin_unlock_bh(&adapter->mcc_cq_lock);
  291. }
  292. int be_process_mcc(struct be_adapter *adapter)
  293. {
  294. struct be_mcc_compl *compl;
  295. int num = 0, status = 0;
  296. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  297. spin_lock(&adapter->mcc_cq_lock);
  298. while ((compl = be_mcc_compl_get(adapter))) {
  299. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  300. /* Interpret flags as an async trailer */
  301. if (is_link_state_evt(compl->flags))
  302. be_async_link_state_process(adapter,
  303. (struct be_async_event_link_state *) compl);
  304. else if (is_grp5_evt(compl->flags))
  305. be_async_grp5_evt_process(adapter,
  306. compl->flags, compl);
  307. else if (is_dbg_evt(compl->flags))
  308. be_async_dbg_evt_process(adapter,
  309. compl->flags, compl);
  310. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  311. status = be_mcc_compl_process(adapter, compl);
  312. atomic_dec(&mcc_obj->q.used);
  313. }
  314. be_mcc_compl_use(compl);
  315. num++;
  316. }
  317. if (num)
  318. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  319. spin_unlock(&adapter->mcc_cq_lock);
  320. return status;
  321. }
  322. /* Wait till no more pending mcc requests are present */
  323. static int be_mcc_wait_compl(struct be_adapter *adapter)
  324. {
  325. #define mcc_timeout 120000 /* 12s timeout */
  326. int i, status = 0;
  327. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  328. for (i = 0; i < mcc_timeout; i++) {
  329. if (be_error(adapter))
  330. return -EIO;
  331. local_bh_disable();
  332. status = be_process_mcc(adapter);
  333. local_bh_enable();
  334. if (atomic_read(&mcc_obj->q.used) == 0)
  335. break;
  336. udelay(100);
  337. }
  338. if (i == mcc_timeout) {
  339. dev_err(&adapter->pdev->dev, "FW not responding\n");
  340. adapter->fw_timeout = true;
  341. return -EIO;
  342. }
  343. return status;
  344. }
  345. /* Notify MCC requests and wait for completion */
  346. static int be_mcc_notify_wait(struct be_adapter *adapter)
  347. {
  348. int status;
  349. struct be_mcc_wrb *wrb;
  350. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  351. u16 index = mcc_obj->q.head;
  352. struct be_cmd_resp_hdr *resp;
  353. index_dec(&index, mcc_obj->q.len);
  354. wrb = queue_index_node(&mcc_obj->q, index);
  355. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  356. be_mcc_notify(adapter);
  357. status = be_mcc_wait_compl(adapter);
  358. if (status == -EIO)
  359. goto out;
  360. status = resp->status;
  361. out:
  362. return status;
  363. }
  364. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  365. {
  366. int msecs = 0;
  367. u32 ready;
  368. do {
  369. if (be_error(adapter))
  370. return -EIO;
  371. ready = ioread32(db);
  372. if (ready == 0xffffffff)
  373. return -1;
  374. ready &= MPU_MAILBOX_DB_RDY_MASK;
  375. if (ready)
  376. break;
  377. if (msecs > 4000) {
  378. dev_err(&adapter->pdev->dev, "FW not responding\n");
  379. adapter->fw_timeout = true;
  380. be_detect_error(adapter);
  381. return -1;
  382. }
  383. msleep(1);
  384. msecs++;
  385. } while (true);
  386. return 0;
  387. }
  388. /*
  389. * Insert the mailbox address into the doorbell in two steps
  390. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  391. */
  392. static int be_mbox_notify_wait(struct be_adapter *adapter)
  393. {
  394. int status;
  395. u32 val = 0;
  396. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  397. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  398. struct be_mcc_mailbox *mbox = mbox_mem->va;
  399. struct be_mcc_compl *compl = &mbox->compl;
  400. /* wait for ready to be set */
  401. status = be_mbox_db_ready_wait(adapter, db);
  402. if (status != 0)
  403. return status;
  404. val |= MPU_MAILBOX_DB_HI_MASK;
  405. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  406. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  407. iowrite32(val, db);
  408. /* wait for ready to be set */
  409. status = be_mbox_db_ready_wait(adapter, db);
  410. if (status != 0)
  411. return status;
  412. val = 0;
  413. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  414. val |= (u32)(mbox_mem->dma >> 4) << 2;
  415. iowrite32(val, db);
  416. status = be_mbox_db_ready_wait(adapter, db);
  417. if (status != 0)
  418. return status;
  419. /* A cq entry has been made now */
  420. if (be_mcc_compl_is_new(compl)) {
  421. status = be_mcc_compl_process(adapter, &mbox->compl);
  422. be_mcc_compl_use(compl);
  423. if (status)
  424. return status;
  425. } else {
  426. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  427. return -1;
  428. }
  429. return 0;
  430. }
  431. static u16 be_POST_stage_get(struct be_adapter *adapter)
  432. {
  433. u32 sem;
  434. if (BEx_chip(adapter))
  435. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  436. else
  437. pci_read_config_dword(adapter->pdev,
  438. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  439. return sem & POST_STAGE_MASK;
  440. }
  441. int lancer_wait_ready(struct be_adapter *adapter)
  442. {
  443. #define SLIPORT_READY_TIMEOUT 30
  444. u32 sliport_status;
  445. int status = 0, i;
  446. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  447. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  448. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  449. break;
  450. msleep(1000);
  451. }
  452. if (i == SLIPORT_READY_TIMEOUT)
  453. status = -1;
  454. return status;
  455. }
  456. static bool lancer_provisioning_error(struct be_adapter *adapter)
  457. {
  458. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  459. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  460. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  461. sliport_err1 = ioread32(adapter->db +
  462. SLIPORT_ERROR1_OFFSET);
  463. sliport_err2 = ioread32(adapter->db +
  464. SLIPORT_ERROR2_OFFSET);
  465. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  466. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  467. return true;
  468. }
  469. return false;
  470. }
  471. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  472. {
  473. int status;
  474. u32 sliport_status, err, reset_needed;
  475. bool resource_error;
  476. resource_error = lancer_provisioning_error(adapter);
  477. if (resource_error)
  478. return -EAGAIN;
  479. status = lancer_wait_ready(adapter);
  480. if (!status) {
  481. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  482. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  483. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  484. if (err && reset_needed) {
  485. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  486. adapter->db + SLIPORT_CONTROL_OFFSET);
  487. /* check adapter has corrected the error */
  488. status = lancer_wait_ready(adapter);
  489. sliport_status = ioread32(adapter->db +
  490. SLIPORT_STATUS_OFFSET);
  491. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  492. SLIPORT_STATUS_RN_MASK);
  493. if (status || sliport_status)
  494. status = -1;
  495. } else if (err || reset_needed) {
  496. status = -1;
  497. }
  498. }
  499. /* Stop error recovery if error is not recoverable.
  500. * No resource error is temporary errors and will go away
  501. * when PF provisions resources.
  502. */
  503. resource_error = lancer_provisioning_error(adapter);
  504. if (resource_error)
  505. status = -EAGAIN;
  506. return status;
  507. }
  508. int be_fw_wait_ready(struct be_adapter *adapter)
  509. {
  510. u16 stage;
  511. int status, timeout = 0;
  512. struct device *dev = &adapter->pdev->dev;
  513. if (lancer_chip(adapter)) {
  514. status = lancer_wait_ready(adapter);
  515. return status;
  516. }
  517. do {
  518. stage = be_POST_stage_get(adapter);
  519. if (stage == POST_STAGE_ARMFW_RDY)
  520. return 0;
  521. dev_info(dev, "Waiting for POST, %ds elapsed\n",
  522. timeout);
  523. if (msleep_interruptible(2000)) {
  524. dev_err(dev, "Waiting for POST aborted\n");
  525. return -EINTR;
  526. }
  527. timeout += 2;
  528. } while (timeout < 60);
  529. dev_err(dev, "POST timeout; stage=0x%x\n", stage);
  530. return -1;
  531. }
  532. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  533. {
  534. return &wrb->payload.sgl[0];
  535. }
  536. /* Don't touch the hdr after it's prepared */
  537. /* mem will be NULL for embedded commands */
  538. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  539. u8 subsystem, u8 opcode, int cmd_len,
  540. struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
  541. {
  542. struct be_sge *sge;
  543. unsigned long addr = (unsigned long)req_hdr;
  544. u64 req_addr = addr;
  545. req_hdr->opcode = opcode;
  546. req_hdr->subsystem = subsystem;
  547. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  548. req_hdr->version = 0;
  549. wrb->tag0 = req_addr & 0xFFFFFFFF;
  550. wrb->tag1 = upper_32_bits(req_addr);
  551. wrb->payload_length = cmd_len;
  552. if (mem) {
  553. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  554. MCC_WRB_SGE_CNT_SHIFT;
  555. sge = nonembedded_sgl(wrb);
  556. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  557. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  558. sge->len = cpu_to_le32(mem->size);
  559. } else
  560. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  561. be_dws_cpu_to_le(wrb, 8);
  562. }
  563. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  564. struct be_dma_mem *mem)
  565. {
  566. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  567. u64 dma = (u64)mem->dma;
  568. for (i = 0; i < buf_pages; i++) {
  569. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  570. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  571. dma += PAGE_SIZE_4K;
  572. }
  573. }
  574. /* Converts interrupt delay in microseconds to multiplier value */
  575. static u32 eq_delay_to_mult(u32 usec_delay)
  576. {
  577. #define MAX_INTR_RATE 651042
  578. const u32 round = 10;
  579. u32 multiplier;
  580. if (usec_delay == 0)
  581. multiplier = 0;
  582. else {
  583. u32 interrupt_rate = 1000000 / usec_delay;
  584. /* Max delay, corresponding to the lowest interrupt rate */
  585. if (interrupt_rate == 0)
  586. multiplier = 1023;
  587. else {
  588. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  589. multiplier /= interrupt_rate;
  590. /* Round the multiplier to the closest value.*/
  591. multiplier = (multiplier + round/2) / round;
  592. multiplier = min(multiplier, (u32)1023);
  593. }
  594. }
  595. return multiplier;
  596. }
  597. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  598. {
  599. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  600. struct be_mcc_wrb *wrb
  601. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  602. memset(wrb, 0, sizeof(*wrb));
  603. return wrb;
  604. }
  605. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  606. {
  607. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  608. struct be_mcc_wrb *wrb;
  609. if (!mccq->created)
  610. return NULL;
  611. if (atomic_read(&mccq->used) >= mccq->len)
  612. return NULL;
  613. wrb = queue_head_node(mccq);
  614. queue_head_inc(mccq);
  615. atomic_inc(&mccq->used);
  616. memset(wrb, 0, sizeof(*wrb));
  617. return wrb;
  618. }
  619. /* Tell fw we're about to start firing cmds by writing a
  620. * special pattern across the wrb hdr; uses mbox
  621. */
  622. int be_cmd_fw_init(struct be_adapter *adapter)
  623. {
  624. u8 *wrb;
  625. int status;
  626. if (lancer_chip(adapter))
  627. return 0;
  628. if (mutex_lock_interruptible(&adapter->mbox_lock))
  629. return -1;
  630. wrb = (u8 *)wrb_from_mbox(adapter);
  631. *wrb++ = 0xFF;
  632. *wrb++ = 0x12;
  633. *wrb++ = 0x34;
  634. *wrb++ = 0xFF;
  635. *wrb++ = 0xFF;
  636. *wrb++ = 0x56;
  637. *wrb++ = 0x78;
  638. *wrb = 0xFF;
  639. status = be_mbox_notify_wait(adapter);
  640. mutex_unlock(&adapter->mbox_lock);
  641. return status;
  642. }
  643. /* Tell fw we're done with firing cmds by writing a
  644. * special pattern across the wrb hdr; uses mbox
  645. */
  646. int be_cmd_fw_clean(struct be_adapter *adapter)
  647. {
  648. u8 *wrb;
  649. int status;
  650. if (lancer_chip(adapter))
  651. return 0;
  652. if (mutex_lock_interruptible(&adapter->mbox_lock))
  653. return -1;
  654. wrb = (u8 *)wrb_from_mbox(adapter);
  655. *wrb++ = 0xFF;
  656. *wrb++ = 0xAA;
  657. *wrb++ = 0xBB;
  658. *wrb++ = 0xFF;
  659. *wrb++ = 0xFF;
  660. *wrb++ = 0xCC;
  661. *wrb++ = 0xDD;
  662. *wrb = 0xFF;
  663. status = be_mbox_notify_wait(adapter);
  664. mutex_unlock(&adapter->mbox_lock);
  665. return status;
  666. }
  667. int be_cmd_eq_create(struct be_adapter *adapter,
  668. struct be_queue_info *eq, int eq_delay)
  669. {
  670. struct be_mcc_wrb *wrb;
  671. struct be_cmd_req_eq_create *req;
  672. struct be_dma_mem *q_mem = &eq->dma_mem;
  673. int status;
  674. if (mutex_lock_interruptible(&adapter->mbox_lock))
  675. return -1;
  676. wrb = wrb_from_mbox(adapter);
  677. req = embedded_payload(wrb);
  678. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  679. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
  680. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  681. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  682. /* 4byte eqe*/
  683. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  684. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  685. __ilog2_u32(eq->len/256));
  686. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  687. eq_delay_to_mult(eq_delay));
  688. be_dws_cpu_to_le(req->context, sizeof(req->context));
  689. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  690. status = be_mbox_notify_wait(adapter);
  691. if (!status) {
  692. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  693. eq->id = le16_to_cpu(resp->eq_id);
  694. eq->created = true;
  695. }
  696. mutex_unlock(&adapter->mbox_lock);
  697. return status;
  698. }
  699. /* Use MCC */
  700. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  701. bool permanent, u32 if_handle, u32 pmac_id)
  702. {
  703. struct be_mcc_wrb *wrb;
  704. struct be_cmd_req_mac_query *req;
  705. int status;
  706. spin_lock_bh(&adapter->mcc_lock);
  707. wrb = wrb_from_mccq(adapter);
  708. if (!wrb) {
  709. status = -EBUSY;
  710. goto err;
  711. }
  712. req = embedded_payload(wrb);
  713. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  714. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
  715. req->type = MAC_ADDRESS_TYPE_NETWORK;
  716. if (permanent) {
  717. req->permanent = 1;
  718. } else {
  719. req->if_id = cpu_to_le16((u16) if_handle);
  720. req->pmac_id = cpu_to_le32(pmac_id);
  721. req->permanent = 0;
  722. }
  723. status = be_mcc_notify_wait(adapter);
  724. if (!status) {
  725. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  726. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  727. }
  728. err:
  729. spin_unlock_bh(&adapter->mcc_lock);
  730. return status;
  731. }
  732. /* Uses synchronous MCCQ */
  733. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  734. u32 if_id, u32 *pmac_id, u32 domain)
  735. {
  736. struct be_mcc_wrb *wrb;
  737. struct be_cmd_req_pmac_add *req;
  738. int status;
  739. spin_lock_bh(&adapter->mcc_lock);
  740. wrb = wrb_from_mccq(adapter);
  741. if (!wrb) {
  742. status = -EBUSY;
  743. goto err;
  744. }
  745. req = embedded_payload(wrb);
  746. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  747. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
  748. req->hdr.domain = domain;
  749. req->if_id = cpu_to_le32(if_id);
  750. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  751. status = be_mcc_notify_wait(adapter);
  752. if (!status) {
  753. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  754. *pmac_id = le32_to_cpu(resp->pmac_id);
  755. }
  756. err:
  757. spin_unlock_bh(&adapter->mcc_lock);
  758. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  759. status = -EPERM;
  760. return status;
  761. }
  762. /* Uses synchronous MCCQ */
  763. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  764. {
  765. struct be_mcc_wrb *wrb;
  766. struct be_cmd_req_pmac_del *req;
  767. int status;
  768. if (pmac_id == -1)
  769. return 0;
  770. spin_lock_bh(&adapter->mcc_lock);
  771. wrb = wrb_from_mccq(adapter);
  772. if (!wrb) {
  773. status = -EBUSY;
  774. goto err;
  775. }
  776. req = embedded_payload(wrb);
  777. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  778. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
  779. req->hdr.domain = dom;
  780. req->if_id = cpu_to_le32(if_id);
  781. req->pmac_id = cpu_to_le32(pmac_id);
  782. status = be_mcc_notify_wait(adapter);
  783. err:
  784. spin_unlock_bh(&adapter->mcc_lock);
  785. return status;
  786. }
  787. /* Uses Mbox */
  788. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  789. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  790. {
  791. struct be_mcc_wrb *wrb;
  792. struct be_cmd_req_cq_create *req;
  793. struct be_dma_mem *q_mem = &cq->dma_mem;
  794. void *ctxt;
  795. int status;
  796. if (mutex_lock_interruptible(&adapter->mbox_lock))
  797. return -1;
  798. wrb = wrb_from_mbox(adapter);
  799. req = embedded_payload(wrb);
  800. ctxt = &req->context;
  801. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  802. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
  803. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  804. if (BEx_chip(adapter)) {
  805. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  806. coalesce_wm);
  807. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  808. ctxt, no_delay);
  809. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  810. __ilog2_u32(cq->len/256));
  811. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  812. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  813. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  814. } else {
  815. req->hdr.version = 2;
  816. req->page_size = 1; /* 1 for 4K */
  817. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  818. no_delay);
  819. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  820. __ilog2_u32(cq->len/256));
  821. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  822. AMAP_SET_BITS(struct amap_cq_context_v2, eventable,
  823. ctxt, 1);
  824. AMAP_SET_BITS(struct amap_cq_context_v2, eqid,
  825. ctxt, eq->id);
  826. }
  827. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  828. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  829. status = be_mbox_notify_wait(adapter);
  830. if (!status) {
  831. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  832. cq->id = le16_to_cpu(resp->cq_id);
  833. cq->created = true;
  834. }
  835. mutex_unlock(&adapter->mbox_lock);
  836. return status;
  837. }
  838. static u32 be_encoded_q_len(int q_len)
  839. {
  840. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  841. if (len_encoded == 16)
  842. len_encoded = 0;
  843. return len_encoded;
  844. }
  845. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  846. struct be_queue_info *mccq,
  847. struct be_queue_info *cq)
  848. {
  849. struct be_mcc_wrb *wrb;
  850. struct be_cmd_req_mcc_ext_create *req;
  851. struct be_dma_mem *q_mem = &mccq->dma_mem;
  852. void *ctxt;
  853. int status;
  854. if (mutex_lock_interruptible(&adapter->mbox_lock))
  855. return -1;
  856. wrb = wrb_from_mbox(adapter);
  857. req = embedded_payload(wrb);
  858. ctxt = &req->context;
  859. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  860. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
  861. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  862. if (lancer_chip(adapter)) {
  863. req->hdr.version = 1;
  864. req->cq_id = cpu_to_le16(cq->id);
  865. AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
  866. be_encoded_q_len(mccq->len));
  867. AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
  868. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
  869. ctxt, cq->id);
  870. AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
  871. ctxt, 1);
  872. } else {
  873. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  874. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  875. be_encoded_q_len(mccq->len));
  876. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  877. }
  878. /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
  879. req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
  880. req->async_event_bitmap[0] |= cpu_to_le32(1 << ASYNC_EVENT_CODE_QNQ);
  881. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  882. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  883. status = be_mbox_notify_wait(adapter);
  884. if (!status) {
  885. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  886. mccq->id = le16_to_cpu(resp->id);
  887. mccq->created = true;
  888. }
  889. mutex_unlock(&adapter->mbox_lock);
  890. return status;
  891. }
  892. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  893. struct be_queue_info *mccq,
  894. struct be_queue_info *cq)
  895. {
  896. struct be_mcc_wrb *wrb;
  897. struct be_cmd_req_mcc_create *req;
  898. struct be_dma_mem *q_mem = &mccq->dma_mem;
  899. void *ctxt;
  900. int status;
  901. if (mutex_lock_interruptible(&adapter->mbox_lock))
  902. return -1;
  903. wrb = wrb_from_mbox(adapter);
  904. req = embedded_payload(wrb);
  905. ctxt = &req->context;
  906. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  907. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
  908. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  909. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  910. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  911. be_encoded_q_len(mccq->len));
  912. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  913. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  914. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  915. status = be_mbox_notify_wait(adapter);
  916. if (!status) {
  917. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  918. mccq->id = le16_to_cpu(resp->id);
  919. mccq->created = true;
  920. }
  921. mutex_unlock(&adapter->mbox_lock);
  922. return status;
  923. }
  924. int be_cmd_mccq_create(struct be_adapter *adapter,
  925. struct be_queue_info *mccq,
  926. struct be_queue_info *cq)
  927. {
  928. int status;
  929. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  930. if (status && !lancer_chip(adapter)) {
  931. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  932. "or newer to avoid conflicting priorities between NIC "
  933. "and FCoE traffic");
  934. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  935. }
  936. return status;
  937. }
  938. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  939. {
  940. struct be_mcc_wrb *wrb;
  941. struct be_cmd_req_eth_tx_create *req;
  942. struct be_queue_info *txq = &txo->q;
  943. struct be_queue_info *cq = &txo->cq;
  944. struct be_dma_mem *q_mem = &txq->dma_mem;
  945. int status, ver = 0;
  946. spin_lock_bh(&adapter->mcc_lock);
  947. wrb = wrb_from_mccq(adapter);
  948. if (!wrb) {
  949. status = -EBUSY;
  950. goto err;
  951. }
  952. req = embedded_payload(wrb);
  953. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  954. OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
  955. if (lancer_chip(adapter)) {
  956. req->hdr.version = 1;
  957. req->if_id = cpu_to_le16(adapter->if_handle);
  958. } else if (BEx_chip(adapter)) {
  959. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  960. req->hdr.version = 2;
  961. } else { /* For SH */
  962. req->hdr.version = 2;
  963. }
  964. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  965. req->ulp_num = BE_ULP1_NUM;
  966. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  967. req->cq_id = cpu_to_le16(cq->id);
  968. req->queue_size = be_encoded_q_len(txq->len);
  969. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  970. ver = req->hdr.version;
  971. status = be_mcc_notify_wait(adapter);
  972. if (!status) {
  973. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  974. txq->id = le16_to_cpu(resp->cid);
  975. if (ver == 2)
  976. txo->db_offset = le32_to_cpu(resp->db_offset);
  977. else
  978. txo->db_offset = DB_TXULP1_OFFSET;
  979. txq->created = true;
  980. }
  981. err:
  982. spin_unlock_bh(&adapter->mcc_lock);
  983. return status;
  984. }
  985. /* Uses MCC */
  986. int be_cmd_rxq_create(struct be_adapter *adapter,
  987. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  988. u32 if_id, u32 rss, u8 *rss_id)
  989. {
  990. struct be_mcc_wrb *wrb;
  991. struct be_cmd_req_eth_rx_create *req;
  992. struct be_dma_mem *q_mem = &rxq->dma_mem;
  993. int status;
  994. spin_lock_bh(&adapter->mcc_lock);
  995. wrb = wrb_from_mccq(adapter);
  996. if (!wrb) {
  997. status = -EBUSY;
  998. goto err;
  999. }
  1000. req = embedded_payload(wrb);
  1001. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1002. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1003. req->cq_id = cpu_to_le16(cq_id);
  1004. req->frag_size = fls(frag_size) - 1;
  1005. req->num_pages = 2;
  1006. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1007. req->interface_id = cpu_to_le32(if_id);
  1008. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1009. req->rss_queue = cpu_to_le32(rss);
  1010. status = be_mcc_notify_wait(adapter);
  1011. if (!status) {
  1012. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1013. rxq->id = le16_to_cpu(resp->id);
  1014. rxq->created = true;
  1015. *rss_id = resp->rss_id;
  1016. }
  1017. err:
  1018. spin_unlock_bh(&adapter->mcc_lock);
  1019. return status;
  1020. }
  1021. /* Generic destroyer function for all types of queues
  1022. * Uses Mbox
  1023. */
  1024. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1025. int queue_type)
  1026. {
  1027. struct be_mcc_wrb *wrb;
  1028. struct be_cmd_req_q_destroy *req;
  1029. u8 subsys = 0, opcode = 0;
  1030. int status;
  1031. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1032. return -1;
  1033. wrb = wrb_from_mbox(adapter);
  1034. req = embedded_payload(wrb);
  1035. switch (queue_type) {
  1036. case QTYPE_EQ:
  1037. subsys = CMD_SUBSYSTEM_COMMON;
  1038. opcode = OPCODE_COMMON_EQ_DESTROY;
  1039. break;
  1040. case QTYPE_CQ:
  1041. subsys = CMD_SUBSYSTEM_COMMON;
  1042. opcode = OPCODE_COMMON_CQ_DESTROY;
  1043. break;
  1044. case QTYPE_TXQ:
  1045. subsys = CMD_SUBSYSTEM_ETH;
  1046. opcode = OPCODE_ETH_TX_DESTROY;
  1047. break;
  1048. case QTYPE_RXQ:
  1049. subsys = CMD_SUBSYSTEM_ETH;
  1050. opcode = OPCODE_ETH_RX_DESTROY;
  1051. break;
  1052. case QTYPE_MCCQ:
  1053. subsys = CMD_SUBSYSTEM_COMMON;
  1054. opcode = OPCODE_COMMON_MCC_DESTROY;
  1055. break;
  1056. default:
  1057. BUG();
  1058. }
  1059. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1060. NULL);
  1061. req->id = cpu_to_le16(q->id);
  1062. status = be_mbox_notify_wait(adapter);
  1063. q->created = false;
  1064. mutex_unlock(&adapter->mbox_lock);
  1065. return status;
  1066. }
  1067. /* Uses MCC */
  1068. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1069. {
  1070. struct be_mcc_wrb *wrb;
  1071. struct be_cmd_req_q_destroy *req;
  1072. int status;
  1073. spin_lock_bh(&adapter->mcc_lock);
  1074. wrb = wrb_from_mccq(adapter);
  1075. if (!wrb) {
  1076. status = -EBUSY;
  1077. goto err;
  1078. }
  1079. req = embedded_payload(wrb);
  1080. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1081. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1082. req->id = cpu_to_le16(q->id);
  1083. status = be_mcc_notify_wait(adapter);
  1084. q->created = false;
  1085. err:
  1086. spin_unlock_bh(&adapter->mcc_lock);
  1087. return status;
  1088. }
  1089. /* Create an rx filtering policy configuration on an i/f
  1090. * Uses MCCQ
  1091. */
  1092. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1093. u32 *if_handle, u32 domain)
  1094. {
  1095. struct be_mcc_wrb *wrb;
  1096. struct be_cmd_req_if_create *req;
  1097. int status;
  1098. spin_lock_bh(&adapter->mcc_lock);
  1099. wrb = wrb_from_mccq(adapter);
  1100. if (!wrb) {
  1101. status = -EBUSY;
  1102. goto err;
  1103. }
  1104. req = embedded_payload(wrb);
  1105. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1106. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
  1107. req->hdr.domain = domain;
  1108. req->capability_flags = cpu_to_le32(cap_flags);
  1109. req->enable_flags = cpu_to_le32(en_flags);
  1110. req->pmac_invalid = true;
  1111. status = be_mcc_notify_wait(adapter);
  1112. if (!status) {
  1113. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  1114. *if_handle = le32_to_cpu(resp->interface_id);
  1115. /* Hack to retrieve VF's pmac-id on BE3 */
  1116. if (BE3_chip(adapter) && !be_physfn(adapter))
  1117. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1118. }
  1119. err:
  1120. spin_unlock_bh(&adapter->mcc_lock);
  1121. return status;
  1122. }
  1123. /* Uses MCCQ */
  1124. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1125. {
  1126. struct be_mcc_wrb *wrb;
  1127. struct be_cmd_req_if_destroy *req;
  1128. int status;
  1129. if (interface_id == -1)
  1130. return 0;
  1131. spin_lock_bh(&adapter->mcc_lock);
  1132. wrb = wrb_from_mccq(adapter);
  1133. if (!wrb) {
  1134. status = -EBUSY;
  1135. goto err;
  1136. }
  1137. req = embedded_payload(wrb);
  1138. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1139. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
  1140. req->hdr.domain = domain;
  1141. req->interface_id = cpu_to_le32(interface_id);
  1142. status = be_mcc_notify_wait(adapter);
  1143. err:
  1144. spin_unlock_bh(&adapter->mcc_lock);
  1145. return status;
  1146. }
  1147. /* Get stats is a non embedded command: the request is not embedded inside
  1148. * WRB but is a separate dma memory block
  1149. * Uses asynchronous MCC
  1150. */
  1151. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1152. {
  1153. struct be_mcc_wrb *wrb;
  1154. struct be_cmd_req_hdr *hdr;
  1155. int status = 0;
  1156. spin_lock_bh(&adapter->mcc_lock);
  1157. wrb = wrb_from_mccq(adapter);
  1158. if (!wrb) {
  1159. status = -EBUSY;
  1160. goto err;
  1161. }
  1162. hdr = nonemb_cmd->va;
  1163. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1164. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
  1165. /* version 1 of the cmd is not supported only by BE2 */
  1166. if (!BE2_chip(adapter))
  1167. hdr->version = 1;
  1168. be_mcc_notify(adapter);
  1169. adapter->stats_cmd_sent = true;
  1170. err:
  1171. spin_unlock_bh(&adapter->mcc_lock);
  1172. return status;
  1173. }
  1174. /* Lancer Stats */
  1175. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1176. struct be_dma_mem *nonemb_cmd)
  1177. {
  1178. struct be_mcc_wrb *wrb;
  1179. struct lancer_cmd_req_pport_stats *req;
  1180. int status = 0;
  1181. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1182. CMD_SUBSYSTEM_ETH))
  1183. return -EPERM;
  1184. spin_lock_bh(&adapter->mcc_lock);
  1185. wrb = wrb_from_mccq(adapter);
  1186. if (!wrb) {
  1187. status = -EBUSY;
  1188. goto err;
  1189. }
  1190. req = nonemb_cmd->va;
  1191. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1192. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
  1193. nonemb_cmd);
  1194. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1195. req->cmd_params.params.reset_stats = 0;
  1196. be_mcc_notify(adapter);
  1197. adapter->stats_cmd_sent = true;
  1198. err:
  1199. spin_unlock_bh(&adapter->mcc_lock);
  1200. return status;
  1201. }
  1202. static int be_mac_to_link_speed(int mac_speed)
  1203. {
  1204. switch (mac_speed) {
  1205. case PHY_LINK_SPEED_ZERO:
  1206. return 0;
  1207. case PHY_LINK_SPEED_10MBPS:
  1208. return 10;
  1209. case PHY_LINK_SPEED_100MBPS:
  1210. return 100;
  1211. case PHY_LINK_SPEED_1GBPS:
  1212. return 1000;
  1213. case PHY_LINK_SPEED_10GBPS:
  1214. return 10000;
  1215. case PHY_LINK_SPEED_20GBPS:
  1216. return 20000;
  1217. case PHY_LINK_SPEED_25GBPS:
  1218. return 25000;
  1219. case PHY_LINK_SPEED_40GBPS:
  1220. return 40000;
  1221. }
  1222. return 0;
  1223. }
  1224. /* Uses synchronous mcc
  1225. * Returns link_speed in Mbps
  1226. */
  1227. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1228. u8 *link_status, u32 dom)
  1229. {
  1230. struct be_mcc_wrb *wrb;
  1231. struct be_cmd_req_link_status *req;
  1232. int status;
  1233. spin_lock_bh(&adapter->mcc_lock);
  1234. if (link_status)
  1235. *link_status = LINK_DOWN;
  1236. wrb = wrb_from_mccq(adapter);
  1237. if (!wrb) {
  1238. status = -EBUSY;
  1239. goto err;
  1240. }
  1241. req = embedded_payload(wrb);
  1242. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1243. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
  1244. /* version 1 of the cmd is not supported only by BE2 */
  1245. if (!BE2_chip(adapter))
  1246. req->hdr.version = 1;
  1247. req->hdr.domain = dom;
  1248. status = be_mcc_notify_wait(adapter);
  1249. if (!status) {
  1250. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1251. if (link_speed) {
  1252. *link_speed = resp->link_speed ?
  1253. le16_to_cpu(resp->link_speed) * 10 :
  1254. be_mac_to_link_speed(resp->mac_speed);
  1255. if (!resp->logical_link_status)
  1256. *link_speed = 0;
  1257. }
  1258. if (link_status)
  1259. *link_status = resp->logical_link_status;
  1260. }
  1261. err:
  1262. spin_unlock_bh(&adapter->mcc_lock);
  1263. return status;
  1264. }
  1265. /* Uses synchronous mcc */
  1266. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1267. {
  1268. struct be_mcc_wrb *wrb;
  1269. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1270. int status;
  1271. spin_lock_bh(&adapter->mcc_lock);
  1272. wrb = wrb_from_mccq(adapter);
  1273. if (!wrb) {
  1274. status = -EBUSY;
  1275. goto err;
  1276. }
  1277. req = embedded_payload(wrb);
  1278. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1279. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
  1280. wrb, NULL);
  1281. be_mcc_notify(adapter);
  1282. err:
  1283. spin_unlock_bh(&adapter->mcc_lock);
  1284. return status;
  1285. }
  1286. /* Uses synchronous mcc */
  1287. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1288. {
  1289. struct be_mcc_wrb *wrb;
  1290. struct be_cmd_req_get_fat *req;
  1291. int status;
  1292. spin_lock_bh(&adapter->mcc_lock);
  1293. wrb = wrb_from_mccq(adapter);
  1294. if (!wrb) {
  1295. status = -EBUSY;
  1296. goto err;
  1297. }
  1298. req = embedded_payload(wrb);
  1299. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1300. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
  1301. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1302. status = be_mcc_notify_wait(adapter);
  1303. if (!status) {
  1304. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1305. if (log_size && resp->log_size)
  1306. *log_size = le32_to_cpu(resp->log_size) -
  1307. sizeof(u32);
  1308. }
  1309. err:
  1310. spin_unlock_bh(&adapter->mcc_lock);
  1311. return status;
  1312. }
  1313. void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1314. {
  1315. struct be_dma_mem get_fat_cmd;
  1316. struct be_mcc_wrb *wrb;
  1317. struct be_cmd_req_get_fat *req;
  1318. u32 offset = 0, total_size, buf_size,
  1319. log_offset = sizeof(u32), payload_len;
  1320. int status;
  1321. if (buf_len == 0)
  1322. return;
  1323. total_size = buf_len;
  1324. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1325. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1326. get_fat_cmd.size,
  1327. &get_fat_cmd.dma);
  1328. if (!get_fat_cmd.va) {
  1329. status = -ENOMEM;
  1330. dev_err(&adapter->pdev->dev,
  1331. "Memory allocation failure while retrieving FAT data\n");
  1332. return;
  1333. }
  1334. spin_lock_bh(&adapter->mcc_lock);
  1335. while (total_size) {
  1336. buf_size = min(total_size, (u32)60*1024);
  1337. total_size -= buf_size;
  1338. wrb = wrb_from_mccq(adapter);
  1339. if (!wrb) {
  1340. status = -EBUSY;
  1341. goto err;
  1342. }
  1343. req = get_fat_cmd.va;
  1344. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1345. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1346. OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
  1347. &get_fat_cmd);
  1348. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1349. req->read_log_offset = cpu_to_le32(log_offset);
  1350. req->read_log_length = cpu_to_le32(buf_size);
  1351. req->data_buffer_size = cpu_to_le32(buf_size);
  1352. status = be_mcc_notify_wait(adapter);
  1353. if (!status) {
  1354. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1355. memcpy(buf + offset,
  1356. resp->data_buffer,
  1357. le32_to_cpu(resp->read_log_length));
  1358. } else {
  1359. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1360. goto err;
  1361. }
  1362. offset += buf_size;
  1363. log_offset += buf_size;
  1364. }
  1365. err:
  1366. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1367. get_fat_cmd.va,
  1368. get_fat_cmd.dma);
  1369. spin_unlock_bh(&adapter->mcc_lock);
  1370. }
  1371. /* Uses synchronous mcc */
  1372. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
  1373. char *fw_on_flash)
  1374. {
  1375. struct be_mcc_wrb *wrb;
  1376. struct be_cmd_req_get_fw_version *req;
  1377. int status;
  1378. spin_lock_bh(&adapter->mcc_lock);
  1379. wrb = wrb_from_mccq(adapter);
  1380. if (!wrb) {
  1381. status = -EBUSY;
  1382. goto err;
  1383. }
  1384. req = embedded_payload(wrb);
  1385. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1386. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
  1387. status = be_mcc_notify_wait(adapter);
  1388. if (!status) {
  1389. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1390. strcpy(fw_ver, resp->firmware_version_string);
  1391. if (fw_on_flash)
  1392. strcpy(fw_on_flash, resp->fw_on_flash_version_string);
  1393. }
  1394. err:
  1395. spin_unlock_bh(&adapter->mcc_lock);
  1396. return status;
  1397. }
  1398. /* set the EQ delay interval of an EQ to specified value
  1399. * Uses async mcc
  1400. */
  1401. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  1402. {
  1403. struct be_mcc_wrb *wrb;
  1404. struct be_cmd_req_modify_eq_delay *req;
  1405. int status = 0;
  1406. spin_lock_bh(&adapter->mcc_lock);
  1407. wrb = wrb_from_mccq(adapter);
  1408. if (!wrb) {
  1409. status = -EBUSY;
  1410. goto err;
  1411. }
  1412. req = embedded_payload(wrb);
  1413. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1414. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
  1415. req->num_eq = cpu_to_le32(1);
  1416. req->delay[0].eq_id = cpu_to_le32(eq_id);
  1417. req->delay[0].phase = 0;
  1418. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  1419. be_mcc_notify(adapter);
  1420. err:
  1421. spin_unlock_bh(&adapter->mcc_lock);
  1422. return status;
  1423. }
  1424. /* Uses sycnhronous mcc */
  1425. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1426. u32 num, bool untagged, bool promiscuous)
  1427. {
  1428. struct be_mcc_wrb *wrb;
  1429. struct be_cmd_req_vlan_config *req;
  1430. int status;
  1431. spin_lock_bh(&adapter->mcc_lock);
  1432. wrb = wrb_from_mccq(adapter);
  1433. if (!wrb) {
  1434. status = -EBUSY;
  1435. goto err;
  1436. }
  1437. req = embedded_payload(wrb);
  1438. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1439. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
  1440. req->interface_id = if_id;
  1441. req->promiscuous = promiscuous;
  1442. req->untagged = untagged;
  1443. req->num_vlan = num;
  1444. if (!promiscuous) {
  1445. memcpy(req->normal_vlan, vtag_array,
  1446. req->num_vlan * sizeof(vtag_array[0]));
  1447. }
  1448. status = be_mcc_notify_wait(adapter);
  1449. err:
  1450. spin_unlock_bh(&adapter->mcc_lock);
  1451. return status;
  1452. }
  1453. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1454. {
  1455. struct be_mcc_wrb *wrb;
  1456. struct be_dma_mem *mem = &adapter->rx_filter;
  1457. struct be_cmd_req_rx_filter *req = mem->va;
  1458. int status;
  1459. spin_lock_bh(&adapter->mcc_lock);
  1460. wrb = wrb_from_mccq(adapter);
  1461. if (!wrb) {
  1462. status = -EBUSY;
  1463. goto err;
  1464. }
  1465. memset(req, 0, sizeof(*req));
  1466. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1467. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1468. wrb, mem);
  1469. req->if_id = cpu_to_le32(adapter->if_handle);
  1470. if (flags & IFF_PROMISC) {
  1471. req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1472. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1473. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1474. if (value == ON)
  1475. req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
  1476. BE_IF_FLAGS_VLAN_PROMISCUOUS |
  1477. BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1478. } else if (flags & IFF_ALLMULTI) {
  1479. req->if_flags_mask = req->if_flags =
  1480. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
  1481. } else {
  1482. struct netdev_hw_addr *ha;
  1483. int i = 0;
  1484. req->if_flags_mask = req->if_flags =
  1485. cpu_to_le32(BE_IF_FLAGS_MULTICAST);
  1486. /* Reset mcast promisc mode if already set by setting mask
  1487. * and not setting flags field
  1488. */
  1489. req->if_flags_mask |=
  1490. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1491. adapter->if_cap_flags);
  1492. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1493. netdev_for_each_mc_addr(ha, adapter->netdev)
  1494. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1495. }
  1496. status = be_mcc_notify_wait(adapter);
  1497. err:
  1498. spin_unlock_bh(&adapter->mcc_lock);
  1499. return status;
  1500. }
  1501. /* Uses synchrounous mcc */
  1502. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1503. {
  1504. struct be_mcc_wrb *wrb;
  1505. struct be_cmd_req_set_flow_control *req;
  1506. int status;
  1507. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1508. CMD_SUBSYSTEM_COMMON))
  1509. return -EPERM;
  1510. spin_lock_bh(&adapter->mcc_lock);
  1511. wrb = wrb_from_mccq(adapter);
  1512. if (!wrb) {
  1513. status = -EBUSY;
  1514. goto err;
  1515. }
  1516. req = embedded_payload(wrb);
  1517. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1518. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1519. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1520. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1521. status = be_mcc_notify_wait(adapter);
  1522. err:
  1523. spin_unlock_bh(&adapter->mcc_lock);
  1524. return status;
  1525. }
  1526. /* Uses sycn mcc */
  1527. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1528. {
  1529. struct be_mcc_wrb *wrb;
  1530. struct be_cmd_req_get_flow_control *req;
  1531. int status;
  1532. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1533. CMD_SUBSYSTEM_COMMON))
  1534. return -EPERM;
  1535. spin_lock_bh(&adapter->mcc_lock);
  1536. wrb = wrb_from_mccq(adapter);
  1537. if (!wrb) {
  1538. status = -EBUSY;
  1539. goto err;
  1540. }
  1541. req = embedded_payload(wrb);
  1542. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1543. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
  1544. status = be_mcc_notify_wait(adapter);
  1545. if (!status) {
  1546. struct be_cmd_resp_get_flow_control *resp =
  1547. embedded_payload(wrb);
  1548. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1549. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1550. }
  1551. err:
  1552. spin_unlock_bh(&adapter->mcc_lock);
  1553. return status;
  1554. }
  1555. /* Uses mbox */
  1556. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
  1557. u32 *mode, u32 *caps, u16 *asic_rev)
  1558. {
  1559. struct be_mcc_wrb *wrb;
  1560. struct be_cmd_req_query_fw_cfg *req;
  1561. int status;
  1562. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1563. return -1;
  1564. wrb = wrb_from_mbox(adapter);
  1565. req = embedded_payload(wrb);
  1566. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1567. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
  1568. status = be_mbox_notify_wait(adapter);
  1569. if (!status) {
  1570. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1571. *port_num = le32_to_cpu(resp->phys_port);
  1572. *mode = le32_to_cpu(resp->function_mode);
  1573. *caps = le32_to_cpu(resp->function_caps);
  1574. *asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1575. }
  1576. mutex_unlock(&adapter->mbox_lock);
  1577. return status;
  1578. }
  1579. /* Uses mbox */
  1580. int be_cmd_reset_function(struct be_adapter *adapter)
  1581. {
  1582. struct be_mcc_wrb *wrb;
  1583. struct be_cmd_req_hdr *req;
  1584. int status;
  1585. if (lancer_chip(adapter)) {
  1586. status = lancer_wait_ready(adapter);
  1587. if (!status) {
  1588. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1589. adapter->db + SLIPORT_CONTROL_OFFSET);
  1590. status = lancer_test_and_set_rdy_state(adapter);
  1591. }
  1592. if (status) {
  1593. dev_err(&adapter->pdev->dev,
  1594. "Adapter in non recoverable error\n");
  1595. }
  1596. return status;
  1597. }
  1598. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1599. return -1;
  1600. wrb = wrb_from_mbox(adapter);
  1601. req = embedded_payload(wrb);
  1602. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1603. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
  1604. status = be_mbox_notify_wait(adapter);
  1605. mutex_unlock(&adapter->mbox_lock);
  1606. return status;
  1607. }
  1608. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1609. u32 rss_hash_opts, u16 table_size)
  1610. {
  1611. struct be_mcc_wrb *wrb;
  1612. struct be_cmd_req_rss_config *req;
  1613. u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
  1614. 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
  1615. 0x3ea83c02, 0x4a110304};
  1616. int status;
  1617. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1618. return -1;
  1619. wrb = wrb_from_mbox(adapter);
  1620. req = embedded_payload(wrb);
  1621. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1622. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1623. req->if_id = cpu_to_le32(adapter->if_handle);
  1624. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1625. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1626. if (lancer_chip(adapter) || skyhawk_chip(adapter))
  1627. req->hdr.version = 1;
  1628. memcpy(req->cpu_table, rsstable, table_size);
  1629. memcpy(req->hash, myhash, sizeof(myhash));
  1630. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1631. status = be_mbox_notify_wait(adapter);
  1632. mutex_unlock(&adapter->mbox_lock);
  1633. return status;
  1634. }
  1635. /* Uses sync mcc */
  1636. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1637. u8 bcn, u8 sts, u8 state)
  1638. {
  1639. struct be_mcc_wrb *wrb;
  1640. struct be_cmd_req_enable_disable_beacon *req;
  1641. int status;
  1642. spin_lock_bh(&adapter->mcc_lock);
  1643. wrb = wrb_from_mccq(adapter);
  1644. if (!wrb) {
  1645. status = -EBUSY;
  1646. goto err;
  1647. }
  1648. req = embedded_payload(wrb);
  1649. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1650. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
  1651. req->port_num = port_num;
  1652. req->beacon_state = state;
  1653. req->beacon_duration = bcn;
  1654. req->status_duration = sts;
  1655. status = be_mcc_notify_wait(adapter);
  1656. err:
  1657. spin_unlock_bh(&adapter->mcc_lock);
  1658. return status;
  1659. }
  1660. /* Uses sync mcc */
  1661. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1662. {
  1663. struct be_mcc_wrb *wrb;
  1664. struct be_cmd_req_get_beacon_state *req;
  1665. int status;
  1666. spin_lock_bh(&adapter->mcc_lock);
  1667. wrb = wrb_from_mccq(adapter);
  1668. if (!wrb) {
  1669. status = -EBUSY;
  1670. goto err;
  1671. }
  1672. req = embedded_payload(wrb);
  1673. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1674. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
  1675. req->port_num = port_num;
  1676. status = be_mcc_notify_wait(adapter);
  1677. if (!status) {
  1678. struct be_cmd_resp_get_beacon_state *resp =
  1679. embedded_payload(wrb);
  1680. *state = resp->beacon_state;
  1681. }
  1682. err:
  1683. spin_unlock_bh(&adapter->mcc_lock);
  1684. return status;
  1685. }
  1686. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1687. u32 data_size, u32 data_offset,
  1688. const char *obj_name, u32 *data_written,
  1689. u8 *change_status, u8 *addn_status)
  1690. {
  1691. struct be_mcc_wrb *wrb;
  1692. struct lancer_cmd_req_write_object *req;
  1693. struct lancer_cmd_resp_write_object *resp;
  1694. void *ctxt = NULL;
  1695. int status;
  1696. spin_lock_bh(&adapter->mcc_lock);
  1697. adapter->flash_status = 0;
  1698. wrb = wrb_from_mccq(adapter);
  1699. if (!wrb) {
  1700. status = -EBUSY;
  1701. goto err_unlock;
  1702. }
  1703. req = embedded_payload(wrb);
  1704. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1705. OPCODE_COMMON_WRITE_OBJECT,
  1706. sizeof(struct lancer_cmd_req_write_object), wrb,
  1707. NULL);
  1708. ctxt = &req->context;
  1709. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1710. write_length, ctxt, data_size);
  1711. if (data_size == 0)
  1712. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1713. eof, ctxt, 1);
  1714. else
  1715. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1716. eof, ctxt, 0);
  1717. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1718. req->write_offset = cpu_to_le32(data_offset);
  1719. strcpy(req->object_name, obj_name);
  1720. req->descriptor_count = cpu_to_le32(1);
  1721. req->buf_len = cpu_to_le32(data_size);
  1722. req->addr_low = cpu_to_le32((cmd->dma +
  1723. sizeof(struct lancer_cmd_req_write_object))
  1724. & 0xFFFFFFFF);
  1725. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1726. sizeof(struct lancer_cmd_req_write_object)));
  1727. be_mcc_notify(adapter);
  1728. spin_unlock_bh(&adapter->mcc_lock);
  1729. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1730. msecs_to_jiffies(60000)))
  1731. status = -1;
  1732. else
  1733. status = adapter->flash_status;
  1734. resp = embedded_payload(wrb);
  1735. if (!status) {
  1736. *data_written = le32_to_cpu(resp->actual_write_len);
  1737. *change_status = resp->change_status;
  1738. } else {
  1739. *addn_status = resp->additional_status;
  1740. }
  1741. return status;
  1742. err_unlock:
  1743. spin_unlock_bh(&adapter->mcc_lock);
  1744. return status;
  1745. }
  1746. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1747. u32 data_size, u32 data_offset, const char *obj_name,
  1748. u32 *data_read, u32 *eof, u8 *addn_status)
  1749. {
  1750. struct be_mcc_wrb *wrb;
  1751. struct lancer_cmd_req_read_object *req;
  1752. struct lancer_cmd_resp_read_object *resp;
  1753. int status;
  1754. spin_lock_bh(&adapter->mcc_lock);
  1755. wrb = wrb_from_mccq(adapter);
  1756. if (!wrb) {
  1757. status = -EBUSY;
  1758. goto err_unlock;
  1759. }
  1760. req = embedded_payload(wrb);
  1761. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1762. OPCODE_COMMON_READ_OBJECT,
  1763. sizeof(struct lancer_cmd_req_read_object), wrb,
  1764. NULL);
  1765. req->desired_read_len = cpu_to_le32(data_size);
  1766. req->read_offset = cpu_to_le32(data_offset);
  1767. strcpy(req->object_name, obj_name);
  1768. req->descriptor_count = cpu_to_le32(1);
  1769. req->buf_len = cpu_to_le32(data_size);
  1770. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  1771. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  1772. status = be_mcc_notify_wait(adapter);
  1773. resp = embedded_payload(wrb);
  1774. if (!status) {
  1775. *data_read = le32_to_cpu(resp->actual_read_len);
  1776. *eof = le32_to_cpu(resp->eof);
  1777. } else {
  1778. *addn_status = resp->additional_status;
  1779. }
  1780. err_unlock:
  1781. spin_unlock_bh(&adapter->mcc_lock);
  1782. return status;
  1783. }
  1784. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1785. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1786. {
  1787. struct be_mcc_wrb *wrb;
  1788. struct be_cmd_write_flashrom *req;
  1789. int status;
  1790. spin_lock_bh(&adapter->mcc_lock);
  1791. adapter->flash_status = 0;
  1792. wrb = wrb_from_mccq(adapter);
  1793. if (!wrb) {
  1794. status = -EBUSY;
  1795. goto err_unlock;
  1796. }
  1797. req = cmd->va;
  1798. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1799. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
  1800. req->params.op_type = cpu_to_le32(flash_type);
  1801. req->params.op_code = cpu_to_le32(flash_opcode);
  1802. req->params.data_buf_size = cpu_to_le32(buf_size);
  1803. be_mcc_notify(adapter);
  1804. spin_unlock_bh(&adapter->mcc_lock);
  1805. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1806. msecs_to_jiffies(40000)))
  1807. status = -1;
  1808. else
  1809. status = adapter->flash_status;
  1810. return status;
  1811. err_unlock:
  1812. spin_unlock_bh(&adapter->mcc_lock);
  1813. return status;
  1814. }
  1815. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1816. int offset)
  1817. {
  1818. struct be_mcc_wrb *wrb;
  1819. struct be_cmd_read_flash_crc *req;
  1820. int status;
  1821. spin_lock_bh(&adapter->mcc_lock);
  1822. wrb = wrb_from_mccq(adapter);
  1823. if (!wrb) {
  1824. status = -EBUSY;
  1825. goto err;
  1826. }
  1827. req = embedded_payload(wrb);
  1828. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1829. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  1830. wrb, NULL);
  1831. req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
  1832. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1833. req->params.offset = cpu_to_le32(offset);
  1834. req->params.data_buf_size = cpu_to_le32(0x4);
  1835. status = be_mcc_notify_wait(adapter);
  1836. if (!status)
  1837. memcpy(flashed_crc, req->crc, 4);
  1838. err:
  1839. spin_unlock_bh(&adapter->mcc_lock);
  1840. return status;
  1841. }
  1842. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1843. struct be_dma_mem *nonemb_cmd)
  1844. {
  1845. struct be_mcc_wrb *wrb;
  1846. struct be_cmd_req_acpi_wol_magic_config *req;
  1847. int status;
  1848. spin_lock_bh(&adapter->mcc_lock);
  1849. wrb = wrb_from_mccq(adapter);
  1850. if (!wrb) {
  1851. status = -EBUSY;
  1852. goto err;
  1853. }
  1854. req = nonemb_cmd->va;
  1855. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1856. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
  1857. nonemb_cmd);
  1858. memcpy(req->magic_mac, mac, ETH_ALEN);
  1859. status = be_mcc_notify_wait(adapter);
  1860. err:
  1861. spin_unlock_bh(&adapter->mcc_lock);
  1862. return status;
  1863. }
  1864. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1865. u8 loopback_type, u8 enable)
  1866. {
  1867. struct be_mcc_wrb *wrb;
  1868. struct be_cmd_req_set_lmode *req;
  1869. int status;
  1870. spin_lock_bh(&adapter->mcc_lock);
  1871. wrb = wrb_from_mccq(adapter);
  1872. if (!wrb) {
  1873. status = -EBUSY;
  1874. goto err;
  1875. }
  1876. req = embedded_payload(wrb);
  1877. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1878. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
  1879. NULL);
  1880. req->src_port = port_num;
  1881. req->dest_port = port_num;
  1882. req->loopback_type = loopback_type;
  1883. req->loopback_state = enable;
  1884. status = be_mcc_notify_wait(adapter);
  1885. err:
  1886. spin_unlock_bh(&adapter->mcc_lock);
  1887. return status;
  1888. }
  1889. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1890. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1891. {
  1892. struct be_mcc_wrb *wrb;
  1893. struct be_cmd_req_loopback_test *req;
  1894. int status;
  1895. spin_lock_bh(&adapter->mcc_lock);
  1896. wrb = wrb_from_mccq(adapter);
  1897. if (!wrb) {
  1898. status = -EBUSY;
  1899. goto err;
  1900. }
  1901. req = embedded_payload(wrb);
  1902. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1903. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
  1904. req->hdr.timeout = cpu_to_le32(4);
  1905. req->pattern = cpu_to_le64(pattern);
  1906. req->src_port = cpu_to_le32(port_num);
  1907. req->dest_port = cpu_to_le32(port_num);
  1908. req->pkt_size = cpu_to_le32(pkt_size);
  1909. req->num_pkts = cpu_to_le32(num_pkts);
  1910. req->loopback_type = cpu_to_le32(loopback_type);
  1911. status = be_mcc_notify_wait(adapter);
  1912. if (!status) {
  1913. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1914. status = le32_to_cpu(resp->status);
  1915. }
  1916. err:
  1917. spin_unlock_bh(&adapter->mcc_lock);
  1918. return status;
  1919. }
  1920. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1921. u32 byte_cnt, struct be_dma_mem *cmd)
  1922. {
  1923. struct be_mcc_wrb *wrb;
  1924. struct be_cmd_req_ddrdma_test *req;
  1925. int status;
  1926. int i, j = 0;
  1927. spin_lock_bh(&adapter->mcc_lock);
  1928. wrb = wrb_from_mccq(adapter);
  1929. if (!wrb) {
  1930. status = -EBUSY;
  1931. goto err;
  1932. }
  1933. req = cmd->va;
  1934. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1935. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
  1936. req->pattern = cpu_to_le64(pattern);
  1937. req->byte_count = cpu_to_le32(byte_cnt);
  1938. for (i = 0; i < byte_cnt; i++) {
  1939. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1940. j++;
  1941. if (j > 7)
  1942. j = 0;
  1943. }
  1944. status = be_mcc_notify_wait(adapter);
  1945. if (!status) {
  1946. struct be_cmd_resp_ddrdma_test *resp;
  1947. resp = cmd->va;
  1948. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1949. resp->snd_err) {
  1950. status = -1;
  1951. }
  1952. }
  1953. err:
  1954. spin_unlock_bh(&adapter->mcc_lock);
  1955. return status;
  1956. }
  1957. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1958. struct be_dma_mem *nonemb_cmd)
  1959. {
  1960. struct be_mcc_wrb *wrb;
  1961. struct be_cmd_req_seeprom_read *req;
  1962. int status;
  1963. spin_lock_bh(&adapter->mcc_lock);
  1964. wrb = wrb_from_mccq(adapter);
  1965. if (!wrb) {
  1966. status = -EBUSY;
  1967. goto err;
  1968. }
  1969. req = nonemb_cmd->va;
  1970. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1971. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  1972. nonemb_cmd);
  1973. status = be_mcc_notify_wait(adapter);
  1974. err:
  1975. spin_unlock_bh(&adapter->mcc_lock);
  1976. return status;
  1977. }
  1978. int be_cmd_get_phy_info(struct be_adapter *adapter)
  1979. {
  1980. struct be_mcc_wrb *wrb;
  1981. struct be_cmd_req_get_phy_info *req;
  1982. struct be_dma_mem cmd;
  1983. int status;
  1984. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  1985. CMD_SUBSYSTEM_COMMON))
  1986. return -EPERM;
  1987. spin_lock_bh(&adapter->mcc_lock);
  1988. wrb = wrb_from_mccq(adapter);
  1989. if (!wrb) {
  1990. status = -EBUSY;
  1991. goto err;
  1992. }
  1993. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  1994. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  1995. &cmd.dma);
  1996. if (!cmd.va) {
  1997. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  1998. status = -ENOMEM;
  1999. goto err;
  2000. }
  2001. req = cmd.va;
  2002. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2003. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2004. wrb, &cmd);
  2005. status = be_mcc_notify_wait(adapter);
  2006. if (!status) {
  2007. struct be_phy_info *resp_phy_info =
  2008. cmd.va + sizeof(struct be_cmd_req_hdr);
  2009. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2010. adapter->phy.interface_type =
  2011. le16_to_cpu(resp_phy_info->interface_type);
  2012. adapter->phy.auto_speeds_supported =
  2013. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2014. adapter->phy.fixed_speeds_supported =
  2015. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2016. adapter->phy.misc_params =
  2017. le32_to_cpu(resp_phy_info->misc_params);
  2018. if (BE2_chip(adapter)) {
  2019. adapter->phy.fixed_speeds_supported =
  2020. BE_SUPPORTED_SPEED_10GBPS |
  2021. BE_SUPPORTED_SPEED_1GBPS;
  2022. }
  2023. }
  2024. pci_free_consistent(adapter->pdev, cmd.size,
  2025. cmd.va, cmd.dma);
  2026. err:
  2027. spin_unlock_bh(&adapter->mcc_lock);
  2028. return status;
  2029. }
  2030. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2031. {
  2032. struct be_mcc_wrb *wrb;
  2033. struct be_cmd_req_set_qos *req;
  2034. int status;
  2035. spin_lock_bh(&adapter->mcc_lock);
  2036. wrb = wrb_from_mccq(adapter);
  2037. if (!wrb) {
  2038. status = -EBUSY;
  2039. goto err;
  2040. }
  2041. req = embedded_payload(wrb);
  2042. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2043. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2044. req->hdr.domain = domain;
  2045. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2046. req->max_bps_nic = cpu_to_le32(bps);
  2047. status = be_mcc_notify_wait(adapter);
  2048. err:
  2049. spin_unlock_bh(&adapter->mcc_lock);
  2050. return status;
  2051. }
  2052. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2053. {
  2054. struct be_mcc_wrb *wrb;
  2055. struct be_cmd_req_cntl_attribs *req;
  2056. struct be_cmd_resp_cntl_attribs *resp;
  2057. int status;
  2058. int payload_len = max(sizeof(*req), sizeof(*resp));
  2059. struct mgmt_controller_attrib *attribs;
  2060. struct be_dma_mem attribs_cmd;
  2061. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2062. return -1;
  2063. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2064. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2065. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2066. &attribs_cmd.dma);
  2067. if (!attribs_cmd.va) {
  2068. dev_err(&adapter->pdev->dev,
  2069. "Memory allocation failure\n");
  2070. status = -ENOMEM;
  2071. goto err;
  2072. }
  2073. wrb = wrb_from_mbox(adapter);
  2074. if (!wrb) {
  2075. status = -EBUSY;
  2076. goto err;
  2077. }
  2078. req = attribs_cmd.va;
  2079. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2080. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
  2081. &attribs_cmd);
  2082. status = be_mbox_notify_wait(adapter);
  2083. if (!status) {
  2084. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2085. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2086. }
  2087. err:
  2088. mutex_unlock(&adapter->mbox_lock);
  2089. if (attribs_cmd.va)
  2090. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2091. attribs_cmd.va, attribs_cmd.dma);
  2092. return status;
  2093. }
  2094. /* Uses mbox */
  2095. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2096. {
  2097. struct be_mcc_wrb *wrb;
  2098. struct be_cmd_req_set_func_cap *req;
  2099. int status;
  2100. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2101. return -1;
  2102. wrb = wrb_from_mbox(adapter);
  2103. if (!wrb) {
  2104. status = -EBUSY;
  2105. goto err;
  2106. }
  2107. req = embedded_payload(wrb);
  2108. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2109. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
  2110. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2111. CAPABILITY_BE3_NATIVE_ERX_API);
  2112. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2113. status = be_mbox_notify_wait(adapter);
  2114. if (!status) {
  2115. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2116. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2117. CAPABILITY_BE3_NATIVE_ERX_API;
  2118. if (!adapter->be3_native)
  2119. dev_warn(&adapter->pdev->dev,
  2120. "adapter not in advanced mode\n");
  2121. }
  2122. err:
  2123. mutex_unlock(&adapter->mbox_lock);
  2124. return status;
  2125. }
  2126. /* Get privilege(s) for a function */
  2127. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2128. u32 domain)
  2129. {
  2130. struct be_mcc_wrb *wrb;
  2131. struct be_cmd_req_get_fn_privileges *req;
  2132. int status;
  2133. spin_lock_bh(&adapter->mcc_lock);
  2134. wrb = wrb_from_mccq(adapter);
  2135. if (!wrb) {
  2136. status = -EBUSY;
  2137. goto err;
  2138. }
  2139. req = embedded_payload(wrb);
  2140. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2141. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2142. wrb, NULL);
  2143. req->hdr.domain = domain;
  2144. status = be_mcc_notify_wait(adapter);
  2145. if (!status) {
  2146. struct be_cmd_resp_get_fn_privileges *resp =
  2147. embedded_payload(wrb);
  2148. *privilege = le32_to_cpu(resp->privilege_mask);
  2149. }
  2150. err:
  2151. spin_unlock_bh(&adapter->mcc_lock);
  2152. return status;
  2153. }
  2154. /* Set privilege(s) for a function */
  2155. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2156. u32 domain)
  2157. {
  2158. struct be_mcc_wrb *wrb;
  2159. struct be_cmd_req_set_fn_privileges *req;
  2160. int status;
  2161. spin_lock_bh(&adapter->mcc_lock);
  2162. wrb = wrb_from_mccq(adapter);
  2163. if (!wrb) {
  2164. status = -EBUSY;
  2165. goto err;
  2166. }
  2167. req = embedded_payload(wrb);
  2168. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2169. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2170. wrb, NULL);
  2171. req->hdr.domain = domain;
  2172. if (lancer_chip(adapter))
  2173. req->privileges_lancer = cpu_to_le32(privileges);
  2174. else
  2175. req->privileges = cpu_to_le32(privileges);
  2176. status = be_mcc_notify_wait(adapter);
  2177. err:
  2178. spin_unlock_bh(&adapter->mcc_lock);
  2179. return status;
  2180. }
  2181. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2182. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2183. * If pmac_id is returned, pmac_id_valid is returned as true
  2184. */
  2185. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2186. bool *pmac_id_valid, u32 *pmac_id, u8 domain)
  2187. {
  2188. struct be_mcc_wrb *wrb;
  2189. struct be_cmd_req_get_mac_list *req;
  2190. int status;
  2191. int mac_count;
  2192. struct be_dma_mem get_mac_list_cmd;
  2193. int i;
  2194. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2195. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2196. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2197. get_mac_list_cmd.size,
  2198. &get_mac_list_cmd.dma);
  2199. if (!get_mac_list_cmd.va) {
  2200. dev_err(&adapter->pdev->dev,
  2201. "Memory allocation failure during GET_MAC_LIST\n");
  2202. return -ENOMEM;
  2203. }
  2204. spin_lock_bh(&adapter->mcc_lock);
  2205. wrb = wrb_from_mccq(adapter);
  2206. if (!wrb) {
  2207. status = -EBUSY;
  2208. goto out;
  2209. }
  2210. req = get_mac_list_cmd.va;
  2211. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2212. OPCODE_COMMON_GET_MAC_LIST,
  2213. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2214. req->hdr.domain = domain;
  2215. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2216. if (*pmac_id_valid) {
  2217. req->mac_id = cpu_to_le32(*pmac_id);
  2218. req->iface_id = cpu_to_le16(adapter->if_handle);
  2219. req->perm_override = 0;
  2220. } else {
  2221. req->perm_override = 1;
  2222. }
  2223. status = be_mcc_notify_wait(adapter);
  2224. if (!status) {
  2225. struct be_cmd_resp_get_mac_list *resp =
  2226. get_mac_list_cmd.va;
  2227. if (*pmac_id_valid) {
  2228. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2229. ETH_ALEN);
  2230. goto out;
  2231. }
  2232. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2233. /* Mac list returned could contain one or more active mac_ids
  2234. * or one or more true or pseudo permanant mac addresses.
  2235. * If an active mac_id is present, return first active mac_id
  2236. * found.
  2237. */
  2238. for (i = 0; i < mac_count; i++) {
  2239. struct get_list_macaddr *mac_entry;
  2240. u16 mac_addr_size;
  2241. u32 mac_id;
  2242. mac_entry = &resp->macaddr_list[i];
  2243. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2244. /* mac_id is a 32 bit value and mac_addr size
  2245. * is 6 bytes
  2246. */
  2247. if (mac_addr_size == sizeof(u32)) {
  2248. *pmac_id_valid = true;
  2249. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2250. *pmac_id = le32_to_cpu(mac_id);
  2251. goto out;
  2252. }
  2253. }
  2254. /* If no active mac_id found, return first mac addr */
  2255. *pmac_id_valid = false;
  2256. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2257. ETH_ALEN);
  2258. }
  2259. out:
  2260. spin_unlock_bh(&adapter->mcc_lock);
  2261. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2262. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2263. return status;
  2264. }
  2265. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id, u8 *mac)
  2266. {
  2267. bool active = true;
  2268. if (BEx_chip(adapter))
  2269. return be_cmd_mac_addr_query(adapter, mac, false,
  2270. adapter->if_handle, curr_pmac_id);
  2271. else
  2272. /* Fetch the MAC address using pmac_id */
  2273. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2274. &curr_pmac_id, 0);
  2275. }
  2276. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2277. {
  2278. int status;
  2279. bool pmac_valid = false;
  2280. memset(mac, 0, ETH_ALEN);
  2281. if (BEx_chip(adapter)) {
  2282. if (be_physfn(adapter))
  2283. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2284. 0);
  2285. else
  2286. status = be_cmd_mac_addr_query(adapter, mac, false,
  2287. adapter->if_handle, 0);
  2288. } else {
  2289. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2290. NULL, 0);
  2291. }
  2292. return status;
  2293. }
  2294. /* Uses synchronous MCCQ */
  2295. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2296. u8 mac_count, u32 domain)
  2297. {
  2298. struct be_mcc_wrb *wrb;
  2299. struct be_cmd_req_set_mac_list *req;
  2300. int status;
  2301. struct be_dma_mem cmd;
  2302. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2303. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2304. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2305. &cmd.dma, GFP_KERNEL);
  2306. if (!cmd.va)
  2307. return -ENOMEM;
  2308. spin_lock_bh(&adapter->mcc_lock);
  2309. wrb = wrb_from_mccq(adapter);
  2310. if (!wrb) {
  2311. status = -EBUSY;
  2312. goto err;
  2313. }
  2314. req = cmd.va;
  2315. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2316. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2317. wrb, &cmd);
  2318. req->hdr.domain = domain;
  2319. req->mac_count = mac_count;
  2320. if (mac_count)
  2321. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2322. status = be_mcc_notify_wait(adapter);
  2323. err:
  2324. dma_free_coherent(&adapter->pdev->dev, cmd.size,
  2325. cmd.va, cmd.dma);
  2326. spin_unlock_bh(&adapter->mcc_lock);
  2327. return status;
  2328. }
  2329. /* Wrapper to delete any active MACs and provision the new mac.
  2330. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2331. * current list are active.
  2332. */
  2333. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2334. {
  2335. bool active_mac = false;
  2336. u8 old_mac[ETH_ALEN];
  2337. u32 pmac_id;
  2338. int status;
  2339. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2340. &pmac_id, dom);
  2341. if (!status && active_mac)
  2342. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2343. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2344. }
  2345. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2346. u32 domain, u16 intf_id)
  2347. {
  2348. struct be_mcc_wrb *wrb;
  2349. struct be_cmd_req_set_hsw_config *req;
  2350. void *ctxt;
  2351. int status;
  2352. spin_lock_bh(&adapter->mcc_lock);
  2353. wrb = wrb_from_mccq(adapter);
  2354. if (!wrb) {
  2355. status = -EBUSY;
  2356. goto err;
  2357. }
  2358. req = embedded_payload(wrb);
  2359. ctxt = &req->context;
  2360. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2361. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2362. req->hdr.domain = domain;
  2363. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2364. if (pvid) {
  2365. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2366. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2367. }
  2368. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2369. status = be_mcc_notify_wait(adapter);
  2370. err:
  2371. spin_unlock_bh(&adapter->mcc_lock);
  2372. return status;
  2373. }
  2374. /* Get Hyper switch config */
  2375. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2376. u32 domain, u16 intf_id)
  2377. {
  2378. struct be_mcc_wrb *wrb;
  2379. struct be_cmd_req_get_hsw_config *req;
  2380. void *ctxt;
  2381. int status;
  2382. u16 vid;
  2383. spin_lock_bh(&adapter->mcc_lock);
  2384. wrb = wrb_from_mccq(adapter);
  2385. if (!wrb) {
  2386. status = -EBUSY;
  2387. goto err;
  2388. }
  2389. req = embedded_payload(wrb);
  2390. ctxt = &req->context;
  2391. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2392. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
  2393. req->hdr.domain = domain;
  2394. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
  2395. intf_id);
  2396. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2397. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2398. status = be_mcc_notify_wait(adapter);
  2399. if (!status) {
  2400. struct be_cmd_resp_get_hsw_config *resp =
  2401. embedded_payload(wrb);
  2402. be_dws_le_to_cpu(&resp->context,
  2403. sizeof(resp->context));
  2404. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2405. pvid, &resp->context);
  2406. *pvid = le16_to_cpu(vid);
  2407. }
  2408. err:
  2409. spin_unlock_bh(&adapter->mcc_lock);
  2410. return status;
  2411. }
  2412. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2413. {
  2414. struct be_mcc_wrb *wrb;
  2415. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2416. int status;
  2417. int payload_len = sizeof(*req);
  2418. struct be_dma_mem cmd;
  2419. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2420. CMD_SUBSYSTEM_ETH))
  2421. return -EPERM;
  2422. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2423. return -1;
  2424. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2425. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2426. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2427. &cmd.dma);
  2428. if (!cmd.va) {
  2429. dev_err(&adapter->pdev->dev,
  2430. "Memory allocation failure\n");
  2431. status = -ENOMEM;
  2432. goto err;
  2433. }
  2434. wrb = wrb_from_mbox(adapter);
  2435. if (!wrb) {
  2436. status = -EBUSY;
  2437. goto err;
  2438. }
  2439. req = cmd.va;
  2440. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2441. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2442. payload_len, wrb, &cmd);
  2443. req->hdr.version = 1;
  2444. req->query_options = BE_GET_WOL_CAP;
  2445. status = be_mbox_notify_wait(adapter);
  2446. if (!status) {
  2447. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2448. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
  2449. /* the command could succeed misleadingly on old f/w
  2450. * which is not aware of the V1 version. fake an error. */
  2451. if (resp->hdr.response_length < payload_len) {
  2452. status = -1;
  2453. goto err;
  2454. }
  2455. adapter->wol_cap = resp->wol_settings;
  2456. }
  2457. err:
  2458. mutex_unlock(&adapter->mbox_lock);
  2459. if (cmd.va)
  2460. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2461. return status;
  2462. }
  2463. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2464. struct be_dma_mem *cmd)
  2465. {
  2466. struct be_mcc_wrb *wrb;
  2467. struct be_cmd_req_get_ext_fat_caps *req;
  2468. int status;
  2469. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2470. return -1;
  2471. wrb = wrb_from_mbox(adapter);
  2472. if (!wrb) {
  2473. status = -EBUSY;
  2474. goto err;
  2475. }
  2476. req = cmd->va;
  2477. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2478. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2479. cmd->size, wrb, cmd);
  2480. req->parameter_type = cpu_to_le32(1);
  2481. status = be_mbox_notify_wait(adapter);
  2482. err:
  2483. mutex_unlock(&adapter->mbox_lock);
  2484. return status;
  2485. }
  2486. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2487. struct be_dma_mem *cmd,
  2488. struct be_fat_conf_params *configs)
  2489. {
  2490. struct be_mcc_wrb *wrb;
  2491. struct be_cmd_req_set_ext_fat_caps *req;
  2492. int status;
  2493. spin_lock_bh(&adapter->mcc_lock);
  2494. wrb = wrb_from_mccq(adapter);
  2495. if (!wrb) {
  2496. status = -EBUSY;
  2497. goto err;
  2498. }
  2499. req = cmd->va;
  2500. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2501. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2502. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2503. cmd->size, wrb, cmd);
  2504. status = be_mcc_notify_wait(adapter);
  2505. err:
  2506. spin_unlock_bh(&adapter->mcc_lock);
  2507. return status;
  2508. }
  2509. int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
  2510. {
  2511. struct be_mcc_wrb *wrb;
  2512. struct be_cmd_req_get_port_name *req;
  2513. int status;
  2514. if (!lancer_chip(adapter)) {
  2515. *port_name = adapter->hba_port_num + '0';
  2516. return 0;
  2517. }
  2518. spin_lock_bh(&adapter->mcc_lock);
  2519. wrb = wrb_from_mccq(adapter);
  2520. if (!wrb) {
  2521. status = -EBUSY;
  2522. goto err;
  2523. }
  2524. req = embedded_payload(wrb);
  2525. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2526. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2527. NULL);
  2528. req->hdr.version = 1;
  2529. status = be_mcc_notify_wait(adapter);
  2530. if (!status) {
  2531. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2532. *port_name = resp->port_name[adapter->hba_port_num];
  2533. } else {
  2534. *port_name = adapter->hba_port_num + '0';
  2535. }
  2536. err:
  2537. spin_unlock_bh(&adapter->mcc_lock);
  2538. return status;
  2539. }
  2540. static struct be_nic_resource_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2541. u32 max_buf_size)
  2542. {
  2543. struct be_nic_resource_desc *desc = (struct be_nic_resource_desc *)buf;
  2544. int i;
  2545. for (i = 0; i < desc_count; i++) {
  2546. desc->desc_len = desc->desc_len ? : RESOURCE_DESC_SIZE;
  2547. if (((void *)desc + desc->desc_len) >
  2548. (void *)(buf + max_buf_size))
  2549. return NULL;
  2550. if (desc->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2551. desc->desc_type == NIC_RESOURCE_DESC_TYPE_V1)
  2552. return desc;
  2553. desc = (void *)desc + desc->desc_len;
  2554. }
  2555. return NULL;
  2556. }
  2557. /* Uses Mbox */
  2558. int be_cmd_get_func_config(struct be_adapter *adapter)
  2559. {
  2560. struct be_mcc_wrb *wrb;
  2561. struct be_cmd_req_get_func_config *req;
  2562. int status;
  2563. struct be_dma_mem cmd;
  2564. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2565. return -1;
  2566. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2567. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  2568. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2569. &cmd.dma);
  2570. if (!cmd.va) {
  2571. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2572. status = -ENOMEM;
  2573. goto err;
  2574. }
  2575. wrb = wrb_from_mbox(adapter);
  2576. if (!wrb) {
  2577. status = -EBUSY;
  2578. goto err;
  2579. }
  2580. req = cmd.va;
  2581. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2582. OPCODE_COMMON_GET_FUNC_CONFIG,
  2583. cmd.size, wrb, &cmd);
  2584. if (skyhawk_chip(adapter))
  2585. req->hdr.version = 1;
  2586. status = be_mbox_notify_wait(adapter);
  2587. if (!status) {
  2588. struct be_cmd_resp_get_func_config *resp = cmd.va;
  2589. u32 desc_count = le32_to_cpu(resp->desc_count);
  2590. struct be_nic_resource_desc *desc;
  2591. desc = be_get_nic_desc(resp->func_param, desc_count,
  2592. sizeof(resp->func_param));
  2593. if (!desc) {
  2594. status = -EINVAL;
  2595. goto err;
  2596. }
  2597. adapter->pf_number = desc->pf_num;
  2598. adapter->max_pmac_cnt = le16_to_cpu(desc->unicast_mac_count);
  2599. adapter->max_vlans = le16_to_cpu(desc->vlan_count);
  2600. adapter->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2601. adapter->max_tx_queues = le16_to_cpu(desc->txq_count);
  2602. adapter->max_rss_queues = le16_to_cpu(desc->rssq_count);
  2603. adapter->max_rx_queues = le16_to_cpu(desc->rq_count);
  2604. adapter->max_event_queues = le16_to_cpu(desc->eq_count);
  2605. adapter->if_cap_flags = le32_to_cpu(desc->cap_flags);
  2606. }
  2607. err:
  2608. mutex_unlock(&adapter->mbox_lock);
  2609. if (cmd.va)
  2610. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2611. return status;
  2612. }
  2613. /* Uses mbox */
  2614. static int be_cmd_get_profile_config_mbox(struct be_adapter *adapter,
  2615. u8 domain, struct be_dma_mem *cmd)
  2616. {
  2617. struct be_mcc_wrb *wrb;
  2618. struct be_cmd_req_get_profile_config *req;
  2619. int status;
  2620. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2621. return -1;
  2622. wrb = wrb_from_mbox(adapter);
  2623. req = cmd->va;
  2624. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2625. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2626. cmd->size, wrb, cmd);
  2627. req->type = ACTIVE_PROFILE_TYPE;
  2628. req->hdr.domain = domain;
  2629. if (!lancer_chip(adapter))
  2630. req->hdr.version = 1;
  2631. status = be_mbox_notify_wait(adapter);
  2632. mutex_unlock(&adapter->mbox_lock);
  2633. return status;
  2634. }
  2635. /* Uses sync mcc */
  2636. static int be_cmd_get_profile_config_mccq(struct be_adapter *adapter,
  2637. u8 domain, struct be_dma_mem *cmd)
  2638. {
  2639. struct be_mcc_wrb *wrb;
  2640. struct be_cmd_req_get_profile_config *req;
  2641. int status;
  2642. spin_lock_bh(&adapter->mcc_lock);
  2643. wrb = wrb_from_mccq(adapter);
  2644. if (!wrb) {
  2645. status = -EBUSY;
  2646. goto err;
  2647. }
  2648. req = cmd->va;
  2649. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2650. OPCODE_COMMON_GET_PROFILE_CONFIG,
  2651. cmd->size, wrb, cmd);
  2652. req->type = ACTIVE_PROFILE_TYPE;
  2653. req->hdr.domain = domain;
  2654. if (!lancer_chip(adapter))
  2655. req->hdr.version = 1;
  2656. status = be_mcc_notify_wait(adapter);
  2657. err:
  2658. spin_unlock_bh(&adapter->mcc_lock);
  2659. return status;
  2660. }
  2661. /* Uses sync mcc, if MCCQ is already created otherwise mbox */
  2662. int be_cmd_get_profile_config(struct be_adapter *adapter, u32 *cap_flags,
  2663. u16 *txq_count, u8 domain)
  2664. {
  2665. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  2666. struct be_dma_mem cmd;
  2667. int status;
  2668. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2669. if (!lancer_chip(adapter))
  2670. cmd.size = sizeof(struct be_cmd_resp_get_profile_config_v1);
  2671. else
  2672. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  2673. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
  2674. &cmd.dma);
  2675. if (!cmd.va) {
  2676. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2677. return -ENOMEM;
  2678. }
  2679. if (!mccq->created)
  2680. status = be_cmd_get_profile_config_mbox(adapter, domain, &cmd);
  2681. else
  2682. status = be_cmd_get_profile_config_mccq(adapter, domain, &cmd);
  2683. if (!status) {
  2684. struct be_cmd_resp_get_profile_config *resp = cmd.va;
  2685. u32 desc_count = le32_to_cpu(resp->desc_count);
  2686. struct be_nic_resource_desc *desc;
  2687. desc = be_get_nic_desc(resp->func_param, desc_count,
  2688. sizeof(resp->func_param));
  2689. if (!desc) {
  2690. status = -EINVAL;
  2691. goto err;
  2692. }
  2693. if (cap_flags)
  2694. *cap_flags = le32_to_cpu(desc->cap_flags);
  2695. if (txq_count)
  2696. *txq_count = le32_to_cpu(desc->txq_count);
  2697. }
  2698. err:
  2699. if (cmd.va)
  2700. pci_free_consistent(adapter->pdev, cmd.size,
  2701. cmd.va, cmd.dma);
  2702. return status;
  2703. }
  2704. /* Uses sync mcc */
  2705. int be_cmd_set_profile_config(struct be_adapter *adapter, u32 bps,
  2706. u8 domain)
  2707. {
  2708. struct be_mcc_wrb *wrb;
  2709. struct be_cmd_req_set_profile_config *req;
  2710. int status;
  2711. spin_lock_bh(&adapter->mcc_lock);
  2712. wrb = wrb_from_mccq(adapter);
  2713. if (!wrb) {
  2714. status = -EBUSY;
  2715. goto err;
  2716. }
  2717. req = embedded_payload(wrb);
  2718. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2719. OPCODE_COMMON_SET_PROFILE_CONFIG, sizeof(*req),
  2720. wrb, NULL);
  2721. req->hdr.domain = domain;
  2722. req->desc_count = cpu_to_le32(1);
  2723. req->nic_desc.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  2724. req->nic_desc.desc_len = RESOURCE_DESC_SIZE;
  2725. req->nic_desc.flags = (1 << QUN) | (1 << IMM) | (1 << NOSV);
  2726. req->nic_desc.pf_num = adapter->pf_number;
  2727. req->nic_desc.vf_num = domain;
  2728. /* Mark fields invalid */
  2729. req->nic_desc.unicast_mac_count = 0xFFFF;
  2730. req->nic_desc.mcc_count = 0xFFFF;
  2731. req->nic_desc.vlan_count = 0xFFFF;
  2732. req->nic_desc.mcast_mac_count = 0xFFFF;
  2733. req->nic_desc.txq_count = 0xFFFF;
  2734. req->nic_desc.rq_count = 0xFFFF;
  2735. req->nic_desc.rssq_count = 0xFFFF;
  2736. req->nic_desc.lro_count = 0xFFFF;
  2737. req->nic_desc.cq_count = 0xFFFF;
  2738. req->nic_desc.toe_conn_count = 0xFFFF;
  2739. req->nic_desc.eq_count = 0xFFFF;
  2740. req->nic_desc.link_param = 0xFF;
  2741. req->nic_desc.bw_min = 0xFFFFFFFF;
  2742. req->nic_desc.acpi_params = 0xFF;
  2743. req->nic_desc.wol_param = 0x0F;
  2744. /* Change BW */
  2745. req->nic_desc.bw_min = cpu_to_le32(bps);
  2746. req->nic_desc.bw_max = cpu_to_le32(bps);
  2747. status = be_mcc_notify_wait(adapter);
  2748. err:
  2749. spin_unlock_bh(&adapter->mcc_lock);
  2750. return status;
  2751. }
  2752. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  2753. int vf_num)
  2754. {
  2755. struct be_mcc_wrb *wrb;
  2756. struct be_cmd_req_get_iface_list *req;
  2757. struct be_cmd_resp_get_iface_list *resp;
  2758. int status;
  2759. spin_lock_bh(&adapter->mcc_lock);
  2760. wrb = wrb_from_mccq(adapter);
  2761. if (!wrb) {
  2762. status = -EBUSY;
  2763. goto err;
  2764. }
  2765. req = embedded_payload(wrb);
  2766. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2767. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  2768. wrb, NULL);
  2769. req->hdr.domain = vf_num + 1;
  2770. status = be_mcc_notify_wait(adapter);
  2771. if (!status) {
  2772. resp = (struct be_cmd_resp_get_iface_list *)req;
  2773. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  2774. }
  2775. err:
  2776. spin_unlock_bh(&adapter->mcc_lock);
  2777. return status;
  2778. }
  2779. static int lancer_wait_idle(struct be_adapter *adapter)
  2780. {
  2781. #define SLIPORT_IDLE_TIMEOUT 30
  2782. u32 reg_val;
  2783. int status = 0, i;
  2784. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  2785. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  2786. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  2787. break;
  2788. ssleep(1);
  2789. }
  2790. if (i == SLIPORT_IDLE_TIMEOUT)
  2791. status = -1;
  2792. return status;
  2793. }
  2794. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  2795. {
  2796. int status = 0;
  2797. status = lancer_wait_idle(adapter);
  2798. if (status)
  2799. return status;
  2800. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  2801. return status;
  2802. }
  2803. /* Routine to check whether dump image is present or not */
  2804. bool dump_present(struct be_adapter *adapter)
  2805. {
  2806. u32 sliport_status = 0;
  2807. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  2808. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  2809. }
  2810. int lancer_initiate_dump(struct be_adapter *adapter)
  2811. {
  2812. int status;
  2813. /* give firmware reset and diagnostic dump */
  2814. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  2815. PHYSDEV_CONTROL_DD_MASK);
  2816. if (status < 0) {
  2817. dev_err(&adapter->pdev->dev, "Firmware reset failed\n");
  2818. return status;
  2819. }
  2820. status = lancer_wait_idle(adapter);
  2821. if (status)
  2822. return status;
  2823. if (!dump_present(adapter)) {
  2824. dev_err(&adapter->pdev->dev, "Dump image not present\n");
  2825. return -1;
  2826. }
  2827. return 0;
  2828. }
  2829. /* Uses sync mcc */
  2830. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  2831. {
  2832. struct be_mcc_wrb *wrb;
  2833. struct be_cmd_enable_disable_vf *req;
  2834. int status;
  2835. if (!lancer_chip(adapter))
  2836. return 0;
  2837. spin_lock_bh(&adapter->mcc_lock);
  2838. wrb = wrb_from_mccq(adapter);
  2839. if (!wrb) {
  2840. status = -EBUSY;
  2841. goto err;
  2842. }
  2843. req = embedded_payload(wrb);
  2844. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2845. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  2846. wrb, NULL);
  2847. req->hdr.domain = domain;
  2848. req->enable = 1;
  2849. status = be_mcc_notify_wait(adapter);
  2850. err:
  2851. spin_unlock_bh(&adapter->mcc_lock);
  2852. return status;
  2853. }
  2854. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  2855. {
  2856. struct be_mcc_wrb *wrb;
  2857. struct be_cmd_req_intr_set *req;
  2858. int status;
  2859. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2860. return -1;
  2861. wrb = wrb_from_mbox(adapter);
  2862. req = embedded_payload(wrb);
  2863. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2864. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  2865. wrb, NULL);
  2866. req->intr_enabled = intr_enable;
  2867. status = be_mbox_notify_wait(adapter);
  2868. mutex_unlock(&adapter->mbox_lock);
  2869. return status;
  2870. }
  2871. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  2872. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  2873. {
  2874. struct be_adapter *adapter = netdev_priv(netdev_handle);
  2875. struct be_mcc_wrb *wrb;
  2876. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
  2877. struct be_cmd_req_hdr *req;
  2878. struct be_cmd_resp_hdr *resp;
  2879. int status;
  2880. spin_lock_bh(&adapter->mcc_lock);
  2881. wrb = wrb_from_mccq(adapter);
  2882. if (!wrb) {
  2883. status = -EBUSY;
  2884. goto err;
  2885. }
  2886. req = embedded_payload(wrb);
  2887. resp = embedded_payload(wrb);
  2888. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  2889. hdr->opcode, wrb_payload_size, wrb, NULL);
  2890. memcpy(req, wrb_payload, wrb_payload_size);
  2891. be_dws_cpu_to_le(req, wrb_payload_size);
  2892. status = be_mcc_notify_wait(adapter);
  2893. if (cmd_status)
  2894. *cmd_status = (status & 0xffff);
  2895. if (ext_status)
  2896. *ext_status = 0;
  2897. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  2898. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  2899. err:
  2900. spin_unlock_bh(&adapter->mcc_lock);
  2901. return status;
  2902. }
  2903. EXPORT_SYMBOL(be_roce_mcc_cmd);