be_main.h 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052
  1. /**
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@emulex.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <linux/ctype.h>
  26. #include <linux/module.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_host.h>
  31. #include <scsi/iscsi_proto.h>
  32. #include <scsi/libiscsi.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #define DRV_NAME "be2iscsi"
  35. #define BUILD_STR "10.0.467.0"
  36. #define BE_NAME "Emulex OneConnect" \
  37. "Open-iSCSI Driver version" BUILD_STR
  38. #define DRV_DESC BE_NAME " " "Driver"
  39. #define BE_VENDOR_ID 0x19A2
  40. #define ELX_VENDOR_ID 0x10DF
  41. /* DEVICE ID's for BE2 */
  42. #define BE_DEVICE_ID1 0x212
  43. #define OC_DEVICE_ID1 0x702
  44. #define OC_DEVICE_ID2 0x703
  45. /* DEVICE ID's for BE3 */
  46. #define BE_DEVICE_ID2 0x222
  47. #define OC_DEVICE_ID3 0x712
  48. /* DEVICE ID for SKH */
  49. #define OC_SKH_ID1 0x722
  50. #define BE2_IO_DEPTH 1024
  51. #define BE2_MAX_SESSIONS 256
  52. #define BE2_CMDS_PER_CXN 128
  53. #define BE2_TMFS 16
  54. #define BE2_NOPOUT_REQ 16
  55. #define BE2_SGE 32
  56. #define BE2_DEFPDU_HDR_SZ 64
  57. #define BE2_DEFPDU_DATA_SZ 8192
  58. #define MAX_CPUS 64
  59. #define BEISCSI_MAX_NUM_CPUS 7
  60. #define BEISCSI_VER_STRLEN 32
  61. #define BEISCSI_SGLIST_ELEMENTS 30
  62. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  63. #define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
  64. #define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
  65. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  66. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  67. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  68. #define BEISCSI_MAX_FRAGS_INIT 192
  69. #define BE_NUM_MSIX_ENTRIES 1
  70. #define MPU_EP_CONTROL 0
  71. #define MPU_EP_SEMAPHORE 0xac
  72. #define BE2_SOFT_RESET 0x5c
  73. #define BE2_PCI_ONLINE0 0xb0
  74. #define BE2_PCI_ONLINE1 0xb4
  75. #define BE2_SET_RESET 0x80
  76. #define BE2_MPU_IRAM_ONLINE 0x00000080
  77. #define BE_SENSE_INFO_SIZE 258
  78. #define BE_ISCSI_PDU_HEADER_SIZE 64
  79. #define BE_MIN_MEM_SIZE 16384
  80. #define MAX_CMD_SZ 65536
  81. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  82. #define INVALID_SESS_HANDLE 0xFFFFFFFF
  83. #define BE_ADAPTER_UP 0x00000000
  84. #define BE_ADAPTER_LINK_DOWN 0x00000001
  85. /**
  86. * hardware needs the async PDU buffers to be posted in multiples of 8
  87. * So have atleast 8 of them by default
  88. */
  89. #define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \
  90. (phwi->phwi_ctxt->pasync_ctx[ulp_num])
  91. /********* Memory BAR register ************/
  92. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  93. /**
  94. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  95. * Disable" may still globally block interrupts in addition to individual
  96. * interrupt masks; a mechanism for the device driver to block all interrupts
  97. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  98. * with the OS.
  99. */
  100. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  101. /********* ISR0 Register offset **********/
  102. #define CEV_ISR0_OFFSET 0xC18
  103. #define CEV_ISR_SIZE 4
  104. /**
  105. * Macros for reading/writing a protection domain or CSR registers
  106. * in BladeEngine.
  107. */
  108. #define DB_TXULP0_OFFSET 0x40
  109. #define DB_RXULP0_OFFSET 0xA0
  110. /********* Event Q door bell *************/
  111. #define DB_EQ_OFFSET DB_CQ_OFFSET
  112. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  113. /* Clear the interrupt for this eq */
  114. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  115. /* Must be 1 */
  116. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  117. /* Number of event entries processed */
  118. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  119. /* Rearm bit */
  120. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  121. /********* Compl Q door bell *************/
  122. #define DB_CQ_OFFSET 0x120
  123. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  124. /* Number of event entries processed */
  125. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  126. /* Rearm bit */
  127. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  128. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  129. #define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  130. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id)
  131. #define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  132. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id)
  133. #define PAGES_REQUIRED(x) \
  134. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  135. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  136. #define MEM_DESCR_OFFSET 8
  137. #define BEISCSI_DEFQ_HDR 1
  138. #define BEISCSI_DEFQ_DATA 0
  139. enum be_mem_enum {
  140. HWI_MEM_ADDN_CONTEXT,
  141. HWI_MEM_WRB,
  142. HWI_MEM_WRBH,
  143. HWI_MEM_SGLH,
  144. HWI_MEM_SGE,
  145. HWI_MEM_TEMPLATE_HDR_ULP0,
  146. HWI_MEM_ASYNC_HEADER_BUF_ULP0, /* 6 */
  147. HWI_MEM_ASYNC_DATA_BUF_ULP0,
  148. HWI_MEM_ASYNC_HEADER_RING_ULP0,
  149. HWI_MEM_ASYNC_DATA_RING_ULP0,
  150. HWI_MEM_ASYNC_HEADER_HANDLE_ULP0,
  151. HWI_MEM_ASYNC_DATA_HANDLE_ULP0, /* 11 */
  152. HWI_MEM_ASYNC_PDU_CONTEXT_ULP0,
  153. HWI_MEM_TEMPLATE_HDR_ULP1,
  154. HWI_MEM_ASYNC_HEADER_BUF_ULP1, /* 14 */
  155. HWI_MEM_ASYNC_DATA_BUF_ULP1,
  156. HWI_MEM_ASYNC_HEADER_RING_ULP1,
  157. HWI_MEM_ASYNC_DATA_RING_ULP1,
  158. HWI_MEM_ASYNC_HEADER_HANDLE_ULP1,
  159. HWI_MEM_ASYNC_DATA_HANDLE_ULP1, /* 19 */
  160. HWI_MEM_ASYNC_PDU_CONTEXT_ULP1,
  161. ISCSI_MEM_GLOBAL_HEADER,
  162. SE_MEM_MAX
  163. };
  164. struct be_bus_address32 {
  165. unsigned int address_lo;
  166. unsigned int address_hi;
  167. };
  168. struct be_bus_address64 {
  169. unsigned long long address;
  170. };
  171. struct be_bus_address {
  172. union {
  173. struct be_bus_address32 a32;
  174. struct be_bus_address64 a64;
  175. } u;
  176. };
  177. struct mem_array {
  178. struct be_bus_address bus_address; /* Bus address of location */
  179. void *virtual_address; /* virtual address to the location */
  180. unsigned int size; /* Size required by memory block */
  181. };
  182. struct be_mem_descriptor {
  183. unsigned int index; /* Index of this memory parameter */
  184. unsigned int category; /* type indicates cached/non-cached */
  185. unsigned int num_elements; /* number of elements in this
  186. * descriptor
  187. */
  188. unsigned int alignment_mask; /* Alignment mask for this block */
  189. unsigned int size_in_bytes; /* Size required by memory block */
  190. struct mem_array *mem_array;
  191. };
  192. struct sgl_handle {
  193. unsigned int sgl_index;
  194. unsigned int type;
  195. unsigned int cid;
  196. struct iscsi_task *task;
  197. struct iscsi_sge *pfrag;
  198. };
  199. struct hba_parameters {
  200. unsigned int ios_per_ctrl;
  201. unsigned int cxns_per_ctrl;
  202. unsigned int asyncpdus_per_ctrl;
  203. unsigned int icds_per_ctrl;
  204. unsigned int num_sge_per_io;
  205. unsigned int defpdu_hdr_sz;
  206. unsigned int defpdu_data_sz;
  207. unsigned int num_cq_entries;
  208. unsigned int num_eq_entries;
  209. unsigned int wrbs_per_cxn;
  210. unsigned int crashmode;
  211. unsigned int hba_num;
  212. unsigned int mgmt_ws_sz;
  213. unsigned int hwi_ws_sz;
  214. unsigned int eto;
  215. unsigned int ldto;
  216. unsigned int dbg_flags;
  217. unsigned int num_cxn;
  218. unsigned int eq_timer;
  219. /**
  220. * These are calculated from other params. They're here
  221. * for debug purposes
  222. */
  223. unsigned int num_mcc_pages;
  224. unsigned int num_mcc_cq_pages;
  225. unsigned int num_cq_pages;
  226. unsigned int num_eq_pages;
  227. unsigned int num_async_pdu_buf_pages;
  228. unsigned int num_async_pdu_buf_sgl_pages;
  229. unsigned int num_async_pdu_buf_cq_pages;
  230. unsigned int num_async_pdu_hdr_pages;
  231. unsigned int num_async_pdu_hdr_sgl_pages;
  232. unsigned int num_async_pdu_hdr_cq_pages;
  233. unsigned int num_sge;
  234. };
  235. struct invalidate_command_table {
  236. unsigned short icd;
  237. unsigned short cid;
  238. } __packed;
  239. #define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \
  240. (phwi_ctrlr->wrb_context[cri].ulp_num)
  241. struct hwi_wrb_context {
  242. struct list_head wrb_handle_list;
  243. struct list_head wrb_handle_drvr_list;
  244. struct wrb_handle **pwrb_handle_base;
  245. struct wrb_handle **pwrb_handle_basestd;
  246. struct iscsi_wrb *plast_wrb;
  247. unsigned short alloc_index;
  248. unsigned short free_index;
  249. unsigned short wrb_handles_available;
  250. unsigned short cid;
  251. uint8_t ulp_num; /* ULP to which CID binded */
  252. uint16_t register_set;
  253. uint16_t doorbell_format;
  254. uint32_t doorbell_offset;
  255. };
  256. struct ulp_cid_info {
  257. unsigned short *cid_array;
  258. unsigned short avlbl_cids;
  259. unsigned short cid_alloc;
  260. unsigned short cid_free;
  261. };
  262. #include "be.h"
  263. #define chip_be2(phba) (phba->generation == BE_GEN2)
  264. #define chip_be3_r(phba) (phba->generation == BE_GEN3)
  265. #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
  266. #define BEISCSI_ULP0 0
  267. #define BEISCSI_ULP1 1
  268. #define BEISCSI_ULP_COUNT 2
  269. #define BEISCSI_ULP0_LOADED 0x01
  270. #define BEISCSI_ULP1_LOADED 0x02
  271. #define BEISCSI_ULP_AVLBL_CID(phba, ulp_num) \
  272. (((struct ulp_cid_info *)phba->cid_array_info[ulp_num])->avlbl_cids)
  273. #define BEISCSI_ULP0_AVLBL_CID(phba) \
  274. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP0)
  275. #define BEISCSI_ULP1_AVLBL_CID(phba) \
  276. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP1)
  277. struct beiscsi_hba {
  278. struct hba_parameters params;
  279. struct hwi_controller *phwi_ctrlr;
  280. unsigned int mem_req[SE_MEM_MAX];
  281. /* PCI BAR mapped addresses */
  282. u8 __iomem *csr_va; /* CSR */
  283. u8 __iomem *db_va; /* Door Bell */
  284. u8 __iomem *pci_va; /* PCI Config */
  285. struct be_bus_address csr_pa; /* CSR */
  286. struct be_bus_address db_pa; /* CSR */
  287. struct be_bus_address pci_pa; /* CSR */
  288. /* PCI representation of our HBA */
  289. struct pci_dev *pcidev;
  290. unsigned short asic_revision;
  291. unsigned int num_cpus;
  292. unsigned int nxt_cqid;
  293. struct msix_entry msix_entries[MAX_CPUS];
  294. char *msi_name[MAX_CPUS];
  295. bool msix_enabled;
  296. struct be_mem_descriptor *init_mem;
  297. unsigned short io_sgl_alloc_index;
  298. unsigned short io_sgl_free_index;
  299. unsigned short io_sgl_hndl_avbl;
  300. struct sgl_handle **io_sgl_hndl_base;
  301. struct sgl_handle **sgl_hndl_array;
  302. unsigned short eh_sgl_alloc_index;
  303. unsigned short eh_sgl_free_index;
  304. unsigned short eh_sgl_hndl_avbl;
  305. struct sgl_handle **eh_sgl_hndl_base;
  306. spinlock_t io_sgl_lock;
  307. spinlock_t mgmt_sgl_lock;
  308. spinlock_t isr_lock;
  309. spinlock_t async_pdu_lock;
  310. unsigned int age;
  311. struct list_head hba_queue;
  312. #define BE_MAX_SESSION 2048
  313. #define BE_SET_CID_TO_CRI(cri_index, cid) \
  314. (phba->cid_to_cri_map[cid] = cri_index)
  315. #define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
  316. unsigned short cid_to_cri_map[BE_MAX_SESSION];
  317. struct ulp_cid_info *cid_array_info[BEISCSI_ULP_COUNT];
  318. struct iscsi_endpoint **ep_array;
  319. struct beiscsi_conn **conn_table;
  320. struct iscsi_boot_kset *boot_kset;
  321. struct Scsi_Host *shost;
  322. struct iscsi_iface *ipv4_iface;
  323. struct iscsi_iface *ipv6_iface;
  324. struct {
  325. /**
  326. * group together since they are used most frequently
  327. * for cid to cri conversion
  328. */
  329. unsigned int phys_port;
  330. unsigned int eqid_count;
  331. unsigned int cqid_count;
  332. unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT];
  333. #define BEISCSI_GET_CID_COUNT(phba, ulp_num) \
  334. (phba->fw_config.iscsi_cid_count[ulp_num])
  335. unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT];
  336. unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT];
  337. unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT];
  338. unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT];
  339. unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT];
  340. unsigned short iscsi_features;
  341. uint16_t dual_ulp_aware;
  342. unsigned long ulp_supported;
  343. } fw_config;
  344. unsigned int state;
  345. bool fw_timeout;
  346. bool ue_detected;
  347. struct delayed_work beiscsi_hw_check_task;
  348. bool mac_addr_set;
  349. u8 mac_address[ETH_ALEN];
  350. char fw_ver_str[BEISCSI_VER_STRLEN];
  351. char wq_name[20];
  352. struct workqueue_struct *wq; /* The actuak work queue */
  353. struct be_ctrl_info ctrl;
  354. unsigned int generation;
  355. unsigned int interface_handle;
  356. struct mgmt_session_info boot_sess;
  357. struct invalidate_command_table inv_tbl[128];
  358. unsigned int attr_log_enable;
  359. int (*iotask_fn)(struct iscsi_task *,
  360. struct scatterlist *sg,
  361. uint32_t num_sg, uint32_t xferlen,
  362. uint32_t writedir);
  363. };
  364. struct beiscsi_session {
  365. struct pci_pool *bhs_pool;
  366. };
  367. /**
  368. * struct beiscsi_conn - iscsi connection structure
  369. */
  370. struct beiscsi_conn {
  371. struct iscsi_conn *conn;
  372. struct beiscsi_hba *phba;
  373. u32 exp_statsn;
  374. u32 doorbell_offset;
  375. u32 beiscsi_conn_cid;
  376. struct beiscsi_endpoint *ep;
  377. unsigned short login_in_progress;
  378. struct wrb_handle *plogin_wrb_handle;
  379. struct sgl_handle *plogin_sgl_handle;
  380. struct beiscsi_session *beiscsi_sess;
  381. struct iscsi_task *task;
  382. };
  383. /* This structure is used by the chip */
  384. struct pdu_data_out {
  385. u32 dw[12];
  386. };
  387. /**
  388. * Pseudo amap definition in which each bit of the actual structure is defined
  389. * as a byte: used to calculate offset/shift/mask of each field
  390. */
  391. struct amap_pdu_data_out {
  392. u8 opcode[6]; /* opcode */
  393. u8 rsvd0[2]; /* should be 0 */
  394. u8 rsvd1[7];
  395. u8 final_bit; /* F bit */
  396. u8 rsvd2[16];
  397. u8 ahs_length[8]; /* no AHS */
  398. u8 data_len_hi[8];
  399. u8 data_len_lo[16]; /* DataSegmentLength */
  400. u8 lun[64];
  401. u8 itt[32]; /* ITT; initiator task tag */
  402. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  403. u8 rsvd3[32];
  404. u8 exp_stat_sn[32];
  405. u8 rsvd4[32];
  406. u8 data_sn[32];
  407. u8 buffer_offset[32];
  408. u8 rsvd5[32];
  409. };
  410. struct be_cmd_bhs {
  411. struct iscsi_scsi_req iscsi_hdr;
  412. unsigned char pad1[16];
  413. struct pdu_data_out iscsi_data_pdu;
  414. unsigned char pad2[BE_SENSE_INFO_SIZE -
  415. sizeof(struct pdu_data_out)];
  416. };
  417. struct beiscsi_io_task {
  418. struct wrb_handle *pwrb_handle;
  419. struct sgl_handle *psgl_handle;
  420. struct beiscsi_conn *conn;
  421. struct scsi_cmnd *scsi_cmnd;
  422. unsigned int cmd_sn;
  423. unsigned int flags;
  424. unsigned short cid;
  425. unsigned short header_len;
  426. itt_t libiscsi_itt;
  427. struct be_cmd_bhs *cmd_bhs;
  428. struct be_bus_address bhs_pa;
  429. unsigned short bhs_len;
  430. dma_addr_t mtask_addr;
  431. uint32_t mtask_data_count;
  432. uint8_t wrb_type;
  433. };
  434. struct be_nonio_bhs {
  435. struct iscsi_hdr iscsi_hdr;
  436. unsigned char pad1[16];
  437. struct pdu_data_out iscsi_data_pdu;
  438. unsigned char pad2[BE_SENSE_INFO_SIZE -
  439. sizeof(struct pdu_data_out)];
  440. };
  441. struct be_status_bhs {
  442. struct iscsi_scsi_req iscsi_hdr;
  443. unsigned char pad1[16];
  444. /**
  445. * The plus 2 below is to hold the sense info length that gets
  446. * DMA'ed by RxULP
  447. */
  448. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  449. };
  450. struct iscsi_sge {
  451. u32 dw[4];
  452. };
  453. /**
  454. * Pseudo amap definition in which each bit of the actual structure is defined
  455. * as a byte: used to calculate offset/shift/mask of each field
  456. */
  457. struct amap_iscsi_sge {
  458. u8 addr_hi[32];
  459. u8 addr_lo[32];
  460. u8 sge_offset[22]; /* DWORD 2 */
  461. u8 rsvd0[9]; /* DWORD 2 */
  462. u8 last_sge; /* DWORD 2 */
  463. u8 len[17]; /* DWORD 3 */
  464. u8 rsvd1[15]; /* DWORD 3 */
  465. };
  466. struct beiscsi_offload_params {
  467. u32 dw[6];
  468. };
  469. #define OFFLD_PARAMS_ERL 0x00000003
  470. #define OFFLD_PARAMS_DDE 0x00000004
  471. #define OFFLD_PARAMS_HDE 0x00000008
  472. #define OFFLD_PARAMS_IR2T 0x00000010
  473. #define OFFLD_PARAMS_IMD 0x00000020
  474. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  475. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  476. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  477. /**
  478. * Pseudo amap definition in which each bit of the actual structure is defined
  479. * as a byte: used to calculate offset/shift/mask of each field
  480. */
  481. struct amap_beiscsi_offload_params {
  482. u8 max_burst_length[32];
  483. u8 max_send_data_segment_length[32];
  484. u8 first_burst_length[32];
  485. u8 erl[2];
  486. u8 dde[1];
  487. u8 hde[1];
  488. u8 ir2t[1];
  489. u8 imd[1];
  490. u8 data_seq_inorder[1];
  491. u8 pdu_seq_inorder[1];
  492. u8 max_r2t[16];
  493. u8 pad[8];
  494. u8 exp_statsn[32];
  495. u8 max_recv_data_segment_length[32];
  496. };
  497. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  498. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  499. struct async_pdu_handle {
  500. struct list_head link;
  501. struct be_bus_address pa;
  502. void *pbuffer;
  503. unsigned int consumed;
  504. unsigned char index;
  505. unsigned char is_header;
  506. unsigned short cri;
  507. unsigned long buffer_len;
  508. };
  509. struct hwi_async_entry {
  510. struct {
  511. unsigned char hdr_received;
  512. unsigned char hdr_len;
  513. unsigned short bytes_received;
  514. unsigned int bytes_needed;
  515. struct list_head list;
  516. } wait_queue;
  517. struct list_head header_busy_list;
  518. struct list_head data_busy_list;
  519. };
  520. struct hwi_async_pdu_context {
  521. struct {
  522. struct be_bus_address pa_base;
  523. void *va_base;
  524. void *ring_base;
  525. struct async_pdu_handle *handle_base;
  526. unsigned int host_write_ptr;
  527. unsigned int ep_read_ptr;
  528. unsigned int writables;
  529. unsigned int free_entries;
  530. unsigned int busy_entries;
  531. struct list_head free_list;
  532. } async_header;
  533. struct {
  534. struct be_bus_address pa_base;
  535. void *va_base;
  536. void *ring_base;
  537. struct async_pdu_handle *handle_base;
  538. unsigned int host_write_ptr;
  539. unsigned int ep_read_ptr;
  540. unsigned int writables;
  541. unsigned int free_entries;
  542. unsigned int busy_entries;
  543. struct list_head free_list;
  544. } async_data;
  545. unsigned int buffer_size;
  546. unsigned int num_entries;
  547. #define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid])
  548. unsigned short cid_to_async_cri_map[BE_MAX_SESSION];
  549. /**
  550. * This is a varying size list! Do not add anything
  551. * after this entry!!
  552. */
  553. struct hwi_async_entry *async_entry;
  554. };
  555. #define PDUCQE_CODE_MASK 0x0000003F
  556. #define PDUCQE_DPL_MASK 0xFFFF0000
  557. #define PDUCQE_INDEX_MASK 0x0000FFFF
  558. struct i_t_dpdu_cqe {
  559. u32 dw[4];
  560. } __packed;
  561. /**
  562. * Pseudo amap definition in which each bit of the actual structure is defined
  563. * as a byte: used to calculate offset/shift/mask of each field
  564. */
  565. struct amap_i_t_dpdu_cqe {
  566. u8 db_addr_hi[32];
  567. u8 db_addr_lo[32];
  568. u8 code[6];
  569. u8 cid[10];
  570. u8 dpl[16];
  571. u8 index[16];
  572. u8 num_cons[10];
  573. u8 rsvd0[4];
  574. u8 final;
  575. u8 valid;
  576. } __packed;
  577. struct amap_i_t_dpdu_cqe_v2 {
  578. u8 db_addr_hi[32]; /* DWORD 0 */
  579. u8 db_addr_lo[32]; /* DWORD 1 */
  580. u8 code[6]; /* DWORD 2 */
  581. u8 num_cons; /* DWORD 2*/
  582. u8 rsvd0[8]; /* DWORD 2 */
  583. u8 dpl[17]; /* DWORD 2 */
  584. u8 index[16]; /* DWORD 3 */
  585. u8 cid[13]; /* DWORD 3 */
  586. u8 rsvd1; /* DWORD 3 */
  587. u8 final; /* DWORD 3 */
  588. u8 valid; /* DWORD 3 */
  589. } __packed;
  590. #define CQE_VALID_MASK 0x80000000
  591. #define CQE_CODE_MASK 0x0000003F
  592. #define CQE_CID_MASK 0x0000FFC0
  593. #define EQE_VALID_MASK 0x00000001
  594. #define EQE_MAJORCODE_MASK 0x0000000E
  595. #define EQE_RESID_MASK 0xFFFF0000
  596. struct be_eq_entry {
  597. u32 dw[1];
  598. } __packed;
  599. /**
  600. * Pseudo amap definition in which each bit of the actual structure is defined
  601. * as a byte: used to calculate offset/shift/mask of each field
  602. */
  603. struct amap_eq_entry {
  604. u8 valid; /* DWORD 0 */
  605. u8 major_code[3]; /* DWORD 0 */
  606. u8 minor_code[12]; /* DWORD 0 */
  607. u8 resource_id[16]; /* DWORD 0 */
  608. } __packed;
  609. struct cq_db {
  610. u32 dw[1];
  611. } __packed;
  612. /**
  613. * Pseudo amap definition in which each bit of the actual structure is defined
  614. * as a byte: used to calculate offset/shift/mask of each field
  615. */
  616. struct amap_cq_db {
  617. u8 qid[10];
  618. u8 event[1];
  619. u8 rsvd0[5];
  620. u8 num_popped[13];
  621. u8 rearm[1];
  622. u8 rsvd1[2];
  623. } __packed;
  624. void beiscsi_process_eq(struct beiscsi_hba *phba);
  625. struct iscsi_wrb {
  626. u32 dw[16];
  627. } __packed;
  628. #define WRB_TYPE_MASK 0xF0000000
  629. #define SKH_WRB_TYPE_OFFSET 27
  630. #define BE_WRB_TYPE_OFFSET 28
  631. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  632. (pwrb->dw[0] |= (wrb_type << type_offset))
  633. /**
  634. * Pseudo amap definition in which each bit of the actual structure is defined
  635. * as a byte: used to calculate offset/shift/mask of each field
  636. */
  637. struct amap_iscsi_wrb {
  638. u8 lun[14]; /* DWORD 0 */
  639. u8 lt; /* DWORD 0 */
  640. u8 invld; /* DWORD 0 */
  641. u8 wrb_idx[8]; /* DWORD 0 */
  642. u8 dsp; /* DWORD 0 */
  643. u8 dmsg; /* DWORD 0 */
  644. u8 undr_run; /* DWORD 0 */
  645. u8 over_run; /* DWORD 0 */
  646. u8 type[4]; /* DWORD 0 */
  647. u8 ptr2nextwrb[8]; /* DWORD 1 */
  648. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  649. u8 sgl_icd_idx[12]; /* DWORD 2 */
  650. u8 rsvd0[20]; /* DWORD 2 */
  651. u8 exp_data_sn[32]; /* DWORD 3 */
  652. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  653. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  654. u8 cmdsn_itt[32]; /* DWORD 6 */
  655. u8 dif_ref_tag[32]; /* DWORD 7 */
  656. u8 sge0_addr_hi[32]; /* DWORD 8 */
  657. u8 sge0_addr_lo[32]; /* DWORD 9 */
  658. u8 sge0_offset[22]; /* DWORD 10 */
  659. u8 pbs; /* DWORD 10 */
  660. u8 dif_mode[2]; /* DWORD 10 */
  661. u8 rsvd1[6]; /* DWORD 10 */
  662. u8 sge0_last; /* DWORD 10 */
  663. u8 sge0_len[17]; /* DWORD 11 */
  664. u8 dif_meta_tag[14]; /* DWORD 11 */
  665. u8 sge0_in_ddr; /* DWORD 11 */
  666. u8 sge1_addr_hi[32]; /* DWORD 12 */
  667. u8 sge1_addr_lo[32]; /* DWORD 13 */
  668. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  669. u8 rsvd2[9]; /* DWORD 14 */
  670. u8 sge1_last; /* DWORD 14 */
  671. u8 sge1_len[17]; /* DWORD 15 */
  672. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  673. u8 rsvd3[2]; /* DWORD 15 */
  674. u8 sge1_in_ddr; /* DWORD 15 */
  675. } __packed;
  676. struct amap_iscsi_wrb_v2 {
  677. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  678. u8 rsvd0[2]; /* DWORD 0*/
  679. u8 type[5]; /* DWORD 0 */
  680. u8 ptr2nextwrb[8]; /* DWORD 1 */
  681. u8 wrb_idx[8]; /* DWORD 1 */
  682. u8 lun[16]; /* DWORD 1 */
  683. u8 sgl_idx[16]; /* DWORD 2 */
  684. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  685. u8 exp_data_sn[32]; /* DWORD 3 */
  686. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  687. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  688. u8 cq_id[16]; /* DWORD 6 */
  689. u8 rsvd1[16]; /* DWORD 6 */
  690. u8 cmdsn_itt[32]; /* DWORD 7 */
  691. u8 sge0_addr_hi[32]; /* DWORD 8 */
  692. u8 sge0_addr_lo[32]; /* DWORD 9 */
  693. u8 sge0_offset[24]; /* DWORD 10 */
  694. u8 rsvd2[7]; /* DWORD 10 */
  695. u8 sge0_last; /* DWORD 10 */
  696. u8 sge0_len[17]; /* DWORD 11 */
  697. u8 rsvd3[7]; /* DWORD 11 */
  698. u8 diff_enbl; /* DWORD 11 */
  699. u8 u_run; /* DWORD 11 */
  700. u8 o_run; /* DWORD 11 */
  701. u8 invalid; /* DWORD 11 */
  702. u8 dsp; /* DWORD 11 */
  703. u8 dmsg; /* DWORD 11 */
  704. u8 rsvd4; /* DWORD 11 */
  705. u8 lt; /* DWORD 11 */
  706. u8 sge1_addr_hi[32]; /* DWORD 12 */
  707. u8 sge1_addr_lo[32]; /* DWORD 13 */
  708. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  709. u8 rsvd5[7]; /* DWORD 14 */
  710. u8 sge1_last; /* DWORD 14 */
  711. u8 sge1_len[17]; /* DWORD 15 */
  712. u8 rsvd6[15]; /* DWORD 15 */
  713. } __packed;
  714. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
  715. void
  716. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  717. void beiscsi_process_all_cqs(struct work_struct *work);
  718. void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
  719. struct iscsi_task *task);
  720. static inline bool beiscsi_error(struct beiscsi_hba *phba)
  721. {
  722. return phba->ue_detected || phba->fw_timeout;
  723. }
  724. struct pdu_nop_out {
  725. u32 dw[12];
  726. };
  727. /**
  728. * Pseudo amap definition in which each bit of the actual structure is defined
  729. * as a byte: used to calculate offset/shift/mask of each field
  730. */
  731. struct amap_pdu_nop_out {
  732. u8 opcode[6]; /* opcode 0x00 */
  733. u8 i_bit; /* I Bit */
  734. u8 x_bit; /* reserved; should be 0 */
  735. u8 fp_bit_filler1[7];
  736. u8 f_bit; /* always 1 */
  737. u8 reserved1[16];
  738. u8 ahs_length[8]; /* no AHS */
  739. u8 data_len_hi[8];
  740. u8 data_len_lo[16]; /* DataSegmentLength */
  741. u8 lun[64];
  742. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  743. u8 ttt[32]; /* target id for ping or 0xffffffff */
  744. u8 cmd_sn[32];
  745. u8 exp_stat_sn[32];
  746. u8 reserved5[128];
  747. };
  748. #define PDUBASE_OPCODE_MASK 0x0000003F
  749. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  750. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  751. struct pdu_base {
  752. u32 dw[16];
  753. } __packed;
  754. /**
  755. * Pseudo amap definition in which each bit of the actual structure is defined
  756. * as a byte: used to calculate offset/shift/mask of each field
  757. */
  758. struct amap_pdu_base {
  759. u8 opcode[6];
  760. u8 i_bit; /* immediate bit */
  761. u8 x_bit; /* reserved, always 0 */
  762. u8 reserved1[24]; /* opcode-specific fields */
  763. u8 ahs_length[8]; /* length units is 4 byte words */
  764. u8 data_len_hi[8];
  765. u8 data_len_lo[16]; /* DatasegmentLength */
  766. u8 lun[64]; /* lun or opcode-specific fields */
  767. u8 itt[32]; /* initiator task tag */
  768. u8 reserved4[224];
  769. };
  770. struct iscsi_target_context_update_wrb {
  771. u32 dw[16];
  772. } __packed;
  773. /**
  774. * Pseudo amap definition in which each bit of the actual structure is defined
  775. * as a byte: used to calculate offset/shift/mask of each field
  776. */
  777. #define BE_TGT_CTX_UPDT_CMD 0x07
  778. struct amap_iscsi_target_context_update_wrb {
  779. u8 lun[14]; /* DWORD 0 */
  780. u8 lt; /* DWORD 0 */
  781. u8 invld; /* DWORD 0 */
  782. u8 wrb_idx[8]; /* DWORD 0 */
  783. u8 dsp; /* DWORD 0 */
  784. u8 dmsg; /* DWORD 0 */
  785. u8 undr_run; /* DWORD 0 */
  786. u8 over_run; /* DWORD 0 */
  787. u8 type[4]; /* DWORD 0 */
  788. u8 ptr2nextwrb[8]; /* DWORD 1 */
  789. u8 max_burst_length[19]; /* DWORD 1 */
  790. u8 rsvd0[5]; /* DWORD 1 */
  791. u8 rsvd1[15]; /* DWORD 2 */
  792. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  793. u8 first_burst_length[14]; /* DWORD 3 */
  794. u8 rsvd2[2]; /* DWORD 3 */
  795. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  796. u8 rsvd3[5]; /* DWORD 3 */
  797. u8 session_state[3]; /* DWORD 3 */
  798. u8 rsvd4[16]; /* DWORD 4 */
  799. u8 tx_jumbo; /* DWORD 4 */
  800. u8 hde; /* DWORD 4 */
  801. u8 dde; /* DWORD 4 */
  802. u8 erl[2]; /* DWORD 4 */
  803. u8 domain_id[5]; /* DWORD 4 */
  804. u8 mode; /* DWORD 4 */
  805. u8 imd; /* DWORD 4 */
  806. u8 ir2t; /* DWORD 4 */
  807. u8 notpredblq[2]; /* DWORD 4 */
  808. u8 compltonack; /* DWORD 4 */
  809. u8 stat_sn[32]; /* DWORD 5 */
  810. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  811. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  812. u8 pad_addr_hi[32]; /* DWORD 8 */
  813. u8 pad_addr_lo[32]; /* DWORD 9 */
  814. u8 rsvd5[32]; /* DWORD 10 */
  815. u8 rsvd6[32]; /* DWORD 11 */
  816. u8 rsvd7[32]; /* DWORD 12 */
  817. u8 rsvd8[32]; /* DWORD 13 */
  818. u8 rsvd9[32]; /* DWORD 14 */
  819. u8 rsvd10[32]; /* DWORD 15 */
  820. } __packed;
  821. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  822. #define BEISCSI_MAX_CXNS 1
  823. struct amap_iscsi_target_context_update_wrb_v2 {
  824. u8 max_burst_length[24]; /* DWORD 0 */
  825. u8 rsvd0[3]; /* DWORD 0 */
  826. u8 type[5]; /* DWORD 0 */
  827. u8 ptr2nextwrb[8]; /* DWORD 1 */
  828. u8 wrb_idx[8]; /* DWORD 1 */
  829. u8 rsvd1[16]; /* DWORD 1 */
  830. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  831. u8 rsvd2[8]; /* DWORD 2 */
  832. u8 first_burst_length[24]; /* DWORD 3 */
  833. u8 rsvd3[8]; /* DOWRD 3 */
  834. u8 max_r2t[16]; /* DWORD 4 */
  835. u8 rsvd4; /* DWORD 4 */
  836. u8 hde; /* DWORD 4 */
  837. u8 dde; /* DWORD 4 */
  838. u8 erl[2]; /* DWORD 4 */
  839. u8 rsvd5[6]; /* DWORD 4 */
  840. u8 imd; /* DWORD 4 */
  841. u8 ir2t; /* DWORD 4 */
  842. u8 rsvd6[3]; /* DWORD 4 */
  843. u8 stat_sn[32]; /* DWORD 5 */
  844. u8 rsvd7[32]; /* DWORD 6 */
  845. u8 rsvd8[32]; /* DWORD 7 */
  846. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  847. u8 rsvd9[8]; /* DWORD 8 */
  848. u8 rsvd10[32]; /* DWORD 9 */
  849. u8 rsvd11[32]; /* DWORD 10 */
  850. u8 max_cxns[16]; /* DWORD 11 */
  851. u8 rsvd12[11]; /* DWORD 11*/
  852. u8 invld; /* DWORD 11 */
  853. u8 rsvd13;/* DWORD 11*/
  854. u8 dmsg; /* DWORD 11 */
  855. u8 data_seq_inorder; /* DWORD 11 */
  856. u8 pdu_seq_inorder; /* DWORD 11 */
  857. u8 rsvd14[32]; /*DWORD 12 */
  858. u8 rsvd15[32]; /* DWORD 13 */
  859. u8 rsvd16[32]; /* DWORD 14 */
  860. u8 rsvd17[32]; /* DWORD 15 */
  861. } __packed;
  862. struct be_ring {
  863. u32 pages; /* queue size in pages */
  864. u32 id; /* queue id assigned by beklib */
  865. u32 num; /* number of elements in queue */
  866. u32 cidx; /* consumer index */
  867. u32 pidx; /* producer index -- not used by most rings */
  868. u32 item_size; /* size in bytes of one object */
  869. u8 ulp_num; /* ULP to which CID binded */
  870. u16 register_set;
  871. u16 doorbell_format;
  872. u32 doorbell_offset;
  873. void *va; /* The virtual address of the ring. This
  874. * should be last to allow 32 & 64 bit debugger
  875. * extensions to work.
  876. */
  877. };
  878. struct hwi_controller {
  879. struct list_head io_sgl_list;
  880. struct list_head eh_sgl_list;
  881. struct sgl_handle *psgl_handle_base;
  882. unsigned int wrb_mem_index;
  883. struct hwi_wrb_context *wrb_context;
  884. struct mcc_wrb *pmcc_wrb_base;
  885. struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT];
  886. struct be_ring default_pdu_data[BEISCSI_ULP_COUNT];
  887. struct hwi_context_memory *phwi_ctxt;
  888. };
  889. enum hwh_type_enum {
  890. HWH_TYPE_IO = 1,
  891. HWH_TYPE_LOGOUT = 2,
  892. HWH_TYPE_TMF = 3,
  893. HWH_TYPE_NOP = 4,
  894. HWH_TYPE_IO_RD = 5,
  895. HWH_TYPE_LOGIN = 11,
  896. HWH_TYPE_INVALID = 0xFFFFFFFF
  897. };
  898. struct wrb_handle {
  899. enum hwh_type_enum type;
  900. unsigned short wrb_index;
  901. unsigned short nxt_wrb_index;
  902. struct iscsi_task *pio_handle;
  903. struct iscsi_wrb *pwrb;
  904. };
  905. struct hwi_context_memory {
  906. /* Adaptive interrupt coalescing (AIC) info */
  907. u16 min_eqd; /* in usecs */
  908. u16 max_eqd; /* in usecs */
  909. u16 cur_eqd; /* in usecs */
  910. struct be_eq_obj be_eq[MAX_CPUS];
  911. struct be_queue_info be_cq[MAX_CPUS - 1];
  912. struct be_queue_info *be_wrbq;
  913. struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT];
  914. struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT];
  915. struct hwi_async_pdu_context *pasync_ctx[BEISCSI_ULP_COUNT];
  916. };
  917. /* Logging related definitions */
  918. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  919. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  920. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  921. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  922. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  923. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  924. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  925. do { \
  926. uint32_t log_value = phba->attr_log_enable; \
  927. if (((mask) & log_value) || (level[1] <= '3')) \
  928. shost_printk(level, phba->shost, \
  929. fmt, __LINE__, ##arg); \
  930. } while (0)
  931. #endif