gpio.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * TI DaVinci GPIO Support
  3. *
  4. * Copyright (c) 2006-2007 David Brownell
  5. * Copyright (c) 2007, MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/errno.h>
  13. #include <linux/kernel.h>
  14. #include <linux/clk.h>
  15. #include <linux/err.h>
  16. #include <linux/io.h>
  17. #include <mach/gpio.h>
  18. #include <asm/mach/irq.h>
  19. struct davinci_gpio_regs {
  20. u32 dir;
  21. u32 out_data;
  22. u32 set_data;
  23. u32 clr_data;
  24. u32 in_data;
  25. u32 set_rising;
  26. u32 clr_rising;
  27. u32 set_falling;
  28. u32 clr_falling;
  29. u32 intstat;
  30. };
  31. static DEFINE_SPINLOCK(gpio_lock);
  32. #define chip2controller(chip) \
  33. container_of(chip, struct davinci_gpio_controller, chip)
  34. static struct davinci_gpio_controller chips[DIV_ROUND_UP(DAVINCI_N_GPIO, 32)];
  35. static struct davinci_gpio_regs __iomem __init *gpio2regs(unsigned gpio)
  36. {
  37. void __iomem *ptr;
  38. void __iomem *base = davinci_soc_info.gpio_base;
  39. if (gpio < 32 * 1)
  40. ptr = base + 0x10;
  41. else if (gpio < 32 * 2)
  42. ptr = base + 0x38;
  43. else if (gpio < 32 * 3)
  44. ptr = base + 0x60;
  45. else if (gpio < 32 * 4)
  46. ptr = base + 0x88;
  47. else if (gpio < 32 * 5)
  48. ptr = base + 0xb0;
  49. else
  50. ptr = NULL;
  51. return ptr;
  52. }
  53. static inline struct davinci_gpio_regs __iomem *irq2regs(int irq)
  54. {
  55. struct davinci_gpio_regs __iomem *g;
  56. g = (__force struct davinci_gpio_regs __iomem *)get_irq_chip_data(irq);
  57. return g;
  58. }
  59. static int __init davinci_gpio_irq_setup(void);
  60. /*--------------------------------------------------------------------------*/
  61. /*
  62. * board setup code *MUST* set PINMUX0 and PINMUX1 as
  63. * needed, and enable the GPIO clock.
  64. */
  65. static inline int __davinci_direction(struct gpio_chip *chip,
  66. unsigned offset, bool out, int value)
  67. {
  68. struct davinci_gpio_controller *d = chip2controller(chip);
  69. struct davinci_gpio_regs __iomem *g = d->regs;
  70. u32 temp;
  71. u32 mask = 1 << offset;
  72. spin_lock(&gpio_lock);
  73. temp = __raw_readl(&g->dir);
  74. if (out) {
  75. temp &= ~mask;
  76. __raw_writel(mask, value ? &g->set_data : &g->clr_data);
  77. } else {
  78. temp |= mask;
  79. }
  80. __raw_writel(temp, &g->dir);
  81. spin_unlock(&gpio_lock);
  82. return 0;
  83. }
  84. static int davinci_direction_in(struct gpio_chip *chip, unsigned offset)
  85. {
  86. return __davinci_direction(chip, offset, false, 0);
  87. }
  88. static int
  89. davinci_direction_out(struct gpio_chip *chip, unsigned offset, int value)
  90. {
  91. return __davinci_direction(chip, offset, true, value);
  92. }
  93. /*
  94. * Read the pin's value (works even if it's set up as output);
  95. * returns zero/nonzero.
  96. *
  97. * Note that changes are synched to the GPIO clock, so reading values back
  98. * right after you've set them may give old values.
  99. */
  100. static int davinci_gpio_get(struct gpio_chip *chip, unsigned offset)
  101. {
  102. struct davinci_gpio_controller *d = chip2controller(chip);
  103. struct davinci_gpio_regs __iomem *g = d->regs;
  104. return (1 << offset) & __raw_readl(&g->in_data);
  105. }
  106. /*
  107. * Assuming the pin is muxed as a gpio output, set its output value.
  108. */
  109. static void
  110. davinci_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  111. {
  112. struct davinci_gpio_controller *d = chip2controller(chip);
  113. struct davinci_gpio_regs __iomem *g = d->regs;
  114. __raw_writel((1 << offset), value ? &g->set_data : &g->clr_data);
  115. }
  116. static int __init davinci_gpio_setup(void)
  117. {
  118. int i, base;
  119. unsigned ngpio;
  120. struct davinci_soc_info *soc_info = &davinci_soc_info;
  121. struct davinci_gpio_regs *regs;
  122. if (soc_info->gpio_type != GPIO_TYPE_DAVINCI)
  123. return 0;
  124. /*
  125. * The gpio banks conceptually expose a segmented bitmap,
  126. * and "ngpio" is one more than the largest zero-based
  127. * bit index that's valid.
  128. */
  129. ngpio = soc_info->gpio_num;
  130. if (ngpio == 0) {
  131. pr_err("GPIO setup: how many GPIOs?\n");
  132. return -EINVAL;
  133. }
  134. if (WARN_ON(DAVINCI_N_GPIO < ngpio))
  135. ngpio = DAVINCI_N_GPIO;
  136. for (i = 0, base = 0; base < ngpio; i++, base += 32) {
  137. chips[i].chip.label = "DaVinci";
  138. chips[i].chip.direction_input = davinci_direction_in;
  139. chips[i].chip.get = davinci_gpio_get;
  140. chips[i].chip.direction_output = davinci_direction_out;
  141. chips[i].chip.set = davinci_gpio_set;
  142. chips[i].chip.base = base;
  143. chips[i].chip.ngpio = ngpio - base;
  144. if (chips[i].chip.ngpio > 32)
  145. chips[i].chip.ngpio = 32;
  146. regs = gpio2regs(base);
  147. chips[i].regs = regs;
  148. chips[i].set_data = &regs->set_data;
  149. chips[i].clr_data = &regs->clr_data;
  150. chips[i].in_data = &regs->in_data;
  151. gpiochip_add(&chips[i].chip);
  152. }
  153. soc_info->gpio_ctlrs = chips;
  154. soc_info->gpio_ctlrs_num = DIV_ROUND_UP(ngpio, 32);
  155. davinci_gpio_irq_setup();
  156. return 0;
  157. }
  158. pure_initcall(davinci_gpio_setup);
  159. /*--------------------------------------------------------------------------*/
  160. /*
  161. * We expect irqs will normally be set up as input pins, but they can also be
  162. * used as output pins ... which is convenient for testing.
  163. *
  164. * NOTE: The first few GPIOs also have direct INTC hookups in addition
  165. * to their GPIOBNK0 irq, with a bit less overhead.
  166. *
  167. * All those INTC hookups (direct, plus several IRQ banks) can also
  168. * serve as EDMA event triggers.
  169. */
  170. static void gpio_irq_disable(unsigned irq)
  171. {
  172. struct davinci_gpio_regs __iomem *g = irq2regs(irq);
  173. u32 mask = (u32) get_irq_data(irq);
  174. __raw_writel(mask, &g->clr_falling);
  175. __raw_writel(mask, &g->clr_rising);
  176. }
  177. static void gpio_irq_enable(unsigned irq)
  178. {
  179. struct davinci_gpio_regs __iomem *g = irq2regs(irq);
  180. u32 mask = (u32) get_irq_data(irq);
  181. unsigned status = irq_desc[irq].status;
  182. status &= IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  183. if (!status)
  184. status = IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING;
  185. if (status & IRQ_TYPE_EDGE_FALLING)
  186. __raw_writel(mask, &g->set_falling);
  187. if (status & IRQ_TYPE_EDGE_RISING)
  188. __raw_writel(mask, &g->set_rising);
  189. }
  190. static int gpio_irq_type(unsigned irq, unsigned trigger)
  191. {
  192. struct davinci_gpio_regs __iomem *g = irq2regs(irq);
  193. u32 mask = (u32) get_irq_data(irq);
  194. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  195. return -EINVAL;
  196. irq_desc[irq].status &= ~IRQ_TYPE_SENSE_MASK;
  197. irq_desc[irq].status |= trigger;
  198. /* don't enable the IRQ if it's currently disabled */
  199. if (irq_desc[irq].depth == 0) {
  200. __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  201. ? &g->set_falling : &g->clr_falling);
  202. __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  203. ? &g->set_rising : &g->clr_rising);
  204. }
  205. return 0;
  206. }
  207. static struct irq_chip gpio_irqchip = {
  208. .name = "GPIO",
  209. .enable = gpio_irq_enable,
  210. .disable = gpio_irq_disable,
  211. .set_type = gpio_irq_type,
  212. };
  213. static void
  214. gpio_irq_handler(unsigned irq, struct irq_desc *desc)
  215. {
  216. struct davinci_gpio_regs __iomem *g = irq2regs(irq);
  217. u32 mask = 0xffff;
  218. /* we only care about one bank */
  219. if (irq & 1)
  220. mask <<= 16;
  221. /* temporarily mask (level sensitive) parent IRQ */
  222. desc->chip->mask(irq);
  223. desc->chip->ack(irq);
  224. while (1) {
  225. u32 status;
  226. int n;
  227. int res;
  228. /* ack any irqs */
  229. status = __raw_readl(&g->intstat) & mask;
  230. if (!status)
  231. break;
  232. __raw_writel(status, &g->intstat);
  233. if (irq & 1)
  234. status >>= 16;
  235. /* now demux them to the right lowlevel handler */
  236. n = (int)get_irq_data(irq);
  237. while (status) {
  238. res = ffs(status);
  239. n += res;
  240. generic_handle_irq(n - 1);
  241. status >>= res;
  242. }
  243. }
  244. desc->chip->unmask(irq);
  245. /* now it may re-trigger */
  246. }
  247. static int gpio_to_irq_banked(struct gpio_chip *chip, unsigned offset)
  248. {
  249. struct davinci_gpio_controller *d = chip2controller(chip);
  250. if (d->irq_base >= 0)
  251. return d->irq_base + offset;
  252. else
  253. return -ENODEV;
  254. }
  255. static int gpio_to_irq_unbanked(struct gpio_chip *chip, unsigned offset)
  256. {
  257. struct davinci_soc_info *soc_info = &davinci_soc_info;
  258. /* NOTE: we assume for now that only irqs in the first gpio_chip
  259. * can provide direct-mapped IRQs to AINTC (up to 32 GPIOs).
  260. */
  261. if (offset < soc_info->gpio_unbanked)
  262. return soc_info->gpio_irq + offset;
  263. else
  264. return -ENODEV;
  265. }
  266. static int gpio_irq_type_unbanked(unsigned irq, unsigned trigger)
  267. {
  268. struct davinci_gpio_regs __iomem *g = irq2regs(irq);
  269. u32 mask = (u32) get_irq_data(irq);
  270. if (trigger & ~(IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  271. return -EINVAL;
  272. __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_FALLING)
  273. ? &g->set_falling : &g->clr_falling);
  274. __raw_writel(mask, (trigger & IRQ_TYPE_EDGE_RISING)
  275. ? &g->set_rising : &g->clr_rising);
  276. return 0;
  277. }
  278. /*
  279. * NOTE: for suspend/resume, probably best to make a platform_device with
  280. * suspend_late/resume_resume calls hooking into results of the set_wake()
  281. * calls ... so if no gpios are wakeup events the clock can be disabled,
  282. * with outputs left at previously set levels, and so that VDD3P3V.IOPWDN0
  283. * (dm6446) can be set appropriately for GPIOV33 pins.
  284. */
  285. static int __init davinci_gpio_irq_setup(void)
  286. {
  287. unsigned gpio, irq, bank;
  288. struct clk *clk;
  289. u32 binten = 0;
  290. unsigned ngpio, bank_irq;
  291. struct davinci_soc_info *soc_info = &davinci_soc_info;
  292. struct davinci_gpio_regs __iomem *g;
  293. ngpio = soc_info->gpio_num;
  294. bank_irq = soc_info->gpio_irq;
  295. if (bank_irq == 0) {
  296. printk(KERN_ERR "Don't know first GPIO bank IRQ.\n");
  297. return -EINVAL;
  298. }
  299. clk = clk_get(NULL, "gpio");
  300. if (IS_ERR(clk)) {
  301. printk(KERN_ERR "Error %ld getting gpio clock?\n",
  302. PTR_ERR(clk));
  303. return PTR_ERR(clk);
  304. }
  305. clk_enable(clk);
  306. /* Arrange gpio_to_irq() support, handling either direct IRQs or
  307. * banked IRQs. Having GPIOs in the first GPIO bank use direct
  308. * IRQs, while the others use banked IRQs, would need some setup
  309. * tweaks to recognize hardware which can do that.
  310. */
  311. for (gpio = 0, bank = 0; gpio < ngpio; bank++, gpio += 32) {
  312. chips[bank].chip.to_irq = gpio_to_irq_banked;
  313. chips[bank].irq_base = soc_info->gpio_unbanked
  314. ? -EINVAL
  315. : (soc_info->intc_irq_num + gpio);
  316. }
  317. /*
  318. * AINTC can handle direct/unbanked IRQs for GPIOs, with the GPIO
  319. * controller only handling trigger modes. We currently assume no
  320. * IRQ mux conflicts; gpio_irq_type_unbanked() is only for GPIOs.
  321. */
  322. if (soc_info->gpio_unbanked) {
  323. static struct irq_chip gpio_irqchip_unbanked;
  324. /* pass "bank 0" GPIO IRQs to AINTC */
  325. chips[0].chip.to_irq = gpio_to_irq_unbanked;
  326. binten = BIT(0);
  327. /* AINTC handles mask/unmask; GPIO handles triggering */
  328. irq = bank_irq;
  329. gpio_irqchip_unbanked = *get_irq_desc_chip(irq_to_desc(irq));
  330. gpio_irqchip_unbanked.name = "GPIO-AINTC";
  331. gpio_irqchip_unbanked.set_type = gpio_irq_type_unbanked;
  332. /* default trigger: both edges */
  333. g = gpio2regs(0);
  334. __raw_writel(~0, &g->set_falling);
  335. __raw_writel(~0, &g->set_rising);
  336. /* set the direct IRQs up to use that irqchip */
  337. for (gpio = 0; gpio < soc_info->gpio_unbanked; gpio++, irq++) {
  338. set_irq_chip(irq, &gpio_irqchip_unbanked);
  339. set_irq_data(irq, (void *) __gpio_mask(gpio));
  340. set_irq_chip_data(irq, (__force void *) g);
  341. irq_desc[irq].status |= IRQ_TYPE_EDGE_BOTH;
  342. }
  343. goto done;
  344. }
  345. /*
  346. * Or, AINTC can handle IRQs for banks of 16 GPIO IRQs, which we
  347. * then chain through our own handler.
  348. */
  349. for (gpio = 0, irq = gpio_to_irq(0), bank = 0;
  350. gpio < ngpio;
  351. bank++, bank_irq++) {
  352. unsigned i;
  353. /* disabled by default, enabled only as needed */
  354. g = gpio2regs(gpio);
  355. __raw_writel(~0, &g->clr_falling);
  356. __raw_writel(~0, &g->clr_rising);
  357. /* set up all irqs in this bank */
  358. set_irq_chained_handler(bank_irq, gpio_irq_handler);
  359. set_irq_chip_data(bank_irq, (__force void *) g);
  360. set_irq_data(bank_irq, (void *) irq);
  361. for (i = 0; i < 16 && gpio < ngpio; i++, irq++, gpio++) {
  362. set_irq_chip(irq, &gpio_irqchip);
  363. set_irq_chip_data(irq, (__force void *) g);
  364. set_irq_data(irq, (void *) __gpio_mask(gpio));
  365. set_irq_handler(irq, handle_simple_irq);
  366. set_irq_flags(irq, IRQF_VALID);
  367. }
  368. binten |= BIT(bank);
  369. }
  370. done:
  371. /* BINTEN -- per-bank interrupt enable. genirq would also let these
  372. * bits be set/cleared dynamically.
  373. */
  374. __raw_writel(binten, soc_info->gpio_base + 0x08);
  375. printk(KERN_INFO "DaVinci: %d gpio irqs\n", irq - gpio_to_irq(0));
  376. return 0;
  377. }