ngene-core.c 53 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028
  1. /*
  2. * ngene.c: nGene PCIe bridge driver
  3. *
  4. * Copyright (C) 2005-2007 Micronas
  5. *
  6. * Copyright (C) 2008-2009 Ralph Metzler <rjkm@metzlerbros.de>
  7. * Modifications for new nGene firmware,
  8. * support for EEPROM-copying,
  9. * support for new dual DVB-S2 card prototype
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License
  14. * version 2 only, as published by the Free Software Foundation.
  15. *
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  26. * 02110-1301, USA
  27. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  28. */
  29. #include <linux/module.h>
  30. #include <linux/init.h>
  31. #include <linux/delay.h>
  32. #include <linux/slab.h>
  33. #include <linux/poll.h>
  34. #include <linux/io.h>
  35. #include <asm/div64.h>
  36. #include <linux/pci.h>
  37. #include <linux/pci_ids.h>
  38. #include <linux/smp_lock.h>
  39. #include <linux/timer.h>
  40. #include <linux/version.h>
  41. #include <linux/byteorder/generic.h>
  42. #include <linux/firmware.h>
  43. #include "ngene.h"
  44. #include "stv6110x.h"
  45. #include "stv090x.h"
  46. #include "lnbh24.h"
  47. static int one_adapter = 1;
  48. module_param(one_adapter, int, 0444);
  49. MODULE_PARM_DESC(one_adapter, "Use only one adapter.");
  50. static int debug;
  51. module_param(debug, int, 0444);
  52. MODULE_PARM_DESC(debug, "Print debugging information.");
  53. DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
  54. #define COMMAND_TIMEOUT_WORKAROUND
  55. #define dprintk if (debug) printk
  56. #define DEVICE_NAME "ngene"
  57. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  58. #define ngwritel(dat, adr) writel((dat), (char *)(dev->iomem + (adr)))
  59. #define ngwriteb(dat, adr) writeb((dat), (char *)(dev->iomem + (adr)))
  60. #define ngreadl(adr) readl(dev->iomem + (adr))
  61. #define ngreadb(adr) readb(dev->iomem + (adr))
  62. #define ngcpyto(adr, src, count) memcpy_toio((char *) \
  63. (dev->iomem + (adr)), (src), (count))
  64. #define ngcpyfrom(dst, adr, count) memcpy_fromio((dst), (char *) \
  65. (dev->iomem + (adr)), (count))
  66. /****************************************************************************/
  67. /* nGene interrupt handler **************************************************/
  68. /****************************************************************************/
  69. static void event_tasklet(unsigned long data)
  70. {
  71. struct ngene *dev = (struct ngene *)data;
  72. while (dev->EventQueueReadIndex != dev->EventQueueWriteIndex) {
  73. struct EVENT_BUFFER Event =
  74. dev->EventQueue[dev->EventQueueReadIndex];
  75. dev->EventQueueReadIndex =
  76. (dev->EventQueueReadIndex + 1) & (EVENT_QUEUE_SIZE - 1);
  77. if ((Event.UARTStatus & 0x01) && (dev->TxEventNotify))
  78. dev->TxEventNotify(dev, Event.TimeStamp);
  79. if ((Event.UARTStatus & 0x02) && (dev->RxEventNotify))
  80. dev->RxEventNotify(dev, Event.TimeStamp,
  81. Event.RXCharacter);
  82. }
  83. }
  84. static void demux_tasklet(unsigned long data)
  85. {
  86. struct ngene_channel *chan = (struct ngene_channel *)data;
  87. struct SBufferHeader *Cur = chan->nextBuffer;
  88. spin_lock_irq(&chan->state_lock);
  89. while (Cur->ngeneBuffer.SR.Flags & 0x80) {
  90. if (chan->mode & NGENE_IO_TSOUT) {
  91. u32 Flags = chan->DataFormatFlags;
  92. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  93. Flags |= BEF_OVERFLOW;
  94. if (chan->pBufferExchange) {
  95. if (!chan->pBufferExchange(chan,
  96. Cur->Buffer1,
  97. chan->Capture1Length,
  98. Cur->ngeneBuffer.SR.
  99. Clock, Flags)) {
  100. /*
  101. We didn't get data
  102. Clear in service flag to make sure we
  103. get called on next interrupt again.
  104. leave fill/empty (0x80) flag alone
  105. to avoid hardware running out of
  106. buffers during startup, we hold only
  107. in run state ( the source may be late
  108. delivering data )
  109. */
  110. if (chan->HWState == HWSTATE_RUN) {
  111. Cur->ngeneBuffer.SR.Flags &=
  112. ~0x40;
  113. break;
  114. /* Stop proccessing stream */
  115. }
  116. } else {
  117. /* We got a valid buffer,
  118. so switch to run state */
  119. chan->HWState = HWSTATE_RUN;
  120. }
  121. } else {
  122. printk(KERN_ERR DEVICE_NAME ": OOPS\n");
  123. if (chan->HWState == HWSTATE_RUN) {
  124. Cur->ngeneBuffer.SR.Flags &= ~0x40;
  125. break; /* Stop proccessing stream */
  126. }
  127. }
  128. if (chan->AudioDTOUpdated) {
  129. printk(KERN_INFO DEVICE_NAME
  130. ": Update AudioDTO = %d\n",
  131. chan->AudioDTOValue);
  132. Cur->ngeneBuffer.SR.DTOUpdate =
  133. chan->AudioDTOValue;
  134. chan->AudioDTOUpdated = 0;
  135. }
  136. } else {
  137. if (chan->HWState == HWSTATE_RUN) {
  138. u32 Flags = 0;
  139. if (Cur->ngeneBuffer.SR.Flags & 0x01)
  140. Flags |= BEF_EVEN_FIELD;
  141. if (Cur->ngeneBuffer.SR.Flags & 0x20)
  142. Flags |= BEF_OVERFLOW;
  143. if (chan->pBufferExchange)
  144. chan->pBufferExchange(chan,
  145. Cur->Buffer1,
  146. chan->
  147. Capture1Length,
  148. Cur->ngeneBuffer.
  149. SR.Clock, Flags);
  150. if (chan->pBufferExchange2)
  151. chan->pBufferExchange2(chan,
  152. Cur->Buffer2,
  153. chan->
  154. Capture2Length,
  155. Cur->ngeneBuffer.
  156. SR.Clock, Flags);
  157. } else if (chan->HWState != HWSTATE_STOP)
  158. chan->HWState = HWSTATE_RUN;
  159. }
  160. Cur->ngeneBuffer.SR.Flags = 0x00;
  161. Cur = Cur->Next;
  162. }
  163. chan->nextBuffer = Cur;
  164. spin_unlock_irq(&chan->state_lock);
  165. }
  166. static irqreturn_t irq_handler(int irq, void *dev_id)
  167. {
  168. struct ngene *dev = (struct ngene *)dev_id;
  169. u32 icounts = 0;
  170. irqreturn_t rc = IRQ_NONE;
  171. u32 i = MAX_STREAM;
  172. u8 *tmpCmdDoneByte;
  173. if (dev->BootFirmware) {
  174. icounts = ngreadl(NGENE_INT_COUNTS);
  175. if (icounts != dev->icounts) {
  176. ngwritel(0, FORCE_NMI);
  177. dev->cmd_done = 1;
  178. wake_up(&dev->cmd_wq);
  179. dev->icounts = icounts;
  180. rc = IRQ_HANDLED;
  181. }
  182. return rc;
  183. }
  184. ngwritel(0, FORCE_NMI);
  185. spin_lock(&dev->cmd_lock);
  186. tmpCmdDoneByte = dev->CmdDoneByte;
  187. if (tmpCmdDoneByte &&
  188. (*tmpCmdDoneByte ||
  189. (dev->ngenetohost[0] == 1 && dev->ngenetohost[1] != 0))) {
  190. dev->CmdDoneByte = NULL;
  191. dev->cmd_done = 1;
  192. wake_up(&dev->cmd_wq);
  193. rc = IRQ_HANDLED;
  194. }
  195. spin_unlock(&dev->cmd_lock);
  196. if (dev->EventBuffer->EventStatus & 0x80) {
  197. u8 nextWriteIndex =
  198. (dev->EventQueueWriteIndex + 1) &
  199. (EVENT_QUEUE_SIZE - 1);
  200. if (nextWriteIndex != dev->EventQueueReadIndex) {
  201. dev->EventQueue[dev->EventQueueWriteIndex] =
  202. *(dev->EventBuffer);
  203. dev->EventQueueWriteIndex = nextWriteIndex;
  204. } else {
  205. printk(KERN_ERR DEVICE_NAME ": event overflow\n");
  206. dev->EventQueueOverflowCount += 1;
  207. dev->EventQueueOverflowFlag = 1;
  208. }
  209. dev->EventBuffer->EventStatus &= ~0x80;
  210. tasklet_schedule(&dev->event_tasklet);
  211. rc = IRQ_HANDLED;
  212. }
  213. while (i > 0) {
  214. i--;
  215. spin_lock(&dev->channel[i].state_lock);
  216. /* if (dev->channel[i].State>=KSSTATE_RUN) { */
  217. if (dev->channel[i].nextBuffer) {
  218. if ((dev->channel[i].nextBuffer->
  219. ngeneBuffer.SR.Flags & 0xC0) == 0x80) {
  220. dev->channel[i].nextBuffer->
  221. ngeneBuffer.SR.Flags |= 0x40;
  222. tasklet_schedule(
  223. &dev->channel[i].demux_tasklet);
  224. rc = IRQ_HANDLED;
  225. }
  226. }
  227. spin_unlock(&dev->channel[i].state_lock);
  228. }
  229. /* Request might have been processed by a previous call. */
  230. return IRQ_HANDLED;
  231. }
  232. /****************************************************************************/
  233. /* nGene command interface **************************************************/
  234. /****************************************************************************/
  235. static void dump_command_io(struct ngene *dev)
  236. {
  237. u8 buf[8], *b;
  238. ngcpyfrom(buf, HOST_TO_NGENE, 8);
  239. printk(KERN_ERR "host_to_ngene (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  240. HOST_TO_NGENE, buf[0], buf[1], buf[2], buf[3],
  241. buf[4], buf[5], buf[6], buf[7]);
  242. ngcpyfrom(buf, NGENE_TO_HOST, 8);
  243. printk(KERN_ERR "ngene_to_host (%04x): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  244. NGENE_TO_HOST, buf[0], buf[1], buf[2], buf[3],
  245. buf[4], buf[5], buf[6], buf[7]);
  246. b = dev->hosttongene;
  247. printk(KERN_ERR "dev->hosttongene (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  248. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  249. b = dev->ngenetohost;
  250. printk(KERN_ERR "dev->ngenetohost (%p): %02x %02x %02x %02x %02x %02x %02x %02x\n",
  251. b, b[0], b[1], b[2], b[3], b[4], b[5], b[6], b[7]);
  252. }
  253. static int ngene_command_mutex(struct ngene *dev, struct ngene_command *com)
  254. {
  255. int ret;
  256. u8 *tmpCmdDoneByte;
  257. dev->cmd_done = 0;
  258. if (com->cmd.hdr.Opcode == CMD_FWLOAD_PREPARE) {
  259. dev->BootFirmware = 1;
  260. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  261. ngwritel(0, NGENE_COMMAND);
  262. ngwritel(0, NGENE_COMMAND_HI);
  263. ngwritel(0, NGENE_STATUS);
  264. ngwritel(0, NGENE_STATUS_HI);
  265. ngwritel(0, NGENE_EVENT);
  266. ngwritel(0, NGENE_EVENT_HI);
  267. } else if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH) {
  268. u64 fwio = dev->PAFWInterfaceBuffer;
  269. ngwritel(fwio & 0xffffffff, NGENE_COMMAND);
  270. ngwritel(fwio >> 32, NGENE_COMMAND_HI);
  271. ngwritel((fwio + 256) & 0xffffffff, NGENE_STATUS);
  272. ngwritel((fwio + 256) >> 32, NGENE_STATUS_HI);
  273. ngwritel((fwio + 512) & 0xffffffff, NGENE_EVENT);
  274. ngwritel((fwio + 512) >> 32, NGENE_EVENT_HI);
  275. }
  276. memcpy(dev->FWInterfaceBuffer, com->cmd.raw8, com->in_len + 2);
  277. if (dev->BootFirmware)
  278. ngcpyto(HOST_TO_NGENE, com->cmd.raw8, com->in_len + 2);
  279. spin_lock_irq(&dev->cmd_lock);
  280. tmpCmdDoneByte = dev->ngenetohost + com->out_len;
  281. if (!com->out_len)
  282. tmpCmdDoneByte++;
  283. *tmpCmdDoneByte = 0;
  284. dev->ngenetohost[0] = 0;
  285. dev->ngenetohost[1] = 0;
  286. dev->CmdDoneByte = tmpCmdDoneByte;
  287. spin_unlock_irq(&dev->cmd_lock);
  288. /* Notify 8051. */
  289. ngwritel(1, FORCE_INT);
  290. ret = wait_event_timeout(dev->cmd_wq, dev->cmd_done == 1, 2 * HZ);
  291. if (!ret) {
  292. /*ngwritel(0, FORCE_NMI);*/
  293. printk(KERN_ERR DEVICE_NAME
  294. ": Command timeout cmd=%02x prev=%02x\n",
  295. com->cmd.hdr.Opcode, dev->prev_cmd);
  296. dump_command_io(dev);
  297. return -1;
  298. }
  299. if (com->cmd.hdr.Opcode == CMD_FWLOAD_FINISH)
  300. dev->BootFirmware = 0;
  301. dev->prev_cmd = com->cmd.hdr.Opcode;
  302. if (!com->out_len)
  303. return 0;
  304. memcpy(com->cmd.raw8, dev->ngenetohost, com->out_len);
  305. return 0;
  306. }
  307. static int ngene_command(struct ngene *dev, struct ngene_command *com)
  308. {
  309. int result;
  310. down(&dev->cmd_mutex);
  311. result = ngene_command_mutex(dev, com);
  312. up(&dev->cmd_mutex);
  313. return result;
  314. }
  315. static int ngene_command_i2c_read(struct ngene *dev, u8 adr,
  316. u8 *out, u8 outlen, u8 *in, u8 inlen, int flag)
  317. {
  318. struct ngene_command com;
  319. com.cmd.hdr.Opcode = CMD_I2C_READ;
  320. com.cmd.hdr.Length = outlen + 3;
  321. com.cmd.I2CRead.Device = adr << 1;
  322. memcpy(com.cmd.I2CRead.Data, out, outlen);
  323. com.cmd.I2CRead.Data[outlen] = inlen;
  324. com.cmd.I2CRead.Data[outlen + 1] = 0;
  325. com.in_len = outlen + 3;
  326. com.out_len = inlen + 1;
  327. if (ngene_command(dev, &com) < 0)
  328. return -EIO;
  329. if ((com.cmd.raw8[0] >> 1) != adr)
  330. return -EIO;
  331. if (flag)
  332. memcpy(in, com.cmd.raw8, inlen + 1);
  333. else
  334. memcpy(in, com.cmd.raw8 + 1, inlen);
  335. return 0;
  336. }
  337. static int ngene_command_i2c_write(struct ngene *dev, u8 adr,
  338. u8 *out, u8 outlen)
  339. {
  340. struct ngene_command com;
  341. com.cmd.hdr.Opcode = CMD_I2C_WRITE;
  342. com.cmd.hdr.Length = outlen + 1;
  343. com.cmd.I2CRead.Device = adr << 1;
  344. memcpy(com.cmd.I2CRead.Data, out, outlen);
  345. com.in_len = outlen + 1;
  346. com.out_len = 1;
  347. if (ngene_command(dev, &com) < 0)
  348. return -EIO;
  349. if (com.cmd.raw8[0] == 1)
  350. return -EIO;
  351. return 0;
  352. }
  353. static int ngene_command_load_firmware(struct ngene *dev,
  354. u8 *ngene_fw, u32 size)
  355. {
  356. #define FIRSTCHUNK (1024)
  357. u32 cleft;
  358. struct ngene_command com;
  359. com.cmd.hdr.Opcode = CMD_FWLOAD_PREPARE;
  360. com.cmd.hdr.Length = 0;
  361. com.in_len = 0;
  362. com.out_len = 0;
  363. ngene_command(dev, &com);
  364. cleft = (size + 3) & ~3;
  365. if (cleft > FIRSTCHUNK) {
  366. ngcpyto(PROGRAM_SRAM + FIRSTCHUNK, ngene_fw + FIRSTCHUNK,
  367. cleft - FIRSTCHUNK);
  368. cleft = FIRSTCHUNK;
  369. }
  370. ngcpyto(DATA_FIFO_AREA, ngene_fw, cleft);
  371. memset(&com, 0, sizeof(struct ngene_command));
  372. com.cmd.hdr.Opcode = CMD_FWLOAD_FINISH;
  373. com.cmd.hdr.Length = 4;
  374. com.cmd.FWLoadFinish.Address = DATA_FIFO_AREA;
  375. com.cmd.FWLoadFinish.Length = (unsigned short)cleft;
  376. com.in_len = 4;
  377. com.out_len = 0;
  378. return ngene_command(dev, &com);
  379. }
  380. static int ngene_command_config_buf(struct ngene *dev, u8 config)
  381. {
  382. struct ngene_command com;
  383. com.cmd.hdr.Opcode = CMD_CONFIGURE_BUFFER;
  384. com.cmd.hdr.Length = 1;
  385. com.cmd.ConfigureBuffers.config = config;
  386. com.in_len = 1;
  387. com.out_len = 0;
  388. if (ngene_command(dev, &com) < 0)
  389. return -EIO;
  390. return 0;
  391. }
  392. static int ngene_command_config_free_buf(struct ngene *dev, u8 *config)
  393. {
  394. struct ngene_command com;
  395. com.cmd.hdr.Opcode = CMD_CONFIGURE_FREE_BUFFER;
  396. com.cmd.hdr.Length = 6;
  397. memcpy(&com.cmd.ConfigureBuffers.config, config, 6);
  398. com.in_len = 6;
  399. com.out_len = 0;
  400. if (ngene_command(dev, &com) < 0)
  401. return -EIO;
  402. return 0;
  403. }
  404. static int ngene_command_gpio_set(struct ngene *dev, u8 select, u8 level)
  405. {
  406. struct ngene_command com;
  407. com.cmd.hdr.Opcode = CMD_SET_GPIO_PIN;
  408. com.cmd.hdr.Length = 1;
  409. com.cmd.SetGpioPin.select = select | (level << 7);
  410. com.in_len = 1;
  411. com.out_len = 0;
  412. return ngene_command(dev, &com);
  413. }
  414. /*
  415. 02000640 is sample on rising edge.
  416. 02000740 is sample on falling edge.
  417. 02000040 is ignore "valid" signal
  418. 0: FD_CTL1 Bit 7,6 must be 0,1
  419. 7 disable(fw controlled)
  420. 6 0-AUX,1-TS
  421. 5 0-par,1-ser
  422. 4 0-lsb/1-msb
  423. 3,2 reserved
  424. 1,0 0-no sync, 1-use ext. start, 2-use 0x47, 3-both
  425. 1: FD_CTL2 has 3-valid must be hi, 2-use valid, 1-edge
  426. 2: FD_STA is read-only. 0-sync
  427. 3: FD_INSYNC is number of 47s to trigger "in sync".
  428. 4: FD_OUTSYNC is number of 47s to trigger "out of sync".
  429. 5: FD_MAXBYTE1 is low-order of bytes per packet.
  430. 6: FD_MAXBYTE2 is high-order of bytes per packet.
  431. 7: Top byte is unused.
  432. */
  433. /****************************************************************************/
  434. static u8 TSFeatureDecoderSetup[8 * 4] = {
  435. 0x42, 0x00, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00,
  436. 0x40, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXH */
  437. 0x71, 0x07, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* DRXHser */
  438. 0x72, 0x06, 0x00, 0x02, 0x02, 0xbc, 0x00, 0x00, /* S2ser */
  439. };
  440. /* Set NGENE I2S Config to 16 bit packed */
  441. static u8 I2SConfiguration[] = {
  442. 0x00, 0x10, 0x00, 0x00,
  443. 0x80, 0x10, 0x00, 0x00,
  444. };
  445. static u8 SPDIFConfiguration[10] = {
  446. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  447. };
  448. /* Set NGENE I2S Config to transport stream compatible mode */
  449. static u8 TS_I2SConfiguration[4] = { 0x3E, 0x1A, 0x00, 0x00 }; /*3e 18 00 00 ?*/
  450. static u8 TS_I2SOutConfiguration[4] = { 0x80, 0x20, 0x00, 0x00 };
  451. static u8 ITUDecoderSetup[4][16] = {
  452. {0x1c, 0x13, 0x01, 0x68, 0x3d, 0x90, 0x14, 0x20, /* SDTV */
  453. 0x00, 0x00, 0x01, 0xb0, 0x9c, 0x00, 0x00, 0x00},
  454. {0x9c, 0x03, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00,
  455. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  456. {0x9f, 0x00, 0x23, 0xC0, 0x60, 0x0F, 0x13, 0x00, /* HDTV 1080i50 */
  457. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  458. {0x9c, 0x01, 0x23, 0xC0, 0x60, 0x0E, 0x13, 0x00, /* HDTV 1080i60 */
  459. 0x00, 0x00, 0x00, 0x01, 0xB0, 0x00, 0x00, 0x00},
  460. };
  461. /*
  462. * 50 48 60 gleich
  463. * 27p50 9f 00 22 80 42 69 18 ...
  464. * 27p60 93 00 22 80 82 69 1c ...
  465. */
  466. /* Maxbyte to 1144 (for raw data) */
  467. static u8 ITUFeatureDecoderSetup[8] = {
  468. 0x00, 0x00, 0x00, 0x00, 0x00, 0x78, 0x04, 0x00
  469. };
  470. static void FillTSBuffer(void *Buffer, int Length, u32 Flags)
  471. {
  472. u32 *ptr = Buffer;
  473. memset(Buffer, Length, 0xff);
  474. while (Length > 0) {
  475. if (Flags & DF_SWAP32)
  476. *ptr = 0x471FFF10;
  477. else
  478. *ptr = 0x10FF1F47;
  479. ptr += (188 / 4);
  480. Length -= 188;
  481. }
  482. }
  483. static void flush_buffers(struct ngene_channel *chan)
  484. {
  485. u8 val;
  486. do {
  487. msleep(1);
  488. spin_lock_irq(&chan->state_lock);
  489. val = chan->nextBuffer->ngeneBuffer.SR.Flags & 0x80;
  490. spin_unlock_irq(&chan->state_lock);
  491. } while (val);
  492. }
  493. static void clear_buffers(struct ngene_channel *chan)
  494. {
  495. struct SBufferHeader *Cur = chan->nextBuffer;
  496. do {
  497. memset(&Cur->ngeneBuffer.SR, 0, sizeof(Cur->ngeneBuffer.SR));
  498. if (chan->mode & NGENE_IO_TSOUT)
  499. FillTSBuffer(Cur->Buffer1,
  500. chan->Capture1Length,
  501. chan->DataFormatFlags);
  502. Cur = Cur->Next;
  503. } while (Cur != chan->nextBuffer);
  504. if (chan->mode & NGENE_IO_TSOUT) {
  505. chan->nextBuffer->ngeneBuffer.SR.DTOUpdate =
  506. chan->AudioDTOValue;
  507. chan->AudioDTOUpdated = 0;
  508. Cur = chan->TSIdleBuffer.Head;
  509. do {
  510. memset(&Cur->ngeneBuffer.SR, 0,
  511. sizeof(Cur->ngeneBuffer.SR));
  512. FillTSBuffer(Cur->Buffer1,
  513. chan->Capture1Length,
  514. chan->DataFormatFlags);
  515. Cur = Cur->Next;
  516. } while (Cur != chan->TSIdleBuffer.Head);
  517. }
  518. }
  519. static int ngene_command_stream_control(struct ngene *dev, u8 stream,
  520. u8 control, u8 mode, u8 flags)
  521. {
  522. struct ngene_channel *chan = &dev->channel[stream];
  523. struct ngene_command com;
  524. u16 BsUVI = ((stream & 1) ? 0x9400 : 0x9300);
  525. u16 BsSDI = ((stream & 1) ? 0x9600 : 0x9500);
  526. u16 BsSPI = ((stream & 1) ? 0x9800 : 0x9700);
  527. u16 BsSDO = 0x9B00;
  528. /* down(&dev->stream_mutex); */
  529. while (down_trylock(&dev->stream_mutex)) {
  530. printk(KERN_INFO DEVICE_NAME ": SC locked\n");
  531. msleep(1);
  532. }
  533. memset(&com, 0, sizeof(com));
  534. com.cmd.hdr.Opcode = CMD_CONTROL;
  535. com.cmd.hdr.Length = sizeof(struct FW_STREAM_CONTROL) - 2;
  536. com.cmd.StreamControl.Stream = stream | (control ? 8 : 0);
  537. if (chan->mode & NGENE_IO_TSOUT)
  538. com.cmd.StreamControl.Stream |= 0x07;
  539. com.cmd.StreamControl.Control = control |
  540. (flags & SFLAG_ORDER_LUMA_CHROMA);
  541. com.cmd.StreamControl.Mode = mode;
  542. com.in_len = sizeof(struct FW_STREAM_CONTROL);
  543. com.out_len = 0;
  544. dprintk(KERN_INFO DEVICE_NAME
  545. ": Stream=%02x, Control=%02x, Mode=%02x\n",
  546. com.cmd.StreamControl.Stream, com.cmd.StreamControl.Control,
  547. com.cmd.StreamControl.Mode);
  548. chan->Mode = mode;
  549. if (!(control & 0x80)) {
  550. spin_lock_irq(&chan->state_lock);
  551. if (chan->State == KSSTATE_RUN) {
  552. chan->State = KSSTATE_ACQUIRE;
  553. chan->HWState = HWSTATE_STOP;
  554. spin_unlock_irq(&chan->state_lock);
  555. if (ngene_command(dev, &com) < 0) {
  556. up(&dev->stream_mutex);
  557. return -1;
  558. }
  559. /* clear_buffers(chan); */
  560. flush_buffers(chan);
  561. up(&dev->stream_mutex);
  562. return 0;
  563. }
  564. spin_unlock_irq(&chan->state_lock);
  565. up(&dev->stream_mutex);
  566. return 0;
  567. }
  568. if (mode & SMODE_AUDIO_CAPTURE) {
  569. com.cmd.StreamControl.CaptureBlockCount =
  570. chan->Capture1Length / AUDIO_BLOCK_SIZE;
  571. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  572. } else if (mode & SMODE_TRANSPORT_STREAM) {
  573. com.cmd.StreamControl.CaptureBlockCount =
  574. chan->Capture1Length / TS_BLOCK_SIZE;
  575. com.cmd.StreamControl.MaxLinesPerField =
  576. chan->Capture1Length / TS_BLOCK_SIZE;
  577. com.cmd.StreamControl.Buffer_Address =
  578. chan->TSRingBuffer.PAHead;
  579. if (chan->mode & NGENE_IO_TSOUT) {
  580. com.cmd.StreamControl.BytesPerVBILine =
  581. chan->Capture1Length / TS_BLOCK_SIZE;
  582. com.cmd.StreamControl.Stream |= 0x07;
  583. }
  584. } else {
  585. com.cmd.StreamControl.BytesPerVideoLine = chan->nBytesPerLine;
  586. com.cmd.StreamControl.MaxLinesPerField = chan->nLines;
  587. com.cmd.StreamControl.MinLinesPerField = 100;
  588. com.cmd.StreamControl.Buffer_Address = chan->RingBuffer.PAHead;
  589. if (mode & SMODE_VBI_CAPTURE) {
  590. com.cmd.StreamControl.MaxVBILinesPerField =
  591. chan->nVBILines;
  592. com.cmd.StreamControl.MinVBILinesPerField = 0;
  593. com.cmd.StreamControl.BytesPerVBILine =
  594. chan->nBytesPerVBILine;
  595. }
  596. if (flags & SFLAG_COLORBAR)
  597. com.cmd.StreamControl.Stream |= 0x04;
  598. }
  599. spin_lock_irq(&chan->state_lock);
  600. if (mode & SMODE_AUDIO_CAPTURE) {
  601. chan->nextBuffer = chan->RingBuffer.Head;
  602. if (mode & SMODE_AUDIO_SPDIF) {
  603. com.cmd.StreamControl.SetupDataLen =
  604. sizeof(SPDIFConfiguration);
  605. com.cmd.StreamControl.SetupDataAddr = BsSPI;
  606. memcpy(com.cmd.StreamControl.SetupData,
  607. SPDIFConfiguration, sizeof(SPDIFConfiguration));
  608. } else {
  609. com.cmd.StreamControl.SetupDataLen = 4;
  610. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  611. memcpy(com.cmd.StreamControl.SetupData,
  612. I2SConfiguration +
  613. 4 * dev->card_info->i2s[stream], 4);
  614. }
  615. } else if (mode & SMODE_TRANSPORT_STREAM) {
  616. chan->nextBuffer = chan->TSRingBuffer.Head;
  617. if (stream >= STREAM_AUDIOIN1) {
  618. if (chan->mode & NGENE_IO_TSOUT) {
  619. com.cmd.StreamControl.SetupDataLen =
  620. sizeof(TS_I2SOutConfiguration);
  621. com.cmd.StreamControl.SetupDataAddr = BsSDO;
  622. memcpy(com.cmd.StreamControl.SetupData,
  623. TS_I2SOutConfiguration,
  624. sizeof(TS_I2SOutConfiguration));
  625. } else {
  626. com.cmd.StreamControl.SetupDataLen =
  627. sizeof(TS_I2SConfiguration);
  628. com.cmd.StreamControl.SetupDataAddr = BsSDI;
  629. memcpy(com.cmd.StreamControl.SetupData,
  630. TS_I2SConfiguration,
  631. sizeof(TS_I2SConfiguration));
  632. }
  633. } else {
  634. com.cmd.StreamControl.SetupDataLen = 8;
  635. com.cmd.StreamControl.SetupDataAddr = BsUVI + 0x10;
  636. memcpy(com.cmd.StreamControl.SetupData,
  637. TSFeatureDecoderSetup +
  638. 8 * dev->card_info->tsf[stream], 8);
  639. }
  640. } else {
  641. chan->nextBuffer = chan->RingBuffer.Head;
  642. com.cmd.StreamControl.SetupDataLen =
  643. 16 + sizeof(ITUFeatureDecoderSetup);
  644. com.cmd.StreamControl.SetupDataAddr = BsUVI;
  645. memcpy(com.cmd.StreamControl.SetupData,
  646. ITUDecoderSetup[chan->itumode], 16);
  647. memcpy(com.cmd.StreamControl.SetupData + 16,
  648. ITUFeatureDecoderSetup, sizeof(ITUFeatureDecoderSetup));
  649. }
  650. clear_buffers(chan);
  651. chan->State = KSSTATE_RUN;
  652. if (mode & SMODE_TRANSPORT_STREAM)
  653. chan->HWState = HWSTATE_RUN;
  654. else
  655. chan->HWState = HWSTATE_STARTUP;
  656. spin_unlock_irq(&chan->state_lock);
  657. if (ngene_command(dev, &com) < 0) {
  658. up(&dev->stream_mutex);
  659. return -1;
  660. }
  661. up(&dev->stream_mutex);
  662. return 0;
  663. }
  664. /****************************************************************************/
  665. /* I2C **********************************************************************/
  666. /****************************************************************************/
  667. static void ngene_i2c_set_bus(struct ngene *dev, int bus)
  668. {
  669. if (!(dev->card_info->i2c_access & 2))
  670. return;
  671. if (dev->i2c_current_bus == bus)
  672. return;
  673. switch (bus) {
  674. case 0:
  675. ngene_command_gpio_set(dev, 3, 0);
  676. ngene_command_gpio_set(dev, 2, 1);
  677. break;
  678. case 1:
  679. ngene_command_gpio_set(dev, 2, 0);
  680. ngene_command_gpio_set(dev, 3, 1);
  681. break;
  682. }
  683. dev->i2c_current_bus = bus;
  684. }
  685. static int ngene_i2c_master_xfer(struct i2c_adapter *adapter,
  686. struct i2c_msg msg[], int num)
  687. {
  688. struct ngene_channel *chan =
  689. (struct ngene_channel *)i2c_get_adapdata(adapter);
  690. struct ngene *dev = chan->dev;
  691. down(&dev->i2c_switch_mutex);
  692. ngene_i2c_set_bus(dev, chan->number);
  693. if (num == 2 && msg[1].flags & I2C_M_RD && !(msg[0].flags & I2C_M_RD))
  694. if (!ngene_command_i2c_read(dev, msg[0].addr,
  695. msg[0].buf, msg[0].len,
  696. msg[1].buf, msg[1].len, 0))
  697. goto done;
  698. if (num == 1 && !(msg[0].flags & I2C_M_RD))
  699. if (!ngene_command_i2c_write(dev, msg[0].addr,
  700. msg[0].buf, msg[0].len))
  701. goto done;
  702. if (num == 1 && (msg[0].flags & I2C_M_RD))
  703. if (!ngene_command_i2c_read(dev, msg[0].addr, 0, 0,
  704. msg[0].buf, msg[0].len, 0))
  705. goto done;
  706. up(&dev->i2c_switch_mutex);
  707. return -EIO;
  708. done:
  709. up(&dev->i2c_switch_mutex);
  710. return num;
  711. }
  712. static u32 ngene_i2c_functionality(struct i2c_adapter *adap)
  713. {
  714. return I2C_FUNC_SMBUS_EMUL;
  715. }
  716. static struct i2c_algorithm ngene_i2c_algo = {
  717. .master_xfer = ngene_i2c_master_xfer,
  718. .functionality = ngene_i2c_functionality,
  719. };
  720. static int ngene_i2c_init(struct ngene *dev, int dev_nr)
  721. {
  722. struct i2c_adapter *adap = &(dev->channel[dev_nr].i2c_adapter);
  723. i2c_set_adapdata(adap, &(dev->channel[dev_nr]));
  724. #ifdef I2C_ADAP_CLASS_TV_DIGITAL
  725. adap->class = I2C_ADAP_CLASS_TV_DIGITAL | I2C_CLASS_TV_ANALOG;
  726. #else
  727. adap->class = I2C_CLASS_TV_ANALOG;
  728. #endif
  729. strcpy(adap->name, "nGene");
  730. adap->algo = &ngene_i2c_algo;
  731. adap->algo_data = (void *)&(dev->channel[dev_nr]);
  732. adap->dev.parent = &dev->pci_dev->dev;
  733. mutex_init(&adap->bus_lock);
  734. return i2c_add_adapter(adap);
  735. }
  736. /****************************************************************************/
  737. /* DVB functions and API interface ******************************************/
  738. /****************************************************************************/
  739. static void swap_buffer(u32 *p, u32 len)
  740. {
  741. while (len) {
  742. *p = swab32(*p);
  743. p++;
  744. len -= 4;
  745. }
  746. }
  747. static void *tsin_exchange(void *priv, void *buf, u32 len, u32 clock, u32 flags)
  748. {
  749. struct ngene_channel *chan = priv;
  750. #ifdef COMMAND_TIMEOUT_WORKAROUND
  751. if (chan->users > 0)
  752. #endif
  753. dvb_dmx_swfilter(&chan->demux, buf, len);
  754. return 0;
  755. }
  756. u8 fill_ts[188] = { 0x47, 0x1f, 0xff, 0x10 };
  757. static void *tsout_exchange(void *priv, void *buf, u32 len,
  758. u32 clock, u32 flags)
  759. {
  760. struct ngene_channel *chan = priv;
  761. struct ngene *dev = chan->dev;
  762. u32 alen;
  763. alen = dvb_ringbuffer_avail(&dev->tsout_rbuf);
  764. alen -= alen % 188;
  765. if (alen < len)
  766. FillTSBuffer(buf + alen, len - alen, flags);
  767. else
  768. alen = len;
  769. dvb_ringbuffer_read(&dev->tsout_rbuf, buf, alen);
  770. if (flags & DF_SWAP32)
  771. swap_buffer((u32 *)buf, alen);
  772. wake_up_interruptible(&dev->tsout_rbuf.queue);
  773. return buf;
  774. }
  775. static void set_transfer(struct ngene_channel *chan, int state)
  776. {
  777. u8 control = 0, mode = 0, flags = 0;
  778. struct ngene *dev = chan->dev;
  779. int ret;
  780. /*
  781. printk(KERN_INFO DEVICE_NAME ": st %d\n", state);
  782. msleep(100);
  783. */
  784. if (state) {
  785. if (chan->running) {
  786. printk(KERN_INFO DEVICE_NAME ": already running\n");
  787. return;
  788. }
  789. } else {
  790. if (!chan->running) {
  791. printk(KERN_INFO DEVICE_NAME ": already stopped\n");
  792. return;
  793. }
  794. }
  795. if (dev->card_info->switch_ctrl)
  796. dev->card_info->switch_ctrl(chan, 1, state ^ 1);
  797. if (state) {
  798. spin_lock_irq(&chan->state_lock);
  799. /* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  800. ngreadl(0x9310)); */
  801. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  802. control = 0x80;
  803. if (chan->mode & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  804. chan->Capture1Length = 512 * 188;
  805. mode = SMODE_TRANSPORT_STREAM;
  806. }
  807. if (chan->mode & NGENE_IO_TSOUT) {
  808. chan->pBufferExchange = tsout_exchange;
  809. /* 0x66666666 = 50MHz *2^33 /250MHz */
  810. chan->AudioDTOValue = 0x66666666;
  811. /* set_dto(chan, 38810700+1000); */
  812. /* set_dto(chan, 19392658); */
  813. }
  814. if (chan->mode & NGENE_IO_TSIN)
  815. chan->pBufferExchange = tsin_exchange;
  816. /* ngwritel(0, 0x9310); */
  817. spin_unlock_irq(&chan->state_lock);
  818. } else
  819. ;/* printk(KERN_INFO DEVICE_NAME ": lock=%08x\n",
  820. ngreadl(0x9310)); */
  821. ret = ngene_command_stream_control(dev, chan->number,
  822. control, mode, flags);
  823. if (!ret)
  824. chan->running = state;
  825. else
  826. printk(KERN_ERR DEVICE_NAME ": set_transfer %d failed\n",
  827. state);
  828. if (!state) {
  829. spin_lock_irq(&chan->state_lock);
  830. chan->pBufferExchange = 0;
  831. dvb_ringbuffer_flush(&dev->tsout_rbuf);
  832. spin_unlock_irq(&chan->state_lock);
  833. }
  834. }
  835. static int ngene_start_feed(struct dvb_demux_feed *dvbdmxfeed)
  836. {
  837. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  838. struct ngene_channel *chan = dvbdmx->priv;
  839. if (chan->users == 0) {
  840. #ifdef COMMAND_TIMEOUT_WORKAROUND
  841. if (!chan->running)
  842. #endif
  843. set_transfer(chan, 1);
  844. /* msleep(10); */
  845. }
  846. return ++chan->users;
  847. }
  848. static int ngene_stop_feed(struct dvb_demux_feed *dvbdmxfeed)
  849. {
  850. struct dvb_demux *dvbdmx = dvbdmxfeed->demux;
  851. struct ngene_channel *chan = dvbdmx->priv;
  852. if (--chan->users)
  853. return chan->users;
  854. #ifndef COMMAND_TIMEOUT_WORKAROUND
  855. set_transfer(chan, 0);
  856. #endif
  857. return 0;
  858. }
  859. static int my_dvb_dmx_ts_card_init(struct dvb_demux *dvbdemux, char *id,
  860. int (*start_feed)(struct dvb_demux_feed *),
  861. int (*stop_feed)(struct dvb_demux_feed *),
  862. void *priv)
  863. {
  864. dvbdemux->priv = priv;
  865. dvbdemux->filternum = 256;
  866. dvbdemux->feednum = 256;
  867. dvbdemux->start_feed = start_feed;
  868. dvbdemux->stop_feed = stop_feed;
  869. dvbdemux->write_to_decoder = 0;
  870. dvbdemux->dmx.capabilities = (DMX_TS_FILTERING |
  871. DMX_SECTION_FILTERING |
  872. DMX_MEMORY_BASED_FILTERING);
  873. return dvb_dmx_init(dvbdemux);
  874. }
  875. static int my_dvb_dmxdev_ts_card_init(struct dmxdev *dmxdev,
  876. struct dvb_demux *dvbdemux,
  877. struct dmx_frontend *hw_frontend,
  878. struct dmx_frontend *mem_frontend,
  879. struct dvb_adapter *dvb_adapter)
  880. {
  881. int ret;
  882. dmxdev->filternum = 256;
  883. dmxdev->demux = &dvbdemux->dmx;
  884. dmxdev->capabilities = 0;
  885. ret = dvb_dmxdev_init(dmxdev, dvb_adapter);
  886. if (ret < 0)
  887. return ret;
  888. hw_frontend->source = DMX_FRONTEND_0;
  889. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, hw_frontend);
  890. mem_frontend->source = DMX_MEMORY_FE;
  891. dvbdemux->dmx.add_frontend(&dvbdemux->dmx, mem_frontend);
  892. return dvbdemux->dmx.connect_frontend(&dvbdemux->dmx, hw_frontend);
  893. }
  894. /****************************************************************************/
  895. /* nGene hardware init and release functions ********************************/
  896. /****************************************************************************/
  897. static void free_ringbuffer(struct ngene *dev, struct SRingBufferDescriptor *rb)
  898. {
  899. struct SBufferHeader *Cur = rb->Head;
  900. u32 j;
  901. if (!Cur)
  902. return;
  903. for (j = 0; j < rb->NumBuffers; j++, Cur = Cur->Next) {
  904. if (Cur->Buffer1)
  905. pci_free_consistent(dev->pci_dev,
  906. rb->Buffer1Length,
  907. Cur->Buffer1,
  908. Cur->scList1->Address);
  909. if (Cur->Buffer2)
  910. pci_free_consistent(dev->pci_dev,
  911. rb->Buffer2Length,
  912. Cur->Buffer2,
  913. Cur->scList2->Address);
  914. }
  915. if (rb->SCListMem)
  916. pci_free_consistent(dev->pci_dev, rb->SCListMemSize,
  917. rb->SCListMem, rb->PASCListMem);
  918. pci_free_consistent(dev->pci_dev, rb->MemSize, rb->Head, rb->PAHead);
  919. }
  920. static void free_idlebuffer(struct ngene *dev,
  921. struct SRingBufferDescriptor *rb,
  922. struct SRingBufferDescriptor *tb)
  923. {
  924. int j;
  925. struct SBufferHeader *Cur = tb->Head;
  926. if (!rb->Head)
  927. return;
  928. free_ringbuffer(dev, rb);
  929. for (j = 0; j < tb->NumBuffers; j++, Cur = Cur->Next) {
  930. Cur->Buffer2 = 0;
  931. Cur->scList2 = 0;
  932. Cur->ngeneBuffer.Address_of_first_entry_2 = 0;
  933. Cur->ngeneBuffer.Number_of_entries_2 = 0;
  934. }
  935. }
  936. static void free_common_buffers(struct ngene *dev)
  937. {
  938. u32 i;
  939. struct ngene_channel *chan;
  940. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  941. chan = &dev->channel[i];
  942. free_idlebuffer(dev, &chan->TSIdleBuffer, &chan->TSRingBuffer);
  943. free_ringbuffer(dev, &chan->RingBuffer);
  944. free_ringbuffer(dev, &chan->TSRingBuffer);
  945. }
  946. if (dev->OverflowBuffer)
  947. pci_free_consistent(dev->pci_dev,
  948. OVERFLOW_BUFFER_SIZE,
  949. dev->OverflowBuffer, dev->PAOverflowBuffer);
  950. if (dev->FWInterfaceBuffer)
  951. pci_free_consistent(dev->pci_dev,
  952. 4096,
  953. dev->FWInterfaceBuffer,
  954. dev->PAFWInterfaceBuffer);
  955. }
  956. /****************************************************************************/
  957. /* Ring buffer handling *****************************************************/
  958. /****************************************************************************/
  959. static int create_ring_buffer(struct pci_dev *pci_dev,
  960. struct SRingBufferDescriptor *descr, u32 NumBuffers)
  961. {
  962. dma_addr_t tmp;
  963. struct SBufferHeader *Head;
  964. u32 i;
  965. u32 MemSize = SIZEOF_SBufferHeader * NumBuffers;
  966. u64 PARingBufferHead;
  967. u64 PARingBufferCur;
  968. u64 PARingBufferNext;
  969. struct SBufferHeader *Cur, *Next;
  970. descr->Head = 0;
  971. descr->MemSize = 0;
  972. descr->PAHead = 0;
  973. descr->NumBuffers = 0;
  974. if (MemSize < 4096)
  975. MemSize = 4096;
  976. Head = pci_alloc_consistent(pci_dev, MemSize, &tmp);
  977. PARingBufferHead = tmp;
  978. if (!Head)
  979. return -ENOMEM;
  980. memset(Head, 0, MemSize);
  981. PARingBufferCur = PARingBufferHead;
  982. Cur = Head;
  983. for (i = 0; i < NumBuffers - 1; i++) {
  984. Next = (struct SBufferHeader *)
  985. (((u8 *) Cur) + SIZEOF_SBufferHeader);
  986. PARingBufferNext = PARingBufferCur + SIZEOF_SBufferHeader;
  987. Cur->Next = Next;
  988. Cur->ngeneBuffer.Next = PARingBufferNext;
  989. Cur = Next;
  990. PARingBufferCur = PARingBufferNext;
  991. }
  992. /* Last Buffer points back to first one */
  993. Cur->Next = Head;
  994. Cur->ngeneBuffer.Next = PARingBufferHead;
  995. descr->Head = Head;
  996. descr->MemSize = MemSize;
  997. descr->PAHead = PARingBufferHead;
  998. descr->NumBuffers = NumBuffers;
  999. return 0;
  1000. }
  1001. static int AllocateRingBuffers(struct pci_dev *pci_dev,
  1002. dma_addr_t of,
  1003. struct SRingBufferDescriptor *pRingBuffer,
  1004. u32 Buffer1Length, u32 Buffer2Length)
  1005. {
  1006. dma_addr_t tmp;
  1007. u32 i, j;
  1008. int status = 0;
  1009. u32 SCListMemSize = pRingBuffer->NumBuffers
  1010. * ((Buffer2Length != 0) ? (NUM_SCATTER_GATHER_ENTRIES * 2) :
  1011. NUM_SCATTER_GATHER_ENTRIES)
  1012. * sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1013. u64 PASCListMem;
  1014. struct HW_SCATTER_GATHER_ELEMENT *SCListEntry;
  1015. u64 PASCListEntry;
  1016. struct SBufferHeader *Cur;
  1017. void *SCListMem;
  1018. if (SCListMemSize < 4096)
  1019. SCListMemSize = 4096;
  1020. SCListMem = pci_alloc_consistent(pci_dev, SCListMemSize, &tmp);
  1021. PASCListMem = tmp;
  1022. if (SCListMem == NULL)
  1023. return -ENOMEM;
  1024. memset(SCListMem, 0, SCListMemSize);
  1025. pRingBuffer->SCListMem = SCListMem;
  1026. pRingBuffer->PASCListMem = PASCListMem;
  1027. pRingBuffer->SCListMemSize = SCListMemSize;
  1028. pRingBuffer->Buffer1Length = Buffer1Length;
  1029. pRingBuffer->Buffer2Length = Buffer2Length;
  1030. SCListEntry = SCListMem;
  1031. PASCListEntry = PASCListMem;
  1032. Cur = pRingBuffer->Head;
  1033. for (i = 0; i < pRingBuffer->NumBuffers; i += 1, Cur = Cur->Next) {
  1034. u64 PABuffer;
  1035. void *Buffer = pci_alloc_consistent(pci_dev, Buffer1Length,
  1036. &tmp);
  1037. PABuffer = tmp;
  1038. if (Buffer == NULL)
  1039. return -ENOMEM;
  1040. Cur->Buffer1 = Buffer;
  1041. SCListEntry->Address = PABuffer;
  1042. SCListEntry->Length = Buffer1Length;
  1043. Cur->scList1 = SCListEntry;
  1044. Cur->ngeneBuffer.Address_of_first_entry_1 = PASCListEntry;
  1045. Cur->ngeneBuffer.Number_of_entries_1 =
  1046. NUM_SCATTER_GATHER_ENTRIES;
  1047. SCListEntry += 1;
  1048. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1049. #if NUM_SCATTER_GATHER_ENTRIES > 1
  1050. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j += 1) {
  1051. SCListEntry->Address = of;
  1052. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  1053. SCListEntry += 1;
  1054. PASCListEntry +=
  1055. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1056. }
  1057. #endif
  1058. if (!Buffer2Length)
  1059. continue;
  1060. Buffer = pci_alloc_consistent(pci_dev, Buffer2Length, &tmp);
  1061. PABuffer = tmp;
  1062. if (Buffer == NULL)
  1063. return -ENOMEM;
  1064. Cur->Buffer2 = Buffer;
  1065. SCListEntry->Address = PABuffer;
  1066. SCListEntry->Length = Buffer2Length;
  1067. Cur->scList2 = SCListEntry;
  1068. Cur->ngeneBuffer.Address_of_first_entry_2 = PASCListEntry;
  1069. Cur->ngeneBuffer.Number_of_entries_2 =
  1070. NUM_SCATTER_GATHER_ENTRIES;
  1071. SCListEntry += 1;
  1072. PASCListEntry += sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1073. #if NUM_SCATTER_GATHER_ENTRIES > 1
  1074. for (j = 0; j < NUM_SCATTER_GATHER_ENTRIES - 1; j++) {
  1075. SCListEntry->Address = of;
  1076. SCListEntry->Length = OVERFLOW_BUFFER_SIZE;
  1077. SCListEntry += 1;
  1078. PASCListEntry +=
  1079. sizeof(struct HW_SCATTER_GATHER_ELEMENT);
  1080. }
  1081. #endif
  1082. }
  1083. return status;
  1084. }
  1085. static int FillTSIdleBuffer(struct SRingBufferDescriptor *pIdleBuffer,
  1086. struct SRingBufferDescriptor *pRingBuffer)
  1087. {
  1088. int status = 0;
  1089. /* Copy pointer to scatter gather list in TSRingbuffer
  1090. structure for buffer 2
  1091. Load number of buffer
  1092. */
  1093. u32 n = pRingBuffer->NumBuffers;
  1094. /* Point to first buffer entry */
  1095. struct SBufferHeader *Cur = pRingBuffer->Head;
  1096. int i;
  1097. /* Loop thru all buffer and set Buffer 2 pointers to TSIdlebuffer */
  1098. for (i = 0; i < n; i++) {
  1099. Cur->Buffer2 = pIdleBuffer->Head->Buffer1;
  1100. Cur->scList2 = pIdleBuffer->Head->scList1;
  1101. Cur->ngeneBuffer.Address_of_first_entry_2 =
  1102. pIdleBuffer->Head->ngeneBuffer.
  1103. Address_of_first_entry_1;
  1104. Cur->ngeneBuffer.Number_of_entries_2 =
  1105. pIdleBuffer->Head->ngeneBuffer.Number_of_entries_1;
  1106. Cur = Cur->Next;
  1107. }
  1108. return status;
  1109. }
  1110. static u32 RingBufferSizes[MAX_STREAM] = {
  1111. RING_SIZE_VIDEO,
  1112. RING_SIZE_VIDEO,
  1113. RING_SIZE_AUDIO,
  1114. RING_SIZE_AUDIO,
  1115. RING_SIZE_AUDIO,
  1116. };
  1117. static u32 Buffer1Sizes[MAX_STREAM] = {
  1118. MAX_VIDEO_BUFFER_SIZE,
  1119. MAX_VIDEO_BUFFER_SIZE,
  1120. MAX_AUDIO_BUFFER_SIZE,
  1121. MAX_AUDIO_BUFFER_SIZE,
  1122. MAX_AUDIO_BUFFER_SIZE
  1123. };
  1124. static u32 Buffer2Sizes[MAX_STREAM] = {
  1125. MAX_VBI_BUFFER_SIZE,
  1126. MAX_VBI_BUFFER_SIZE,
  1127. 0,
  1128. 0,
  1129. 0
  1130. };
  1131. static int AllocCommonBuffers(struct ngene *dev)
  1132. {
  1133. int status = 0, i;
  1134. dev->FWInterfaceBuffer = pci_alloc_consistent(dev->pci_dev, 4096,
  1135. &dev->PAFWInterfaceBuffer);
  1136. if (!dev->FWInterfaceBuffer)
  1137. return -ENOMEM;
  1138. dev->hosttongene = dev->FWInterfaceBuffer;
  1139. dev->ngenetohost = dev->FWInterfaceBuffer + 256;
  1140. dev->EventBuffer = dev->FWInterfaceBuffer + 512;
  1141. dev->OverflowBuffer = pci_alloc_consistent(dev->pci_dev,
  1142. OVERFLOW_BUFFER_SIZE,
  1143. &dev->PAOverflowBuffer);
  1144. if (!dev->OverflowBuffer)
  1145. return -ENOMEM;
  1146. memset(dev->OverflowBuffer, 0, OVERFLOW_BUFFER_SIZE);
  1147. for (i = STREAM_VIDEOIN1; i < MAX_STREAM; i++) {
  1148. int type = dev->card_info->io_type[i];
  1149. dev->channel[i].State = KSSTATE_STOP;
  1150. if (type & (NGENE_IO_TV | NGENE_IO_HDTV | NGENE_IO_AIN)) {
  1151. status = create_ring_buffer(dev->pci_dev,
  1152. &dev->channel[i].RingBuffer,
  1153. RingBufferSizes[i]);
  1154. if (status < 0)
  1155. break;
  1156. if (type & (NGENE_IO_TV | NGENE_IO_AIN)) {
  1157. status = AllocateRingBuffers(dev->pci_dev,
  1158. dev->
  1159. PAOverflowBuffer,
  1160. &dev->channel[i].
  1161. RingBuffer,
  1162. Buffer1Sizes[i],
  1163. Buffer2Sizes[i]);
  1164. if (status < 0)
  1165. break;
  1166. } else if (type & NGENE_IO_HDTV) {
  1167. status = AllocateRingBuffers(dev->pci_dev,
  1168. dev->
  1169. PAOverflowBuffer,
  1170. &dev->channel[i].
  1171. RingBuffer,
  1172. MAX_HDTV_BUFFER_SIZE,
  1173. 0);
  1174. if (status < 0)
  1175. break;
  1176. }
  1177. }
  1178. if (type & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1179. status = create_ring_buffer(dev->pci_dev,
  1180. &dev->channel[i].
  1181. TSRingBuffer, RING_SIZE_TS);
  1182. if (status < 0)
  1183. break;
  1184. status = AllocateRingBuffers(dev->pci_dev,
  1185. dev->PAOverflowBuffer,
  1186. &dev->channel[i].
  1187. TSRingBuffer,
  1188. MAX_TS_BUFFER_SIZE, 0);
  1189. if (status)
  1190. break;
  1191. }
  1192. if (type & NGENE_IO_TSOUT) {
  1193. status = create_ring_buffer(dev->pci_dev,
  1194. &dev->channel[i].
  1195. TSIdleBuffer, 1);
  1196. if (status < 0)
  1197. break;
  1198. status = AllocateRingBuffers(dev->pci_dev,
  1199. dev->PAOverflowBuffer,
  1200. &dev->channel[i].
  1201. TSIdleBuffer,
  1202. MAX_TS_BUFFER_SIZE, 0);
  1203. if (status)
  1204. break;
  1205. FillTSIdleBuffer(&dev->channel[i].TSIdleBuffer,
  1206. &dev->channel[i].TSRingBuffer);
  1207. }
  1208. }
  1209. return status;
  1210. }
  1211. static void ngene_release_buffers(struct ngene *dev)
  1212. {
  1213. if (dev->iomem)
  1214. iounmap(dev->iomem);
  1215. free_common_buffers(dev);
  1216. vfree(dev->tsout_buf);
  1217. vfree(dev->ain_buf);
  1218. vfree(dev->vin_buf);
  1219. vfree(dev);
  1220. }
  1221. static int ngene_get_buffers(struct ngene *dev)
  1222. {
  1223. if (AllocCommonBuffers(dev))
  1224. return -ENOMEM;
  1225. if (dev->card_info->io_type[4] & NGENE_IO_TSOUT) {
  1226. dev->tsout_buf = vmalloc(TSOUT_BUF_SIZE);
  1227. if (!dev->tsout_buf)
  1228. return -ENOMEM;
  1229. dvb_ringbuffer_init(&dev->tsout_rbuf,
  1230. dev->tsout_buf, TSOUT_BUF_SIZE);
  1231. }
  1232. if (dev->card_info->io_type[2] & NGENE_IO_AIN) {
  1233. dev->ain_buf = vmalloc(AIN_BUF_SIZE);
  1234. if (!dev->ain_buf)
  1235. return -ENOMEM;
  1236. dvb_ringbuffer_init(&dev->ain_rbuf, dev->ain_buf, AIN_BUF_SIZE);
  1237. }
  1238. if (dev->card_info->io_type[0] & NGENE_IO_HDTV) {
  1239. dev->vin_buf = vmalloc(VIN_BUF_SIZE);
  1240. if (!dev->vin_buf)
  1241. return -ENOMEM;
  1242. dvb_ringbuffer_init(&dev->vin_rbuf, dev->vin_buf, VIN_BUF_SIZE);
  1243. }
  1244. dev->iomem = ioremap(pci_resource_start(dev->pci_dev, 0),
  1245. pci_resource_len(dev->pci_dev, 0));
  1246. if (!dev->iomem)
  1247. return -ENOMEM;
  1248. return 0;
  1249. }
  1250. static void ngene_init(struct ngene *dev)
  1251. {
  1252. int i;
  1253. tasklet_init(&dev->event_tasklet, event_tasklet, (unsigned long)dev);
  1254. memset_io(dev->iomem + 0xc000, 0x00, 0x220);
  1255. memset_io(dev->iomem + 0xc400, 0x00, 0x100);
  1256. for (i = 0; i < MAX_STREAM; i++) {
  1257. dev->channel[i].dev = dev;
  1258. dev->channel[i].number = i;
  1259. }
  1260. dev->fw_interface_version = 0;
  1261. ngwritel(0, NGENE_INT_ENABLE);
  1262. dev->icounts = ngreadl(NGENE_INT_COUNTS);
  1263. dev->device_version = ngreadl(DEV_VER) & 0x0f;
  1264. printk(KERN_INFO DEVICE_NAME ": Device version %d\n",
  1265. dev->device_version);
  1266. }
  1267. static int ngene_load_firm(struct ngene *dev)
  1268. {
  1269. u32 size;
  1270. const struct firmware *fw = NULL;
  1271. u8 *ngene_fw;
  1272. char *fw_name;
  1273. int err, version;
  1274. version = dev->card_info->fw_version;
  1275. switch (version) {
  1276. default:
  1277. case 15:
  1278. version = 15;
  1279. size = 23466;
  1280. fw_name = "ngene_15.fw";
  1281. break;
  1282. case 16:
  1283. size = 23498;
  1284. fw_name = "ngene_16.fw";
  1285. break;
  1286. case 17:
  1287. size = 24446;
  1288. fw_name = "ngene_17.fw";
  1289. break;
  1290. }
  1291. if (request_firmware(&fw, fw_name, &dev->pci_dev->dev) < 0) {
  1292. printk(KERN_ERR DEVICE_NAME
  1293. ": Could not load firmware file %s.\n", fw_name);
  1294. printk(KERN_INFO DEVICE_NAME
  1295. ": Copy %s to your hotplug directory!\n", fw_name);
  1296. return -1;
  1297. }
  1298. if (size != fw->size) {
  1299. printk(KERN_ERR DEVICE_NAME
  1300. ": Firmware %s has invalid size!", fw_name);
  1301. err = -1;
  1302. } else {
  1303. printk(KERN_INFO DEVICE_NAME
  1304. ": Loading firmware file %s.\n", fw_name);
  1305. ngene_fw = (u8 *) fw->data;
  1306. err = ngene_command_load_firmware(dev, ngene_fw, size);
  1307. }
  1308. release_firmware(fw);
  1309. return err;
  1310. }
  1311. static void ngene_stop(struct ngene *dev)
  1312. {
  1313. down(&dev->cmd_mutex);
  1314. i2c_del_adapter(&(dev->channel[0].i2c_adapter));
  1315. i2c_del_adapter(&(dev->channel[1].i2c_adapter));
  1316. ngwritel(0, NGENE_INT_ENABLE);
  1317. ngwritel(0, NGENE_COMMAND);
  1318. ngwritel(0, NGENE_COMMAND_HI);
  1319. ngwritel(0, NGENE_STATUS);
  1320. ngwritel(0, NGENE_STATUS_HI);
  1321. ngwritel(0, NGENE_EVENT);
  1322. ngwritel(0, NGENE_EVENT_HI);
  1323. free_irq(dev->pci_dev->irq, dev);
  1324. }
  1325. static int ngene_start(struct ngene *dev)
  1326. {
  1327. int stat;
  1328. int i;
  1329. pci_set_master(dev->pci_dev);
  1330. ngene_init(dev);
  1331. stat = request_irq(dev->pci_dev->irq, irq_handler,
  1332. IRQF_SHARED, "nGene",
  1333. (void *)dev);
  1334. if (stat < 0)
  1335. return stat;
  1336. init_waitqueue_head(&dev->cmd_wq);
  1337. init_waitqueue_head(&dev->tx_wq);
  1338. init_waitqueue_head(&dev->rx_wq);
  1339. sema_init(&dev->cmd_mutex, 1);
  1340. sema_init(&dev->stream_mutex, 1);
  1341. sema_init(&dev->pll_mutex, 1);
  1342. sema_init(&dev->i2c_switch_mutex, 1);
  1343. spin_lock_init(&dev->cmd_lock);
  1344. for (i = 0; i < MAX_STREAM; i++)
  1345. spin_lock_init(&dev->channel[i].state_lock);
  1346. ngwritel(1, TIMESTAMPS);
  1347. ngwritel(1, NGENE_INT_ENABLE);
  1348. stat = ngene_load_firm(dev);
  1349. if (stat < 0)
  1350. goto fail;
  1351. stat = ngene_i2c_init(dev, 0);
  1352. if (stat < 0)
  1353. goto fail;
  1354. stat = ngene_i2c_init(dev, 1);
  1355. if (stat < 0)
  1356. goto fail;
  1357. if (dev->card_info->fw_version == 17) {
  1358. u8 tsin4_config[6] = {
  1359. 3072 / 64, 3072 / 64, 0, 3072 / 64, 3072 / 64, 0};
  1360. u8 default_config[6] = {
  1361. 4096 / 64, 4096 / 64, 0, 2048 / 64, 2048 / 64, 0};
  1362. u8 *bconf = default_config;
  1363. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1364. bconf = tsin4_config;
  1365. dprintk(KERN_DEBUG DEVICE_NAME ": FW 17 buffer config\n");
  1366. stat = ngene_command_config_free_buf(dev, bconf);
  1367. } else {
  1368. int bconf = BUFFER_CONFIG_4422;
  1369. if (dev->card_info->io_type[3] == NGENE_IO_TSIN)
  1370. bconf = BUFFER_CONFIG_3333;
  1371. stat = ngene_command_config_buf(dev, bconf);
  1372. }
  1373. return stat;
  1374. fail:
  1375. ngwritel(0, NGENE_INT_ENABLE);
  1376. free_irq(dev->pci_dev->irq, dev);
  1377. return stat;
  1378. }
  1379. /****************************************************************************/
  1380. /* Switch control (I2C gates, etc.) *****************************************/
  1381. /****************************************************************************/
  1382. /****************************************************************************/
  1383. /* Demod/tuner attachment ***************************************************/
  1384. /****************************************************************************/
  1385. static int tuner_attach_stv6110(struct ngene_channel *chan)
  1386. {
  1387. struct stv090x_config *feconf = (struct stv090x_config *)
  1388. chan->dev->card_info->fe_config[chan->number];
  1389. struct stv6110x_config *tunerconf = (struct stv6110x_config *)
  1390. chan->dev->card_info->tuner_config[chan->number];
  1391. struct stv6110x_devctl *ctl;
  1392. ctl = dvb_attach(stv6110x_attach, chan->fe, tunerconf,
  1393. &chan->i2c_adapter);
  1394. if (ctl == NULL) {
  1395. printk(KERN_ERR DEVICE_NAME ": No STV6110X found!\n");
  1396. return -ENODEV;
  1397. }
  1398. feconf->tuner_init = ctl->tuner_init;
  1399. feconf->tuner_set_mode = ctl->tuner_set_mode;
  1400. feconf->tuner_set_frequency = ctl->tuner_set_frequency;
  1401. feconf->tuner_get_frequency = ctl->tuner_get_frequency;
  1402. feconf->tuner_set_bandwidth = ctl->tuner_set_bandwidth;
  1403. feconf->tuner_get_bandwidth = ctl->tuner_get_bandwidth;
  1404. feconf->tuner_set_bbgain = ctl->tuner_set_bbgain;
  1405. feconf->tuner_get_bbgain = ctl->tuner_get_bbgain;
  1406. feconf->tuner_set_refclk = ctl->tuner_set_refclk;
  1407. feconf->tuner_get_status = ctl->tuner_get_status;
  1408. return 0;
  1409. }
  1410. static int demod_attach_stv0900(struct ngene_channel *chan)
  1411. {
  1412. struct stv090x_config *feconf = (struct stv090x_config *)
  1413. chan->dev->card_info->fe_config[chan->number];
  1414. chan->fe = dvb_attach(stv090x_attach,
  1415. feconf,
  1416. &chan->i2c_adapter,
  1417. chan->number == 0 ? STV090x_DEMODULATOR_0 :
  1418. STV090x_DEMODULATOR_1);
  1419. if (chan->fe == NULL) {
  1420. printk(KERN_ERR DEVICE_NAME ": No STV0900 found!\n");
  1421. return -ENODEV;
  1422. }
  1423. if (!dvb_attach(lnbh24_attach, chan->fe, &chan->i2c_adapter, 0,
  1424. 0, chan->dev->card_info->lnb[chan->number])) {
  1425. printk(KERN_ERR DEVICE_NAME ": No LNBH24 found!\n");
  1426. dvb_frontend_detach(chan->fe);
  1427. return -ENODEV;
  1428. }
  1429. return 0;
  1430. }
  1431. /****************************************************************************/
  1432. /****************************************************************************/
  1433. /****************************************************************************/
  1434. static void release_channel(struct ngene_channel *chan)
  1435. {
  1436. struct dvb_demux *dvbdemux = &chan->demux;
  1437. struct ngene *dev = chan->dev;
  1438. struct ngene_info *ni = dev->card_info;
  1439. int io = ni->io_type[chan->number];
  1440. #ifdef COMMAND_TIMEOUT_WORKAROUND
  1441. if (chan->running)
  1442. set_transfer(chan, 0);
  1443. #endif
  1444. tasklet_kill(&chan->demux_tasklet);
  1445. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1446. if (chan->fe) {
  1447. dvb_unregister_frontend(chan->fe);
  1448. dvb_frontend_detach(chan->fe);
  1449. chan->fe = 0;
  1450. }
  1451. dvbdemux->dmx.close(&dvbdemux->dmx);
  1452. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1453. &chan->hw_frontend);
  1454. dvbdemux->dmx.remove_frontend(&dvbdemux->dmx,
  1455. &chan->mem_frontend);
  1456. dvb_dmxdev_release(&chan->dmxdev);
  1457. dvb_dmx_release(&chan->demux);
  1458. if (chan->number == 0 || !one_adapter)
  1459. dvb_unregister_adapter(&dev->adapter[chan->number]);
  1460. }
  1461. }
  1462. static int init_channel(struct ngene_channel *chan)
  1463. {
  1464. int ret = 0, nr = chan->number;
  1465. struct dvb_adapter *adapter = NULL;
  1466. struct dvb_demux *dvbdemux = &chan->demux;
  1467. struct ngene *dev = chan->dev;
  1468. struct ngene_info *ni = dev->card_info;
  1469. int io = ni->io_type[nr];
  1470. tasklet_init(&chan->demux_tasklet, demux_tasklet, (unsigned long)chan);
  1471. chan->users = 0;
  1472. chan->type = io;
  1473. chan->mode = chan->type; /* for now only one mode */
  1474. if (io & (NGENE_IO_TSIN | NGENE_IO_TSOUT)) {
  1475. if (nr >= STREAM_AUDIOIN1)
  1476. chan->DataFormatFlags = DF_SWAP32;
  1477. if (nr == 0 || !one_adapter) {
  1478. adapter = &dev->adapter[nr];
  1479. ret = dvb_register_adapter(adapter, "nGene",
  1480. THIS_MODULE,
  1481. &chan->dev->pci_dev->dev,
  1482. adapter_nr);
  1483. if (ret < 0)
  1484. return ret;
  1485. } else {
  1486. adapter = &dev->adapter[0];
  1487. }
  1488. ret = my_dvb_dmx_ts_card_init(dvbdemux, "SW demux",
  1489. ngene_start_feed,
  1490. ngene_stop_feed, chan);
  1491. ret = my_dvb_dmxdev_ts_card_init(&chan->dmxdev, &chan->demux,
  1492. &chan->hw_frontend,
  1493. &chan->mem_frontend, adapter);
  1494. }
  1495. if (io & NGENE_IO_TSIN) {
  1496. chan->fe = NULL;
  1497. if (ni->demod_attach[nr])
  1498. ni->demod_attach[nr](chan);
  1499. if (chan->fe) {
  1500. if (dvb_register_frontend(adapter, chan->fe) < 0) {
  1501. if (chan->fe->ops.release)
  1502. chan->fe->ops.release(chan->fe);
  1503. chan->fe = NULL;
  1504. }
  1505. }
  1506. if (chan->fe && ni->tuner_attach[nr])
  1507. if (ni->tuner_attach[nr] (chan) < 0) {
  1508. printk(KERN_ERR DEVICE_NAME
  1509. ": Tuner attach failed on channel %d!\n",
  1510. nr);
  1511. }
  1512. }
  1513. return ret;
  1514. }
  1515. static int init_channels(struct ngene *dev)
  1516. {
  1517. int i, j;
  1518. for (i = 0; i < MAX_STREAM; i++) {
  1519. if (init_channel(&dev->channel[i]) < 0) {
  1520. for (j = i - 1; j >= 0; j--)
  1521. release_channel(&dev->channel[j]);
  1522. return -1;
  1523. }
  1524. }
  1525. return 0;
  1526. }
  1527. /****************************************************************************/
  1528. /* device probe/remove calls ************************************************/
  1529. /****************************************************************************/
  1530. static void __devexit ngene_remove(struct pci_dev *pdev)
  1531. {
  1532. struct ngene *dev = (struct ngene *)pci_get_drvdata(pdev);
  1533. int i;
  1534. tasklet_kill(&dev->event_tasklet);
  1535. for (i = MAX_STREAM - 1; i >= 0; i--)
  1536. release_channel(&dev->channel[i]);
  1537. ngene_stop(dev);
  1538. ngene_release_buffers(dev);
  1539. pci_set_drvdata(pdev, 0);
  1540. pci_disable_device(pdev);
  1541. }
  1542. static int __devinit ngene_probe(struct pci_dev *pci_dev,
  1543. const struct pci_device_id *id)
  1544. {
  1545. struct ngene *dev;
  1546. int stat = 0;
  1547. if (pci_enable_device(pci_dev) < 0)
  1548. return -ENODEV;
  1549. dev = vmalloc(sizeof(struct ngene));
  1550. if (dev == NULL) {
  1551. stat = -ENOMEM;
  1552. goto fail0;
  1553. }
  1554. memset(dev, 0, sizeof(struct ngene));
  1555. dev->pci_dev = pci_dev;
  1556. dev->card_info = (struct ngene_info *)id->driver_data;
  1557. printk(KERN_INFO DEVICE_NAME ": Found %s\n", dev->card_info->name);
  1558. pci_set_drvdata(pci_dev, dev);
  1559. /* Alloc buffers and start nGene */
  1560. stat = ngene_get_buffers(dev);
  1561. if (stat < 0)
  1562. goto fail1;
  1563. stat = ngene_start(dev);
  1564. if (stat < 0)
  1565. goto fail1;
  1566. dev->i2c_current_bus = -1;
  1567. /* Register DVB adapters and devices for both channels */
  1568. if (init_channels(dev) < 0)
  1569. goto fail2;
  1570. return 0;
  1571. fail2:
  1572. ngene_stop(dev);
  1573. fail1:
  1574. ngene_release_buffers(dev);
  1575. fail0:
  1576. pci_disable_device(pci_dev);
  1577. pci_set_drvdata(pci_dev, 0);
  1578. return stat;
  1579. }
  1580. /****************************************************************************/
  1581. /* Card configs *************************************************************/
  1582. /****************************************************************************/
  1583. static struct stv090x_config fe_cineS2 = {
  1584. .device = STV0900,
  1585. .demod_mode = STV090x_DUAL,
  1586. .clk_mode = STV090x_CLK_EXT,
  1587. .xtal = 27000000,
  1588. .address = 0x68,
  1589. .ts1_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1590. .ts2_mode = STV090x_TSMODE_SERIAL_PUNCTURED,
  1591. .repeater_level = STV090x_RPTLEVEL_16,
  1592. .adc1_range = STV090x_ADC_1Vpp,
  1593. .adc2_range = STV090x_ADC_1Vpp,
  1594. .diseqc_envelope_mode = true,
  1595. };
  1596. static struct stv6110x_config tuner_cineS2_0 = {
  1597. .addr = 0x60,
  1598. .refclk = 27000000,
  1599. .clk_div = 1,
  1600. };
  1601. static struct stv6110x_config tuner_cineS2_1 = {
  1602. .addr = 0x63,
  1603. .refclk = 27000000,
  1604. .clk_div = 1,
  1605. };
  1606. static struct ngene_info ngene_info_cineS2 = {
  1607. .type = NGENE_SIDEWINDER,
  1608. .name = "Linux4Media cineS2 DVB-S2 Twin Tuner",
  1609. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1610. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1611. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1612. .fe_config = {&fe_cineS2, &fe_cineS2},
  1613. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1614. .lnb = {0x0b, 0x08},
  1615. .tsf = {3, 3},
  1616. .fw_version = 15,
  1617. };
  1618. static struct ngene_info ngene_info_satixs2 = {
  1619. .type = NGENE_SIDEWINDER,
  1620. .name = "Mystique SaTiX-S2 Dual",
  1621. .io_type = {NGENE_IO_TSIN, NGENE_IO_TSIN},
  1622. .demod_attach = {demod_attach_stv0900, demod_attach_stv0900},
  1623. .tuner_attach = {tuner_attach_stv6110, tuner_attach_stv6110},
  1624. .fe_config = {&fe_cineS2, &fe_cineS2},
  1625. .tuner_config = {&tuner_cineS2_0, &tuner_cineS2_1},
  1626. .lnb = {0x0b, 0x08},
  1627. .tsf = {3, 3},
  1628. .fw_version = 15,
  1629. };
  1630. /****************************************************************************/
  1631. /****************************************************************************/
  1632. /* PCI Subsystem ID *********************************************************/
  1633. /****************************************************************************/
  1634. #define NGENE_ID(_subvend, _subdev, _driverdata) { \
  1635. .vendor = NGENE_VID, .device = NGENE_PID, \
  1636. .subvendor = _subvend, .subdevice = _subdev, \
  1637. .driver_data = (unsigned long) &_driverdata }
  1638. /****************************************************************************/
  1639. static const struct pci_device_id ngene_id_tbl[] __devinitdata = {
  1640. NGENE_ID(0x18c3, 0xabc3, ngene_info_cineS2),
  1641. NGENE_ID(0x18c3, 0xabc4, ngene_info_cineS2),
  1642. NGENE_ID(0x18c3, 0xdb01, ngene_info_satixs2),
  1643. {0}
  1644. };
  1645. MODULE_DEVICE_TABLE(pci, ngene_id_tbl);
  1646. /****************************************************************************/
  1647. /* Init/Exit ****************************************************************/
  1648. /****************************************************************************/
  1649. static pci_ers_result_t ngene_error_detected(struct pci_dev *dev,
  1650. enum pci_channel_state state)
  1651. {
  1652. printk(KERN_ERR DEVICE_NAME ": PCI error\n");
  1653. if (state == pci_channel_io_perm_failure)
  1654. return PCI_ERS_RESULT_DISCONNECT;
  1655. if (state == pci_channel_io_frozen)
  1656. return PCI_ERS_RESULT_NEED_RESET;
  1657. return PCI_ERS_RESULT_CAN_RECOVER;
  1658. }
  1659. static pci_ers_result_t ngene_link_reset(struct pci_dev *dev)
  1660. {
  1661. printk(KERN_INFO DEVICE_NAME ": link reset\n");
  1662. return 0;
  1663. }
  1664. static pci_ers_result_t ngene_slot_reset(struct pci_dev *dev)
  1665. {
  1666. printk(KERN_INFO DEVICE_NAME ": slot reset\n");
  1667. return 0;
  1668. }
  1669. static void ngene_resume(struct pci_dev *dev)
  1670. {
  1671. printk(KERN_INFO DEVICE_NAME ": resume\n");
  1672. }
  1673. static struct pci_error_handlers ngene_errors = {
  1674. .error_detected = ngene_error_detected,
  1675. .link_reset = ngene_link_reset,
  1676. .slot_reset = ngene_slot_reset,
  1677. .resume = ngene_resume,
  1678. };
  1679. static struct pci_driver ngene_pci_driver = {
  1680. .name = "ngene",
  1681. .id_table = ngene_id_tbl,
  1682. .probe = ngene_probe,
  1683. .remove = __devexit_p(ngene_remove),
  1684. .err_handler = &ngene_errors,
  1685. };
  1686. static __init int module_init_ngene(void)
  1687. {
  1688. printk(KERN_INFO
  1689. "nGene PCIE bridge driver, Copyright (C) 2005-2007 Micronas\n");
  1690. return pci_register_driver(&ngene_pci_driver);
  1691. }
  1692. static __exit void module_exit_ngene(void)
  1693. {
  1694. pci_unregister_driver(&ngene_pci_driver);
  1695. }
  1696. module_init(module_init_ngene);
  1697. module_exit(module_exit_ngene);
  1698. MODULE_DESCRIPTION("nGene");
  1699. MODULE_AUTHOR("Micronas, Ralph Metzler, Manfred Voelkel");
  1700. MODULE_LICENSE("GPL");