base.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/version.h>
  43. #include <linux/module.h>
  44. #include <linux/delay.h>
  45. #include <linux/if.h>
  46. #include <linux/netdevice.h>
  47. #include <linux/cache.h>
  48. #include <linux/pci.h>
  49. #include <linux/ethtool.h>
  50. #include <linux/uaccess.h>
  51. #include <net/ieee80211_radiotap.h>
  52. #include <asm/unaligned.h>
  53. #include "base.h"
  54. #include "reg.h"
  55. #include "debug.h"
  56. /* unaligned little endian access */
  57. #define LE_READ_2(_p) (le16_to_cpu(get_unaligned((__le16 *)(_p))))
  58. #define LE_READ_4(_p) (le32_to_cpu(get_unaligned((__le32 *)(_p))))
  59. enum {
  60. ATH_LED_TX,
  61. ATH_LED_RX,
  62. };
  63. static int ath5k_calinterval = 10; /* Calibrate PHY every 10 secs (TODO: Fixme) */
  64. /******************\
  65. * Internal defines *
  66. \******************/
  67. /* Module info */
  68. MODULE_AUTHOR("Jiri Slaby");
  69. MODULE_AUTHOR("Nick Kossifidis");
  70. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  71. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  72. MODULE_LICENSE("Dual BSD/GPL");
  73. MODULE_VERSION("0.5.0 (EXPERIMENTAL)");
  74. /* Known PCI ids */
  75. static struct pci_device_id ath5k_pci_id_table[] __devinitdata = {
  76. { PCI_VDEVICE(ATHEROS, 0x0207), .driver_data = AR5K_AR5210 }, /* 5210 early */
  77. { PCI_VDEVICE(ATHEROS, 0x0007), .driver_data = AR5K_AR5210 }, /* 5210 */
  78. { PCI_VDEVICE(ATHEROS, 0x0011), .driver_data = AR5K_AR5211 }, /* 5311 - this is on AHB bus !*/
  79. { PCI_VDEVICE(ATHEROS, 0x0012), .driver_data = AR5K_AR5211 }, /* 5211 */
  80. { PCI_VDEVICE(ATHEROS, 0x0013), .driver_data = AR5K_AR5212 }, /* 5212 */
  81. { PCI_VDEVICE(3COM_2, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 5212 */
  82. { PCI_VDEVICE(3COM, 0x0013), .driver_data = AR5K_AR5212 }, /* 3com 3CRDAG675 5212 */
  83. { PCI_VDEVICE(ATHEROS, 0x1014), .driver_data = AR5K_AR5212 }, /* IBM minipci 5212 */
  84. { PCI_VDEVICE(ATHEROS, 0x0014), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  85. { PCI_VDEVICE(ATHEROS, 0x0015), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  86. { PCI_VDEVICE(ATHEROS, 0x0016), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  87. { PCI_VDEVICE(ATHEROS, 0x0017), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  88. { PCI_VDEVICE(ATHEROS, 0x0018), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  89. { PCI_VDEVICE(ATHEROS, 0x0019), .driver_data = AR5K_AR5212 }, /* 5212 combatible */
  90. { PCI_VDEVICE(ATHEROS, 0x001a), .driver_data = AR5K_AR5212 }, /* 2413 Griffin-lite */
  91. { PCI_VDEVICE(ATHEROS, 0x001b), .driver_data = AR5K_AR5212 }, /* 5413 Eagle */
  92. { PCI_VDEVICE(ATHEROS, 0x001c), .driver_data = AR5K_AR5212 }, /* 5424 Condor (PCI-E)*/
  93. { PCI_VDEVICE(ATHEROS, 0x0023), .driver_data = AR5K_AR5212 }, /* 5416 */
  94. { PCI_VDEVICE(ATHEROS, 0x0024), .driver_data = AR5K_AR5212 }, /* 5418 */
  95. { 0 }
  96. };
  97. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  98. /* Known SREVs */
  99. static struct ath5k_srev_name srev_names[] = {
  100. { "5210", AR5K_VERSION_VER, AR5K_SREV_VER_AR5210 },
  101. { "5311", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311 },
  102. { "5311A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311A },
  103. { "5311B", AR5K_VERSION_VER, AR5K_SREV_VER_AR5311B },
  104. { "5211", AR5K_VERSION_VER, AR5K_SREV_VER_AR5211 },
  105. { "5212", AR5K_VERSION_VER, AR5K_SREV_VER_AR5212 },
  106. { "5213", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213 },
  107. { "5213A", AR5K_VERSION_VER, AR5K_SREV_VER_AR5213A },
  108. { "2424", AR5K_VERSION_VER, AR5K_SREV_VER_AR2424 },
  109. { "5424", AR5K_VERSION_VER, AR5K_SREV_VER_AR5424 },
  110. { "5413", AR5K_VERSION_VER, AR5K_SREV_VER_AR5413 },
  111. { "5414", AR5K_VERSION_VER, AR5K_SREV_VER_AR5414 },
  112. { "5416", AR5K_VERSION_VER, AR5K_SREV_VER_AR5416 },
  113. { "5418", AR5K_VERSION_VER, AR5K_SREV_VER_AR5418 },
  114. { "xxxxx", AR5K_VERSION_VER, AR5K_SREV_UNKNOWN },
  115. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  116. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  117. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  118. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  119. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  120. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  121. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  122. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC1 },
  123. { "SChip", AR5K_VERSION_RAD, AR5K_SREV_RAD_SC2 },
  124. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  125. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  126. };
  127. /*
  128. * Prototypes - PCI stack related functions
  129. */
  130. static int __devinit ath5k_pci_probe(struct pci_dev *pdev,
  131. const struct pci_device_id *id);
  132. static void __devexit ath5k_pci_remove(struct pci_dev *pdev);
  133. #ifdef CONFIG_PM
  134. static int ath5k_pci_suspend(struct pci_dev *pdev,
  135. pm_message_t state);
  136. static int ath5k_pci_resume(struct pci_dev *pdev);
  137. #else
  138. #define ath5k_pci_suspend NULL
  139. #define ath5k_pci_resume NULL
  140. #endif /* CONFIG_PM */
  141. static struct pci_driver ath5k_pci_driver = {
  142. .name = "ath5k_pci",
  143. .id_table = ath5k_pci_id_table,
  144. .probe = ath5k_pci_probe,
  145. .remove = __devexit_p(ath5k_pci_remove),
  146. .suspend = ath5k_pci_suspend,
  147. .resume = ath5k_pci_resume,
  148. };
  149. /*
  150. * Prototypes - MAC 802.11 stack related functions
  151. */
  152. static int ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  153. struct ieee80211_tx_control *ctl);
  154. static int ath5k_reset(struct ieee80211_hw *hw);
  155. static int ath5k_start(struct ieee80211_hw *hw);
  156. static void ath5k_stop(struct ieee80211_hw *hw);
  157. static int ath5k_add_interface(struct ieee80211_hw *hw,
  158. struct ieee80211_if_init_conf *conf);
  159. static void ath5k_remove_interface(struct ieee80211_hw *hw,
  160. struct ieee80211_if_init_conf *conf);
  161. static int ath5k_config(struct ieee80211_hw *hw,
  162. struct ieee80211_conf *conf);
  163. static int ath5k_config_interface(struct ieee80211_hw *hw,
  164. struct ieee80211_vif *vif,
  165. struct ieee80211_if_conf *conf);
  166. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  167. unsigned int changed_flags,
  168. unsigned int *new_flags,
  169. int mc_count, struct dev_mc_list *mclist);
  170. static int ath5k_set_key(struct ieee80211_hw *hw,
  171. enum set_key_cmd cmd,
  172. const u8 *local_addr, const u8 *addr,
  173. struct ieee80211_key_conf *key);
  174. static int ath5k_get_stats(struct ieee80211_hw *hw,
  175. struct ieee80211_low_level_stats *stats);
  176. static int ath5k_get_tx_stats(struct ieee80211_hw *hw,
  177. struct ieee80211_tx_queue_stats *stats);
  178. static u64 ath5k_get_tsf(struct ieee80211_hw *hw);
  179. static void ath5k_reset_tsf(struct ieee80211_hw *hw);
  180. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  181. struct sk_buff *skb,
  182. struct ieee80211_tx_control *ctl);
  183. static struct ieee80211_ops ath5k_hw_ops = {
  184. .tx = ath5k_tx,
  185. .start = ath5k_start,
  186. .stop = ath5k_stop,
  187. .add_interface = ath5k_add_interface,
  188. .remove_interface = ath5k_remove_interface,
  189. .config = ath5k_config,
  190. .config_interface = ath5k_config_interface,
  191. .configure_filter = ath5k_configure_filter,
  192. .set_key = ath5k_set_key,
  193. .get_stats = ath5k_get_stats,
  194. .conf_tx = NULL,
  195. .get_tx_stats = ath5k_get_tx_stats,
  196. .get_tsf = ath5k_get_tsf,
  197. .reset_tsf = ath5k_reset_tsf,
  198. .beacon_update = ath5k_beacon_update,
  199. };
  200. /*
  201. * Prototypes - Internal functions
  202. */
  203. /* Attach detach */
  204. static int ath5k_attach(struct pci_dev *pdev,
  205. struct ieee80211_hw *hw);
  206. static void ath5k_detach(struct pci_dev *pdev,
  207. struct ieee80211_hw *hw);
  208. /* Channel/mode setup */
  209. static inline short ath5k_ieee2mhz(short chan);
  210. static unsigned int ath5k_copy_rates(struct ieee80211_rate *rates,
  211. const struct ath5k_rate_table *rt,
  212. unsigned int max);
  213. static unsigned int ath5k_copy_channels(struct ath5k_hw *ah,
  214. struct ieee80211_channel *channels,
  215. unsigned int mode,
  216. unsigned int max);
  217. static int ath5k_getchannels(struct ieee80211_hw *hw);
  218. static int ath5k_chan_set(struct ath5k_softc *sc,
  219. struct ieee80211_channel *chan);
  220. static void ath5k_setcurmode(struct ath5k_softc *sc,
  221. unsigned int mode);
  222. static void ath5k_mode_setup(struct ath5k_softc *sc);
  223. static void ath5k_set_total_hw_rates(struct ath5k_softc *sc);
  224. /* Descriptor setup */
  225. static int ath5k_desc_alloc(struct ath5k_softc *sc,
  226. struct pci_dev *pdev);
  227. static void ath5k_desc_free(struct ath5k_softc *sc,
  228. struct pci_dev *pdev);
  229. /* Buffers setup */
  230. static int ath5k_rxbuf_setup(struct ath5k_softc *sc,
  231. struct ath5k_buf *bf);
  232. static int ath5k_txbuf_setup(struct ath5k_softc *sc,
  233. struct ath5k_buf *bf,
  234. struct ieee80211_tx_control *ctl);
  235. static inline void ath5k_txbuf_free(struct ath5k_softc *sc,
  236. struct ath5k_buf *bf)
  237. {
  238. BUG_ON(!bf);
  239. if (!bf->skb)
  240. return;
  241. pci_unmap_single(sc->pdev, bf->skbaddr, bf->skb->len,
  242. PCI_DMA_TODEVICE);
  243. dev_kfree_skb(bf->skb);
  244. bf->skb = NULL;
  245. }
  246. /* Queues setup */
  247. static struct ath5k_txq *ath5k_txq_setup(struct ath5k_softc *sc,
  248. int qtype, int subtype);
  249. static int ath5k_beaconq_setup(struct ath5k_hw *ah);
  250. static int ath5k_beaconq_config(struct ath5k_softc *sc);
  251. static void ath5k_txq_drainq(struct ath5k_softc *sc,
  252. struct ath5k_txq *txq);
  253. static void ath5k_txq_cleanup(struct ath5k_softc *sc);
  254. static void ath5k_txq_release(struct ath5k_softc *sc);
  255. /* Rx handling */
  256. static int ath5k_rx_start(struct ath5k_softc *sc);
  257. static void ath5k_rx_stop(struct ath5k_softc *sc);
  258. static unsigned int ath5k_rx_decrypted(struct ath5k_softc *sc,
  259. struct ath5k_desc *ds,
  260. struct sk_buff *skb);
  261. static void ath5k_tasklet_rx(unsigned long data);
  262. /* Tx handling */
  263. static void ath5k_tx_processq(struct ath5k_softc *sc,
  264. struct ath5k_txq *txq);
  265. static void ath5k_tasklet_tx(unsigned long data);
  266. /* Beacon handling */
  267. static int ath5k_beacon_setup(struct ath5k_softc *sc,
  268. struct ath5k_buf *bf,
  269. struct ieee80211_tx_control *ctl);
  270. static void ath5k_beacon_send(struct ath5k_softc *sc);
  271. static void ath5k_beacon_config(struct ath5k_softc *sc);
  272. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  273. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  274. {
  275. u64 tsf = ath5k_hw_get_tsf64(ah);
  276. if ((tsf & 0x7fff) < rstamp)
  277. tsf -= 0x8000;
  278. return (tsf & ~0x7fff) | rstamp;
  279. }
  280. /* Interrupt handling */
  281. static int ath5k_init(struct ath5k_softc *sc);
  282. static int ath5k_stop_locked(struct ath5k_softc *sc);
  283. static int ath5k_stop_hw(struct ath5k_softc *sc);
  284. static irqreturn_t ath5k_intr(int irq, void *dev_id);
  285. static void ath5k_tasklet_reset(unsigned long data);
  286. static void ath5k_calibrate(unsigned long data);
  287. /* LED functions */
  288. static void ath5k_led_off(unsigned long data);
  289. static void ath5k_led_blink(struct ath5k_softc *sc,
  290. unsigned int on,
  291. unsigned int off);
  292. static void ath5k_led_event(struct ath5k_softc *sc,
  293. int event);
  294. /*
  295. * Module init/exit functions
  296. */
  297. static int __init
  298. init_ath5k_pci(void)
  299. {
  300. int ret;
  301. ath5k_debug_init();
  302. ret = pci_register_driver(&ath5k_pci_driver);
  303. if (ret) {
  304. printk(KERN_ERR "ath5k_pci: can't register pci driver\n");
  305. return ret;
  306. }
  307. return 0;
  308. }
  309. static void __exit
  310. exit_ath5k_pci(void)
  311. {
  312. pci_unregister_driver(&ath5k_pci_driver);
  313. ath5k_debug_finish();
  314. }
  315. module_init(init_ath5k_pci);
  316. module_exit(exit_ath5k_pci);
  317. /********************\
  318. * PCI Initialization *
  319. \********************/
  320. static const char *
  321. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  322. {
  323. const char *name = "xxxxx";
  324. unsigned int i;
  325. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  326. if (srev_names[i].sr_type != type)
  327. continue;
  328. if ((val & 0xff) < srev_names[i + 1].sr_val) {
  329. name = srev_names[i].sr_name;
  330. break;
  331. }
  332. }
  333. return name;
  334. }
  335. static int __devinit
  336. ath5k_pci_probe(struct pci_dev *pdev,
  337. const struct pci_device_id *id)
  338. {
  339. void __iomem *mem;
  340. struct ath5k_softc *sc;
  341. struct ieee80211_hw *hw;
  342. int ret;
  343. u8 csz;
  344. ret = pci_enable_device(pdev);
  345. if (ret) {
  346. dev_err(&pdev->dev, "can't enable device\n");
  347. goto err;
  348. }
  349. /* XXX 32-bit addressing only */
  350. ret = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  351. if (ret) {
  352. dev_err(&pdev->dev, "32-bit DMA not available\n");
  353. goto err_dis;
  354. }
  355. /*
  356. * Cache line size is used to size and align various
  357. * structures used to communicate with the hardware.
  358. */
  359. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  360. if (csz == 0) {
  361. /*
  362. * Linux 2.4.18 (at least) writes the cache line size
  363. * register as a 16-bit wide register which is wrong.
  364. * We must have this setup properly for rx buffer
  365. * DMA to work so force a reasonable value here if it
  366. * comes up zero.
  367. */
  368. csz = L1_CACHE_BYTES / sizeof(u32);
  369. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  370. }
  371. /*
  372. * The default setting of latency timer yields poor results,
  373. * set it to the value used by other systems. It may be worth
  374. * tweaking this setting more.
  375. */
  376. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  377. /* Enable bus mastering */
  378. pci_set_master(pdev);
  379. /*
  380. * Disable the RETRY_TIMEOUT register (0x41) to keep
  381. * PCI Tx retries from interfering with C3 CPU state.
  382. */
  383. pci_write_config_byte(pdev, 0x41, 0);
  384. ret = pci_request_region(pdev, 0, "ath5k");
  385. if (ret) {
  386. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  387. goto err_dis;
  388. }
  389. mem = pci_iomap(pdev, 0, 0);
  390. if (!mem) {
  391. dev_err(&pdev->dev, "cannot remap PCI memory region\n") ;
  392. ret = -EIO;
  393. goto err_reg;
  394. }
  395. /*
  396. * Allocate hw (mac80211 main struct)
  397. * and hw->priv (driver private data)
  398. */
  399. hw = ieee80211_alloc_hw(sizeof(*sc), &ath5k_hw_ops);
  400. if (hw == NULL) {
  401. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  402. ret = -ENOMEM;
  403. goto err_map;
  404. }
  405. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  406. /* Initialize driver private data */
  407. SET_IEEE80211_DEV(hw, &pdev->dev);
  408. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS;
  409. hw->extra_tx_headroom = 2;
  410. hw->channel_change_time = 5000;
  411. /* these names are misleading */
  412. hw->max_rssi = -110; /* signal in dBm */
  413. hw->max_noise = -110; /* noise in dBm */
  414. hw->max_signal = 100; /* we will provide a percentage based on rssi */
  415. sc = hw->priv;
  416. sc->hw = hw;
  417. sc->pdev = pdev;
  418. ath5k_debug_init_device(sc);
  419. /*
  420. * Mark the device as detached to avoid processing
  421. * interrupts until setup is complete.
  422. */
  423. __set_bit(ATH_STAT_INVALID, sc->status);
  424. sc->iobase = mem; /* So we can unmap it on detach */
  425. sc->cachelsz = csz * sizeof(u32); /* convert to bytes */
  426. sc->opmode = IEEE80211_IF_TYPE_STA;
  427. mutex_init(&sc->lock);
  428. spin_lock_init(&sc->rxbuflock);
  429. spin_lock_init(&sc->txbuflock);
  430. /* Set private data */
  431. pci_set_drvdata(pdev, hw);
  432. /* Enable msi for devices that support it */
  433. pci_enable_msi(pdev);
  434. /* Setup interrupt handler */
  435. ret = request_irq(pdev->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  436. if (ret) {
  437. ATH5K_ERR(sc, "request_irq failed\n");
  438. goto err_free;
  439. }
  440. /* Initialize device */
  441. sc->ah = ath5k_hw_attach(sc, id->driver_data);
  442. if (IS_ERR(sc->ah)) {
  443. ret = PTR_ERR(sc->ah);
  444. goto err_irq;
  445. }
  446. /* Finish private driver data initialization */
  447. ret = ath5k_attach(pdev, hw);
  448. if (ret)
  449. goto err_ah;
  450. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  451. ath5k_chip_name(AR5K_VERSION_VER,sc->ah->ah_mac_srev),
  452. sc->ah->ah_mac_srev,
  453. sc->ah->ah_phy_revision);
  454. if (!sc->ah->ah_single_chip) {
  455. /* Single chip radio (!RF5111) */
  456. if (sc->ah->ah_radio_5ghz_revision &&
  457. !sc->ah->ah_radio_2ghz_revision) {
  458. /* No 5GHz support -> report 2GHz radio */
  459. if (!test_bit(AR5K_MODE_11A,
  460. sc->ah->ah_capabilities.cap_mode)) {
  461. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  462. ath5k_chip_name(AR5K_VERSION_RAD,
  463. sc->ah->ah_radio_5ghz_revision),
  464. sc->ah->ah_radio_5ghz_revision);
  465. /* No 2GHz support (5110 and some
  466. * 5Ghz only cards) -> report 5Ghz radio */
  467. } else if (!test_bit(AR5K_MODE_11B,
  468. sc->ah->ah_capabilities.cap_mode)) {
  469. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  470. ath5k_chip_name(AR5K_VERSION_RAD,
  471. sc->ah->ah_radio_5ghz_revision),
  472. sc->ah->ah_radio_5ghz_revision);
  473. /* Multiband radio */
  474. } else {
  475. ATH5K_INFO(sc, "RF%s multiband radio found"
  476. " (0x%x)\n",
  477. ath5k_chip_name(AR5K_VERSION_RAD,
  478. sc->ah->ah_radio_5ghz_revision),
  479. sc->ah->ah_radio_5ghz_revision);
  480. }
  481. }
  482. /* Multi chip radio (RF5111 - RF2111) ->
  483. * report both 2GHz/5GHz radios */
  484. else if (sc->ah->ah_radio_5ghz_revision &&
  485. sc->ah->ah_radio_2ghz_revision){
  486. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  487. ath5k_chip_name(AR5K_VERSION_RAD,
  488. sc->ah->ah_radio_5ghz_revision),
  489. sc->ah->ah_radio_5ghz_revision);
  490. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  491. ath5k_chip_name(AR5K_VERSION_RAD,
  492. sc->ah->ah_radio_2ghz_revision),
  493. sc->ah->ah_radio_2ghz_revision);
  494. }
  495. }
  496. /* ready to process interrupts */
  497. __clear_bit(ATH_STAT_INVALID, sc->status);
  498. return 0;
  499. err_ah:
  500. ath5k_hw_detach(sc->ah);
  501. err_irq:
  502. free_irq(pdev->irq, sc);
  503. err_free:
  504. pci_disable_msi(pdev);
  505. ieee80211_free_hw(hw);
  506. err_map:
  507. pci_iounmap(pdev, mem);
  508. err_reg:
  509. pci_release_region(pdev, 0);
  510. err_dis:
  511. pci_disable_device(pdev);
  512. err:
  513. return ret;
  514. }
  515. static void __devexit
  516. ath5k_pci_remove(struct pci_dev *pdev)
  517. {
  518. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  519. struct ath5k_softc *sc = hw->priv;
  520. ath5k_debug_finish_device(sc);
  521. ath5k_detach(pdev, hw);
  522. ath5k_hw_detach(sc->ah);
  523. free_irq(pdev->irq, sc);
  524. pci_disable_msi(pdev);
  525. pci_iounmap(pdev, sc->iobase);
  526. pci_release_region(pdev, 0);
  527. pci_disable_device(pdev);
  528. ieee80211_free_hw(hw);
  529. }
  530. #ifdef CONFIG_PM
  531. static int
  532. ath5k_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  533. {
  534. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  535. struct ath5k_softc *sc = hw->priv;
  536. if (test_bit(ATH_STAT_LEDSOFT, sc->status))
  537. ath5k_hw_set_gpio(sc->ah, sc->led_pin, 1);
  538. ath5k_stop_hw(sc);
  539. pci_save_state(pdev);
  540. pci_disable_device(pdev);
  541. pci_set_power_state(pdev, PCI_D3hot);
  542. return 0;
  543. }
  544. static int
  545. ath5k_pci_resume(struct pci_dev *pdev)
  546. {
  547. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  548. struct ath5k_softc *sc = hw->priv;
  549. struct ath5k_hw *ah = sc->ah;
  550. int i, err;
  551. err = pci_set_power_state(pdev, PCI_D0);
  552. if (err)
  553. return err;
  554. err = pci_enable_device(pdev);
  555. if (err)
  556. return err;
  557. pci_restore_state(pdev);
  558. /*
  559. * Suspend/Resume resets the PCI configuration space, so we have to
  560. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  561. * PCI Tx retries from interfering with C3 CPU state
  562. */
  563. pci_write_config_byte(pdev, 0x41, 0);
  564. ath5k_init(sc);
  565. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  566. ath5k_hw_set_gpio_output(ah, sc->led_pin);
  567. ath5k_hw_set_gpio(ah, sc->led_pin, 0);
  568. }
  569. /*
  570. * Reset the key cache since some parts do not
  571. * reset the contents on initial power up or resume.
  572. *
  573. * FIXME: This may need to be revisited when mac80211 becomes
  574. * aware of suspend/resume.
  575. */
  576. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  577. ath5k_hw_reset_key(ah, i);
  578. return 0;
  579. }
  580. #endif /* CONFIG_PM */
  581. /***********************\
  582. * Driver Initialization *
  583. \***********************/
  584. static int
  585. ath5k_attach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  586. {
  587. struct ath5k_softc *sc = hw->priv;
  588. struct ath5k_hw *ah = sc->ah;
  589. u8 mac[ETH_ALEN];
  590. unsigned int i;
  591. int ret;
  592. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "devid 0x%x\n", pdev->device);
  593. /*
  594. * Check if the MAC has multi-rate retry support.
  595. * We do this by trying to setup a fake extended
  596. * descriptor. MAC's that don't have support will
  597. * return false w/o doing anything. MAC's that do
  598. * support it will return true w/o doing anything.
  599. */
  600. ret = ah->ah_setup_xtx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  601. if (ret < 0)
  602. goto err;
  603. if (ret > 0)
  604. __set_bit(ATH_STAT_MRRETRY, sc->status);
  605. /*
  606. * Reset the key cache since some parts do not
  607. * reset the contents on initial power up.
  608. */
  609. for (i = 0; i < AR5K_KEYTABLE_SIZE; i++)
  610. ath5k_hw_reset_key(ah, i);
  611. /*
  612. * Collect the channel list. The 802.11 layer
  613. * is resposible for filtering this list based
  614. * on settings like the phy mode and regulatory
  615. * domain restrictions.
  616. */
  617. ret = ath5k_getchannels(hw);
  618. if (ret) {
  619. ATH5K_ERR(sc, "can't get channels\n");
  620. goto err;
  621. }
  622. /* Set *_rates so we can map hw rate index */
  623. ath5k_set_total_hw_rates(sc);
  624. /* NB: setup here so ath5k_rate_update is happy */
  625. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  626. ath5k_setcurmode(sc, AR5K_MODE_11A);
  627. else
  628. ath5k_setcurmode(sc, AR5K_MODE_11B);
  629. /*
  630. * Allocate tx+rx descriptors and populate the lists.
  631. */
  632. ret = ath5k_desc_alloc(sc, pdev);
  633. if (ret) {
  634. ATH5K_ERR(sc, "can't allocate descriptors\n");
  635. goto err;
  636. }
  637. /*
  638. * Allocate hardware transmit queues: one queue for
  639. * beacon frames and one data queue for each QoS
  640. * priority. Note that hw functions handle reseting
  641. * these queues at the needed time.
  642. */
  643. ret = ath5k_beaconq_setup(ah);
  644. if (ret < 0) {
  645. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  646. goto err_desc;
  647. }
  648. sc->bhalq = ret;
  649. sc->txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  650. if (IS_ERR(sc->txq)) {
  651. ATH5K_ERR(sc, "can't setup xmit queue\n");
  652. ret = PTR_ERR(sc->txq);
  653. goto err_bhal;
  654. }
  655. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  656. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  657. tasklet_init(&sc->restq, ath5k_tasklet_reset, (unsigned long)sc);
  658. setup_timer(&sc->calib_tim, ath5k_calibrate, (unsigned long)sc);
  659. setup_timer(&sc->led_tim, ath5k_led_off, (unsigned long)sc);
  660. sc->led_on = 0; /* low true */
  661. /*
  662. * Auto-enable soft led processing for IBM cards and for
  663. * 5211 minipci cards.
  664. */
  665. if (pdev->device == PCI_DEVICE_ID_ATHEROS_AR5212_IBM ||
  666. pdev->device == PCI_DEVICE_ID_ATHEROS_AR5211) {
  667. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  668. sc->led_pin = 0;
  669. }
  670. /* Enable softled on PIN1 on HP Compaq nc6xx, nc4000 & nx5000 laptops */
  671. if (pdev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ) {
  672. __set_bit(ATH_STAT_LEDSOFT, sc->status);
  673. sc->led_pin = 0;
  674. }
  675. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  676. ath5k_hw_set_gpio_output(ah, sc->led_pin);
  677. ath5k_hw_set_gpio(ah, sc->led_pin, !sc->led_on);
  678. }
  679. ath5k_hw_get_lladdr(ah, mac);
  680. SET_IEEE80211_PERM_ADDR(hw, mac);
  681. /* All MAC address bits matter for ACKs */
  682. memset(sc->bssidmask, 0xff, ETH_ALEN);
  683. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  684. ret = ieee80211_register_hw(hw);
  685. if (ret) {
  686. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  687. goto err_queues;
  688. }
  689. return 0;
  690. err_queues:
  691. ath5k_txq_release(sc);
  692. err_bhal:
  693. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  694. err_desc:
  695. ath5k_desc_free(sc, pdev);
  696. err:
  697. return ret;
  698. }
  699. static void
  700. ath5k_detach(struct pci_dev *pdev, struct ieee80211_hw *hw)
  701. {
  702. struct ath5k_softc *sc = hw->priv;
  703. /*
  704. * NB: the order of these is important:
  705. * o call the 802.11 layer before detaching ath5k_hw to
  706. * insure callbacks into the driver to delete global
  707. * key cache entries can be handled
  708. * o reclaim the tx queue data structures after calling
  709. * the 802.11 layer as we'll get called back to reclaim
  710. * node state and potentially want to use them
  711. * o to cleanup the tx queues the hal is called, so detach
  712. * it last
  713. * XXX: ??? detach ath5k_hw ???
  714. * Other than that, it's straightforward...
  715. */
  716. ieee80211_unregister_hw(hw);
  717. ath5k_desc_free(sc, pdev);
  718. ath5k_txq_release(sc);
  719. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  720. /*
  721. * NB: can't reclaim these until after ieee80211_ifdetach
  722. * returns because we'll get called back to reclaim node
  723. * state and potentially want to use them.
  724. */
  725. }
  726. /********************\
  727. * Channel/mode setup *
  728. \********************/
  729. /*
  730. * Convert IEEE channel number to MHz frequency.
  731. */
  732. static inline short
  733. ath5k_ieee2mhz(short chan)
  734. {
  735. if (chan <= 14 || chan >= 27)
  736. return ieee80211chan2mhz(chan);
  737. else
  738. return 2212 + chan * 20;
  739. }
  740. static unsigned int
  741. ath5k_copy_rates(struct ieee80211_rate *rates,
  742. const struct ath5k_rate_table *rt,
  743. unsigned int max)
  744. {
  745. unsigned int i, count;
  746. if (rt == NULL)
  747. return 0;
  748. for (i = 0, count = 0; i < rt->rate_count && max > 0; i++) {
  749. rates[count].bitrate = rt->rates[i].rate_kbps / 100;
  750. rates[count].hw_value = rt->rates[i].rate_code;
  751. rates[count].flags = rt->rates[i].modulation;
  752. count++;
  753. max--;
  754. }
  755. return count;
  756. }
  757. static unsigned int
  758. ath5k_copy_channels(struct ath5k_hw *ah,
  759. struct ieee80211_channel *channels,
  760. unsigned int mode,
  761. unsigned int max)
  762. {
  763. unsigned int i, count, size, chfreq, freq, ch;
  764. if (!test_bit(mode, ah->ah_modes))
  765. return 0;
  766. switch (mode) {
  767. case AR5K_MODE_11A:
  768. case AR5K_MODE_11A_TURBO:
  769. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  770. size = 220 ;
  771. chfreq = CHANNEL_5GHZ;
  772. break;
  773. case AR5K_MODE_11B:
  774. case AR5K_MODE_11G:
  775. case AR5K_MODE_11G_TURBO:
  776. size = 26;
  777. chfreq = CHANNEL_2GHZ;
  778. break;
  779. default:
  780. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  781. return 0;
  782. }
  783. for (i = 0, count = 0; i < size && max > 0; i++) {
  784. ch = i + 1 ;
  785. freq = ath5k_ieee2mhz(ch);
  786. /* Check if channel is supported by the chipset */
  787. if (!ath5k_channel_ok(ah, freq, chfreq))
  788. continue;
  789. /* Write channel info and increment counter */
  790. channels[count].center_freq = freq;
  791. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  792. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  793. switch (mode) {
  794. case AR5K_MODE_11A:
  795. case AR5K_MODE_11G:
  796. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  797. break;
  798. case AR5K_MODE_11A_TURBO:
  799. case AR5K_MODE_11G_TURBO:
  800. channels[count].hw_value = chfreq |
  801. CHANNEL_OFDM | CHANNEL_TURBO;
  802. break;
  803. case AR5K_MODE_11B:
  804. channels[count].hw_value = CHANNEL_B;
  805. }
  806. count++;
  807. max--;
  808. }
  809. return count;
  810. }
  811. static int
  812. ath5k_getchannels(struct ieee80211_hw *hw)
  813. {
  814. struct ath5k_softc *sc = hw->priv;
  815. struct ath5k_hw *ah = sc->ah;
  816. struct ieee80211_supported_band *sbands = sc->sbands;
  817. const struct ath5k_rate_table *hw_rates;
  818. unsigned int max_r, max_c, count_r, count_c;
  819. int mode2g = AR5K_MODE_11G;
  820. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  821. max_r = ARRAY_SIZE(sc->rates);
  822. max_c = ARRAY_SIZE(sc->channels);
  823. count_r = count_c = 0;
  824. /* 2GHz band */
  825. if (!test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  826. mode2g = AR5K_MODE_11B;
  827. if (!test_bit(AR5K_MODE_11B,
  828. sc->ah->ah_capabilities.cap_mode))
  829. mode2g = -1;
  830. }
  831. if (mode2g > 0) {
  832. struct ieee80211_supported_band *sband =
  833. &sbands[IEEE80211_BAND_2GHZ];
  834. sband->bitrates = sc->rates;
  835. sband->channels = sc->channels;
  836. sband->band = IEEE80211_BAND_2GHZ;
  837. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  838. mode2g, max_c);
  839. hw_rates = ath5k_hw_get_rate_table(ah, mode2g);
  840. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  841. hw_rates, max_r);
  842. count_c = sband->n_channels;
  843. count_r = sband->n_bitrates;
  844. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  845. max_r -= count_r;
  846. max_c -= count_c;
  847. }
  848. /* 5GHz band */
  849. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  850. struct ieee80211_supported_band *sband =
  851. &sbands[IEEE80211_BAND_5GHZ];
  852. sband->bitrates = &sc->rates[count_r];
  853. sband->channels = &sc->channels[count_c];
  854. sband->band = IEEE80211_BAND_5GHZ;
  855. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  856. AR5K_MODE_11A, max_c);
  857. hw_rates = ath5k_hw_get_rate_table(ah, AR5K_MODE_11A);
  858. sband->n_bitrates = ath5k_copy_rates(sband->bitrates,
  859. hw_rates, max_r);
  860. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  861. }
  862. ath5k_debug_dump_bands(sc);
  863. return 0;
  864. }
  865. /*
  866. * Set/change channels. If the channel is really being changed,
  867. * it's done by reseting the chip. To accomplish this we must
  868. * first cleanup any pending DMA, then restart stuff after a la
  869. * ath5k_init.
  870. */
  871. static int
  872. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  873. {
  874. struct ath5k_hw *ah = sc->ah;
  875. int ret;
  876. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "(%u MHz) -> (%u MHz)\n",
  877. sc->curchan->center_freq, chan->center_freq);
  878. if (chan->center_freq != sc->curchan->center_freq ||
  879. chan->hw_value != sc->curchan->hw_value) {
  880. sc->curchan = chan;
  881. sc->curband = &sc->sbands[chan->band];
  882. /*
  883. * To switch channels clear any pending DMA operations;
  884. * wait long enough for the RX fifo to drain, reset the
  885. * hardware at the new frequency, and then re-enable
  886. * the relevant bits of the h/w.
  887. */
  888. ath5k_hw_set_intr(ah, 0); /* disable interrupts */
  889. ath5k_txq_cleanup(sc); /* clear pending tx frames */
  890. ath5k_rx_stop(sc); /* turn off frame recv */
  891. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  892. if (ret) {
  893. ATH5K_ERR(sc, "%s: unable to reset channel "
  894. "(%u Mhz)\n", __func__, chan->center_freq);
  895. return ret;
  896. }
  897. ath5k_hw_set_txpower_limit(sc->ah, 0);
  898. /*
  899. * Re-enable rx framework.
  900. */
  901. ret = ath5k_rx_start(sc);
  902. if (ret) {
  903. ATH5K_ERR(sc, "%s: unable to restart recv logic\n",
  904. __func__);
  905. return ret;
  906. }
  907. /*
  908. * Change channels and update the h/w rate map
  909. * if we're switching; e.g. 11a to 11b/g.
  910. *
  911. * XXX needed?
  912. */
  913. /* ath5k_chan_change(sc, chan); */
  914. ath5k_beacon_config(sc);
  915. /*
  916. * Re-enable interrupts.
  917. */
  918. ath5k_hw_set_intr(ah, sc->imask);
  919. }
  920. return 0;
  921. }
  922. /*
  923. * TODO: CLEAN THIS !!!
  924. */
  925. static void
  926. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  927. {
  928. if (unlikely(test_bit(ATH_STAT_LEDSOFT, sc->status))) {
  929. /* from Atheros NDIS driver, w/ permission */
  930. static const struct {
  931. u16 rate; /* tx/rx 802.11 rate */
  932. u16 timeOn; /* LED on time (ms) */
  933. u16 timeOff; /* LED off time (ms) */
  934. } blinkrates[] = {
  935. { 108, 40, 10 },
  936. { 96, 44, 11 },
  937. { 72, 50, 13 },
  938. { 48, 57, 14 },
  939. { 36, 67, 16 },
  940. { 24, 80, 20 },
  941. { 22, 100, 25 },
  942. { 18, 133, 34 },
  943. { 12, 160, 40 },
  944. { 10, 200, 50 },
  945. { 6, 240, 58 },
  946. { 4, 267, 66 },
  947. { 2, 400, 100 },
  948. { 0, 500, 130 }
  949. };
  950. const struct ath5k_rate_table *rt =
  951. ath5k_hw_get_rate_table(sc->ah, mode);
  952. unsigned int i, j;
  953. BUG_ON(rt == NULL);
  954. memset(sc->hwmap, 0, sizeof(sc->hwmap));
  955. for (i = 0; i < 32; i++) {
  956. u8 ix = rt->rate_code_to_index[i];
  957. if (ix == 0xff) {
  958. sc->hwmap[i].ledon = msecs_to_jiffies(500);
  959. sc->hwmap[i].ledoff = msecs_to_jiffies(130);
  960. continue;
  961. }
  962. sc->hwmap[i].txflags = IEEE80211_RADIOTAP_F_DATAPAD;
  963. /* receive frames include FCS */
  964. sc->hwmap[i].rxflags = sc->hwmap[i].txflags |
  965. IEEE80211_RADIOTAP_F_FCS;
  966. /* setup blink rate table to avoid per-packet lookup */
  967. for (j = 0; j < ARRAY_SIZE(blinkrates) - 1; j++)
  968. if (blinkrates[j].rate == /* XXX why 7f? */
  969. (rt->rates[ix].dot11_rate&0x7f))
  970. break;
  971. sc->hwmap[i].ledon = msecs_to_jiffies(blinkrates[j].
  972. timeOn);
  973. sc->hwmap[i].ledoff = msecs_to_jiffies(blinkrates[j].
  974. timeOff);
  975. }
  976. }
  977. sc->curmode = mode;
  978. if (mode == AR5K_MODE_11A) {
  979. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  980. } else {
  981. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  982. }
  983. }
  984. static void
  985. ath5k_mode_setup(struct ath5k_softc *sc)
  986. {
  987. struct ath5k_hw *ah = sc->ah;
  988. u32 rfilt;
  989. /* configure rx filter */
  990. rfilt = sc->filter_flags;
  991. ath5k_hw_set_rx_filter(ah, rfilt);
  992. if (ath5k_hw_hasbssidmask(ah))
  993. ath5k_hw_set_bssid_mask(ah, sc->bssidmask);
  994. /* configure operational mode */
  995. ath5k_hw_set_opmode(ah);
  996. ath5k_hw_set_mcast_filter(ah, 0, 0);
  997. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  998. }
  999. /*
  1000. * Match the hw provided rate index (through descriptors)
  1001. * to an index for sc->curband->bitrates, so it can be used
  1002. * by the stack.
  1003. *
  1004. * This one is a little bit tricky but i think i'm right
  1005. * about this...
  1006. *
  1007. * We have 4 rate tables in the following order:
  1008. * XR (4 rates)
  1009. * 802.11a (8 rates)
  1010. * 802.11b (4 rates)
  1011. * 802.11g (12 rates)
  1012. * that make the hw rate table.
  1013. *
  1014. * Lets take a 5211 for example that supports a and b modes only.
  1015. * First comes the 802.11a table and then 802.11b (total 12 rates).
  1016. * When hw returns eg. 11 it points to the last 802.11b rate (11Mbit),
  1017. * if it returns 2 it points to the second 802.11a rate etc.
  1018. *
  1019. * Same goes for 5212 who has xr/a/b/g support (total 28 rates).
  1020. * First comes the XR table, then 802.11a, 802.11b and 802.11g.
  1021. * When hw returns eg. 27 it points to the last 802.11g rate (54Mbits) etc
  1022. */
  1023. static void
  1024. ath5k_set_total_hw_rates(struct ath5k_softc *sc) {
  1025. struct ath5k_hw *ah = sc->ah;
  1026. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  1027. sc->a_rates = 8;
  1028. if (test_bit(AR5K_MODE_11B, ah->ah_modes))
  1029. sc->b_rates = 4;
  1030. if (test_bit(AR5K_MODE_11G, ah->ah_modes))
  1031. sc->g_rates = 12;
  1032. /* XXX: Need to see what what happens when
  1033. xr disable bits in eeprom are set */
  1034. if (ah->ah_version >= AR5K_AR5212)
  1035. sc->xr_rates = 4;
  1036. }
  1037. static inline int
  1038. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix) {
  1039. int mac80211_rix;
  1040. if(sc->curband->band == IEEE80211_BAND_2GHZ) {
  1041. /* We setup a g ratetable for both b/g modes */
  1042. mac80211_rix =
  1043. hw_rix - sc->b_rates - sc->a_rates - sc->xr_rates;
  1044. } else {
  1045. mac80211_rix = hw_rix - sc->xr_rates;
  1046. }
  1047. /* Something went wrong, fallback to basic rate for this band */
  1048. if ((mac80211_rix >= sc->curband->n_bitrates) ||
  1049. (mac80211_rix <= 0 ))
  1050. mac80211_rix = 1;
  1051. return mac80211_rix;
  1052. }
  1053. /***************\
  1054. * Buffers setup *
  1055. \***************/
  1056. static int
  1057. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1058. {
  1059. struct ath5k_hw *ah = sc->ah;
  1060. struct sk_buff *skb = bf->skb;
  1061. struct ath5k_desc *ds;
  1062. if (likely(skb == NULL)) {
  1063. unsigned int off;
  1064. /*
  1065. * Allocate buffer with headroom_needed space for the
  1066. * fake physical layer header at the start.
  1067. */
  1068. skb = dev_alloc_skb(sc->rxbufsize + sc->cachelsz - 1);
  1069. if (unlikely(skb == NULL)) {
  1070. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  1071. sc->rxbufsize + sc->cachelsz - 1);
  1072. return -ENOMEM;
  1073. }
  1074. /*
  1075. * Cache-line-align. This is important (for the
  1076. * 5210 at least) as not doing so causes bogus data
  1077. * in rx'd frames.
  1078. */
  1079. off = ((unsigned long)skb->data) % sc->cachelsz;
  1080. if (off != 0)
  1081. skb_reserve(skb, sc->cachelsz - off);
  1082. bf->skb = skb;
  1083. bf->skbaddr = pci_map_single(sc->pdev,
  1084. skb->data, sc->rxbufsize, PCI_DMA_FROMDEVICE);
  1085. if (unlikely(pci_dma_mapping_error(bf->skbaddr))) {
  1086. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  1087. dev_kfree_skb(skb);
  1088. bf->skb = NULL;
  1089. return -ENOMEM;
  1090. }
  1091. }
  1092. /*
  1093. * Setup descriptors. For receive we always terminate
  1094. * the descriptor list with a self-linked entry so we'll
  1095. * not get overrun under high load (as can happen with a
  1096. * 5212 when ANI processing enables PHY error frames).
  1097. *
  1098. * To insure the last descriptor is self-linked we create
  1099. * each descriptor as self-linked and add it to the end. As
  1100. * each additional descriptor is added the previous self-linked
  1101. * entry is ``fixed'' naturally. This should be safe even
  1102. * if DMA is happening. When processing RX interrupts we
  1103. * never remove/process the last, self-linked, entry on the
  1104. * descriptor list. This insures the hardware always has
  1105. * someplace to write a new frame.
  1106. */
  1107. ds = bf->desc;
  1108. ds->ds_link = bf->daddr; /* link to self */
  1109. ds->ds_data = bf->skbaddr;
  1110. ath5k_hw_setup_rx_desc(ah, ds,
  1111. skb_tailroom(skb), /* buffer size */
  1112. 0);
  1113. if (sc->rxlink != NULL)
  1114. *sc->rxlink = bf->daddr;
  1115. sc->rxlink = &ds->ds_link;
  1116. return 0;
  1117. }
  1118. static int
  1119. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  1120. struct ieee80211_tx_control *ctl)
  1121. {
  1122. struct ath5k_hw *ah = sc->ah;
  1123. struct ath5k_txq *txq = sc->txq;
  1124. struct ath5k_desc *ds = bf->desc;
  1125. struct sk_buff *skb = bf->skb;
  1126. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  1127. int ret;
  1128. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  1129. bf->ctl = *ctl;
  1130. /* XXX endianness */
  1131. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1132. PCI_DMA_TODEVICE);
  1133. if (ctl->flags & IEEE80211_TXCTL_NO_ACK)
  1134. flags |= AR5K_TXDESC_NOACK;
  1135. pktlen = skb->len;
  1136. if (!(ctl->flags & IEEE80211_TXCTL_DO_NOT_ENCRYPT)) {
  1137. keyidx = ctl->key_idx;
  1138. pktlen += ctl->icv_len;
  1139. }
  1140. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  1141. ieee80211_get_hdrlen_from_skb(skb), AR5K_PKT_TYPE_NORMAL,
  1142. (sc->power_level * 2), ctl->tx_rate->hw_value,
  1143. ctl->retry_limit, keyidx, 0, flags, 0, 0);
  1144. if (ret)
  1145. goto err_unmap;
  1146. ds->ds_link = 0;
  1147. ds->ds_data = bf->skbaddr;
  1148. spin_lock_bh(&txq->lock);
  1149. list_add_tail(&bf->list, &txq->q);
  1150. sc->tx_stats.data[txq->qnum].len++;
  1151. if (txq->link == NULL) /* is this first packet? */
  1152. ath5k_hw_put_tx_buf(ah, txq->qnum, bf->daddr);
  1153. else /* no, so only link it */
  1154. *txq->link = bf->daddr;
  1155. txq->link = &ds->ds_link;
  1156. ath5k_hw_tx_start(ah, txq->qnum);
  1157. spin_unlock_bh(&txq->lock);
  1158. return 0;
  1159. err_unmap:
  1160. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1161. return ret;
  1162. }
  1163. /*******************\
  1164. * Descriptors setup *
  1165. \*******************/
  1166. static int
  1167. ath5k_desc_alloc(struct ath5k_softc *sc, struct pci_dev *pdev)
  1168. {
  1169. struct ath5k_desc *ds;
  1170. struct ath5k_buf *bf;
  1171. dma_addr_t da;
  1172. unsigned int i;
  1173. int ret;
  1174. /* allocate descriptors */
  1175. sc->desc_len = sizeof(struct ath5k_desc) *
  1176. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  1177. sc->desc = pci_alloc_consistent(pdev, sc->desc_len, &sc->desc_daddr);
  1178. if (sc->desc == NULL) {
  1179. ATH5K_ERR(sc, "can't allocate descriptors\n");
  1180. ret = -ENOMEM;
  1181. goto err;
  1182. }
  1183. ds = sc->desc;
  1184. da = sc->desc_daddr;
  1185. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  1186. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  1187. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  1188. sizeof(struct ath5k_buf), GFP_KERNEL);
  1189. if (bf == NULL) {
  1190. ATH5K_ERR(sc, "can't allocate bufptr\n");
  1191. ret = -ENOMEM;
  1192. goto err_free;
  1193. }
  1194. sc->bufptr = bf;
  1195. INIT_LIST_HEAD(&sc->rxbuf);
  1196. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  1197. bf->desc = ds;
  1198. bf->daddr = da;
  1199. list_add_tail(&bf->list, &sc->rxbuf);
  1200. }
  1201. INIT_LIST_HEAD(&sc->txbuf);
  1202. sc->txbuf_len = ATH_TXBUF;
  1203. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  1204. da += sizeof(*ds)) {
  1205. bf->desc = ds;
  1206. bf->daddr = da;
  1207. list_add_tail(&bf->list, &sc->txbuf);
  1208. }
  1209. /* beacon buffer */
  1210. bf->desc = ds;
  1211. bf->daddr = da;
  1212. sc->bbuf = bf;
  1213. return 0;
  1214. err_free:
  1215. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1216. err:
  1217. sc->desc = NULL;
  1218. return ret;
  1219. }
  1220. static void
  1221. ath5k_desc_free(struct ath5k_softc *sc, struct pci_dev *pdev)
  1222. {
  1223. struct ath5k_buf *bf;
  1224. ath5k_txbuf_free(sc, sc->bbuf);
  1225. list_for_each_entry(bf, &sc->txbuf, list)
  1226. ath5k_txbuf_free(sc, bf);
  1227. list_for_each_entry(bf, &sc->rxbuf, list)
  1228. ath5k_txbuf_free(sc, bf);
  1229. /* Free memory associated with all descriptors */
  1230. pci_free_consistent(pdev, sc->desc_len, sc->desc, sc->desc_daddr);
  1231. kfree(sc->bufptr);
  1232. sc->bufptr = NULL;
  1233. }
  1234. /**************\
  1235. * Queues setup *
  1236. \**************/
  1237. static struct ath5k_txq *
  1238. ath5k_txq_setup(struct ath5k_softc *sc,
  1239. int qtype, int subtype)
  1240. {
  1241. struct ath5k_hw *ah = sc->ah;
  1242. struct ath5k_txq *txq;
  1243. struct ath5k_txq_info qi = {
  1244. .tqi_subtype = subtype,
  1245. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1246. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1247. .tqi_cw_max = AR5K_TXQ_USEDEFAULT
  1248. };
  1249. int qnum;
  1250. /*
  1251. * Enable interrupts only for EOL and DESC conditions.
  1252. * We mark tx descriptors to receive a DESC interrupt
  1253. * when a tx queue gets deep; otherwise waiting for the
  1254. * EOL to reap descriptors. Note that this is done to
  1255. * reduce interrupt load and this only defers reaping
  1256. * descriptors, never transmitting frames. Aside from
  1257. * reducing interrupts this also permits more concurrency.
  1258. * The only potential downside is if the tx queue backs
  1259. * up in which case the top half of the kernel may backup
  1260. * due to a lack of tx descriptors.
  1261. */
  1262. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  1263. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  1264. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  1265. if (qnum < 0) {
  1266. /*
  1267. * NB: don't print a message, this happens
  1268. * normally on parts with too few tx queues
  1269. */
  1270. return ERR_PTR(qnum);
  1271. }
  1272. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  1273. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  1274. qnum, ARRAY_SIZE(sc->txqs));
  1275. ath5k_hw_release_tx_queue(ah, qnum);
  1276. return ERR_PTR(-EINVAL);
  1277. }
  1278. txq = &sc->txqs[qnum];
  1279. if (!txq->setup) {
  1280. txq->qnum = qnum;
  1281. txq->link = NULL;
  1282. INIT_LIST_HEAD(&txq->q);
  1283. spin_lock_init(&txq->lock);
  1284. txq->setup = true;
  1285. }
  1286. return &sc->txqs[qnum];
  1287. }
  1288. static int
  1289. ath5k_beaconq_setup(struct ath5k_hw *ah)
  1290. {
  1291. struct ath5k_txq_info qi = {
  1292. .tqi_aifs = AR5K_TXQ_USEDEFAULT,
  1293. .tqi_cw_min = AR5K_TXQ_USEDEFAULT,
  1294. .tqi_cw_max = AR5K_TXQ_USEDEFAULT,
  1295. /* NB: for dynamic turbo, don't enable any other interrupts */
  1296. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  1297. };
  1298. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  1299. }
  1300. static int
  1301. ath5k_beaconq_config(struct ath5k_softc *sc)
  1302. {
  1303. struct ath5k_hw *ah = sc->ah;
  1304. struct ath5k_txq_info qi;
  1305. int ret;
  1306. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  1307. if (ret)
  1308. return ret;
  1309. if (sc->opmode == IEEE80211_IF_TYPE_AP) {
  1310. /*
  1311. * Always burst out beacon and CAB traffic
  1312. * (aifs = cwmin = cwmax = 0)
  1313. */
  1314. qi.tqi_aifs = 0;
  1315. qi.tqi_cw_min = 0;
  1316. qi.tqi_cw_max = 0;
  1317. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1318. /*
  1319. * Adhoc mode; backoff between 0 and (2 * cw_min).
  1320. */
  1321. qi.tqi_aifs = 0;
  1322. qi.tqi_cw_min = 0;
  1323. qi.tqi_cw_max = 2 * ah->ah_cw_min;
  1324. }
  1325. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1326. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  1327. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  1328. ret = ath5k_hw_setup_tx_queueprops(ah, sc->bhalq, &qi);
  1329. if (ret) {
  1330. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  1331. "hardware queue!\n", __func__);
  1332. return ret;
  1333. }
  1334. return ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */;
  1335. }
  1336. static void
  1337. ath5k_txq_drainq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1338. {
  1339. struct ath5k_buf *bf, *bf0;
  1340. /*
  1341. * NB: this assumes output has been stopped and
  1342. * we do not need to block ath5k_tx_tasklet
  1343. */
  1344. spin_lock_bh(&txq->lock);
  1345. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1346. ath5k_debug_printtxbuf(sc, bf, !sc->ah->ah_proc_tx_desc(sc->ah,
  1347. bf->desc));
  1348. ath5k_txbuf_free(sc, bf);
  1349. spin_lock_bh(&sc->txbuflock);
  1350. sc->tx_stats.data[txq->qnum].len--;
  1351. list_move_tail(&bf->list, &sc->txbuf);
  1352. sc->txbuf_len++;
  1353. spin_unlock_bh(&sc->txbuflock);
  1354. }
  1355. txq->link = NULL;
  1356. spin_unlock_bh(&txq->lock);
  1357. }
  1358. /*
  1359. * Drain the transmit queues and reclaim resources.
  1360. */
  1361. static void
  1362. ath5k_txq_cleanup(struct ath5k_softc *sc)
  1363. {
  1364. struct ath5k_hw *ah = sc->ah;
  1365. unsigned int i;
  1366. /* XXX return value */
  1367. if (likely(!test_bit(ATH_STAT_INVALID, sc->status))) {
  1368. /* don't touch the hardware if marked invalid */
  1369. ath5k_hw_stop_tx_dma(ah, sc->bhalq);
  1370. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "beacon queue %x\n",
  1371. ath5k_hw_get_tx_buf(ah, sc->bhalq));
  1372. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1373. if (sc->txqs[i].setup) {
  1374. ath5k_hw_stop_tx_dma(ah, sc->txqs[i].qnum);
  1375. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "txq [%u] %x, "
  1376. "link %p\n",
  1377. sc->txqs[i].qnum,
  1378. ath5k_hw_get_tx_buf(ah,
  1379. sc->txqs[i].qnum),
  1380. sc->txqs[i].link);
  1381. }
  1382. }
  1383. ieee80211_start_queues(sc->hw); /* XXX move to callers */
  1384. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++)
  1385. if (sc->txqs[i].setup)
  1386. ath5k_txq_drainq(sc, &sc->txqs[i]);
  1387. }
  1388. static void
  1389. ath5k_txq_release(struct ath5k_softc *sc)
  1390. {
  1391. struct ath5k_txq *txq = sc->txqs;
  1392. unsigned int i;
  1393. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  1394. if (txq->setup) {
  1395. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  1396. txq->setup = false;
  1397. }
  1398. }
  1399. /*************\
  1400. * RX Handling *
  1401. \*************/
  1402. /*
  1403. * Enable the receive h/w following a reset.
  1404. */
  1405. static int
  1406. ath5k_rx_start(struct ath5k_softc *sc)
  1407. {
  1408. struct ath5k_hw *ah = sc->ah;
  1409. struct ath5k_buf *bf;
  1410. int ret;
  1411. sc->rxbufsize = roundup(IEEE80211_MAX_LEN, sc->cachelsz);
  1412. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rxbufsize %u\n",
  1413. sc->cachelsz, sc->rxbufsize);
  1414. sc->rxlink = NULL;
  1415. spin_lock_bh(&sc->rxbuflock);
  1416. list_for_each_entry(bf, &sc->rxbuf, list) {
  1417. ret = ath5k_rxbuf_setup(sc, bf);
  1418. if (ret != 0) {
  1419. spin_unlock_bh(&sc->rxbuflock);
  1420. goto err;
  1421. }
  1422. }
  1423. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1424. spin_unlock_bh(&sc->rxbuflock);
  1425. ath5k_hw_put_rx_buf(ah, bf->daddr);
  1426. ath5k_hw_start_rx(ah); /* enable recv descriptors */
  1427. ath5k_mode_setup(sc); /* set filters, etc. */
  1428. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  1429. return 0;
  1430. err:
  1431. return ret;
  1432. }
  1433. /*
  1434. * Disable the receive h/w in preparation for a reset.
  1435. */
  1436. static void
  1437. ath5k_rx_stop(struct ath5k_softc *sc)
  1438. {
  1439. struct ath5k_hw *ah = sc->ah;
  1440. ath5k_hw_stop_pcu_recv(ah); /* disable PCU */
  1441. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1442. ath5k_hw_stop_rx_dma(ah); /* disable DMA engine */
  1443. mdelay(3); /* 3ms is long enough for 1 frame */
  1444. ath5k_debug_printrxbuffs(sc, ah);
  1445. sc->rxlink = NULL; /* just in case */
  1446. }
  1447. static unsigned int
  1448. ath5k_rx_decrypted(struct ath5k_softc *sc, struct ath5k_desc *ds,
  1449. struct sk_buff *skb)
  1450. {
  1451. struct ieee80211_hdr *hdr = (void *)skb->data;
  1452. unsigned int keyix, hlen = ieee80211_get_hdrlen_from_skb(skb);
  1453. if (!(ds->ds_rxstat.rs_status & AR5K_RXERR_DECRYPT) &&
  1454. ds->ds_rxstat.rs_keyix != AR5K_RXKEYIX_INVALID)
  1455. return RX_FLAG_DECRYPTED;
  1456. /* Apparently when a default key is used to decrypt the packet
  1457. the hw does not set the index used to decrypt. In such cases
  1458. get the index from the packet. */
  1459. if ((le16_to_cpu(hdr->frame_control) & IEEE80211_FCTL_PROTECTED) &&
  1460. !(ds->ds_rxstat.rs_status & AR5K_RXERR_DECRYPT) &&
  1461. skb->len >= hlen + 4) {
  1462. keyix = skb->data[hlen + 3] >> 6;
  1463. if (test_bit(keyix, sc->keymap))
  1464. return RX_FLAG_DECRYPTED;
  1465. }
  1466. return 0;
  1467. }
  1468. static void
  1469. ath5k_check_ibss_hw_merge(struct ath5k_softc *sc, struct sk_buff *skb)
  1470. {
  1471. u32 hw_tu;
  1472. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1473. if ((mgmt->frame_control & IEEE80211_FCTL_FTYPE) ==
  1474. IEEE80211_FTYPE_MGMT &&
  1475. (mgmt->frame_control & IEEE80211_FCTL_STYPE) ==
  1476. IEEE80211_STYPE_BEACON &&
  1477. mgmt->u.beacon.capab_info & WLAN_CAPABILITY_IBSS &&
  1478. memcmp(mgmt->bssid, sc->ah->ah_bssid, ETH_ALEN) == 0) {
  1479. /*
  1480. * Received an IBSS beacon with the same BSSID. Hardware might
  1481. * have updated the TSF, check if we need to update timers.
  1482. */
  1483. hw_tu = TSF_TO_TU(ath5k_hw_get_tsf64(sc->ah));
  1484. if (hw_tu >= sc->nexttbtt) {
  1485. ath5k_beacon_update_timers(sc,
  1486. mgmt->u.beacon.timestamp);
  1487. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1488. "detected HW merge from received beacon\n");
  1489. }
  1490. }
  1491. }
  1492. static void
  1493. ath5k_tasklet_rx(unsigned long data)
  1494. {
  1495. struct ieee80211_rx_status rxs = {};
  1496. struct sk_buff *skb;
  1497. struct ath5k_softc *sc = (void *)data;
  1498. struct ath5k_buf *bf;
  1499. struct ath5k_desc *ds;
  1500. u16 len;
  1501. u8 stat;
  1502. int ret;
  1503. int hdrlen;
  1504. int pad;
  1505. spin_lock(&sc->rxbuflock);
  1506. do {
  1507. if (unlikely(list_empty(&sc->rxbuf))) {
  1508. ATH5K_WARN(sc, "empty rx buf pool\n");
  1509. break;
  1510. }
  1511. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1512. BUG_ON(bf->skb == NULL);
  1513. skb = bf->skb;
  1514. ds = bf->desc;
  1515. /* TODO only one segment */
  1516. pci_dma_sync_single_for_cpu(sc->pdev, sc->desc_daddr,
  1517. sc->desc_len, PCI_DMA_FROMDEVICE);
  1518. if (unlikely(ds->ds_link == bf->daddr)) /* this is the end */
  1519. break;
  1520. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds);
  1521. if (unlikely(ret == -EINPROGRESS))
  1522. break;
  1523. else if (unlikely(ret)) {
  1524. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1525. spin_unlock(&sc->rxbuflock);
  1526. return;
  1527. }
  1528. if (unlikely(ds->ds_rxstat.rs_more)) {
  1529. ATH5K_WARN(sc, "unsupported jumbo\n");
  1530. goto next;
  1531. }
  1532. stat = ds->ds_rxstat.rs_status;
  1533. if (unlikely(stat)) {
  1534. if (stat & AR5K_RXERR_PHY)
  1535. goto next;
  1536. if (stat & AR5K_RXERR_DECRYPT) {
  1537. /*
  1538. * Decrypt error. If the error occurred
  1539. * because there was no hardware key, then
  1540. * let the frame through so the upper layers
  1541. * can process it. This is necessary for 5210
  1542. * parts which have no way to setup a ``clear''
  1543. * key cache entry.
  1544. *
  1545. * XXX do key cache faulting
  1546. */
  1547. if (ds->ds_rxstat.rs_keyix ==
  1548. AR5K_RXKEYIX_INVALID &&
  1549. !(stat & AR5K_RXERR_CRC))
  1550. goto accept;
  1551. }
  1552. if (stat & AR5K_RXERR_MIC) {
  1553. rxs.flag |= RX_FLAG_MMIC_ERROR;
  1554. goto accept;
  1555. }
  1556. /* let crypto-error packets fall through in MNTR */
  1557. if ((stat & ~(AR5K_RXERR_DECRYPT|AR5K_RXERR_MIC)) ||
  1558. sc->opmode != IEEE80211_IF_TYPE_MNTR)
  1559. goto next;
  1560. }
  1561. accept:
  1562. len = ds->ds_rxstat.rs_datalen;
  1563. pci_dma_sync_single_for_cpu(sc->pdev, bf->skbaddr, len,
  1564. PCI_DMA_FROMDEVICE);
  1565. pci_unmap_single(sc->pdev, bf->skbaddr, sc->rxbufsize,
  1566. PCI_DMA_FROMDEVICE);
  1567. bf->skb = NULL;
  1568. skb_put(skb, len);
  1569. /*
  1570. * the hardware adds a padding to 4 byte boundaries between
  1571. * the header and the payload data if the header length is
  1572. * not multiples of 4 - remove it
  1573. */
  1574. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  1575. if (hdrlen & 3) {
  1576. pad = hdrlen % 4;
  1577. memmove(skb->data + pad, skb->data, hdrlen);
  1578. skb_pull(skb, pad);
  1579. }
  1580. /*
  1581. * always extend the mac timestamp, since this information is
  1582. * also needed for proper IBSS merging.
  1583. *
  1584. * XXX: it might be too late to do it here, since rs_tstamp is
  1585. * 15bit only. that means TSF extension has to be done within
  1586. * 32768usec (about 32ms). it might be necessary to move this to
  1587. * the interrupt handler, like it is done in madwifi.
  1588. */
  1589. rxs.mactime = ath5k_extend_tsf(sc->ah, ds->ds_rxstat.rs_tstamp);
  1590. rxs.flag |= RX_FLAG_TSFT;
  1591. rxs.freq = sc->curchan->center_freq;
  1592. rxs.band = sc->curband->band;
  1593. /*
  1594. * signal quality:
  1595. * the names here are misleading and the usage of these
  1596. * values by iwconfig makes it even worse
  1597. */
  1598. /* noise floor in dBm, from the last noise calibration */
  1599. rxs.noise = sc->ah->ah_noise_floor;
  1600. /* signal level in dBm */
  1601. rxs.ssi = rxs.noise + ds->ds_rxstat.rs_rssi;
  1602. /*
  1603. * "signal" is actually displayed as Link Quality by iwconfig
  1604. * we provide a percentage based on rssi (assuming max rssi 64)
  1605. */
  1606. rxs.signal = ds->ds_rxstat.rs_rssi * 100 / 64;
  1607. rxs.antenna = ds->ds_rxstat.rs_antenna;
  1608. rxs.rate_idx = ath5k_hw_to_driver_rix(sc,
  1609. ds->ds_rxstat.rs_rate);
  1610. rxs.flag |= ath5k_rx_decrypted(sc, ds, skb);
  1611. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1612. /* check beacons in IBSS mode */
  1613. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  1614. ath5k_check_ibss_hw_merge(sc, skb);
  1615. __ieee80211_rx(sc->hw, skb, &rxs);
  1616. sc->led_rxrate = ds->ds_rxstat.rs_rate;
  1617. ath5k_led_event(sc, ATH_LED_RX);
  1618. next:
  1619. list_move_tail(&bf->list, &sc->rxbuf);
  1620. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1621. spin_unlock(&sc->rxbuflock);
  1622. }
  1623. /*************\
  1624. * TX Handling *
  1625. \*************/
  1626. static void
  1627. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1628. {
  1629. struct ieee80211_tx_status txs = {};
  1630. struct ath5k_buf *bf, *bf0;
  1631. struct ath5k_desc *ds;
  1632. struct sk_buff *skb;
  1633. int ret;
  1634. spin_lock(&txq->lock);
  1635. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1636. ds = bf->desc;
  1637. /* TODO only one segment */
  1638. pci_dma_sync_single_for_cpu(sc->pdev, sc->desc_daddr,
  1639. sc->desc_len, PCI_DMA_FROMDEVICE);
  1640. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds);
  1641. if (unlikely(ret == -EINPROGRESS))
  1642. break;
  1643. else if (unlikely(ret)) {
  1644. ATH5K_ERR(sc, "error %d while processing queue %u\n",
  1645. ret, txq->qnum);
  1646. break;
  1647. }
  1648. skb = bf->skb;
  1649. bf->skb = NULL;
  1650. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len,
  1651. PCI_DMA_TODEVICE);
  1652. txs.control = bf->ctl;
  1653. txs.retry_count = ds->ds_txstat.ts_shortretry +
  1654. ds->ds_txstat.ts_longretry / 6;
  1655. if (unlikely(ds->ds_txstat.ts_status)) {
  1656. sc->ll_stats.dot11ACKFailureCount++;
  1657. if (ds->ds_txstat.ts_status & AR5K_TXERR_XRETRY)
  1658. txs.excessive_retries = 1;
  1659. else if (ds->ds_txstat.ts_status & AR5K_TXERR_FILT)
  1660. txs.flags |= IEEE80211_TX_STATUS_TX_FILTERED;
  1661. } else {
  1662. txs.flags |= IEEE80211_TX_STATUS_ACK;
  1663. txs.ack_signal = ds->ds_txstat.ts_rssi;
  1664. }
  1665. ieee80211_tx_status(sc->hw, skb, &txs);
  1666. sc->tx_stats.data[txq->qnum].count++;
  1667. spin_lock(&sc->txbuflock);
  1668. sc->tx_stats.data[txq->qnum].len--;
  1669. list_move_tail(&bf->list, &sc->txbuf);
  1670. sc->txbuf_len++;
  1671. spin_unlock(&sc->txbuflock);
  1672. }
  1673. if (likely(list_empty(&txq->q)))
  1674. txq->link = NULL;
  1675. spin_unlock(&txq->lock);
  1676. if (sc->txbuf_len > ATH_TXBUF / 5)
  1677. ieee80211_wake_queues(sc->hw);
  1678. }
  1679. static void
  1680. ath5k_tasklet_tx(unsigned long data)
  1681. {
  1682. struct ath5k_softc *sc = (void *)data;
  1683. ath5k_tx_processq(sc, sc->txq);
  1684. ath5k_led_event(sc, ATH_LED_TX);
  1685. }
  1686. /*****************\
  1687. * Beacon handling *
  1688. \*****************/
  1689. /*
  1690. * Setup the beacon frame for transmit.
  1691. */
  1692. static int
  1693. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  1694. struct ieee80211_tx_control *ctl)
  1695. {
  1696. struct sk_buff *skb = bf->skb;
  1697. struct ath5k_hw *ah = sc->ah;
  1698. struct ath5k_desc *ds;
  1699. int ret, antenna = 0;
  1700. u32 flags;
  1701. bf->skbaddr = pci_map_single(sc->pdev, skb->data, skb->len,
  1702. PCI_DMA_TODEVICE);
  1703. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1704. "skbaddr %llx\n", skb, skb->data, skb->len,
  1705. (unsigned long long)bf->skbaddr);
  1706. if (pci_dma_mapping_error(bf->skbaddr)) {
  1707. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1708. return -EIO;
  1709. }
  1710. ds = bf->desc;
  1711. flags = AR5K_TXDESC_NOACK;
  1712. if (sc->opmode == IEEE80211_IF_TYPE_IBSS && ath5k_hw_hasveol(ah)) {
  1713. ds->ds_link = bf->daddr; /* self-linked */
  1714. flags |= AR5K_TXDESC_VEOL;
  1715. /*
  1716. * Let hardware handle antenna switching if txantenna is not set
  1717. */
  1718. } else {
  1719. ds->ds_link = 0;
  1720. /*
  1721. * Switch antenna every 4 beacons if txantenna is not set
  1722. * XXX assumes two antennas
  1723. */
  1724. if (antenna == 0)
  1725. antenna = sc->bsent & 4 ? 2 : 1;
  1726. }
  1727. ds->ds_data = bf->skbaddr;
  1728. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1729. ieee80211_get_hdrlen_from_skb(skb),
  1730. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1731. ctl->tx_rate->hw_value, 1, AR5K_TXKEYIX_INVALID,
  1732. antenna, flags, 0, 0);
  1733. if (ret)
  1734. goto err_unmap;
  1735. return 0;
  1736. err_unmap:
  1737. pci_unmap_single(sc->pdev, bf->skbaddr, skb->len, PCI_DMA_TODEVICE);
  1738. return ret;
  1739. }
  1740. /*
  1741. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1742. * frame contents are done as needed and the slot time is
  1743. * also adjusted based on current state.
  1744. *
  1745. * this is usually called from interrupt context (ath5k_intr())
  1746. * but also from ath5k_beacon_config() in IBSS mode which in turn
  1747. * can be called from a tasklet and user context
  1748. */
  1749. static void
  1750. ath5k_beacon_send(struct ath5k_softc *sc)
  1751. {
  1752. struct ath5k_buf *bf = sc->bbuf;
  1753. struct ath5k_hw *ah = sc->ah;
  1754. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1755. if (unlikely(bf->skb == NULL || sc->opmode == IEEE80211_IF_TYPE_STA ||
  1756. sc->opmode == IEEE80211_IF_TYPE_MNTR)) {
  1757. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1758. return;
  1759. }
  1760. /*
  1761. * Check if the previous beacon has gone out. If
  1762. * not don't don't try to post another, skip this
  1763. * period and wait for the next. Missed beacons
  1764. * indicate a problem and should not occur. If we
  1765. * miss too many consecutive beacons reset the device.
  1766. */
  1767. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1768. sc->bmisscount++;
  1769. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1770. "missed %u consecutive beacons\n", sc->bmisscount);
  1771. if (sc->bmisscount > 3) { /* NB: 3 is a guess */
  1772. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1773. "stuck beacon time (%u missed)\n",
  1774. sc->bmisscount);
  1775. tasklet_schedule(&sc->restq);
  1776. }
  1777. return;
  1778. }
  1779. if (unlikely(sc->bmisscount != 0)) {
  1780. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1781. "resume beacon xmit after %u misses\n",
  1782. sc->bmisscount);
  1783. sc->bmisscount = 0;
  1784. }
  1785. /*
  1786. * Stop any current dma and put the new frame on the queue.
  1787. * This should never fail since we check above that no frames
  1788. * are still pending on the queue.
  1789. */
  1790. if (unlikely(ath5k_hw_stop_tx_dma(ah, sc->bhalq))) {
  1791. ATH5K_WARN(sc, "beacon queue %u didn't stop?\n", sc->bhalq);
  1792. /* NB: hw still stops DMA, so proceed */
  1793. }
  1794. pci_dma_sync_single_for_cpu(sc->pdev, bf->skbaddr, bf->skb->len,
  1795. PCI_DMA_TODEVICE);
  1796. ath5k_hw_put_tx_buf(ah, sc->bhalq, bf->daddr);
  1797. ath5k_hw_tx_start(ah, sc->bhalq);
  1798. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1799. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1800. sc->bsent++;
  1801. }
  1802. /**
  1803. * ath5k_beacon_update_timers - update beacon timers
  1804. *
  1805. * @sc: struct ath5k_softc pointer we are operating on
  1806. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1807. * beacon timer update based on the current HW TSF.
  1808. *
  1809. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1810. * of a received beacon or the current local hardware TSF and write it to the
  1811. * beacon timer registers.
  1812. *
  1813. * This is called in a variety of situations, e.g. when a beacon is received,
  1814. * when a HW merge has been detected, but also when an new IBSS is created or
  1815. * when we otherwise know we have to update the timers, but we keep it in this
  1816. * function to have it all together in one place.
  1817. */
  1818. static void
  1819. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1820. {
  1821. struct ath5k_hw *ah = sc->ah;
  1822. u32 nexttbtt, intval, hw_tu, bc_tu;
  1823. u64 hw_tsf;
  1824. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1825. if (WARN_ON(!intval))
  1826. return;
  1827. /* beacon TSF converted to TU */
  1828. bc_tu = TSF_TO_TU(bc_tsf);
  1829. /* current TSF converted to TU */
  1830. hw_tsf = ath5k_hw_get_tsf64(ah);
  1831. hw_tu = TSF_TO_TU(hw_tsf);
  1832. #define FUDGE 3
  1833. /* we use FUDGE to make sure the next TBTT is ahead of the current TU */
  1834. if (bc_tsf == -1) {
  1835. /*
  1836. * no beacons received, called internally.
  1837. * just need to refresh timers based on HW TSF.
  1838. */
  1839. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1840. } else if (bc_tsf == 0) {
  1841. /*
  1842. * no beacon received, probably called by ath5k_reset_tsf().
  1843. * reset TSF to start with 0.
  1844. */
  1845. nexttbtt = intval;
  1846. intval |= AR5K_BEACON_RESET_TSF;
  1847. } else if (bc_tsf > hw_tsf) {
  1848. /*
  1849. * beacon received, SW merge happend but HW TSF not yet updated.
  1850. * not possible to reconfigure timers yet, but next time we
  1851. * receive a beacon with the same BSSID, the hardware will
  1852. * automatically update the TSF and then we need to reconfigure
  1853. * the timers.
  1854. */
  1855. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1856. "need to wait for HW TSF sync\n");
  1857. return;
  1858. } else {
  1859. /*
  1860. * most important case for beacon synchronization between STA.
  1861. *
  1862. * beacon received and HW TSF has been already updated by HW.
  1863. * update next TBTT based on the TSF of the beacon, but make
  1864. * sure it is ahead of our local TSF timer.
  1865. */
  1866. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1867. }
  1868. #undef FUDGE
  1869. sc->nexttbtt = nexttbtt;
  1870. intval |= AR5K_BEACON_ENA;
  1871. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1872. /*
  1873. * debugging output last in order to preserve the time critical aspect
  1874. * of this function
  1875. */
  1876. if (bc_tsf == -1)
  1877. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1878. "reconfigured timers based on HW TSF\n");
  1879. else if (bc_tsf == 0)
  1880. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1881. "reset HW TSF and timers\n");
  1882. else
  1883. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1884. "updated timers based on beacon TSF\n");
  1885. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1886. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1887. (unsigned long long) bc_tsf,
  1888. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1889. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1890. intval & AR5K_BEACON_PERIOD,
  1891. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1892. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1893. }
  1894. /**
  1895. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1896. *
  1897. * @sc: struct ath5k_softc pointer we are operating on
  1898. *
  1899. * When operating in station mode we want to receive a BMISS interrupt when we
  1900. * stop seeing beacons from the AP we've associated with so we can look for
  1901. * another AP to associate with.
  1902. *
  1903. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1904. * interrupts to detect HW merges only.
  1905. *
  1906. * AP mode is missing.
  1907. */
  1908. static void
  1909. ath5k_beacon_config(struct ath5k_softc *sc)
  1910. {
  1911. struct ath5k_hw *ah = sc->ah;
  1912. ath5k_hw_set_intr(ah, 0);
  1913. sc->bmisscount = 0;
  1914. if (sc->opmode == IEEE80211_IF_TYPE_STA) {
  1915. sc->imask |= AR5K_INT_BMISS;
  1916. } else if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  1917. /*
  1918. * In IBSS mode we use a self-linked tx descriptor and let the
  1919. * hardware send the beacons automatically. We have to load it
  1920. * only once here.
  1921. * We use the SWBA interrupt only to keep track of the beacon
  1922. * timers in order to detect HW merges (automatic TSF updates).
  1923. */
  1924. ath5k_beaconq_config(sc);
  1925. sc->imask |= AR5K_INT_SWBA;
  1926. if (ath5k_hw_hasveol(ah))
  1927. ath5k_beacon_send(sc);
  1928. }
  1929. /* TODO else AP */
  1930. ath5k_hw_set_intr(ah, sc->imask);
  1931. }
  1932. /********************\
  1933. * Interrupt handling *
  1934. \********************/
  1935. static int
  1936. ath5k_init(struct ath5k_softc *sc)
  1937. {
  1938. int ret;
  1939. mutex_lock(&sc->lock);
  1940. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  1941. /*
  1942. * Stop anything previously setup. This is safe
  1943. * no matter this is the first time through or not.
  1944. */
  1945. ath5k_stop_locked(sc);
  1946. /*
  1947. * The basic interface to setting the hardware in a good
  1948. * state is ``reset''. On return the hardware is known to
  1949. * be powered up and with interrupts disabled. This must
  1950. * be followed by initialization of the appropriate bits
  1951. * and then setup of the interrupt mask.
  1952. */
  1953. sc->curchan = sc->hw->conf.channel;
  1954. sc->curband = &sc->sbands[sc->curchan->band];
  1955. ret = ath5k_hw_reset(sc->ah, sc->opmode, sc->curchan, false);
  1956. if (ret) {
  1957. ATH5K_ERR(sc, "unable to reset hardware: %d\n", ret);
  1958. goto done;
  1959. }
  1960. /*
  1961. * This is needed only to setup initial state
  1962. * but it's best done after a reset.
  1963. */
  1964. ath5k_hw_set_txpower_limit(sc->ah, 0);
  1965. /*
  1966. * Setup the hardware after reset: the key cache
  1967. * is filled as needed and the receive engine is
  1968. * set going. Frame transmit is handled entirely
  1969. * in the frame output path; there's nothing to do
  1970. * here except setup the interrupt mask.
  1971. */
  1972. ret = ath5k_rx_start(sc);
  1973. if (ret)
  1974. goto done;
  1975. /*
  1976. * Enable interrupts.
  1977. */
  1978. sc->imask = AR5K_INT_RX | AR5K_INT_TX | AR5K_INT_RXEOL |
  1979. AR5K_INT_RXORN | AR5K_INT_FATAL | AR5K_INT_GLOBAL;
  1980. ath5k_hw_set_intr(sc->ah, sc->imask);
  1981. /* Set ack to be sent at low bit-rates */
  1982. ath5k_hw_set_ack_bitrate_high(sc->ah, false);
  1983. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  1984. msecs_to_jiffies(ath5k_calinterval * 1000)));
  1985. ret = 0;
  1986. done:
  1987. mutex_unlock(&sc->lock);
  1988. return ret;
  1989. }
  1990. static int
  1991. ath5k_stop_locked(struct ath5k_softc *sc)
  1992. {
  1993. struct ath5k_hw *ah = sc->ah;
  1994. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  1995. test_bit(ATH_STAT_INVALID, sc->status));
  1996. /*
  1997. * Shutdown the hardware and driver:
  1998. * stop output from above
  1999. * disable interrupts
  2000. * turn off timers
  2001. * turn off the radio
  2002. * clear transmit machinery
  2003. * clear receive machinery
  2004. * drain and release tx queues
  2005. * reclaim beacon resources
  2006. * power down hardware
  2007. *
  2008. * Note that some of this work is not possible if the
  2009. * hardware is gone (invalid).
  2010. */
  2011. ieee80211_stop_queues(sc->hw);
  2012. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2013. if (test_bit(ATH_STAT_LEDSOFT, sc->status)) {
  2014. del_timer_sync(&sc->led_tim);
  2015. ath5k_hw_set_gpio(ah, sc->led_pin, !sc->led_on);
  2016. __clear_bit(ATH_STAT_LEDBLINKING, sc->status);
  2017. }
  2018. ath5k_hw_set_intr(ah, 0);
  2019. }
  2020. ath5k_txq_cleanup(sc);
  2021. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2022. ath5k_rx_stop(sc);
  2023. ath5k_hw_phy_disable(ah);
  2024. } else
  2025. sc->rxlink = NULL;
  2026. return 0;
  2027. }
  2028. /*
  2029. * Stop the device, grabbing the top-level lock to protect
  2030. * against concurrent entry through ath5k_init (which can happen
  2031. * if another thread does a system call and the thread doing the
  2032. * stop is preempted).
  2033. */
  2034. static int
  2035. ath5k_stop_hw(struct ath5k_softc *sc)
  2036. {
  2037. int ret;
  2038. mutex_lock(&sc->lock);
  2039. ret = ath5k_stop_locked(sc);
  2040. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2041. /*
  2042. * Set the chip in full sleep mode. Note that we are
  2043. * careful to do this only when bringing the interface
  2044. * completely to a stop. When the chip is in this state
  2045. * it must be carefully woken up or references to
  2046. * registers in the PCI clock domain may freeze the bus
  2047. * (and system). This varies by chip and is mostly an
  2048. * issue with newer parts that go to sleep more quickly.
  2049. */
  2050. if (sc->ah->ah_mac_srev >= 0x78) {
  2051. /*
  2052. * XXX
  2053. * don't put newer MAC revisions > 7.8 to sleep because
  2054. * of the above mentioned problems
  2055. */
  2056. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mac version > 7.8, "
  2057. "not putting device to sleep\n");
  2058. } else {
  2059. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2060. "putting device to full sleep\n");
  2061. ath5k_hw_set_power(sc->ah, AR5K_PM_FULL_SLEEP, true, 0);
  2062. }
  2063. }
  2064. ath5k_txbuf_free(sc, sc->bbuf);
  2065. mutex_unlock(&sc->lock);
  2066. del_timer_sync(&sc->calib_tim);
  2067. return ret;
  2068. }
  2069. static irqreturn_t
  2070. ath5k_intr(int irq, void *dev_id)
  2071. {
  2072. struct ath5k_softc *sc = dev_id;
  2073. struct ath5k_hw *ah = sc->ah;
  2074. enum ath5k_int status;
  2075. unsigned int counter = 1000;
  2076. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  2077. !ath5k_hw_is_intr_pending(ah)))
  2078. return IRQ_NONE;
  2079. do {
  2080. /*
  2081. * Figure out the reason(s) for the interrupt. Note
  2082. * that get_isr returns a pseudo-ISR that may include
  2083. * bits we haven't explicitly enabled so we mask the
  2084. * value to insure we only process bits we requested.
  2085. */
  2086. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  2087. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  2088. status, sc->imask);
  2089. status &= sc->imask; /* discard unasked for bits */
  2090. if (unlikely(status & AR5K_INT_FATAL)) {
  2091. /*
  2092. * Fatal errors are unrecoverable.
  2093. * Typically these are caused by DMA errors.
  2094. */
  2095. tasklet_schedule(&sc->restq);
  2096. } else if (unlikely(status & AR5K_INT_RXORN)) {
  2097. tasklet_schedule(&sc->restq);
  2098. } else {
  2099. if (status & AR5K_INT_SWBA) {
  2100. /*
  2101. * Software beacon alert--time to send a beacon.
  2102. * Handle beacon transmission directly; deferring
  2103. * this is too slow to meet timing constraints
  2104. * under load.
  2105. *
  2106. * In IBSS mode we use this interrupt just to
  2107. * keep track of the next TBTT (target beacon
  2108. * transmission time) in order to detect hardware
  2109. * merges (TSF updates).
  2110. */
  2111. if (sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2112. /* XXX: only if VEOL suppported */
  2113. u64 tsf = ath5k_hw_get_tsf64(ah);
  2114. sc->nexttbtt += sc->bintval;
  2115. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  2116. "SWBA nexttbtt: %x hw_tu: %x "
  2117. "TSF: %llx\n",
  2118. sc->nexttbtt,
  2119. TSF_TO_TU(tsf),
  2120. (unsigned long long) tsf);
  2121. } else {
  2122. ath5k_beacon_send(sc);
  2123. }
  2124. }
  2125. if (status & AR5K_INT_RXEOL) {
  2126. /*
  2127. * NB: the hardware should re-read the link when
  2128. * RXE bit is written, but it doesn't work at
  2129. * least on older hardware revs.
  2130. */
  2131. sc->rxlink = NULL;
  2132. }
  2133. if (status & AR5K_INT_TXURN) {
  2134. /* bump tx trigger level */
  2135. ath5k_hw_update_tx_triglevel(ah, true);
  2136. }
  2137. if (status & AR5K_INT_RX)
  2138. tasklet_schedule(&sc->rxtq);
  2139. if (status & AR5K_INT_TX)
  2140. tasklet_schedule(&sc->txtq);
  2141. if (status & AR5K_INT_BMISS) {
  2142. }
  2143. if (status & AR5K_INT_MIB) {
  2144. /* TODO */
  2145. }
  2146. }
  2147. } while (ath5k_hw_is_intr_pending(ah) && counter-- > 0);
  2148. if (unlikely(!counter))
  2149. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  2150. return IRQ_HANDLED;
  2151. }
  2152. static void
  2153. ath5k_tasklet_reset(unsigned long data)
  2154. {
  2155. struct ath5k_softc *sc = (void *)data;
  2156. ath5k_reset(sc->hw);
  2157. }
  2158. /*
  2159. * Periodically recalibrate the PHY to account
  2160. * for temperature/environment changes.
  2161. */
  2162. static void
  2163. ath5k_calibrate(unsigned long data)
  2164. {
  2165. struct ath5k_softc *sc = (void *)data;
  2166. struct ath5k_hw *ah = sc->ah;
  2167. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  2168. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  2169. sc->curchan->hw_value);
  2170. if (ath5k_hw_get_rf_gain(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  2171. /*
  2172. * Rfgain is out of bounds, reset the chip
  2173. * to load new gain values.
  2174. */
  2175. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  2176. ath5k_reset(sc->hw);
  2177. }
  2178. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  2179. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  2180. ieee80211_frequency_to_channel(
  2181. sc->curchan->center_freq));
  2182. mod_timer(&sc->calib_tim, round_jiffies(jiffies +
  2183. msecs_to_jiffies(ath5k_calinterval * 1000)));
  2184. }
  2185. /***************\
  2186. * LED functions *
  2187. \***************/
  2188. static void
  2189. ath5k_led_off(unsigned long data)
  2190. {
  2191. struct ath5k_softc *sc = (void *)data;
  2192. if (test_bit(ATH_STAT_LEDENDBLINK, sc->status))
  2193. __clear_bit(ATH_STAT_LEDBLINKING, sc->status);
  2194. else {
  2195. __set_bit(ATH_STAT_LEDENDBLINK, sc->status);
  2196. ath5k_hw_set_gpio(sc->ah, sc->led_pin, !sc->led_on);
  2197. mod_timer(&sc->led_tim, jiffies + sc->led_off);
  2198. }
  2199. }
  2200. /*
  2201. * Blink the LED according to the specified on/off times.
  2202. */
  2203. static void
  2204. ath5k_led_blink(struct ath5k_softc *sc, unsigned int on,
  2205. unsigned int off)
  2206. {
  2207. ATH5K_DBG(sc, ATH5K_DEBUG_LED, "on %u off %u\n", on, off);
  2208. ath5k_hw_set_gpio(sc->ah, sc->led_pin, sc->led_on);
  2209. __set_bit(ATH_STAT_LEDBLINKING, sc->status);
  2210. __clear_bit(ATH_STAT_LEDENDBLINK, sc->status);
  2211. sc->led_off = off;
  2212. mod_timer(&sc->led_tim, jiffies + on);
  2213. }
  2214. static void
  2215. ath5k_led_event(struct ath5k_softc *sc, int event)
  2216. {
  2217. if (likely(!test_bit(ATH_STAT_LEDSOFT, sc->status)))
  2218. return;
  2219. if (unlikely(test_bit(ATH_STAT_LEDBLINKING, sc->status)))
  2220. return; /* don't interrupt active blink */
  2221. switch (event) {
  2222. case ATH_LED_TX:
  2223. ath5k_led_blink(sc, sc->hwmap[sc->led_txrate].ledon,
  2224. sc->hwmap[sc->led_txrate].ledoff);
  2225. break;
  2226. case ATH_LED_RX:
  2227. ath5k_led_blink(sc, sc->hwmap[sc->led_rxrate].ledon,
  2228. sc->hwmap[sc->led_rxrate].ledoff);
  2229. break;
  2230. }
  2231. }
  2232. /********************\
  2233. * Mac80211 functions *
  2234. \********************/
  2235. static int
  2236. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  2237. struct ieee80211_tx_control *ctl)
  2238. {
  2239. struct ath5k_softc *sc = hw->priv;
  2240. struct ath5k_buf *bf;
  2241. unsigned long flags;
  2242. int hdrlen;
  2243. int pad;
  2244. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  2245. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2246. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT, "tx in monitor (scan?)\n");
  2247. /*
  2248. * the hardware expects the header padded to 4 byte boundaries
  2249. * if this is not the case we add the padding after the header
  2250. */
  2251. hdrlen = ieee80211_get_hdrlen_from_skb(skb);
  2252. if (hdrlen & 3) {
  2253. pad = hdrlen % 4;
  2254. if (skb_headroom(skb) < pad) {
  2255. ATH5K_ERR(sc, "tx hdrlen not %%4: %d not enough"
  2256. " headroom to pad %d\n", hdrlen, pad);
  2257. return -1;
  2258. }
  2259. skb_push(skb, pad);
  2260. memmove(skb->data, skb->data+pad, hdrlen);
  2261. }
  2262. sc->led_txrate = ctl->tx_rate->hw_value;
  2263. spin_lock_irqsave(&sc->txbuflock, flags);
  2264. if (list_empty(&sc->txbuf)) {
  2265. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  2266. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2267. ieee80211_stop_queue(hw, ctl->queue);
  2268. return -1;
  2269. }
  2270. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  2271. list_del(&bf->list);
  2272. sc->txbuf_len--;
  2273. if (list_empty(&sc->txbuf))
  2274. ieee80211_stop_queues(hw);
  2275. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2276. bf->skb = skb;
  2277. if (ath5k_txbuf_setup(sc, bf, ctl)) {
  2278. bf->skb = NULL;
  2279. spin_lock_irqsave(&sc->txbuflock, flags);
  2280. list_add_tail(&bf->list, &sc->txbuf);
  2281. sc->txbuf_len++;
  2282. spin_unlock_irqrestore(&sc->txbuflock, flags);
  2283. dev_kfree_skb_any(skb);
  2284. return 0;
  2285. }
  2286. return 0;
  2287. }
  2288. static int
  2289. ath5k_reset(struct ieee80211_hw *hw)
  2290. {
  2291. struct ath5k_softc *sc = hw->priv;
  2292. struct ath5k_hw *ah = sc->ah;
  2293. int ret;
  2294. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2295. ath5k_hw_set_intr(ah, 0);
  2296. ath5k_txq_cleanup(sc);
  2297. ath5k_rx_stop(sc);
  2298. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, true);
  2299. if (unlikely(ret)) {
  2300. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2301. goto err;
  2302. }
  2303. ath5k_hw_set_txpower_limit(sc->ah, 0);
  2304. ret = ath5k_rx_start(sc);
  2305. if (unlikely(ret)) {
  2306. ATH5K_ERR(sc, "can't start recv logic\n");
  2307. goto err;
  2308. }
  2309. /*
  2310. * We may be doing a reset in response to an ioctl
  2311. * that changes the channel so update any state that
  2312. * might change as a result.
  2313. *
  2314. * XXX needed?
  2315. */
  2316. /* ath5k_chan_change(sc, c); */
  2317. ath5k_beacon_config(sc);
  2318. /* intrs are started by ath5k_beacon_config */
  2319. ieee80211_wake_queues(hw);
  2320. return 0;
  2321. err:
  2322. return ret;
  2323. }
  2324. static int ath5k_start(struct ieee80211_hw *hw)
  2325. {
  2326. return ath5k_init(hw->priv);
  2327. }
  2328. static void ath5k_stop(struct ieee80211_hw *hw)
  2329. {
  2330. ath5k_stop_hw(hw->priv);
  2331. }
  2332. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2333. struct ieee80211_if_init_conf *conf)
  2334. {
  2335. struct ath5k_softc *sc = hw->priv;
  2336. int ret;
  2337. mutex_lock(&sc->lock);
  2338. if (sc->vif) {
  2339. ret = 0;
  2340. goto end;
  2341. }
  2342. sc->vif = conf->vif;
  2343. switch (conf->type) {
  2344. case IEEE80211_IF_TYPE_STA:
  2345. case IEEE80211_IF_TYPE_IBSS:
  2346. case IEEE80211_IF_TYPE_MNTR:
  2347. sc->opmode = conf->type;
  2348. break;
  2349. default:
  2350. ret = -EOPNOTSUPP;
  2351. goto end;
  2352. }
  2353. ret = 0;
  2354. end:
  2355. mutex_unlock(&sc->lock);
  2356. return ret;
  2357. }
  2358. static void
  2359. ath5k_remove_interface(struct ieee80211_hw *hw,
  2360. struct ieee80211_if_init_conf *conf)
  2361. {
  2362. struct ath5k_softc *sc = hw->priv;
  2363. mutex_lock(&sc->lock);
  2364. if (sc->vif != conf->vif)
  2365. goto end;
  2366. sc->vif = NULL;
  2367. end:
  2368. mutex_unlock(&sc->lock);
  2369. }
  2370. /*
  2371. * TODO: Phy disable/diversity etc
  2372. */
  2373. static int
  2374. ath5k_config(struct ieee80211_hw *hw,
  2375. struct ieee80211_conf *conf)
  2376. {
  2377. struct ath5k_softc *sc = hw->priv;
  2378. sc->bintval = conf->beacon_int;
  2379. sc->power_level = conf->power_level;
  2380. return ath5k_chan_set(sc, conf->channel);
  2381. }
  2382. static int
  2383. ath5k_config_interface(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  2384. struct ieee80211_if_conf *conf)
  2385. {
  2386. struct ath5k_softc *sc = hw->priv;
  2387. struct ath5k_hw *ah = sc->ah;
  2388. int ret;
  2389. /* Set to a reasonable value. Note that this will
  2390. * be set to mac80211's value at ath5k_config(). */
  2391. sc->bintval = 1000;
  2392. mutex_lock(&sc->lock);
  2393. if (sc->vif != vif) {
  2394. ret = -EIO;
  2395. goto unlock;
  2396. }
  2397. if (conf->bssid) {
  2398. /* Cache for later use during resets */
  2399. memcpy(ah->ah_bssid, conf->bssid, ETH_ALEN);
  2400. /* XXX: assoc id is set to 0 for now, mac80211 doesn't have
  2401. * a clean way of letting us retrieve this yet. */
  2402. ath5k_hw_set_associd(ah, ah->ah_bssid, 0);
  2403. }
  2404. mutex_unlock(&sc->lock);
  2405. return ath5k_reset(hw);
  2406. unlock:
  2407. mutex_unlock(&sc->lock);
  2408. return ret;
  2409. }
  2410. #define SUPPORTED_FIF_FLAGS \
  2411. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2412. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2413. FIF_BCN_PRBRESP_PROMISC
  2414. /*
  2415. * o always accept unicast, broadcast, and multicast traffic
  2416. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2417. * says it should be
  2418. * o maintain current state of phy ofdm or phy cck error reception.
  2419. * If the hardware detects any of these type of errors then
  2420. * ath5k_hw_get_rx_filter() will pass to us the respective
  2421. * hardware filters to be able to receive these type of frames.
  2422. * o probe request frames are accepted only when operating in
  2423. * hostap, adhoc, or monitor modes
  2424. * o enable promiscuous mode according to the interface state
  2425. * o accept beacons:
  2426. * - when operating in adhoc mode so the 802.11 layer creates
  2427. * node table entries for peers,
  2428. * - when operating in station mode for collecting rssi data when
  2429. * the station is otherwise quiet, or
  2430. * - when scanning
  2431. */
  2432. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2433. unsigned int changed_flags,
  2434. unsigned int *new_flags,
  2435. int mc_count, struct dev_mc_list *mclist)
  2436. {
  2437. struct ath5k_softc *sc = hw->priv;
  2438. struct ath5k_hw *ah = sc->ah;
  2439. u32 mfilt[2], val, rfilt;
  2440. u8 pos;
  2441. int i;
  2442. mfilt[0] = 0;
  2443. mfilt[1] = 0;
  2444. /* Only deal with supported flags */
  2445. changed_flags &= SUPPORTED_FIF_FLAGS;
  2446. *new_flags &= SUPPORTED_FIF_FLAGS;
  2447. /* If HW detects any phy or radar errors, leave those filters on.
  2448. * Also, always enable Unicast, Broadcasts and Multicast
  2449. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2450. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2451. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2452. AR5K_RX_FILTER_MCAST);
  2453. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2454. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2455. rfilt |= AR5K_RX_FILTER_PROM;
  2456. __set_bit(ATH_STAT_PROMISC, sc->status);
  2457. }
  2458. else
  2459. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2460. }
  2461. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2462. if (*new_flags & FIF_ALLMULTI) {
  2463. mfilt[0] = ~0;
  2464. mfilt[1] = ~0;
  2465. } else {
  2466. for (i = 0; i < mc_count; i++) {
  2467. if (!mclist)
  2468. break;
  2469. /* calculate XOR of eight 6-bit values */
  2470. val = LE_READ_4(mclist->dmi_addr + 0);
  2471. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2472. val = LE_READ_4(mclist->dmi_addr + 3);
  2473. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2474. pos &= 0x3f;
  2475. mfilt[pos / 32] |= (1 << (pos % 32));
  2476. /* XXX: we might be able to just do this instead,
  2477. * but not sure, needs testing, if we do use this we'd
  2478. * neet to inform below to not reset the mcast */
  2479. /* ath5k_hw_set_mcast_filterindex(ah,
  2480. * mclist->dmi_addr[5]); */
  2481. mclist = mclist->next;
  2482. }
  2483. }
  2484. /* This is the best we can do */
  2485. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2486. rfilt |= AR5K_RX_FILTER_PHYERR;
  2487. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2488. * and probes for any BSSID, this needs testing */
  2489. if (*new_flags & FIF_BCN_PRBRESP_PROMISC)
  2490. rfilt |= AR5K_RX_FILTER_BEACON | AR5K_RX_FILTER_PROBEREQ;
  2491. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2492. * set we should only pass on control frames for this
  2493. * station. This needs testing. I believe right now this
  2494. * enables *all* control frames, which is OK.. but
  2495. * but we should see if we can improve on granularity */
  2496. if (*new_flags & FIF_CONTROL)
  2497. rfilt |= AR5K_RX_FILTER_CONTROL;
  2498. /* Additional settings per mode -- this is per ath5k */
  2499. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2500. if (sc->opmode == IEEE80211_IF_TYPE_MNTR)
  2501. rfilt |= AR5K_RX_FILTER_CONTROL | AR5K_RX_FILTER_BEACON |
  2502. AR5K_RX_FILTER_PROBEREQ | AR5K_RX_FILTER_PROM;
  2503. if (sc->opmode != IEEE80211_IF_TYPE_STA)
  2504. rfilt |= AR5K_RX_FILTER_PROBEREQ;
  2505. if (sc->opmode != IEEE80211_IF_TYPE_AP &&
  2506. test_bit(ATH_STAT_PROMISC, sc->status))
  2507. rfilt |= AR5K_RX_FILTER_PROM;
  2508. if (sc->opmode == IEEE80211_IF_TYPE_STA ||
  2509. sc->opmode == IEEE80211_IF_TYPE_IBSS) {
  2510. rfilt |= AR5K_RX_FILTER_BEACON;
  2511. }
  2512. /* Set filters */
  2513. ath5k_hw_set_rx_filter(ah,rfilt);
  2514. /* Set multicast bits */
  2515. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2516. /* Set the cached hw filter flags, this will alter actually
  2517. * be set in HW */
  2518. sc->filter_flags = rfilt;
  2519. }
  2520. static int
  2521. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2522. const u8 *local_addr, const u8 *addr,
  2523. struct ieee80211_key_conf *key)
  2524. {
  2525. struct ath5k_softc *sc = hw->priv;
  2526. int ret = 0;
  2527. switch(key->alg) {
  2528. case ALG_WEP:
  2529. /* XXX: fix hardware encryption, its not working. For now
  2530. * allow software encryption */
  2531. /* break; */
  2532. case ALG_TKIP:
  2533. case ALG_CCMP:
  2534. return -EOPNOTSUPP;
  2535. default:
  2536. WARN_ON(1);
  2537. return -EINVAL;
  2538. }
  2539. mutex_lock(&sc->lock);
  2540. switch (cmd) {
  2541. case SET_KEY:
  2542. ret = ath5k_hw_set_key(sc->ah, key->keyidx, key, addr);
  2543. if (ret) {
  2544. ATH5K_ERR(sc, "can't set the key\n");
  2545. goto unlock;
  2546. }
  2547. __set_bit(key->keyidx, sc->keymap);
  2548. key->hw_key_idx = key->keyidx;
  2549. break;
  2550. case DISABLE_KEY:
  2551. ath5k_hw_reset_key(sc->ah, key->keyidx);
  2552. __clear_bit(key->keyidx, sc->keymap);
  2553. break;
  2554. default:
  2555. ret = -EINVAL;
  2556. goto unlock;
  2557. }
  2558. unlock:
  2559. mutex_unlock(&sc->lock);
  2560. return ret;
  2561. }
  2562. static int
  2563. ath5k_get_stats(struct ieee80211_hw *hw,
  2564. struct ieee80211_low_level_stats *stats)
  2565. {
  2566. struct ath5k_softc *sc = hw->priv;
  2567. memcpy(stats, &sc->ll_stats, sizeof(sc->ll_stats));
  2568. return 0;
  2569. }
  2570. static int
  2571. ath5k_get_tx_stats(struct ieee80211_hw *hw,
  2572. struct ieee80211_tx_queue_stats *stats)
  2573. {
  2574. struct ath5k_softc *sc = hw->priv;
  2575. memcpy(stats, &sc->tx_stats, sizeof(sc->tx_stats));
  2576. return 0;
  2577. }
  2578. static u64
  2579. ath5k_get_tsf(struct ieee80211_hw *hw)
  2580. {
  2581. struct ath5k_softc *sc = hw->priv;
  2582. return ath5k_hw_get_tsf64(sc->ah);
  2583. }
  2584. static void
  2585. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2586. {
  2587. struct ath5k_softc *sc = hw->priv;
  2588. /*
  2589. * in IBSS mode we need to update the beacon timers too.
  2590. * this will also reset the TSF if we call it with 0
  2591. */
  2592. if (sc->opmode == IEEE80211_IF_TYPE_IBSS)
  2593. ath5k_beacon_update_timers(sc, 0);
  2594. else
  2595. ath5k_hw_reset_tsf(sc->ah);
  2596. }
  2597. static int
  2598. ath5k_beacon_update(struct ieee80211_hw *hw, struct sk_buff *skb,
  2599. struct ieee80211_tx_control *ctl)
  2600. {
  2601. struct ath5k_softc *sc = hw->priv;
  2602. int ret;
  2603. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  2604. mutex_lock(&sc->lock);
  2605. if (sc->opmode != IEEE80211_IF_TYPE_IBSS) {
  2606. ret = -EIO;
  2607. goto end;
  2608. }
  2609. ath5k_txbuf_free(sc, sc->bbuf);
  2610. sc->bbuf->skb = skb;
  2611. ret = ath5k_beacon_setup(sc, sc->bbuf, ctl);
  2612. if (ret)
  2613. sc->bbuf->skb = NULL;
  2614. else
  2615. ath5k_beacon_config(sc);
  2616. end:
  2617. mutex_unlock(&sc->lock);
  2618. return ret;
  2619. }