i2c-mv64xxx.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703
  1. /*
  2. * Driver for the i2c controller on the Marvell line of host bridges
  3. * (e.g, gt642[46]0, mv643[46]0, mv644[46]0, and Orion SoC family).
  4. *
  5. * Author: Mark A. Greer <mgreer@mvista.com>
  6. *
  7. * 2005 (c) MontaVista, Software, Inc. This file is licensed under
  8. * the terms of the GNU General Public License version 2. This program
  9. * is licensed "as is" without any warranty of any kind, whether express
  10. * or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/slab.h>
  14. #include <linux/module.h>
  15. #include <linux/spinlock.h>
  16. #include <linux/i2c.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/mv643xx_i2c.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/io.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/of_i2c.h>
  24. #include <linux/clk.h>
  25. #include <linux/err.h>
  26. /* Register defines */
  27. #define MV64XXX_I2C_REG_SLAVE_ADDR 0x00
  28. #define MV64XXX_I2C_REG_DATA 0x04
  29. #define MV64XXX_I2C_REG_CONTROL 0x08
  30. #define MV64XXX_I2C_REG_STATUS 0x0c
  31. #define MV64XXX_I2C_REG_BAUD 0x0c
  32. #define MV64XXX_I2C_REG_EXT_SLAVE_ADDR 0x10
  33. #define MV64XXX_I2C_REG_SOFT_RESET 0x1c
  34. #define MV64XXX_I2C_ADDR_ADDR(val) ((val & 0x7f) << 1)
  35. #define MV64XXX_I2C_BAUD_DIV_N(val) (val & 0x7)
  36. #define MV64XXX_I2C_BAUD_DIV_M(val) ((val & 0xf) << 3)
  37. #define MV64XXX_I2C_REG_CONTROL_ACK 0x00000004
  38. #define MV64XXX_I2C_REG_CONTROL_IFLG 0x00000008
  39. #define MV64XXX_I2C_REG_CONTROL_STOP 0x00000010
  40. #define MV64XXX_I2C_REG_CONTROL_START 0x00000020
  41. #define MV64XXX_I2C_REG_CONTROL_TWSIEN 0x00000040
  42. #define MV64XXX_I2C_REG_CONTROL_INTEN 0x00000080
  43. /* Ctlr status values */
  44. #define MV64XXX_I2C_STATUS_BUS_ERR 0x00
  45. #define MV64XXX_I2C_STATUS_MAST_START 0x08
  46. #define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
  47. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
  48. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
  49. #define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
  50. #define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
  51. #define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
  52. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
  53. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
  54. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
  55. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
  56. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
  57. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
  58. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
  59. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
  60. #define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
  61. /* Driver states */
  62. enum {
  63. MV64XXX_I2C_STATE_INVALID,
  64. MV64XXX_I2C_STATE_IDLE,
  65. MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
  66. MV64XXX_I2C_STATE_WAITING_FOR_RESTART,
  67. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
  68. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
  69. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
  70. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
  71. };
  72. /* Driver actions */
  73. enum {
  74. MV64XXX_I2C_ACTION_INVALID,
  75. MV64XXX_I2C_ACTION_CONTINUE,
  76. MV64XXX_I2C_ACTION_SEND_START,
  77. MV64XXX_I2C_ACTION_SEND_RESTART,
  78. MV64XXX_I2C_ACTION_SEND_ADDR_1,
  79. MV64XXX_I2C_ACTION_SEND_ADDR_2,
  80. MV64XXX_I2C_ACTION_SEND_DATA,
  81. MV64XXX_I2C_ACTION_RCV_DATA,
  82. MV64XXX_I2C_ACTION_RCV_DATA_STOP,
  83. MV64XXX_I2C_ACTION_SEND_STOP,
  84. };
  85. struct mv64xxx_i2c_data {
  86. struct i2c_msg *msgs;
  87. int num_msgs;
  88. int irq;
  89. u32 state;
  90. u32 action;
  91. u32 aborting;
  92. u32 cntl_bits;
  93. void __iomem *reg_base;
  94. u32 addr1;
  95. u32 addr2;
  96. u32 bytes_left;
  97. u32 byte_posn;
  98. u32 send_stop;
  99. u32 block;
  100. int rc;
  101. u32 freq_m;
  102. u32 freq_n;
  103. #if defined(CONFIG_HAVE_CLK)
  104. struct clk *clk;
  105. #endif
  106. wait_queue_head_t waitq;
  107. spinlock_t lock;
  108. struct i2c_msg *msg;
  109. struct i2c_adapter adapter;
  110. };
  111. static void
  112. mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
  113. struct i2c_msg *msg)
  114. {
  115. u32 dir = 0;
  116. drv_data->msg = msg;
  117. drv_data->byte_posn = 0;
  118. drv_data->bytes_left = msg->len;
  119. drv_data->aborting = 0;
  120. drv_data->rc = 0;
  121. drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
  122. MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
  123. if (msg->flags & I2C_M_RD)
  124. dir = 1;
  125. if (msg->flags & I2C_M_TEN) {
  126. drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
  127. drv_data->addr2 = (u32)msg->addr & 0xff;
  128. } else {
  129. drv_data->addr1 = MV64XXX_I2C_ADDR_ADDR((u32)msg->addr) | dir;
  130. drv_data->addr2 = 0;
  131. }
  132. }
  133. /*
  134. *****************************************************************************
  135. *
  136. * Finite State Machine & Interrupt Routines
  137. *
  138. *****************************************************************************
  139. */
  140. /* Reset hardware and initialize FSM */
  141. static void
  142. mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
  143. {
  144. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SOFT_RESET);
  145. writel(MV64XXX_I2C_BAUD_DIV_M(drv_data->freq_m) | MV64XXX_I2C_BAUD_DIV_N(drv_data->freq_n),
  146. drv_data->reg_base + MV64XXX_I2C_REG_BAUD);
  147. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SLAVE_ADDR);
  148. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_EXT_SLAVE_ADDR);
  149. writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
  150. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  151. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  152. }
  153. static void
  154. mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
  155. {
  156. /*
  157. * If state is idle, then this is likely the remnants of an old
  158. * operation that driver has given up on or the user has killed.
  159. * If so, issue the stop condition and go to idle.
  160. */
  161. if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
  162. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  163. return;
  164. }
  165. /* The status from the ctlr [mostly] tells us what to do next */
  166. switch (status) {
  167. /* Start condition interrupt */
  168. case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
  169. case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
  170. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
  171. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
  172. break;
  173. /* Performing a write */
  174. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
  175. if (drv_data->msg->flags & I2C_M_TEN) {
  176. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  177. drv_data->state =
  178. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  179. break;
  180. }
  181. /* FALLTHRU */
  182. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
  183. case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
  184. if ((drv_data->bytes_left == 0)
  185. || (drv_data->aborting
  186. && (drv_data->byte_posn != 0))) {
  187. if (drv_data->send_stop || drv_data->aborting) {
  188. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  189. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  190. } else {
  191. drv_data->action =
  192. MV64XXX_I2C_ACTION_SEND_RESTART;
  193. drv_data->state =
  194. MV64XXX_I2C_STATE_WAITING_FOR_RESTART;
  195. }
  196. } else {
  197. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  198. drv_data->state =
  199. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  200. drv_data->bytes_left--;
  201. }
  202. break;
  203. /* Performing a read */
  204. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
  205. if (drv_data->msg->flags & I2C_M_TEN) {
  206. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  207. drv_data->state =
  208. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  209. break;
  210. }
  211. /* FALLTHRU */
  212. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
  213. if (drv_data->bytes_left == 0) {
  214. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  215. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  216. break;
  217. }
  218. /* FALLTHRU */
  219. case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
  220. if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
  221. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  222. else {
  223. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
  224. drv_data->bytes_left--;
  225. }
  226. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  227. if ((drv_data->bytes_left == 1) || drv_data->aborting)
  228. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
  229. break;
  230. case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
  231. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
  232. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  233. break;
  234. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
  235. case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
  236. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
  237. /* Doesn't seem to be a device at other end */
  238. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  239. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  240. drv_data->rc = -ENODEV;
  241. break;
  242. default:
  243. dev_err(&drv_data->adapter.dev,
  244. "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
  245. "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
  246. drv_data->state, status, drv_data->msg->addr,
  247. drv_data->msg->flags);
  248. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  249. mv64xxx_i2c_hw_init(drv_data);
  250. drv_data->rc = -EIO;
  251. }
  252. }
  253. static void
  254. mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
  255. {
  256. switch(drv_data->action) {
  257. case MV64XXX_I2C_ACTION_SEND_RESTART:
  258. /* We should only get here if we have further messages */
  259. BUG_ON(drv_data->num_msgs == 0);
  260. drv_data->cntl_bits |= MV64XXX_I2C_REG_CONTROL_START;
  261. writel(drv_data->cntl_bits,
  262. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  263. drv_data->msgs++;
  264. drv_data->num_msgs--;
  265. /* Setup for the next message */
  266. mv64xxx_i2c_prepare_for_io(drv_data, drv_data->msgs);
  267. /*
  268. * We're never at the start of the message here, and by this
  269. * time it's already too late to do any protocol mangling.
  270. * Thankfully, do not advertise support for that feature.
  271. */
  272. drv_data->send_stop = drv_data->num_msgs == 1;
  273. break;
  274. case MV64XXX_I2C_ACTION_CONTINUE:
  275. writel(drv_data->cntl_bits,
  276. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  277. break;
  278. case MV64XXX_I2C_ACTION_SEND_START:
  279. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
  280. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  281. break;
  282. case MV64XXX_I2C_ACTION_SEND_ADDR_1:
  283. writel(drv_data->addr1,
  284. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  285. writel(drv_data->cntl_bits,
  286. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  287. break;
  288. case MV64XXX_I2C_ACTION_SEND_ADDR_2:
  289. writel(drv_data->addr2,
  290. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  291. writel(drv_data->cntl_bits,
  292. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  293. break;
  294. case MV64XXX_I2C_ACTION_SEND_DATA:
  295. writel(drv_data->msg->buf[drv_data->byte_posn++],
  296. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  297. writel(drv_data->cntl_bits,
  298. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  299. break;
  300. case MV64XXX_I2C_ACTION_RCV_DATA:
  301. drv_data->msg->buf[drv_data->byte_posn++] =
  302. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  303. writel(drv_data->cntl_bits,
  304. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  305. break;
  306. case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
  307. drv_data->msg->buf[drv_data->byte_posn++] =
  308. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  309. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  310. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  311. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  312. drv_data->block = 0;
  313. wake_up(&drv_data->waitq);
  314. break;
  315. case MV64XXX_I2C_ACTION_INVALID:
  316. default:
  317. dev_err(&drv_data->adapter.dev,
  318. "mv64xxx_i2c_do_action: Invalid action: %d\n",
  319. drv_data->action);
  320. drv_data->rc = -EIO;
  321. /* FALLTHRU */
  322. case MV64XXX_I2C_ACTION_SEND_STOP:
  323. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  324. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  325. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  326. drv_data->block = 0;
  327. wake_up(&drv_data->waitq);
  328. break;
  329. }
  330. }
  331. static irqreturn_t
  332. mv64xxx_i2c_intr(int irq, void *dev_id)
  333. {
  334. struct mv64xxx_i2c_data *drv_data = dev_id;
  335. unsigned long flags;
  336. u32 status;
  337. irqreturn_t rc = IRQ_NONE;
  338. spin_lock_irqsave(&drv_data->lock, flags);
  339. while (readl(drv_data->reg_base + MV64XXX_I2C_REG_CONTROL) &
  340. MV64XXX_I2C_REG_CONTROL_IFLG) {
  341. status = readl(drv_data->reg_base + MV64XXX_I2C_REG_STATUS);
  342. mv64xxx_i2c_fsm(drv_data, status);
  343. mv64xxx_i2c_do_action(drv_data);
  344. rc = IRQ_HANDLED;
  345. }
  346. spin_unlock_irqrestore(&drv_data->lock, flags);
  347. return rc;
  348. }
  349. /*
  350. *****************************************************************************
  351. *
  352. * I2C Msg Execution Routines
  353. *
  354. *****************************************************************************
  355. */
  356. static void
  357. mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
  358. {
  359. long time_left;
  360. unsigned long flags;
  361. char abort = 0;
  362. time_left = wait_event_timeout(drv_data->waitq,
  363. !drv_data->block, drv_data->adapter.timeout);
  364. spin_lock_irqsave(&drv_data->lock, flags);
  365. if (!time_left) { /* Timed out */
  366. drv_data->rc = -ETIMEDOUT;
  367. abort = 1;
  368. } else if (time_left < 0) { /* Interrupted/Error */
  369. drv_data->rc = time_left; /* errno value */
  370. abort = 1;
  371. }
  372. if (abort && drv_data->block) {
  373. drv_data->aborting = 1;
  374. spin_unlock_irqrestore(&drv_data->lock, flags);
  375. time_left = wait_event_timeout(drv_data->waitq,
  376. !drv_data->block, drv_data->adapter.timeout);
  377. if ((time_left <= 0) && drv_data->block) {
  378. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  379. dev_err(&drv_data->adapter.dev,
  380. "mv64xxx: I2C bus locked, block: %d, "
  381. "time_left: %d\n", drv_data->block,
  382. (int)time_left);
  383. mv64xxx_i2c_hw_init(drv_data);
  384. }
  385. } else
  386. spin_unlock_irqrestore(&drv_data->lock, flags);
  387. }
  388. static int
  389. mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg,
  390. int is_last)
  391. {
  392. unsigned long flags;
  393. spin_lock_irqsave(&drv_data->lock, flags);
  394. mv64xxx_i2c_prepare_for_io(drv_data, msg);
  395. drv_data->action = MV64XXX_I2C_ACTION_SEND_START;
  396. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
  397. drv_data->send_stop = is_last;
  398. drv_data->block = 1;
  399. mv64xxx_i2c_do_action(drv_data);
  400. spin_unlock_irqrestore(&drv_data->lock, flags);
  401. mv64xxx_i2c_wait_for_completion(drv_data);
  402. return drv_data->rc;
  403. }
  404. /*
  405. *****************************************************************************
  406. *
  407. * I2C Core Support Routines (Interface to higher level I2C code)
  408. *
  409. *****************************************************************************
  410. */
  411. static u32
  412. mv64xxx_i2c_functionality(struct i2c_adapter *adap)
  413. {
  414. return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
  415. }
  416. static int
  417. mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  418. {
  419. struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
  420. int rc, ret = num;
  421. BUG_ON(drv_data->msgs != NULL);
  422. drv_data->msgs = msgs;
  423. drv_data->num_msgs = num;
  424. rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[0], num == 1);
  425. if (rc < 0)
  426. ret = rc;
  427. drv_data->num_msgs = 0;
  428. drv_data->msgs = NULL;
  429. return ret;
  430. }
  431. static const struct i2c_algorithm mv64xxx_i2c_algo = {
  432. .master_xfer = mv64xxx_i2c_xfer,
  433. .functionality = mv64xxx_i2c_functionality,
  434. };
  435. /*
  436. *****************************************************************************
  437. *
  438. * Driver Interface & Early Init Routines
  439. *
  440. *****************************************************************************
  441. */
  442. #ifdef CONFIG_OF
  443. static int
  444. mv64xxx_calc_freq(const int tclk, const int n, const int m)
  445. {
  446. return tclk / (10 * (m + 1) * (2 << n));
  447. }
  448. static bool
  449. mv64xxx_find_baud_factors(const u32 req_freq, const u32 tclk, u32 *best_n,
  450. u32 *best_m)
  451. {
  452. int freq, delta, best_delta = INT_MAX;
  453. int m, n;
  454. for (n = 0; n <= 7; n++)
  455. for (m = 0; m <= 15; m++) {
  456. freq = mv64xxx_calc_freq(tclk, n, m);
  457. delta = req_freq - freq;
  458. if (delta >= 0 && delta < best_delta) {
  459. *best_m = m;
  460. *best_n = n;
  461. best_delta = delta;
  462. }
  463. if (best_delta == 0)
  464. return true;
  465. }
  466. if (best_delta == INT_MAX)
  467. return false;
  468. return true;
  469. }
  470. static int
  471. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  472. struct device_node *np)
  473. {
  474. u32 bus_freq, tclk;
  475. int rc = 0;
  476. /* CLK is mandatory when using DT to describe the i2c bus. We
  477. * need to know tclk in order to calculate bus clock
  478. * factors.
  479. */
  480. #if !defined(CONFIG_HAVE_CLK)
  481. /* Have OF but no CLK */
  482. return -ENODEV;
  483. #else
  484. if (IS_ERR(drv_data->clk)) {
  485. rc = -ENODEV;
  486. goto out;
  487. }
  488. tclk = clk_get_rate(drv_data->clk);
  489. of_property_read_u32(np, "clock-frequency", &bus_freq);
  490. if (!mv64xxx_find_baud_factors(bus_freq, tclk,
  491. &drv_data->freq_n, &drv_data->freq_m)) {
  492. rc = -EINVAL;
  493. goto out;
  494. }
  495. drv_data->irq = irq_of_parse_and_map(np, 0);
  496. /* Its not yet defined how timeouts will be specified in device tree.
  497. * So hard code the value to 1 second.
  498. */
  499. drv_data->adapter.timeout = HZ;
  500. out:
  501. return rc;
  502. #endif
  503. }
  504. #else /* CONFIG_OF */
  505. static int
  506. mv64xxx_of_config(struct mv64xxx_i2c_data *drv_data,
  507. struct device_node *np)
  508. {
  509. return -ENODEV;
  510. }
  511. #endif /* CONFIG_OF */
  512. static int
  513. mv64xxx_i2c_probe(struct platform_device *pd)
  514. {
  515. struct mv64xxx_i2c_data *drv_data;
  516. struct mv64xxx_i2c_pdata *pdata = pd->dev.platform_data;
  517. struct resource *r;
  518. int rc;
  519. if ((!pdata && !pd->dev.of_node))
  520. return -ENODEV;
  521. drv_data = devm_kzalloc(&pd->dev, sizeof(struct mv64xxx_i2c_data),
  522. GFP_KERNEL);
  523. if (!drv_data)
  524. return -ENOMEM;
  525. r = platform_get_resource(pd, IORESOURCE_MEM, 0);
  526. drv_data->reg_base = devm_ioremap_resource(&pd->dev, r);
  527. if (IS_ERR(drv_data->reg_base))
  528. return PTR_ERR(drv_data->reg_base);
  529. strlcpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
  530. sizeof(drv_data->adapter.name));
  531. init_waitqueue_head(&drv_data->waitq);
  532. spin_lock_init(&drv_data->lock);
  533. #if defined(CONFIG_HAVE_CLK)
  534. /* Not all platforms have a clk */
  535. drv_data->clk = devm_clk_get(&pd->dev, NULL);
  536. if (!IS_ERR(drv_data->clk)) {
  537. clk_prepare(drv_data->clk);
  538. clk_enable(drv_data->clk);
  539. }
  540. #endif
  541. if (pdata) {
  542. drv_data->freq_m = pdata->freq_m;
  543. drv_data->freq_n = pdata->freq_n;
  544. drv_data->irq = platform_get_irq(pd, 0);
  545. drv_data->adapter.timeout = msecs_to_jiffies(pdata->timeout);
  546. } else if (pd->dev.of_node) {
  547. rc = mv64xxx_of_config(drv_data, pd->dev.of_node);
  548. if (rc)
  549. goto exit_clk;
  550. }
  551. if (drv_data->irq < 0) {
  552. rc = -ENXIO;
  553. goto exit_clk;
  554. }
  555. drv_data->adapter.dev.parent = &pd->dev;
  556. drv_data->adapter.algo = &mv64xxx_i2c_algo;
  557. drv_data->adapter.owner = THIS_MODULE;
  558. drv_data->adapter.class = I2C_CLASS_HWMON | I2C_CLASS_SPD;
  559. drv_data->adapter.nr = pd->id;
  560. drv_data->adapter.dev.of_node = pd->dev.of_node;
  561. platform_set_drvdata(pd, drv_data);
  562. i2c_set_adapdata(&drv_data->adapter, drv_data);
  563. mv64xxx_i2c_hw_init(drv_data);
  564. rc = request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
  565. MV64XXX_I2C_CTLR_NAME, drv_data);
  566. if (rc) {
  567. dev_err(&drv_data->adapter.dev,
  568. "mv64xxx: Can't register intr handler irq%d: %d\n",
  569. drv_data->irq, rc);
  570. goto exit_clk;
  571. } else if ((rc = i2c_add_numbered_adapter(&drv_data->adapter)) != 0) {
  572. dev_err(&drv_data->adapter.dev,
  573. "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
  574. goto exit_free_irq;
  575. }
  576. of_i2c_register_devices(&drv_data->adapter);
  577. return 0;
  578. exit_free_irq:
  579. free_irq(drv_data->irq, drv_data);
  580. exit_clk:
  581. #if defined(CONFIG_HAVE_CLK)
  582. /* Not all platforms have a clk */
  583. if (!IS_ERR(drv_data->clk)) {
  584. clk_disable(drv_data->clk);
  585. clk_unprepare(drv_data->clk);
  586. }
  587. #endif
  588. return rc;
  589. }
  590. static int
  591. mv64xxx_i2c_remove(struct platform_device *dev)
  592. {
  593. struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
  594. i2c_del_adapter(&drv_data->adapter);
  595. free_irq(drv_data->irq, drv_data);
  596. #if defined(CONFIG_HAVE_CLK)
  597. /* Not all platforms have a clk */
  598. if (!IS_ERR(drv_data->clk)) {
  599. clk_disable(drv_data->clk);
  600. clk_unprepare(drv_data->clk);
  601. }
  602. #endif
  603. return 0;
  604. }
  605. static const struct of_device_id mv64xxx_i2c_of_match_table[] = {
  606. { .compatible = "marvell,mv64xxx-i2c", },
  607. {}
  608. };
  609. MODULE_DEVICE_TABLE(of, mv64xxx_i2c_of_match_table);
  610. static struct platform_driver mv64xxx_i2c_driver = {
  611. .probe = mv64xxx_i2c_probe,
  612. .remove = mv64xxx_i2c_remove,
  613. .driver = {
  614. .owner = THIS_MODULE,
  615. .name = MV64XXX_I2C_CTLR_NAME,
  616. .of_match_table = of_match_ptr(mv64xxx_i2c_of_match_table),
  617. },
  618. };
  619. module_platform_driver(mv64xxx_i2c_driver);
  620. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  621. MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
  622. MODULE_LICENSE("GPL");