sdrc2xxx.c 4.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171
  1. /*
  2. * linux/arch/arm/mach-omap2/sdrc2xxx.c
  3. *
  4. * SDRAM timing related functions for OMAP2xxx
  5. *
  6. * Copyright (C) 2005, 2008 Texas Instruments Inc.
  7. * Copyright (C) 2005, 2008 Nokia Corporation
  8. *
  9. * Tony Lindgren <tony@atomide.com>
  10. * Paul Walmsley
  11. * Richard Woodruff <r-woodruff2@ti.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/kernel.h>
  19. #include <linux/device.h>
  20. #include <linux/list.h>
  21. #include <linux/errno.h>
  22. #include <linux/delay.h>
  23. #include <linux/clk.h>
  24. #include <linux/io.h>
  25. #include <plat/clock.h>
  26. #include <plat/sram.h>
  27. #include "soc.h"
  28. #include "iomap.h"
  29. #include "common.h"
  30. #include "prm2xxx_3xxx.h"
  31. #include "clock.h"
  32. #include "sdrc.h"
  33. /* Memory timing, DLL mode flags */
  34. #define M_DDR 1
  35. #define M_LOCK_CTRL (1 << 2)
  36. #define M_UNLOCK 0
  37. #define M_LOCK 1
  38. static struct memory_timings mem_timings;
  39. static u32 curr_perf_level = CORE_CLK_SRC_DPLL_X2;
  40. static u32 omap2xxx_sdrc_get_slow_dll_ctrl(void)
  41. {
  42. return mem_timings.slow_dll_ctrl;
  43. }
  44. static u32 omap2xxx_sdrc_get_fast_dll_ctrl(void)
  45. {
  46. return mem_timings.fast_dll_ctrl;
  47. }
  48. static u32 omap2xxx_sdrc_get_type(void)
  49. {
  50. return mem_timings.m_type;
  51. }
  52. /*
  53. * Check the DLL lock state, and return tue if running in unlock mode.
  54. * This is needed to compensate for the shifted DLL value in unlock mode.
  55. */
  56. u32 omap2xxx_sdrc_dll_is_unlocked(void)
  57. {
  58. /* dlla and dllb are a set */
  59. u32 dll_state = sdrc_read_reg(SDRC_DLLA_CTRL);
  60. if ((dll_state & (1 << 2)) == (1 << 2))
  61. return 1;
  62. else
  63. return 0;
  64. }
  65. /*
  66. * 'level' is the value to store to CM_CLKSEL2_PLL.CORE_CLK_SRC.
  67. * Practical values are CORE_CLK_SRC_DPLL (for CORE_CLK = DPLL_CLK) or
  68. * CORE_CLK_SRC_DPLL_X2 (for CORE_CLK = * DPLL_CLK * 2)
  69. *
  70. * Used by the clock framework during CORE DPLL changes
  71. */
  72. u32 omap2xxx_sdrc_reprogram(u32 level, u32 force)
  73. {
  74. u32 dll_ctrl, m_type;
  75. u32 prev = curr_perf_level;
  76. unsigned long flags;
  77. if ((curr_perf_level == level) && !force)
  78. return prev;
  79. if (level == CORE_CLK_SRC_DPLL)
  80. dll_ctrl = omap2xxx_sdrc_get_slow_dll_ctrl();
  81. else if (level == CORE_CLK_SRC_DPLL_X2)
  82. dll_ctrl = omap2xxx_sdrc_get_fast_dll_ctrl();
  83. else
  84. return prev;
  85. m_type = omap2xxx_sdrc_get_type();
  86. local_irq_save(flags);
  87. /*
  88. * XXX These calls should be abstracted out through a
  89. * prm2xxx.c function
  90. */
  91. if (cpu_is_omap2420())
  92. __raw_writel(0xffff, OMAP2420_PRCM_VOLTSETUP);
  93. else
  94. __raw_writel(0xffff, OMAP2430_PRCM_VOLTSETUP);
  95. omap2_sram_reprogram_sdrc(level, dll_ctrl, m_type);
  96. curr_perf_level = level;
  97. local_irq_restore(flags);
  98. return prev;
  99. }
  100. /* Used by the clock framework during CORE DPLL changes */
  101. void omap2xxx_sdrc_init_params(u32 force_lock_to_unlock_mode)
  102. {
  103. unsigned long dll_cnt;
  104. u32 fast_dll = 0;
  105. /* DDR = 1, SDR = 0 */
  106. mem_timings.m_type = !((sdrc_read_reg(SDRC_MR_0) & 0x3) == 0x1);
  107. /* 2422 es2.05 and beyond has a single SIP DDR instead of 2 like others.
  108. * In the case of 2422, its ok to use CS1 instead of CS0.
  109. */
  110. if (cpu_is_omap2422())
  111. mem_timings.base_cs = 1;
  112. else
  113. mem_timings.base_cs = 0;
  114. if (mem_timings.m_type != M_DDR)
  115. return;
  116. /* With DDR we need to determine the low frequency DLL value */
  117. if (((mem_timings.fast_dll_ctrl & (1 << 2)) == M_LOCK_CTRL))
  118. mem_timings.dll_mode = M_UNLOCK;
  119. else
  120. mem_timings.dll_mode = M_LOCK;
  121. if (mem_timings.base_cs == 0) {
  122. fast_dll = sdrc_read_reg(SDRC_DLLA_CTRL);
  123. dll_cnt = sdrc_read_reg(SDRC_DLLA_STATUS) & 0xff00;
  124. } else {
  125. fast_dll = sdrc_read_reg(SDRC_DLLB_CTRL);
  126. dll_cnt = sdrc_read_reg(SDRC_DLLB_STATUS) & 0xff00;
  127. }
  128. if (force_lock_to_unlock_mode) {
  129. fast_dll &= ~0xff00;
  130. fast_dll |= dll_cnt; /* Current lock mode */
  131. }
  132. /* set fast timings with DLL filter disabled */
  133. mem_timings.fast_dll_ctrl = (fast_dll | (3 << 8));
  134. /* No disruptions, DDR will be offline & C-ABI not followed */
  135. omap2_sram_ddr_init(&mem_timings.slow_dll_ctrl,
  136. mem_timings.fast_dll_ctrl,
  137. mem_timings.base_cs,
  138. force_lock_to_unlock_mode);
  139. mem_timings.slow_dll_ctrl &= 0xff00; /* Keep lock value */
  140. /* Turn status into unlock ctrl */
  141. mem_timings.slow_dll_ctrl |=
  142. ((mem_timings.fast_dll_ctrl & 0xF) | (1 << 2));
  143. /* 90 degree phase for anything below 133Mhz + disable DLL filter */
  144. mem_timings.slow_dll_ctrl |= ((1 << 1) | (3 << 8));
  145. }