gpmc.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929
  1. /*
  2. * GPMC support functions
  3. *
  4. * Copyright (C) 2005-2006 Nokia Corporation
  5. *
  6. * Author: Juha Yrjola
  7. *
  8. * Copyright (C) 2009 Texas Instruments
  9. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #undef DEBUG
  16. #include <linux/irq.h>
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/err.h>
  20. #include <linux/clk.h>
  21. #include <linux/ioport.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/io.h>
  24. #include <linux/module.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/platform_data/mtd-nand-omap2.h>
  28. #include <asm/mach-types.h>
  29. #include <plat/cpu.h>
  30. #include <plat/omap_device.h>
  31. #include "soc.h"
  32. #include "common.h"
  33. #include "gpmc.h"
  34. #define DEVICE_NAME "omap-gpmc"
  35. /* GPMC register offsets */
  36. #define GPMC_REVISION 0x00
  37. #define GPMC_SYSCONFIG 0x10
  38. #define GPMC_SYSSTATUS 0x14
  39. #define GPMC_IRQSTATUS 0x18
  40. #define GPMC_IRQENABLE 0x1c
  41. #define GPMC_TIMEOUT_CONTROL 0x40
  42. #define GPMC_ERR_ADDRESS 0x44
  43. #define GPMC_ERR_TYPE 0x48
  44. #define GPMC_CONFIG 0x50
  45. #define GPMC_STATUS 0x54
  46. #define GPMC_PREFETCH_CONFIG1 0x1e0
  47. #define GPMC_PREFETCH_CONFIG2 0x1e4
  48. #define GPMC_PREFETCH_CONTROL 0x1ec
  49. #define GPMC_PREFETCH_STATUS 0x1f0
  50. #define GPMC_ECC_CONFIG 0x1f4
  51. #define GPMC_ECC_CONTROL 0x1f8
  52. #define GPMC_ECC_SIZE_CONFIG 0x1fc
  53. #define GPMC_ECC1_RESULT 0x200
  54. #define GPMC_ECC_BCH_RESULT_0 0x240 /* not available on OMAP2 */
  55. #define GPMC_ECC_BCH_RESULT_1 0x244 /* not available on OMAP2 */
  56. #define GPMC_ECC_BCH_RESULT_2 0x248 /* not available on OMAP2 */
  57. #define GPMC_ECC_BCH_RESULT_3 0x24c /* not available on OMAP2 */
  58. /* GPMC ECC control settings */
  59. #define GPMC_ECC_CTRL_ECCCLEAR 0x100
  60. #define GPMC_ECC_CTRL_ECCDISABLE 0x000
  61. #define GPMC_ECC_CTRL_ECCREG1 0x001
  62. #define GPMC_ECC_CTRL_ECCREG2 0x002
  63. #define GPMC_ECC_CTRL_ECCREG3 0x003
  64. #define GPMC_ECC_CTRL_ECCREG4 0x004
  65. #define GPMC_ECC_CTRL_ECCREG5 0x005
  66. #define GPMC_ECC_CTRL_ECCREG6 0x006
  67. #define GPMC_ECC_CTRL_ECCREG7 0x007
  68. #define GPMC_ECC_CTRL_ECCREG8 0x008
  69. #define GPMC_ECC_CTRL_ECCREG9 0x009
  70. #define GPMC_CS0_OFFSET 0x60
  71. #define GPMC_CS_SIZE 0x30
  72. #define GPMC_BCH_SIZE 0x10
  73. #define GPMC_MEM_START 0x00000000
  74. #define GPMC_MEM_END 0x3FFFFFFF
  75. #define BOOT_ROM_SPACE 0x100000 /* 1MB */
  76. #define GPMC_CHUNK_SHIFT 24 /* 16 MB */
  77. #define GPMC_SECTION_SHIFT 28 /* 128 MB */
  78. #define CS_NUM_SHIFT 24
  79. #define ENABLE_PREFETCH (0x1 << 7)
  80. #define DMA_MPU_MODE 2
  81. #define GPMC_REVISION_MAJOR(l) ((l >> 4) & 0xf)
  82. #define GPMC_REVISION_MINOR(l) (l & 0xf)
  83. #define GPMC_HAS_WR_ACCESS 0x1
  84. #define GPMC_HAS_WR_DATA_MUX_BUS 0x2
  85. /* XXX: Only NAND irq has been considered,currently these are the only ones used
  86. */
  87. #define GPMC_NR_IRQ 2
  88. struct gpmc_client_irq {
  89. unsigned irq;
  90. u32 bitmask;
  91. };
  92. /* Structure to save gpmc cs context */
  93. struct gpmc_cs_config {
  94. u32 config1;
  95. u32 config2;
  96. u32 config3;
  97. u32 config4;
  98. u32 config5;
  99. u32 config6;
  100. u32 config7;
  101. int is_valid;
  102. };
  103. /*
  104. * Structure to save/restore gpmc context
  105. * to support core off on OMAP3
  106. */
  107. struct omap3_gpmc_regs {
  108. u32 sysconfig;
  109. u32 irqenable;
  110. u32 timeout_ctrl;
  111. u32 config;
  112. u32 prefetch_config1;
  113. u32 prefetch_config2;
  114. u32 prefetch_control;
  115. struct gpmc_cs_config cs_context[GPMC_CS_NUM];
  116. };
  117. static struct gpmc_client_irq gpmc_client_irq[GPMC_NR_IRQ];
  118. static struct irq_chip gpmc_irq_chip;
  119. static unsigned gpmc_irq_start;
  120. static struct resource gpmc_mem_root;
  121. static struct resource gpmc_cs_mem[GPMC_CS_NUM];
  122. static DEFINE_SPINLOCK(gpmc_mem_lock);
  123. static unsigned int gpmc_cs_map; /* flag for cs which are initialized */
  124. static struct device *gpmc_dev;
  125. static int gpmc_irq;
  126. static resource_size_t phys_base, mem_size;
  127. static unsigned gpmc_capability;
  128. static void __iomem *gpmc_base;
  129. static struct clk *gpmc_l3_clk;
  130. static irqreturn_t gpmc_handle_irq(int irq, void *dev);
  131. static void gpmc_write_reg(int idx, u32 val)
  132. {
  133. __raw_writel(val, gpmc_base + idx);
  134. }
  135. static u32 gpmc_read_reg(int idx)
  136. {
  137. return __raw_readl(gpmc_base + idx);
  138. }
  139. void gpmc_cs_write_reg(int cs, int idx, u32 val)
  140. {
  141. void __iomem *reg_addr;
  142. reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
  143. __raw_writel(val, reg_addr);
  144. }
  145. u32 gpmc_cs_read_reg(int cs, int idx)
  146. {
  147. void __iomem *reg_addr;
  148. reg_addr = gpmc_base + GPMC_CS0_OFFSET + (cs * GPMC_CS_SIZE) + idx;
  149. return __raw_readl(reg_addr);
  150. }
  151. /* TODO: Add support for gpmc_fck to clock framework and use it */
  152. unsigned long gpmc_get_fclk_period(void)
  153. {
  154. unsigned long rate = clk_get_rate(gpmc_l3_clk);
  155. if (rate == 0) {
  156. printk(KERN_WARNING "gpmc_l3_clk not enabled\n");
  157. return 0;
  158. }
  159. rate /= 1000;
  160. rate = 1000000000 / rate; /* In picoseconds */
  161. return rate;
  162. }
  163. unsigned int gpmc_ns_to_ticks(unsigned int time_ns)
  164. {
  165. unsigned long tick_ps;
  166. /* Calculate in picosecs to yield more exact results */
  167. tick_ps = gpmc_get_fclk_period();
  168. return (time_ns * 1000 + tick_ps - 1) / tick_ps;
  169. }
  170. unsigned int gpmc_ps_to_ticks(unsigned int time_ps)
  171. {
  172. unsigned long tick_ps;
  173. /* Calculate in picosecs to yield more exact results */
  174. tick_ps = gpmc_get_fclk_period();
  175. return (time_ps + tick_ps - 1) / tick_ps;
  176. }
  177. unsigned int gpmc_ticks_to_ns(unsigned int ticks)
  178. {
  179. return ticks * gpmc_get_fclk_period() / 1000;
  180. }
  181. unsigned int gpmc_round_ns_to_ticks(unsigned int time_ns)
  182. {
  183. unsigned long ticks = gpmc_ns_to_ticks(time_ns);
  184. return ticks * gpmc_get_fclk_period() / 1000;
  185. }
  186. #ifdef DEBUG
  187. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  188. int time, const char *name)
  189. #else
  190. static int set_gpmc_timing_reg(int cs, int reg, int st_bit, int end_bit,
  191. int time)
  192. #endif
  193. {
  194. u32 l;
  195. int ticks, mask, nr_bits;
  196. if (time == 0)
  197. ticks = 0;
  198. else
  199. ticks = gpmc_ns_to_ticks(time);
  200. nr_bits = end_bit - st_bit + 1;
  201. if (ticks >= 1 << nr_bits) {
  202. #ifdef DEBUG
  203. printk(KERN_INFO "GPMC CS%d: %-10s* %3d ns, %3d ticks >= %d\n",
  204. cs, name, time, ticks, 1 << nr_bits);
  205. #endif
  206. return -1;
  207. }
  208. mask = (1 << nr_bits) - 1;
  209. l = gpmc_cs_read_reg(cs, reg);
  210. #ifdef DEBUG
  211. printk(KERN_INFO
  212. "GPMC CS%d: %-10s: %3d ticks, %3lu ns (was %3i ticks) %3d ns\n",
  213. cs, name, ticks, gpmc_get_fclk_period() * ticks / 1000,
  214. (l >> st_bit) & mask, time);
  215. #endif
  216. l &= ~(mask << st_bit);
  217. l |= ticks << st_bit;
  218. gpmc_cs_write_reg(cs, reg, l);
  219. return 0;
  220. }
  221. #ifdef DEBUG
  222. #define GPMC_SET_ONE(reg, st, end, field) \
  223. if (set_gpmc_timing_reg(cs, (reg), (st), (end), \
  224. t->field, #field) < 0) \
  225. return -1
  226. #else
  227. #define GPMC_SET_ONE(reg, st, end, field) \
  228. if (set_gpmc_timing_reg(cs, (reg), (st), (end), t->field) < 0) \
  229. return -1
  230. #endif
  231. int gpmc_calc_divider(unsigned int sync_clk)
  232. {
  233. int div;
  234. u32 l;
  235. l = sync_clk + (gpmc_get_fclk_period() - 1);
  236. div = l / gpmc_get_fclk_period();
  237. if (div > 4)
  238. return -1;
  239. if (div <= 0)
  240. div = 1;
  241. return div;
  242. }
  243. int gpmc_cs_set_timings(int cs, const struct gpmc_timings *t)
  244. {
  245. int div;
  246. u32 l;
  247. div = gpmc_calc_divider(t->sync_clk);
  248. if (div < 0)
  249. return div;
  250. GPMC_SET_ONE(GPMC_CS_CONFIG2, 0, 3, cs_on);
  251. GPMC_SET_ONE(GPMC_CS_CONFIG2, 8, 12, cs_rd_off);
  252. GPMC_SET_ONE(GPMC_CS_CONFIG2, 16, 20, cs_wr_off);
  253. GPMC_SET_ONE(GPMC_CS_CONFIG3, 0, 3, adv_on);
  254. GPMC_SET_ONE(GPMC_CS_CONFIG3, 8, 12, adv_rd_off);
  255. GPMC_SET_ONE(GPMC_CS_CONFIG3, 16, 20, adv_wr_off);
  256. GPMC_SET_ONE(GPMC_CS_CONFIG4, 0, 3, oe_on);
  257. GPMC_SET_ONE(GPMC_CS_CONFIG4, 8, 12, oe_off);
  258. GPMC_SET_ONE(GPMC_CS_CONFIG4, 16, 19, we_on);
  259. GPMC_SET_ONE(GPMC_CS_CONFIG4, 24, 28, we_off);
  260. GPMC_SET_ONE(GPMC_CS_CONFIG5, 0, 4, rd_cycle);
  261. GPMC_SET_ONE(GPMC_CS_CONFIG5, 8, 12, wr_cycle);
  262. GPMC_SET_ONE(GPMC_CS_CONFIG5, 16, 20, access);
  263. GPMC_SET_ONE(GPMC_CS_CONFIG5, 24, 27, page_burst_access);
  264. if (gpmc_capability & GPMC_HAS_WR_DATA_MUX_BUS)
  265. GPMC_SET_ONE(GPMC_CS_CONFIG6, 16, 19, wr_data_mux_bus);
  266. if (gpmc_capability & GPMC_HAS_WR_ACCESS)
  267. GPMC_SET_ONE(GPMC_CS_CONFIG6, 24, 28, wr_access);
  268. /* caller is expected to have initialized CONFIG1 to cover
  269. * at least sync vs async
  270. */
  271. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  272. if (l & (GPMC_CONFIG1_READTYPE_SYNC | GPMC_CONFIG1_WRITETYPE_SYNC)) {
  273. #ifdef DEBUG
  274. printk(KERN_INFO "GPMC CS%d CLK period is %lu ns (div %d)\n",
  275. cs, (div * gpmc_get_fclk_period()) / 1000, div);
  276. #endif
  277. l &= ~0x03;
  278. l |= (div - 1);
  279. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, l);
  280. }
  281. return 0;
  282. }
  283. static void gpmc_cs_enable_mem(int cs, u32 base, u32 size)
  284. {
  285. u32 l;
  286. u32 mask;
  287. mask = (1 << GPMC_SECTION_SHIFT) - size;
  288. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  289. l &= ~0x3f;
  290. l = (base >> GPMC_CHUNK_SHIFT) & 0x3f;
  291. l &= ~(0x0f << 8);
  292. l |= ((mask >> GPMC_CHUNK_SHIFT) & 0x0f) << 8;
  293. l |= GPMC_CONFIG7_CSVALID;
  294. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  295. }
  296. static void gpmc_cs_disable_mem(int cs)
  297. {
  298. u32 l;
  299. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  300. l &= ~GPMC_CONFIG7_CSVALID;
  301. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG7, l);
  302. }
  303. static void gpmc_cs_get_memconf(int cs, u32 *base, u32 *size)
  304. {
  305. u32 l;
  306. u32 mask;
  307. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  308. *base = (l & 0x3f) << GPMC_CHUNK_SHIFT;
  309. mask = (l >> 8) & 0x0f;
  310. *size = (1 << GPMC_SECTION_SHIFT) - (mask << GPMC_CHUNK_SHIFT);
  311. }
  312. static int gpmc_cs_mem_enabled(int cs)
  313. {
  314. u32 l;
  315. l = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG7);
  316. return l & GPMC_CONFIG7_CSVALID;
  317. }
  318. int gpmc_cs_set_reserved(int cs, int reserved)
  319. {
  320. if (cs > GPMC_CS_NUM)
  321. return -ENODEV;
  322. gpmc_cs_map &= ~(1 << cs);
  323. gpmc_cs_map |= (reserved ? 1 : 0) << cs;
  324. return 0;
  325. }
  326. int gpmc_cs_reserved(int cs)
  327. {
  328. if (cs > GPMC_CS_NUM)
  329. return -ENODEV;
  330. return gpmc_cs_map & (1 << cs);
  331. }
  332. static unsigned long gpmc_mem_align(unsigned long size)
  333. {
  334. int order;
  335. size = (size - 1) >> (GPMC_CHUNK_SHIFT - 1);
  336. order = GPMC_CHUNK_SHIFT - 1;
  337. do {
  338. size >>= 1;
  339. order++;
  340. } while (size);
  341. size = 1 << order;
  342. return size;
  343. }
  344. static int gpmc_cs_insert_mem(int cs, unsigned long base, unsigned long size)
  345. {
  346. struct resource *res = &gpmc_cs_mem[cs];
  347. int r;
  348. size = gpmc_mem_align(size);
  349. spin_lock(&gpmc_mem_lock);
  350. res->start = base;
  351. res->end = base + size - 1;
  352. r = request_resource(&gpmc_mem_root, res);
  353. spin_unlock(&gpmc_mem_lock);
  354. return r;
  355. }
  356. static int gpmc_cs_delete_mem(int cs)
  357. {
  358. struct resource *res = &gpmc_cs_mem[cs];
  359. int r;
  360. spin_lock(&gpmc_mem_lock);
  361. r = release_resource(&gpmc_cs_mem[cs]);
  362. res->start = 0;
  363. res->end = 0;
  364. spin_unlock(&gpmc_mem_lock);
  365. return r;
  366. }
  367. int gpmc_cs_request(int cs, unsigned long size, unsigned long *base)
  368. {
  369. struct resource *res = &gpmc_cs_mem[cs];
  370. int r = -1;
  371. if (cs > GPMC_CS_NUM)
  372. return -ENODEV;
  373. size = gpmc_mem_align(size);
  374. if (size > (1 << GPMC_SECTION_SHIFT))
  375. return -ENOMEM;
  376. spin_lock(&gpmc_mem_lock);
  377. if (gpmc_cs_reserved(cs)) {
  378. r = -EBUSY;
  379. goto out;
  380. }
  381. if (gpmc_cs_mem_enabled(cs))
  382. r = adjust_resource(res, res->start & ~(size - 1), size);
  383. if (r < 0)
  384. r = allocate_resource(&gpmc_mem_root, res, size, 0, ~0,
  385. size, NULL, NULL);
  386. if (r < 0)
  387. goto out;
  388. gpmc_cs_enable_mem(cs, res->start, resource_size(res));
  389. *base = res->start;
  390. gpmc_cs_set_reserved(cs, 1);
  391. out:
  392. spin_unlock(&gpmc_mem_lock);
  393. return r;
  394. }
  395. EXPORT_SYMBOL(gpmc_cs_request);
  396. void gpmc_cs_free(int cs)
  397. {
  398. spin_lock(&gpmc_mem_lock);
  399. if (cs >= GPMC_CS_NUM || cs < 0 || !gpmc_cs_reserved(cs)) {
  400. printk(KERN_ERR "Trying to free non-reserved GPMC CS%d\n", cs);
  401. BUG();
  402. spin_unlock(&gpmc_mem_lock);
  403. return;
  404. }
  405. gpmc_cs_disable_mem(cs);
  406. release_resource(&gpmc_cs_mem[cs]);
  407. gpmc_cs_set_reserved(cs, 0);
  408. spin_unlock(&gpmc_mem_lock);
  409. }
  410. EXPORT_SYMBOL(gpmc_cs_free);
  411. /**
  412. * gpmc_cs_configure - write request to configure gpmc
  413. * @cs: chip select number
  414. * @cmd: command type
  415. * @wval: value to write
  416. * @return status of the operation
  417. */
  418. int gpmc_cs_configure(int cs, int cmd, int wval)
  419. {
  420. int err = 0;
  421. u32 regval = 0;
  422. switch (cmd) {
  423. case GPMC_ENABLE_IRQ:
  424. gpmc_write_reg(GPMC_IRQENABLE, wval);
  425. break;
  426. case GPMC_SET_IRQ_STATUS:
  427. gpmc_write_reg(GPMC_IRQSTATUS, wval);
  428. break;
  429. case GPMC_CONFIG_WP:
  430. regval = gpmc_read_reg(GPMC_CONFIG);
  431. if (wval)
  432. regval &= ~GPMC_CONFIG_WRITEPROTECT; /* WP is ON */
  433. else
  434. regval |= GPMC_CONFIG_WRITEPROTECT; /* WP is OFF */
  435. gpmc_write_reg(GPMC_CONFIG, regval);
  436. break;
  437. case GPMC_CONFIG_RDY_BSY:
  438. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  439. if (wval)
  440. regval |= WR_RD_PIN_MONITORING;
  441. else
  442. regval &= ~WR_RD_PIN_MONITORING;
  443. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  444. break;
  445. case GPMC_CONFIG_DEV_SIZE:
  446. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  447. /* clear 2 target bits */
  448. regval &= ~GPMC_CONFIG1_DEVICESIZE(3);
  449. /* set the proper value */
  450. regval |= GPMC_CONFIG1_DEVICESIZE(wval);
  451. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  452. break;
  453. case GPMC_CONFIG_DEV_TYPE:
  454. regval = gpmc_cs_read_reg(cs, GPMC_CS_CONFIG1);
  455. regval |= GPMC_CONFIG1_DEVICETYPE(wval);
  456. if (wval == GPMC_DEVICETYPE_NOR)
  457. regval |= GPMC_CONFIG1_MUXADDDATA;
  458. gpmc_cs_write_reg(cs, GPMC_CS_CONFIG1, regval);
  459. break;
  460. default:
  461. printk(KERN_ERR "gpmc_configure_cs: Not supported\n");
  462. err = -EINVAL;
  463. }
  464. return err;
  465. }
  466. EXPORT_SYMBOL(gpmc_cs_configure);
  467. void gpmc_update_nand_reg(struct gpmc_nand_regs *reg, int cs)
  468. {
  469. int i;
  470. reg->gpmc_status = gpmc_base + GPMC_STATUS;
  471. reg->gpmc_nand_command = gpmc_base + GPMC_CS0_OFFSET +
  472. GPMC_CS_NAND_COMMAND + GPMC_CS_SIZE * cs;
  473. reg->gpmc_nand_address = gpmc_base + GPMC_CS0_OFFSET +
  474. GPMC_CS_NAND_ADDRESS + GPMC_CS_SIZE * cs;
  475. reg->gpmc_nand_data = gpmc_base + GPMC_CS0_OFFSET +
  476. GPMC_CS_NAND_DATA + GPMC_CS_SIZE * cs;
  477. reg->gpmc_prefetch_config1 = gpmc_base + GPMC_PREFETCH_CONFIG1;
  478. reg->gpmc_prefetch_config2 = gpmc_base + GPMC_PREFETCH_CONFIG2;
  479. reg->gpmc_prefetch_control = gpmc_base + GPMC_PREFETCH_CONTROL;
  480. reg->gpmc_prefetch_status = gpmc_base + GPMC_PREFETCH_STATUS;
  481. reg->gpmc_ecc_config = gpmc_base + GPMC_ECC_CONFIG;
  482. reg->gpmc_ecc_control = gpmc_base + GPMC_ECC_CONTROL;
  483. reg->gpmc_ecc_size_config = gpmc_base + GPMC_ECC_SIZE_CONFIG;
  484. reg->gpmc_ecc1_result = gpmc_base + GPMC_ECC1_RESULT;
  485. for (i = 0; i < GPMC_BCH_NUM_REMAINDER; i++) {
  486. reg->gpmc_bch_result0[i] = gpmc_base + GPMC_ECC_BCH_RESULT_0 +
  487. GPMC_BCH_SIZE * i;
  488. reg->gpmc_bch_result1[i] = gpmc_base + GPMC_ECC_BCH_RESULT_1 +
  489. GPMC_BCH_SIZE * i;
  490. reg->gpmc_bch_result2[i] = gpmc_base + GPMC_ECC_BCH_RESULT_2 +
  491. GPMC_BCH_SIZE * i;
  492. reg->gpmc_bch_result3[i] = gpmc_base + GPMC_ECC_BCH_RESULT_3 +
  493. GPMC_BCH_SIZE * i;
  494. }
  495. }
  496. int gpmc_get_client_irq(unsigned irq_config)
  497. {
  498. int i;
  499. if (hweight32(irq_config) > 1)
  500. return 0;
  501. for (i = 0; i < GPMC_NR_IRQ; i++)
  502. if (gpmc_client_irq[i].bitmask & irq_config)
  503. return gpmc_client_irq[i].irq;
  504. return 0;
  505. }
  506. static int gpmc_irq_endis(unsigned irq, bool endis)
  507. {
  508. int i;
  509. u32 regval;
  510. for (i = 0; i < GPMC_NR_IRQ; i++)
  511. if (irq == gpmc_client_irq[i].irq) {
  512. regval = gpmc_read_reg(GPMC_IRQENABLE);
  513. if (endis)
  514. regval |= gpmc_client_irq[i].bitmask;
  515. else
  516. regval &= ~gpmc_client_irq[i].bitmask;
  517. gpmc_write_reg(GPMC_IRQENABLE, regval);
  518. break;
  519. }
  520. return 0;
  521. }
  522. static void gpmc_irq_disable(struct irq_data *p)
  523. {
  524. gpmc_irq_endis(p->irq, false);
  525. }
  526. static void gpmc_irq_enable(struct irq_data *p)
  527. {
  528. gpmc_irq_endis(p->irq, true);
  529. }
  530. static void gpmc_irq_noop(struct irq_data *data) { }
  531. static unsigned int gpmc_irq_noop_ret(struct irq_data *data) { return 0; }
  532. static int gpmc_setup_irq(void)
  533. {
  534. int i;
  535. u32 regval;
  536. if (!gpmc_irq)
  537. return -EINVAL;
  538. gpmc_irq_start = irq_alloc_descs(-1, 0, GPMC_NR_IRQ, 0);
  539. if (IS_ERR_VALUE(gpmc_irq_start)) {
  540. pr_err("irq_alloc_descs failed\n");
  541. return gpmc_irq_start;
  542. }
  543. gpmc_irq_chip.name = "gpmc";
  544. gpmc_irq_chip.irq_startup = gpmc_irq_noop_ret;
  545. gpmc_irq_chip.irq_enable = gpmc_irq_enable;
  546. gpmc_irq_chip.irq_disable = gpmc_irq_disable;
  547. gpmc_irq_chip.irq_shutdown = gpmc_irq_noop;
  548. gpmc_irq_chip.irq_ack = gpmc_irq_noop;
  549. gpmc_irq_chip.irq_mask = gpmc_irq_noop;
  550. gpmc_irq_chip.irq_unmask = gpmc_irq_noop;
  551. gpmc_client_irq[0].bitmask = GPMC_IRQ_FIFOEVENTENABLE;
  552. gpmc_client_irq[1].bitmask = GPMC_IRQ_COUNT_EVENT;
  553. for (i = 0; i < GPMC_NR_IRQ; i++) {
  554. gpmc_client_irq[i].irq = gpmc_irq_start + i;
  555. irq_set_chip_and_handler(gpmc_client_irq[i].irq,
  556. &gpmc_irq_chip, handle_simple_irq);
  557. set_irq_flags(gpmc_client_irq[i].irq,
  558. IRQF_VALID | IRQF_NOAUTOEN);
  559. }
  560. /* Disable interrupts */
  561. gpmc_write_reg(GPMC_IRQENABLE, 0);
  562. /* clear interrupts */
  563. regval = gpmc_read_reg(GPMC_IRQSTATUS);
  564. gpmc_write_reg(GPMC_IRQSTATUS, regval);
  565. return request_irq(gpmc_irq, gpmc_handle_irq, 0, "gpmc", NULL);
  566. }
  567. static __devexit int gpmc_free_irq(void)
  568. {
  569. int i;
  570. if (gpmc_irq)
  571. free_irq(gpmc_irq, NULL);
  572. for (i = 0; i < GPMC_NR_IRQ; i++) {
  573. irq_set_handler(gpmc_client_irq[i].irq, NULL);
  574. irq_set_chip(gpmc_client_irq[i].irq, &no_irq_chip);
  575. irq_modify_status(gpmc_client_irq[i].irq, 0, 0);
  576. }
  577. irq_free_descs(gpmc_irq_start, GPMC_NR_IRQ);
  578. return 0;
  579. }
  580. static void __devexit gpmc_mem_exit(void)
  581. {
  582. int cs;
  583. for (cs = 0; cs < GPMC_CS_NUM; cs++) {
  584. if (!gpmc_cs_mem_enabled(cs))
  585. continue;
  586. gpmc_cs_delete_mem(cs);
  587. }
  588. }
  589. static void __devinit gpmc_mem_init(void)
  590. {
  591. int cs;
  592. unsigned long boot_rom_space = 0;
  593. /* never allocate the first page, to facilitate bug detection;
  594. * even if we didn't boot from ROM.
  595. */
  596. boot_rom_space = BOOT_ROM_SPACE;
  597. /* In apollon the CS0 is mapped as 0x0000 0000 */
  598. if (machine_is_omap_apollon())
  599. boot_rom_space = 0;
  600. gpmc_mem_root.start = GPMC_MEM_START + boot_rom_space;
  601. gpmc_mem_root.end = GPMC_MEM_END;
  602. /* Reserve all regions that has been set up by bootloader */
  603. for (cs = 0; cs < GPMC_CS_NUM; cs++) {
  604. u32 base, size;
  605. if (!gpmc_cs_mem_enabled(cs))
  606. continue;
  607. gpmc_cs_get_memconf(cs, &base, &size);
  608. if (gpmc_cs_insert_mem(cs, base, size) < 0)
  609. BUG();
  610. }
  611. }
  612. static __devinit int gpmc_probe(struct platform_device *pdev)
  613. {
  614. u32 l;
  615. struct resource *res;
  616. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  617. if (res == NULL)
  618. return -ENOENT;
  619. phys_base = res->start;
  620. mem_size = resource_size(res);
  621. gpmc_base = devm_request_and_ioremap(&pdev->dev, res);
  622. if (!gpmc_base) {
  623. dev_err(&pdev->dev, "error: request memory / ioremap\n");
  624. return -EADDRNOTAVAIL;
  625. }
  626. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  627. if (res == NULL)
  628. dev_warn(&pdev->dev, "Failed to get resource: irq\n");
  629. else
  630. gpmc_irq = res->start;
  631. gpmc_l3_clk = clk_get(&pdev->dev, "fck");
  632. if (IS_ERR(gpmc_l3_clk)) {
  633. dev_err(&pdev->dev, "error: clk_get\n");
  634. gpmc_irq = 0;
  635. return PTR_ERR(gpmc_l3_clk);
  636. }
  637. clk_prepare_enable(gpmc_l3_clk);
  638. gpmc_dev = &pdev->dev;
  639. l = gpmc_read_reg(GPMC_REVISION);
  640. if (GPMC_REVISION_MAJOR(l) > 0x4)
  641. gpmc_capability = GPMC_HAS_WR_ACCESS | GPMC_HAS_WR_DATA_MUX_BUS;
  642. dev_info(gpmc_dev, "GPMC revision %d.%d\n", GPMC_REVISION_MAJOR(l),
  643. GPMC_REVISION_MINOR(l));
  644. gpmc_mem_init();
  645. if (IS_ERR_VALUE(gpmc_setup_irq()))
  646. dev_warn(gpmc_dev, "gpmc_setup_irq failed\n");
  647. return 0;
  648. }
  649. static __devexit int gpmc_remove(struct platform_device *pdev)
  650. {
  651. gpmc_free_irq();
  652. gpmc_mem_exit();
  653. gpmc_dev = NULL;
  654. return 0;
  655. }
  656. static struct platform_driver gpmc_driver = {
  657. .probe = gpmc_probe,
  658. .remove = __devexit_p(gpmc_remove),
  659. .driver = {
  660. .name = DEVICE_NAME,
  661. .owner = THIS_MODULE,
  662. },
  663. };
  664. static __init int gpmc_init(void)
  665. {
  666. return platform_driver_register(&gpmc_driver);
  667. }
  668. static __exit void gpmc_exit(void)
  669. {
  670. platform_driver_unregister(&gpmc_driver);
  671. }
  672. postcore_initcall(gpmc_init);
  673. module_exit(gpmc_exit);
  674. static int __init omap_gpmc_init(void)
  675. {
  676. struct omap_hwmod *oh;
  677. struct platform_device *pdev;
  678. char *oh_name = "gpmc";
  679. oh = omap_hwmod_lookup(oh_name);
  680. if (!oh) {
  681. pr_err("Could not look up %s\n", oh_name);
  682. return -ENODEV;
  683. }
  684. pdev = omap_device_build(DEVICE_NAME, -1, oh, NULL, 0, NULL, 0, 0);
  685. WARN(IS_ERR(pdev), "could not build omap_device for %s\n", oh_name);
  686. return IS_ERR(pdev) ? PTR_ERR(pdev) : 0;
  687. }
  688. postcore_initcall(omap_gpmc_init);
  689. static irqreturn_t gpmc_handle_irq(int irq, void *dev)
  690. {
  691. int i;
  692. u32 regval;
  693. regval = gpmc_read_reg(GPMC_IRQSTATUS);
  694. if (!regval)
  695. return IRQ_NONE;
  696. for (i = 0; i < GPMC_NR_IRQ; i++)
  697. if (regval & gpmc_client_irq[i].bitmask)
  698. generic_handle_irq(gpmc_client_irq[i].irq);
  699. gpmc_write_reg(GPMC_IRQSTATUS, regval);
  700. return IRQ_HANDLED;
  701. }
  702. #ifdef CONFIG_ARCH_OMAP3
  703. static struct omap3_gpmc_regs gpmc_context;
  704. void omap3_gpmc_save_context(void)
  705. {
  706. int i;
  707. gpmc_context.sysconfig = gpmc_read_reg(GPMC_SYSCONFIG);
  708. gpmc_context.irqenable = gpmc_read_reg(GPMC_IRQENABLE);
  709. gpmc_context.timeout_ctrl = gpmc_read_reg(GPMC_TIMEOUT_CONTROL);
  710. gpmc_context.config = gpmc_read_reg(GPMC_CONFIG);
  711. gpmc_context.prefetch_config1 = gpmc_read_reg(GPMC_PREFETCH_CONFIG1);
  712. gpmc_context.prefetch_config2 = gpmc_read_reg(GPMC_PREFETCH_CONFIG2);
  713. gpmc_context.prefetch_control = gpmc_read_reg(GPMC_PREFETCH_CONTROL);
  714. for (i = 0; i < GPMC_CS_NUM; i++) {
  715. gpmc_context.cs_context[i].is_valid = gpmc_cs_mem_enabled(i);
  716. if (gpmc_context.cs_context[i].is_valid) {
  717. gpmc_context.cs_context[i].config1 =
  718. gpmc_cs_read_reg(i, GPMC_CS_CONFIG1);
  719. gpmc_context.cs_context[i].config2 =
  720. gpmc_cs_read_reg(i, GPMC_CS_CONFIG2);
  721. gpmc_context.cs_context[i].config3 =
  722. gpmc_cs_read_reg(i, GPMC_CS_CONFIG3);
  723. gpmc_context.cs_context[i].config4 =
  724. gpmc_cs_read_reg(i, GPMC_CS_CONFIG4);
  725. gpmc_context.cs_context[i].config5 =
  726. gpmc_cs_read_reg(i, GPMC_CS_CONFIG5);
  727. gpmc_context.cs_context[i].config6 =
  728. gpmc_cs_read_reg(i, GPMC_CS_CONFIG6);
  729. gpmc_context.cs_context[i].config7 =
  730. gpmc_cs_read_reg(i, GPMC_CS_CONFIG7);
  731. }
  732. }
  733. }
  734. void omap3_gpmc_restore_context(void)
  735. {
  736. int i;
  737. gpmc_write_reg(GPMC_SYSCONFIG, gpmc_context.sysconfig);
  738. gpmc_write_reg(GPMC_IRQENABLE, gpmc_context.irqenable);
  739. gpmc_write_reg(GPMC_TIMEOUT_CONTROL, gpmc_context.timeout_ctrl);
  740. gpmc_write_reg(GPMC_CONFIG, gpmc_context.config);
  741. gpmc_write_reg(GPMC_PREFETCH_CONFIG1, gpmc_context.prefetch_config1);
  742. gpmc_write_reg(GPMC_PREFETCH_CONFIG2, gpmc_context.prefetch_config2);
  743. gpmc_write_reg(GPMC_PREFETCH_CONTROL, gpmc_context.prefetch_control);
  744. for (i = 0; i < GPMC_CS_NUM; i++) {
  745. if (gpmc_context.cs_context[i].is_valid) {
  746. gpmc_cs_write_reg(i, GPMC_CS_CONFIG1,
  747. gpmc_context.cs_context[i].config1);
  748. gpmc_cs_write_reg(i, GPMC_CS_CONFIG2,
  749. gpmc_context.cs_context[i].config2);
  750. gpmc_cs_write_reg(i, GPMC_CS_CONFIG3,
  751. gpmc_context.cs_context[i].config3);
  752. gpmc_cs_write_reg(i, GPMC_CS_CONFIG4,
  753. gpmc_context.cs_context[i].config4);
  754. gpmc_cs_write_reg(i, GPMC_CS_CONFIG5,
  755. gpmc_context.cs_context[i].config5);
  756. gpmc_cs_write_reg(i, GPMC_CS_CONFIG6,
  757. gpmc_context.cs_context[i].config6);
  758. gpmc_cs_write_reg(i, GPMC_CS_CONFIG7,
  759. gpmc_context.cs_context[i].config7);
  760. }
  761. }
  762. }
  763. #endif /* CONFIG_ARCH_OMAP3 */