pci.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068
  1. /******************************************************************************
  2. *
  3. * Copyright(c) 2009-2010 Realtek Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of version 2 of the GNU General Public License as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc.,
  16. * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called LICENSE.
  20. *
  21. * Contact Information:
  22. * wlanfae <wlanfae@realtek.com>
  23. * Realtek Corporation, No. 2, Innovation Road II, Hsinchu Science Park,
  24. * Hsinchu 300, Taiwan.
  25. *
  26. * Larry Finger <Larry.Finger@lwfinger.net>
  27. *
  28. *****************************************************************************/
  29. #include "core.h"
  30. #include "wifi.h"
  31. #include "pci.h"
  32. #include "base.h"
  33. #include "ps.h"
  34. #include "efuse.h"
  35. static const u16 pcibridge_vendors[PCI_BRIDGE_VENDOR_MAX] = {
  36. INTEL_VENDOR_ID,
  37. ATI_VENDOR_ID,
  38. AMD_VENDOR_ID,
  39. SIS_VENDOR_ID
  40. };
  41. static const u8 ac_to_hwq[] = {
  42. VO_QUEUE,
  43. VI_QUEUE,
  44. BE_QUEUE,
  45. BK_QUEUE
  46. };
  47. static u8 _rtl_mac_to_hwqueue(struct ieee80211_hw *hw,
  48. struct sk_buff *skb)
  49. {
  50. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  51. __le16 fc = rtl_get_fc(skb);
  52. u8 queue_index = skb_get_queue_mapping(skb);
  53. if (unlikely(ieee80211_is_beacon(fc)))
  54. return BEACON_QUEUE;
  55. if (ieee80211_is_mgmt(fc))
  56. return MGNT_QUEUE;
  57. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  58. if (ieee80211_is_nullfunc(fc))
  59. return HIGH_QUEUE;
  60. return ac_to_hwq[queue_index];
  61. }
  62. /* Update PCI dependent default settings*/
  63. static void _rtl_pci_update_default_setting(struct ieee80211_hw *hw)
  64. {
  65. struct rtl_priv *rtlpriv = rtl_priv(hw);
  66. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  67. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  68. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  69. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  70. u8 init_aspm;
  71. ppsc->reg_rfps_level = 0;
  72. ppsc->support_aspm = 0;
  73. /*Update PCI ASPM setting */
  74. ppsc->const_amdpci_aspm = rtlpci->const_amdpci_aspm;
  75. switch (rtlpci->const_pci_aspm) {
  76. case 0:
  77. /*No ASPM */
  78. break;
  79. case 1:
  80. /*ASPM dynamically enabled/disable. */
  81. ppsc->reg_rfps_level |= RT_RF_LPS_LEVEL_ASPM;
  82. break;
  83. case 2:
  84. /*ASPM with Clock Req dynamically enabled/disable. */
  85. ppsc->reg_rfps_level |= (RT_RF_LPS_LEVEL_ASPM |
  86. RT_RF_OFF_LEVL_CLK_REQ);
  87. break;
  88. case 3:
  89. /*
  90. * Always enable ASPM and Clock Req
  91. * from initialization to halt.
  92. * */
  93. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM);
  94. ppsc->reg_rfps_level |= (RT_RF_PS_LEVEL_ALWAYS_ASPM |
  95. RT_RF_OFF_LEVL_CLK_REQ);
  96. break;
  97. case 4:
  98. /*
  99. * Always enable ASPM without Clock Req
  100. * from initialization to halt.
  101. * */
  102. ppsc->reg_rfps_level &= ~(RT_RF_LPS_LEVEL_ASPM |
  103. RT_RF_OFF_LEVL_CLK_REQ);
  104. ppsc->reg_rfps_level |= RT_RF_PS_LEVEL_ALWAYS_ASPM;
  105. break;
  106. }
  107. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  108. /*Update Radio OFF setting */
  109. switch (rtlpci->const_hwsw_rfoff_d3) {
  110. case 1:
  111. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  112. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  113. break;
  114. case 2:
  115. if (ppsc->reg_rfps_level & RT_RF_LPS_LEVEL_ASPM)
  116. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_ASPM;
  117. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_HALT_NIC;
  118. break;
  119. case 3:
  120. ppsc->reg_rfps_level |= RT_RF_OFF_LEVL_PCI_D3;
  121. break;
  122. }
  123. /*Set HW definition to determine if it supports ASPM. */
  124. switch (rtlpci->const_support_pciaspm) {
  125. case 0:{
  126. /*Not support ASPM. */
  127. bool support_aspm = false;
  128. ppsc->support_aspm = support_aspm;
  129. break;
  130. }
  131. case 1:{
  132. /*Support ASPM. */
  133. bool support_aspm = true;
  134. bool support_backdoor = true;
  135. ppsc->support_aspm = support_aspm;
  136. /*if (priv->oem_id == RT_CID_TOSHIBA &&
  137. !priv->ndis_adapter.amd_l1_patch)
  138. support_backdoor = false; */
  139. ppsc->support_backdoor = support_backdoor;
  140. break;
  141. }
  142. case 2:
  143. /*ASPM value set by chipset. */
  144. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL) {
  145. bool support_aspm = true;
  146. ppsc->support_aspm = support_aspm;
  147. }
  148. break;
  149. default:
  150. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  151. ("switch case not process\n"));
  152. break;
  153. }
  154. /* toshiba aspm issue, toshiba will set aspm selfly
  155. * so we should not set aspm in driver */
  156. pci_read_config_byte(rtlpci->pdev, 0x80, &init_aspm);
  157. if (rtlpriv->rtlhal.hw_type == HARDWARE_TYPE_RTL8192SE &&
  158. init_aspm == 0x43)
  159. ppsc->support_aspm = false;
  160. }
  161. static bool _rtl_pci_platform_switch_device_pci_aspm(
  162. struct ieee80211_hw *hw,
  163. u8 value)
  164. {
  165. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  166. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  167. if (rtlhal->hw_type != HARDWARE_TYPE_RTL8192SE)
  168. value |= 0x40;
  169. pci_write_config_byte(rtlpci->pdev, 0x80, value);
  170. return false;
  171. }
  172. /*When we set 0x01 to enable clk request. Set 0x0 to disable clk req.*/
  173. static bool _rtl_pci_switch_clk_req(struct ieee80211_hw *hw, u8 value)
  174. {
  175. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  176. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  177. pci_write_config_byte(rtlpci->pdev, 0x81, value);
  178. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE)
  179. udelay(100);
  180. return true;
  181. }
  182. /*Disable RTL8192SE ASPM & Disable Pci Bridge ASPM*/
  183. static void rtl_pci_disable_aspm(struct ieee80211_hw *hw)
  184. {
  185. struct rtl_priv *rtlpriv = rtl_priv(hw);
  186. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  187. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  188. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  189. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  190. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  191. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  192. /*Retrieve original configuration settings. */
  193. u8 linkctrl_reg = pcipriv->ndis_adapter.linkctrl_reg;
  194. u16 pcibridge_linkctrlreg = pcipriv->ndis_adapter.
  195. pcibridge_linkctrlreg;
  196. u16 aspmlevel = 0;
  197. u8 tmp_u1b = 0;
  198. if (!ppsc->support_aspm)
  199. return;
  200. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  201. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  202. ("PCI(Bridge) UNKNOWN.\n"));
  203. return;
  204. }
  205. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  206. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  207. _rtl_pci_switch_clk_req(hw, 0x0);
  208. }
  209. /*for promising device will in L0 state after an I/O. */
  210. pci_read_config_byte(rtlpci->pdev, 0x80, &tmp_u1b);
  211. /*Set corresponding value. */
  212. aspmlevel |= BIT(0) | BIT(1);
  213. linkctrl_reg &= ~aspmlevel;
  214. pcibridge_linkctrlreg &= ~(BIT(0) | BIT(1));
  215. _rtl_pci_platform_switch_device_pci_aspm(hw, linkctrl_reg);
  216. udelay(50);
  217. /*4 Disable Pci Bridge ASPM */
  218. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  219. pcicfg_addrport + (num4bytes << 2));
  220. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, pcibridge_linkctrlreg);
  221. udelay(50);
  222. }
  223. /*
  224. *Enable RTL8192SE ASPM & Enable Pci Bridge ASPM for
  225. *power saving We should follow the sequence to enable
  226. *RTL8192SE first then enable Pci Bridge ASPM
  227. *or the system will show bluescreen.
  228. */
  229. static void rtl_pci_enable_aspm(struct ieee80211_hw *hw)
  230. {
  231. struct rtl_priv *rtlpriv = rtl_priv(hw);
  232. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  233. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  234. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  235. u8 pcibridge_busnum = pcipriv->ndis_adapter.pcibridge_busnum;
  236. u8 pcibridge_devnum = pcipriv->ndis_adapter.pcibridge_devnum;
  237. u8 pcibridge_funcnum = pcipriv->ndis_adapter.pcibridge_funcnum;
  238. u8 pcibridge_vendor = pcipriv->ndis_adapter.pcibridge_vendor;
  239. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  240. u8 num4bytes = pcipriv->ndis_adapter.num4bytes;
  241. u16 aspmlevel;
  242. u8 u_pcibridge_aspmsetting;
  243. u8 u_device_aspmsetting;
  244. if (!ppsc->support_aspm)
  245. return;
  246. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_UNKNOWN) {
  247. RT_TRACE(rtlpriv, COMP_POWER, DBG_TRACE,
  248. ("PCI(Bridge) UNKNOWN.\n"));
  249. return;
  250. }
  251. /*4 Enable Pci Bridge ASPM */
  252. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  253. pcicfg_addrport + (num4bytes << 2));
  254. u_pcibridge_aspmsetting =
  255. pcipriv->ndis_adapter.pcibridge_linkctrlreg |
  256. rtlpci->const_hostpci_aspm_setting;
  257. if (pcibridge_vendor == PCI_BRIDGE_VENDOR_INTEL)
  258. u_pcibridge_aspmsetting &= ~BIT(0);
  259. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, u_pcibridge_aspmsetting);
  260. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  261. ("PlatformEnableASPM():PciBridge busnumber[%x], "
  262. "DevNumbe[%x], funcnumber[%x], Write reg[%x] = %x\n",
  263. pcibridge_busnum, pcibridge_devnum, pcibridge_funcnum,
  264. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10),
  265. u_pcibridge_aspmsetting));
  266. udelay(50);
  267. /*Get ASPM level (with/without Clock Req) */
  268. aspmlevel = rtlpci->const_devicepci_aspm_setting;
  269. u_device_aspmsetting = pcipriv->ndis_adapter.linkctrl_reg;
  270. /*_rtl_pci_platform_switch_device_pci_aspm(dev,*/
  271. /*(priv->ndis_adapter.linkctrl_reg | ASPMLevel)); */
  272. u_device_aspmsetting |= aspmlevel;
  273. _rtl_pci_platform_switch_device_pci_aspm(hw, u_device_aspmsetting);
  274. if (ppsc->reg_rfps_level & RT_RF_OFF_LEVL_CLK_REQ) {
  275. _rtl_pci_switch_clk_req(hw, (ppsc->reg_rfps_level &
  276. RT_RF_OFF_LEVL_CLK_REQ) ? 1 : 0);
  277. RT_SET_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_CLK_REQ);
  278. }
  279. udelay(100);
  280. }
  281. static bool rtl_pci_get_amd_l1_patch(struct ieee80211_hw *hw)
  282. {
  283. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  284. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  285. bool status = false;
  286. u8 offset_e0;
  287. unsigned offset_e4;
  288. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  289. pcicfg_addrport + 0xE0);
  290. rtl_pci_raw_write_port_uchar(PCI_CONF_DATA, 0xA0);
  291. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  292. pcicfg_addrport + 0xE0);
  293. rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &offset_e0);
  294. if (offset_e0 == 0xA0) {
  295. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  296. pcicfg_addrport + 0xE4);
  297. rtl_pci_raw_read_port_ulong(PCI_CONF_DATA, &offset_e4);
  298. if (offset_e4 & BIT(23))
  299. status = true;
  300. }
  301. return status;
  302. }
  303. static void rtl_pci_get_linkcontrol_field(struct ieee80211_hw *hw)
  304. {
  305. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  306. u8 capabilityoffset = pcipriv->ndis_adapter.pcibridge_pciehdr_offset;
  307. u32 pcicfg_addrport = pcipriv->ndis_adapter.pcicfg_addrport;
  308. u8 linkctrl_reg;
  309. u8 num4bbytes;
  310. num4bbytes = (capabilityoffset + 0x10) / 4;
  311. /*Read Link Control Register */
  312. rtl_pci_raw_write_port_ulong(PCI_CONF_ADDRESS,
  313. pcicfg_addrport + (num4bbytes << 2));
  314. rtl_pci_raw_read_port_uchar(PCI_CONF_DATA, &linkctrl_reg);
  315. pcipriv->ndis_adapter.pcibridge_linkctrlreg = linkctrl_reg;
  316. }
  317. static void rtl_pci_parse_configuration(struct pci_dev *pdev,
  318. struct ieee80211_hw *hw)
  319. {
  320. struct rtl_priv *rtlpriv = rtl_priv(hw);
  321. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  322. u8 tmp;
  323. int pos;
  324. u8 linkctrl_reg;
  325. /*Link Control Register */
  326. pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
  327. pci_read_config_byte(pdev, pos + PCI_EXP_LNKCTL, &linkctrl_reg);
  328. pcipriv->ndis_adapter.linkctrl_reg = linkctrl_reg;
  329. RT_TRACE(rtlpriv, COMP_INIT, DBG_TRACE,
  330. ("Link Control Register =%x\n",
  331. pcipriv->ndis_adapter.linkctrl_reg));
  332. pci_read_config_byte(pdev, 0x98, &tmp);
  333. tmp |= BIT(4);
  334. pci_write_config_byte(pdev, 0x98, tmp);
  335. tmp = 0x17;
  336. pci_write_config_byte(pdev, 0x70f, tmp);
  337. }
  338. static void rtl_pci_init_aspm(struct ieee80211_hw *hw)
  339. {
  340. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  341. _rtl_pci_update_default_setting(hw);
  342. if (ppsc->reg_rfps_level & RT_RF_PS_LEVEL_ALWAYS_ASPM) {
  343. /*Always enable ASPM & Clock Req. */
  344. rtl_pci_enable_aspm(hw);
  345. RT_SET_PS_LEVEL(ppsc, RT_RF_PS_LEVEL_ALWAYS_ASPM);
  346. }
  347. }
  348. static void _rtl_pci_io_handler_init(struct device *dev,
  349. struct ieee80211_hw *hw)
  350. {
  351. struct rtl_priv *rtlpriv = rtl_priv(hw);
  352. rtlpriv->io.dev = dev;
  353. rtlpriv->io.write8_async = pci_write8_async;
  354. rtlpriv->io.write16_async = pci_write16_async;
  355. rtlpriv->io.write32_async = pci_write32_async;
  356. rtlpriv->io.read8_sync = pci_read8_sync;
  357. rtlpriv->io.read16_sync = pci_read16_sync;
  358. rtlpriv->io.read32_sync = pci_read32_sync;
  359. }
  360. static void _rtl_pci_io_handler_release(struct ieee80211_hw *hw)
  361. {
  362. }
  363. static bool _rtl_update_earlymode_info(struct ieee80211_hw *hw,
  364. struct sk_buff *skb, struct rtl_tcb_desc *tcb_desc, u8 tid)
  365. {
  366. struct rtl_priv *rtlpriv = rtl_priv(hw);
  367. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  368. u8 additionlen = FCS_LEN;
  369. struct sk_buff *next_skb;
  370. /* here open is 4, wep/tkip is 8, aes is 12*/
  371. if (info->control.hw_key)
  372. additionlen += info->control.hw_key->icv_len;
  373. /* The most skb num is 6 */
  374. tcb_desc->empkt_num = 0;
  375. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  376. skb_queue_walk(&rtlpriv->mac80211.skb_waitq[tid], next_skb) {
  377. struct ieee80211_tx_info *next_info;
  378. next_info = IEEE80211_SKB_CB(next_skb);
  379. if (next_info->flags & IEEE80211_TX_CTL_AMPDU) {
  380. tcb_desc->empkt_len[tcb_desc->empkt_num] =
  381. next_skb->len + additionlen;
  382. tcb_desc->empkt_num++;
  383. } else {
  384. break;
  385. }
  386. if (skb_queue_is_last(&rtlpriv->mac80211.skb_waitq[tid],
  387. next_skb))
  388. break;
  389. if (tcb_desc->empkt_num >= 5)
  390. break;
  391. }
  392. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  393. return true;
  394. }
  395. /* just for early mode now */
  396. static void _rtl_pci_tx_chk_waitq(struct ieee80211_hw *hw)
  397. {
  398. struct rtl_priv *rtlpriv = rtl_priv(hw);
  399. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  400. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  401. struct sk_buff *skb = NULL;
  402. struct ieee80211_tx_info *info = NULL;
  403. int tid; /* should be int */
  404. if (!rtlpriv->rtlhal.earlymode_enable)
  405. return;
  406. /* we juse use em for BE/BK/VI/VO */
  407. for (tid = 7; tid >= 0; tid--) {
  408. u8 hw_queue = ac_to_hwq[rtl_tid_to_ac(hw, tid)];
  409. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[hw_queue];
  410. while (!mac->act_scanning &&
  411. rtlpriv->psc.rfpwr_state == ERFON) {
  412. struct rtl_tcb_desc tcb_desc;
  413. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  414. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  415. if (!skb_queue_empty(&mac->skb_waitq[tid]) &&
  416. (ring->entries - skb_queue_len(&ring->queue) > 5)) {
  417. skb = skb_dequeue(&mac->skb_waitq[tid]);
  418. } else {
  419. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  420. break;
  421. }
  422. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  423. /* Some macaddr can't do early mode. like
  424. * multicast/broadcast/no_qos data */
  425. info = IEEE80211_SKB_CB(skb);
  426. if (info->flags & IEEE80211_TX_CTL_AMPDU)
  427. _rtl_update_earlymode_info(hw, skb,
  428. &tcb_desc, tid);
  429. rtlpriv->intf_ops->adapter_tx(hw, skb, &tcb_desc);
  430. }
  431. }
  432. }
  433. static void _rtl_pci_tx_isr(struct ieee80211_hw *hw, int prio)
  434. {
  435. struct rtl_priv *rtlpriv = rtl_priv(hw);
  436. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  437. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  438. while (skb_queue_len(&ring->queue)) {
  439. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  440. struct sk_buff *skb;
  441. struct ieee80211_tx_info *info;
  442. __le16 fc;
  443. u8 tid;
  444. u8 own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) entry, true,
  445. HW_DESC_OWN);
  446. /*
  447. *beacon packet will only use the first
  448. *descriptor defautly,and the own may not
  449. *be cleared by the hardware
  450. */
  451. if (own)
  452. return;
  453. ring->idx = (ring->idx + 1) % ring->entries;
  454. skb = __skb_dequeue(&ring->queue);
  455. pci_unmap_single(rtlpci->pdev,
  456. rtlpriv->cfg->ops->
  457. get_desc((u8 *) entry, true,
  458. HW_DESC_TXBUFF_ADDR),
  459. skb->len, PCI_DMA_TODEVICE);
  460. /* remove early mode header */
  461. if (rtlpriv->rtlhal.earlymode_enable)
  462. skb_pull(skb, EM_HDR_LEN);
  463. RT_TRACE(rtlpriv, (COMP_INTR | COMP_SEND), DBG_TRACE,
  464. ("new ring->idx:%d, "
  465. "free: skb_queue_len:%d, free: seq:%x\n",
  466. ring->idx,
  467. skb_queue_len(&ring->queue),
  468. *(u16 *) (skb->data + 22)));
  469. if (prio == TXCMD_QUEUE) {
  470. dev_kfree_skb(skb);
  471. goto tx_status_ok;
  472. }
  473. /* for sw LPS, just after NULL skb send out, we can
  474. * sure AP kown we are sleeped, our we should not let
  475. * rf to sleep*/
  476. fc = rtl_get_fc(skb);
  477. if (ieee80211_is_nullfunc(fc)) {
  478. if (ieee80211_has_pm(fc)) {
  479. rtlpriv->mac80211.offchan_deley = true;
  480. rtlpriv->psc.state_inap = 1;
  481. } else {
  482. rtlpriv->psc.state_inap = 0;
  483. }
  484. }
  485. /* update tid tx pkt num */
  486. tid = rtl_get_tid(skb);
  487. if (tid <= 7)
  488. rtlpriv->link_info.tidtx_inperiod[tid]++;
  489. info = IEEE80211_SKB_CB(skb);
  490. ieee80211_tx_info_clear_status(info);
  491. info->flags |= IEEE80211_TX_STAT_ACK;
  492. /*info->status.rates[0].count = 1; */
  493. ieee80211_tx_status_irqsafe(hw, skb);
  494. if ((ring->entries - skb_queue_len(&ring->queue))
  495. == 2) {
  496. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  497. ("more desc left, wake"
  498. "skb_queue@%d,ring->idx = %d,"
  499. "skb_queue_len = 0x%d\n",
  500. prio, ring->idx,
  501. skb_queue_len(&ring->queue)));
  502. ieee80211_wake_queue(hw,
  503. skb_get_queue_mapping
  504. (skb));
  505. }
  506. tx_status_ok:
  507. skb = NULL;
  508. }
  509. if (((rtlpriv->link_info.num_rx_inperiod +
  510. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  511. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  512. tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
  513. }
  514. }
  515. static void _rtl_pci_rx_interrupt(struct ieee80211_hw *hw)
  516. {
  517. struct rtl_priv *rtlpriv = rtl_priv(hw);
  518. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  519. int rx_queue_idx = RTL_PCI_RX_MPDU_QUEUE;
  520. struct ieee80211_rx_status rx_status = { 0 };
  521. unsigned int count = rtlpci->rxringcount;
  522. u8 own;
  523. u8 tmp_one;
  524. u32 bufferaddress;
  525. bool unicast = false;
  526. struct rtl_stats stats = {
  527. .signal = 0,
  528. .noise = -98,
  529. .rate = 0,
  530. };
  531. int index = rtlpci->rx_ring[rx_queue_idx].idx;
  532. /*RX NORMAL PKT */
  533. while (count--) {
  534. /*rx descriptor */
  535. struct rtl_rx_desc *pdesc = &rtlpci->rx_ring[rx_queue_idx].desc[
  536. index];
  537. /*rx pkt */
  538. struct sk_buff *skb = rtlpci->rx_ring[rx_queue_idx].rx_buf[
  539. index];
  540. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  541. false, HW_DESC_OWN);
  542. if (own) {
  543. /*wait data to be filled by hardware */
  544. break;
  545. } else {
  546. struct ieee80211_hdr *hdr;
  547. __le16 fc;
  548. struct sk_buff *new_skb = NULL;
  549. rtlpriv->cfg->ops->query_rx_desc(hw, &stats,
  550. &rx_status,
  551. (u8 *) pdesc, skb);
  552. skb_put(skb, rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  553. false,
  554. HW_DESC_RXPKT_LEN));
  555. skb_reserve(skb,
  556. stats.rx_drvinfo_size + stats.rx_bufshift);
  557. /*
  558. *NOTICE This can not be use for mac80211,
  559. *this is done in mac80211 code,
  560. *if you done here sec DHCP will fail
  561. *skb_trim(skb, skb->len - 4);
  562. */
  563. hdr = rtl_get_hdr(skb);
  564. fc = rtl_get_fc(skb);
  565. /* try for new buffer - if allocation fails, drop
  566. * frame and reuse old buffer
  567. */
  568. new_skb = dev_alloc_skb(rtlpci->rxbuffersize);
  569. if (unlikely(!new_skb)) {
  570. RT_TRACE(rtlpriv, (COMP_INTR | COMP_RECV),
  571. DBG_DMESG,
  572. ("can't alloc skb for rx\n"));
  573. goto done;
  574. }
  575. pci_unmap_single(rtlpci->pdev,
  576. *((dma_addr_t *) skb->cb),
  577. rtlpci->rxbuffersize,
  578. PCI_DMA_FROMDEVICE);
  579. if (!stats.crc || !stats.hwerror) {
  580. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status,
  581. sizeof(rx_status));
  582. if (is_broadcast_ether_addr(hdr->addr1)) {
  583. ;/*TODO*/
  584. } else if (is_multicast_ether_addr(hdr->addr1)) {
  585. ;/*TODO*/
  586. } else {
  587. unicast = true;
  588. rtlpriv->stats.rxbytesunicast +=
  589. skb->len;
  590. }
  591. rtl_is_special_data(hw, skb, false);
  592. if (ieee80211_is_data(fc)) {
  593. rtlpriv->cfg->ops->led_control(hw,
  594. LED_CTL_RX);
  595. if (unicast)
  596. rtlpriv->link_info.
  597. num_rx_inperiod++;
  598. }
  599. /* for sw lps */
  600. rtl_swlps_beacon(hw, (void *)skb->data,
  601. skb->len);
  602. rtl_recognize_peer(hw, (void *)skb->data,
  603. skb->len);
  604. if ((rtlpriv->mac80211.opmode ==
  605. NL80211_IFTYPE_AP) &&
  606. (rtlpriv->rtlhal.current_bandtype ==
  607. BAND_ON_2_4G) &&
  608. (ieee80211_is_beacon(fc) ||
  609. ieee80211_is_probe_resp(fc))) {
  610. dev_kfree_skb_any(skb);
  611. } else {
  612. if (unlikely(!rtl_action_proc(hw, skb,
  613. false))) {
  614. dev_kfree_skb_any(skb);
  615. } else {
  616. struct sk_buff *uskb = NULL;
  617. u8 *pdata;
  618. uskb = dev_alloc_skb(skb->len
  619. + 128);
  620. memcpy(IEEE80211_SKB_RXCB(uskb),
  621. &rx_status,
  622. sizeof(rx_status));
  623. pdata = (u8 *)skb_put(uskb,
  624. skb->len);
  625. memcpy(pdata, skb->data,
  626. skb->len);
  627. dev_kfree_skb_any(skb);
  628. ieee80211_rx_irqsafe(hw, uskb);
  629. }
  630. }
  631. } else {
  632. dev_kfree_skb_any(skb);
  633. }
  634. if (((rtlpriv->link_info.num_rx_inperiod +
  635. rtlpriv->link_info.num_tx_inperiod) > 8) ||
  636. (rtlpriv->link_info.num_rx_inperiod > 2)) {
  637. tasklet_schedule(&rtlpriv->works.ips_leave_tasklet);
  638. }
  639. skb = new_skb;
  640. rtlpci->rx_ring[rx_queue_idx].rx_buf[index] = skb;
  641. *((dma_addr_t *) skb->cb) =
  642. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  643. rtlpci->rxbuffersize,
  644. PCI_DMA_FROMDEVICE);
  645. }
  646. done:
  647. bufferaddress = (*((dma_addr_t *)skb->cb));
  648. tmp_one = 1;
  649. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, false,
  650. HW_DESC_RXBUFF_ADDR,
  651. (u8 *)&bufferaddress);
  652. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false, HW_DESC_RXOWN,
  653. (u8 *)&tmp_one);
  654. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  655. HW_DESC_RXPKT_LEN,
  656. (u8 *)&rtlpci->rxbuffersize);
  657. if (index == rtlpci->rxringcount - 1)
  658. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, false,
  659. HW_DESC_RXERO,
  660. (u8 *)&tmp_one);
  661. index = (index + 1) % rtlpci->rxringcount;
  662. }
  663. rtlpci->rx_ring[rx_queue_idx].idx = index;
  664. }
  665. static irqreturn_t _rtl_pci_interrupt(int irq, void *dev_id)
  666. {
  667. struct ieee80211_hw *hw = dev_id;
  668. struct rtl_priv *rtlpriv = rtl_priv(hw);
  669. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  670. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  671. unsigned long flags;
  672. u32 inta = 0;
  673. u32 intb = 0;
  674. if (rtlpci->irq_enabled == 0)
  675. return IRQ_HANDLED;
  676. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  677. /*read ISR: 4/8bytes */
  678. rtlpriv->cfg->ops->interrupt_recognized(hw, &inta, &intb);
  679. /*Shared IRQ or HW disappared */
  680. if (!inta || inta == 0xffff)
  681. goto done;
  682. /*<1> beacon related */
  683. if (inta & rtlpriv->cfg->maps[RTL_IMR_TBDOK]) {
  684. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  685. ("beacon ok interrupt!\n"));
  686. }
  687. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TBDER])) {
  688. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  689. ("beacon err interrupt!\n"));
  690. }
  691. if (inta & rtlpriv->cfg->maps[RTL_IMR_BDOK]) {
  692. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  693. ("beacon interrupt!\n"));
  694. }
  695. if (inta & rtlpriv->cfg->maps[RTL_IMR_BcnInt]) {
  696. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  697. ("prepare beacon for interrupt!\n"));
  698. tasklet_schedule(&rtlpriv->works.irq_prepare_bcn_tasklet);
  699. }
  700. /*<3> Tx related */
  701. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_TXFOVW]))
  702. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("IMR_TXFOVW!\n"));
  703. if (inta & rtlpriv->cfg->maps[RTL_IMR_MGNTDOK]) {
  704. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  705. ("Manage ok interrupt!\n"));
  706. _rtl_pci_tx_isr(hw, MGNT_QUEUE);
  707. }
  708. if (inta & rtlpriv->cfg->maps[RTL_IMR_HIGHDOK]) {
  709. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  710. ("HIGH_QUEUE ok interrupt!\n"));
  711. _rtl_pci_tx_isr(hw, HIGH_QUEUE);
  712. }
  713. if (inta & rtlpriv->cfg->maps[RTL_IMR_BKDOK]) {
  714. rtlpriv->link_info.num_tx_inperiod++;
  715. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  716. ("BK Tx OK interrupt!\n"));
  717. _rtl_pci_tx_isr(hw, BK_QUEUE);
  718. }
  719. if (inta & rtlpriv->cfg->maps[RTL_IMR_BEDOK]) {
  720. rtlpriv->link_info.num_tx_inperiod++;
  721. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  722. ("BE TX OK interrupt!\n"));
  723. _rtl_pci_tx_isr(hw, BE_QUEUE);
  724. }
  725. if (inta & rtlpriv->cfg->maps[RTL_IMR_VIDOK]) {
  726. rtlpriv->link_info.num_tx_inperiod++;
  727. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  728. ("VI TX OK interrupt!\n"));
  729. _rtl_pci_tx_isr(hw, VI_QUEUE);
  730. }
  731. if (inta & rtlpriv->cfg->maps[RTL_IMR_VODOK]) {
  732. rtlpriv->link_info.num_tx_inperiod++;
  733. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  734. ("Vo TX OK interrupt!\n"));
  735. _rtl_pci_tx_isr(hw, VO_QUEUE);
  736. }
  737. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192SE) {
  738. if (inta & rtlpriv->cfg->maps[RTL_IMR_COMDOK]) {
  739. rtlpriv->link_info.num_tx_inperiod++;
  740. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE,
  741. ("CMD TX OK interrupt!\n"));
  742. _rtl_pci_tx_isr(hw, TXCMD_QUEUE);
  743. }
  744. }
  745. /*<2> Rx related */
  746. if (inta & rtlpriv->cfg->maps[RTL_IMR_ROK]) {
  747. RT_TRACE(rtlpriv, COMP_INTR, DBG_TRACE, ("Rx ok interrupt!\n"));
  748. _rtl_pci_rx_interrupt(hw);
  749. }
  750. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RDU])) {
  751. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  752. ("rx descriptor unavailable!\n"));
  753. _rtl_pci_rx_interrupt(hw);
  754. }
  755. if (unlikely(inta & rtlpriv->cfg->maps[RTL_IMR_RXFOVW])) {
  756. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING, ("rx overflow !\n"));
  757. _rtl_pci_rx_interrupt(hw);
  758. }
  759. if (rtlpriv->rtlhal.earlymode_enable)
  760. tasklet_schedule(&rtlpriv->works.irq_tasklet);
  761. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  762. return IRQ_HANDLED;
  763. done:
  764. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  765. return IRQ_HANDLED;
  766. }
  767. static void _rtl_pci_irq_tasklet(struct ieee80211_hw *hw)
  768. {
  769. _rtl_pci_tx_chk_waitq(hw);
  770. }
  771. static void _rtl_pci_ips_leave_tasklet(struct ieee80211_hw *hw)
  772. {
  773. rtl_lps_leave(hw);
  774. }
  775. static void _rtl_pci_prepare_bcn_tasklet(struct ieee80211_hw *hw)
  776. {
  777. struct rtl_priv *rtlpriv = rtl_priv(hw);
  778. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  779. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  780. struct rtl8192_tx_ring *ring = NULL;
  781. struct ieee80211_hdr *hdr = NULL;
  782. struct ieee80211_tx_info *info = NULL;
  783. struct sk_buff *pskb = NULL;
  784. struct rtl_tx_desc *pdesc = NULL;
  785. struct rtl_tcb_desc tcb_desc;
  786. u8 temp_one = 1;
  787. memset(&tcb_desc, 0, sizeof(struct rtl_tcb_desc));
  788. ring = &rtlpci->tx_ring[BEACON_QUEUE];
  789. pskb = __skb_dequeue(&ring->queue);
  790. if (pskb)
  791. kfree_skb(pskb);
  792. /*NB: the beacon data buffer must be 32-bit aligned. */
  793. pskb = ieee80211_beacon_get(hw, mac->vif);
  794. if (pskb == NULL)
  795. return;
  796. hdr = rtl_get_hdr(pskb);
  797. info = IEEE80211_SKB_CB(pskb);
  798. pdesc = &ring->desc[0];
  799. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *) pdesc,
  800. info, pskb, BEACON_QUEUE, &tcb_desc);
  801. __skb_queue_tail(&ring->queue, pskb);
  802. rtlpriv->cfg->ops->set_desc((u8 *) pdesc, true, HW_DESC_OWN,
  803. (u8 *)&temp_one);
  804. return;
  805. }
  806. static void _rtl_pci_init_trx_var(struct ieee80211_hw *hw)
  807. {
  808. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  809. u8 i;
  810. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  811. rtlpci->txringcount[i] = RT_TXDESC_NUM;
  812. /*
  813. *we just alloc 2 desc for beacon queue,
  814. *because we just need first desc in hw beacon.
  815. */
  816. rtlpci->txringcount[BEACON_QUEUE] = 2;
  817. /*
  818. *BE queue need more descriptor for performance
  819. *consideration or, No more tx desc will happen,
  820. *and may cause mac80211 mem leakage.
  821. */
  822. rtlpci->txringcount[BE_QUEUE] = RT_TXDESC_NUM_BE_QUEUE;
  823. rtlpci->rxbuffersize = 9100; /*2048/1024; */
  824. rtlpci->rxringcount = RTL_PCI_MAX_RX_COUNT; /*64; */
  825. }
  826. static void _rtl_pci_init_struct(struct ieee80211_hw *hw,
  827. struct pci_dev *pdev)
  828. {
  829. struct rtl_priv *rtlpriv = rtl_priv(hw);
  830. struct rtl_mac *mac = rtl_mac(rtl_priv(hw));
  831. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  832. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  833. rtlpci->up_first_time = true;
  834. rtlpci->being_init_adapter = false;
  835. rtlhal->hw = hw;
  836. rtlpci->pdev = pdev;
  837. /*Tx/Rx related var */
  838. _rtl_pci_init_trx_var(hw);
  839. /*IBSS*/ mac->beacon_interval = 100;
  840. /*AMPDU*/
  841. mac->min_space_cfg = 0;
  842. mac->max_mss_density = 0;
  843. /*set sane AMPDU defaults */
  844. mac->current_ampdu_density = 7;
  845. mac->current_ampdu_factor = 3;
  846. /*QOS*/
  847. rtlpci->acm_method = eAcmWay2_SW;
  848. /*task */
  849. tasklet_init(&rtlpriv->works.irq_tasklet,
  850. (void (*)(unsigned long))_rtl_pci_irq_tasklet,
  851. (unsigned long)hw);
  852. tasklet_init(&rtlpriv->works.irq_prepare_bcn_tasklet,
  853. (void (*)(unsigned long))_rtl_pci_prepare_bcn_tasklet,
  854. (unsigned long)hw);
  855. tasklet_init(&rtlpriv->works.ips_leave_tasklet,
  856. (void (*)(unsigned long))_rtl_pci_ips_leave_tasklet,
  857. (unsigned long)hw);
  858. }
  859. static int _rtl_pci_init_tx_ring(struct ieee80211_hw *hw,
  860. unsigned int prio, unsigned int entries)
  861. {
  862. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  863. struct rtl_priv *rtlpriv = rtl_priv(hw);
  864. struct rtl_tx_desc *ring;
  865. dma_addr_t dma;
  866. u32 nextdescaddress;
  867. int i;
  868. ring = pci_alloc_consistent(rtlpci->pdev,
  869. sizeof(*ring) * entries, &dma);
  870. if (!ring || (unsigned long)ring & 0xFF) {
  871. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  872. ("Cannot allocate TX ring (prio = %d)\n", prio));
  873. return -ENOMEM;
  874. }
  875. memset(ring, 0, sizeof(*ring) * entries);
  876. rtlpci->tx_ring[prio].desc = ring;
  877. rtlpci->tx_ring[prio].dma = dma;
  878. rtlpci->tx_ring[prio].idx = 0;
  879. rtlpci->tx_ring[prio].entries = entries;
  880. skb_queue_head_init(&rtlpci->tx_ring[prio].queue);
  881. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  882. ("queue:%d, ring_addr:%p\n", prio, ring));
  883. for (i = 0; i < entries; i++) {
  884. nextdescaddress = (u32) dma +
  885. ((i + 1) % entries) *
  886. sizeof(*ring);
  887. rtlpriv->cfg->ops->set_desc((u8 *)&(ring[i]),
  888. true, HW_DESC_TX_NEXTDESC_ADDR,
  889. (u8 *)&nextdescaddress);
  890. }
  891. return 0;
  892. }
  893. static int _rtl_pci_init_rx_ring(struct ieee80211_hw *hw)
  894. {
  895. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  896. struct rtl_priv *rtlpriv = rtl_priv(hw);
  897. struct rtl_rx_desc *entry = NULL;
  898. int i, rx_queue_idx;
  899. u8 tmp_one = 1;
  900. /*
  901. *rx_queue_idx 0:RX_MPDU_QUEUE
  902. *rx_queue_idx 1:RX_CMD_QUEUE
  903. */
  904. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  905. rx_queue_idx++) {
  906. rtlpci->rx_ring[rx_queue_idx].desc =
  907. pci_alloc_consistent(rtlpci->pdev,
  908. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  909. desc) * rtlpci->rxringcount,
  910. &rtlpci->rx_ring[rx_queue_idx].dma);
  911. if (!rtlpci->rx_ring[rx_queue_idx].desc ||
  912. (unsigned long)rtlpci->rx_ring[rx_queue_idx].desc & 0xFF) {
  913. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  914. ("Cannot allocate RX ring\n"));
  915. return -ENOMEM;
  916. }
  917. memset(rtlpci->rx_ring[rx_queue_idx].desc, 0,
  918. sizeof(*rtlpci->rx_ring[rx_queue_idx].desc) *
  919. rtlpci->rxringcount);
  920. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  921. /* If amsdu_8k is disabled, set buffersize to 4096. This
  922. * change will reduce memory fragmentation.
  923. */
  924. if (rtlpci->rxbuffersize > 4096 &&
  925. rtlpriv->rtlhal.disable_amsdu_8k)
  926. rtlpci->rxbuffersize = 4096;
  927. for (i = 0; i < rtlpci->rxringcount; i++) {
  928. struct sk_buff *skb =
  929. dev_alloc_skb(rtlpci->rxbuffersize);
  930. u32 bufferaddress;
  931. if (!skb)
  932. return 0;
  933. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  934. /*skb->dev = dev; */
  935. rtlpci->rx_ring[rx_queue_idx].rx_buf[i] = skb;
  936. /*
  937. *just set skb->cb to mapping addr
  938. *for pci_unmap_single use
  939. */
  940. *((dma_addr_t *) skb->cb) =
  941. pci_map_single(rtlpci->pdev, skb_tail_pointer(skb),
  942. rtlpci->rxbuffersize,
  943. PCI_DMA_FROMDEVICE);
  944. bufferaddress = (*((dma_addr_t *)skb->cb));
  945. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  946. HW_DESC_RXBUFF_ADDR,
  947. (u8 *)&bufferaddress);
  948. rtlpriv->cfg->ops->set_desc((u8 *)entry, false,
  949. HW_DESC_RXPKT_LEN,
  950. (u8 *)&rtlpci->
  951. rxbuffersize);
  952. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  953. HW_DESC_RXOWN,
  954. (u8 *)&tmp_one);
  955. }
  956. rtlpriv->cfg->ops->set_desc((u8 *) entry, false,
  957. HW_DESC_RXERO, (u8 *)&tmp_one);
  958. }
  959. return 0;
  960. }
  961. static void _rtl_pci_free_tx_ring(struct ieee80211_hw *hw,
  962. unsigned int prio)
  963. {
  964. struct rtl_priv *rtlpriv = rtl_priv(hw);
  965. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  966. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[prio];
  967. while (skb_queue_len(&ring->queue)) {
  968. struct rtl_tx_desc *entry = &ring->desc[ring->idx];
  969. struct sk_buff *skb = __skb_dequeue(&ring->queue);
  970. pci_unmap_single(rtlpci->pdev,
  971. rtlpriv->cfg->
  972. ops->get_desc((u8 *) entry, true,
  973. HW_DESC_TXBUFF_ADDR),
  974. skb->len, PCI_DMA_TODEVICE);
  975. kfree_skb(skb);
  976. ring->idx = (ring->idx + 1) % ring->entries;
  977. }
  978. pci_free_consistent(rtlpci->pdev,
  979. sizeof(*ring->desc) * ring->entries,
  980. ring->desc, ring->dma);
  981. ring->desc = NULL;
  982. }
  983. static void _rtl_pci_free_rx_ring(struct rtl_pci *rtlpci)
  984. {
  985. int i, rx_queue_idx;
  986. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  987. /*rx_queue_idx 1:RX_CMD_QUEUE */
  988. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  989. rx_queue_idx++) {
  990. for (i = 0; i < rtlpci->rxringcount; i++) {
  991. struct sk_buff *skb =
  992. rtlpci->rx_ring[rx_queue_idx].rx_buf[i];
  993. if (!skb)
  994. continue;
  995. pci_unmap_single(rtlpci->pdev,
  996. *((dma_addr_t *) skb->cb),
  997. rtlpci->rxbuffersize,
  998. PCI_DMA_FROMDEVICE);
  999. kfree_skb(skb);
  1000. }
  1001. pci_free_consistent(rtlpci->pdev,
  1002. sizeof(*rtlpci->rx_ring[rx_queue_idx].
  1003. desc) * rtlpci->rxringcount,
  1004. rtlpci->rx_ring[rx_queue_idx].desc,
  1005. rtlpci->rx_ring[rx_queue_idx].dma);
  1006. rtlpci->rx_ring[rx_queue_idx].desc = NULL;
  1007. }
  1008. }
  1009. static int _rtl_pci_init_trx_ring(struct ieee80211_hw *hw)
  1010. {
  1011. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1012. int ret;
  1013. int i;
  1014. ret = _rtl_pci_init_rx_ring(hw);
  1015. if (ret)
  1016. return ret;
  1017. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1018. ret = _rtl_pci_init_tx_ring(hw, i,
  1019. rtlpci->txringcount[i]);
  1020. if (ret)
  1021. goto err_free_rings;
  1022. }
  1023. return 0;
  1024. err_free_rings:
  1025. _rtl_pci_free_rx_ring(rtlpci);
  1026. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1027. if (rtlpci->tx_ring[i].desc)
  1028. _rtl_pci_free_tx_ring(hw, i);
  1029. return 1;
  1030. }
  1031. static int _rtl_pci_deinit_trx_ring(struct ieee80211_hw *hw)
  1032. {
  1033. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1034. u32 i;
  1035. /*free rx rings */
  1036. _rtl_pci_free_rx_ring(rtlpci);
  1037. /*free tx rings */
  1038. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++)
  1039. _rtl_pci_free_tx_ring(hw, i);
  1040. return 0;
  1041. }
  1042. int rtl_pci_reset_trx_ring(struct ieee80211_hw *hw)
  1043. {
  1044. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1045. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1046. int i, rx_queue_idx;
  1047. unsigned long flags;
  1048. u8 tmp_one = 1;
  1049. /*rx_queue_idx 0:RX_MPDU_QUEUE */
  1050. /*rx_queue_idx 1:RX_CMD_QUEUE */
  1051. for (rx_queue_idx = 0; rx_queue_idx < RTL_PCI_MAX_RX_QUEUE;
  1052. rx_queue_idx++) {
  1053. /*
  1054. *force the rx_ring[RX_MPDU_QUEUE/
  1055. *RX_CMD_QUEUE].idx to the first one
  1056. */
  1057. if (rtlpci->rx_ring[rx_queue_idx].desc) {
  1058. struct rtl_rx_desc *entry = NULL;
  1059. for (i = 0; i < rtlpci->rxringcount; i++) {
  1060. entry = &rtlpci->rx_ring[rx_queue_idx].desc[i];
  1061. rtlpriv->cfg->ops->set_desc((u8 *) entry,
  1062. false,
  1063. HW_DESC_RXOWN,
  1064. (u8 *)&tmp_one);
  1065. }
  1066. rtlpci->rx_ring[rx_queue_idx].idx = 0;
  1067. }
  1068. }
  1069. /*
  1070. *after reset, release previous pending packet,
  1071. *and force the tx idx to the first one
  1072. */
  1073. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1074. for (i = 0; i < RTL_PCI_MAX_TX_QUEUE_COUNT; i++) {
  1075. if (rtlpci->tx_ring[i].desc) {
  1076. struct rtl8192_tx_ring *ring = &rtlpci->tx_ring[i];
  1077. while (skb_queue_len(&ring->queue)) {
  1078. struct rtl_tx_desc *entry =
  1079. &ring->desc[ring->idx];
  1080. struct sk_buff *skb =
  1081. __skb_dequeue(&ring->queue);
  1082. pci_unmap_single(rtlpci->pdev,
  1083. rtlpriv->cfg->ops->
  1084. get_desc((u8 *)
  1085. entry,
  1086. true,
  1087. HW_DESC_TXBUFF_ADDR),
  1088. skb->len, PCI_DMA_TODEVICE);
  1089. kfree_skb(skb);
  1090. ring->idx = (ring->idx + 1) % ring->entries;
  1091. }
  1092. ring->idx = 0;
  1093. }
  1094. }
  1095. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1096. return 0;
  1097. }
  1098. static bool rtl_pci_tx_chk_waitq_insert(struct ieee80211_hw *hw,
  1099. struct sk_buff *skb)
  1100. {
  1101. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1102. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1103. struct ieee80211_sta *sta = info->control.sta;
  1104. struct rtl_sta_info *sta_entry = NULL;
  1105. u8 tid = rtl_get_tid(skb);
  1106. if (!sta)
  1107. return false;
  1108. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1109. if (!rtlpriv->rtlhal.earlymode_enable)
  1110. return false;
  1111. if (sta_entry->tids[tid].agg.agg_state != RTL_AGG_OPERATIONAL)
  1112. return false;
  1113. if (_rtl_mac_to_hwqueue(hw, skb) > VO_QUEUE)
  1114. return false;
  1115. if (tid > 7)
  1116. return false;
  1117. /* maybe every tid should be checked */
  1118. if (!rtlpriv->link_info.higher_busytxtraffic[tid])
  1119. return false;
  1120. spin_lock_bh(&rtlpriv->locks.waitq_lock);
  1121. skb_queue_tail(&rtlpriv->mac80211.skb_waitq[tid], skb);
  1122. spin_unlock_bh(&rtlpriv->locks.waitq_lock);
  1123. return true;
  1124. }
  1125. static int rtl_pci_tx(struct ieee80211_hw *hw, struct sk_buff *skb,
  1126. struct rtl_tcb_desc *ptcb_desc)
  1127. {
  1128. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1129. struct rtl_sta_info *sta_entry = NULL;
  1130. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1131. struct ieee80211_sta *sta = info->control.sta;
  1132. struct rtl8192_tx_ring *ring;
  1133. struct rtl_tx_desc *pdesc;
  1134. u8 idx;
  1135. u8 hw_queue = _rtl_mac_to_hwqueue(hw, skb);
  1136. unsigned long flags;
  1137. struct ieee80211_hdr *hdr = rtl_get_hdr(skb);
  1138. __le16 fc = rtl_get_fc(skb);
  1139. u8 *pda_addr = hdr->addr1;
  1140. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1141. /*ssn */
  1142. u8 tid = 0;
  1143. u16 seq_number = 0;
  1144. u8 own;
  1145. u8 temp_one = 1;
  1146. if (ieee80211_is_auth(fc)) {
  1147. RT_TRACE(rtlpriv, COMP_SEND, DBG_DMESG, ("MAC80211_LINKING\n"));
  1148. rtl_ips_nic_on(hw);
  1149. }
  1150. if (rtlpriv->psc.sw_ps_enabled) {
  1151. if (ieee80211_is_data(fc) && !ieee80211_is_nullfunc(fc) &&
  1152. !ieee80211_has_pm(fc))
  1153. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_PM);
  1154. }
  1155. rtl_action_proc(hw, skb, true);
  1156. if (is_multicast_ether_addr(pda_addr))
  1157. rtlpriv->stats.txbytesmulticast += skb->len;
  1158. else if (is_broadcast_ether_addr(pda_addr))
  1159. rtlpriv->stats.txbytesbroadcast += skb->len;
  1160. else
  1161. rtlpriv->stats.txbytesunicast += skb->len;
  1162. spin_lock_irqsave(&rtlpriv->locks.irq_th_lock, flags);
  1163. ring = &rtlpci->tx_ring[hw_queue];
  1164. if (hw_queue != BEACON_QUEUE)
  1165. idx = (ring->idx + skb_queue_len(&ring->queue)) %
  1166. ring->entries;
  1167. else
  1168. idx = 0;
  1169. pdesc = &ring->desc[idx];
  1170. own = (u8) rtlpriv->cfg->ops->get_desc((u8 *) pdesc,
  1171. true, HW_DESC_OWN);
  1172. if ((own == 1) && (hw_queue != BEACON_QUEUE)) {
  1173. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1174. ("No more TX desc@%d, ring->idx = %d,"
  1175. "idx = %d, skb_queue_len = 0x%d\n",
  1176. hw_queue, ring->idx, idx,
  1177. skb_queue_len(&ring->queue)));
  1178. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1179. return skb->len;
  1180. }
  1181. if (ieee80211_is_data_qos(fc)) {
  1182. tid = rtl_get_tid(skb);
  1183. if (sta) {
  1184. sta_entry = (struct rtl_sta_info *)sta->drv_priv;
  1185. seq_number = (le16_to_cpu(hdr->seq_ctrl) &
  1186. IEEE80211_SCTL_SEQ) >> 4;
  1187. seq_number += 1;
  1188. if (!ieee80211_has_morefrags(hdr->frame_control))
  1189. sta_entry->tids[tid].seq_number = seq_number;
  1190. }
  1191. }
  1192. if (ieee80211_is_data(fc))
  1193. rtlpriv->cfg->ops->led_control(hw, LED_CTL_TX);
  1194. rtlpriv->cfg->ops->fill_tx_desc(hw, hdr, (u8 *)pdesc,
  1195. info, skb, hw_queue, ptcb_desc);
  1196. __skb_queue_tail(&ring->queue, skb);
  1197. rtlpriv->cfg->ops->set_desc((u8 *)pdesc, true,
  1198. HW_DESC_OWN, (u8 *)&temp_one);
  1199. if ((ring->entries - skb_queue_len(&ring->queue)) < 2 &&
  1200. hw_queue != BEACON_QUEUE) {
  1201. RT_TRACE(rtlpriv, COMP_ERR, DBG_LOUD,
  1202. ("less desc left, stop skb_queue@%d, "
  1203. "ring->idx = %d,"
  1204. "idx = %d, skb_queue_len = 0x%d\n",
  1205. hw_queue, ring->idx, idx,
  1206. skb_queue_len(&ring->queue)));
  1207. ieee80211_stop_queue(hw, skb_get_queue_mapping(skb));
  1208. }
  1209. spin_unlock_irqrestore(&rtlpriv->locks.irq_th_lock, flags);
  1210. rtlpriv->cfg->ops->tx_polling(hw, hw_queue);
  1211. return 0;
  1212. }
  1213. static void rtl_pci_flush(struct ieee80211_hw *hw, bool drop)
  1214. {
  1215. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1216. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1217. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1218. u16 i = 0;
  1219. int queue_id;
  1220. struct rtl8192_tx_ring *ring;
  1221. for (queue_id = RTL_PCI_MAX_TX_QUEUE_COUNT - 1; queue_id >= 0;) {
  1222. u32 queue_len;
  1223. ring = &pcipriv->dev.tx_ring[queue_id];
  1224. queue_len = skb_queue_len(&ring->queue);
  1225. if (queue_len == 0 || queue_id == BEACON_QUEUE ||
  1226. queue_id == TXCMD_QUEUE) {
  1227. queue_id--;
  1228. continue;
  1229. } else {
  1230. msleep(20);
  1231. i++;
  1232. }
  1233. /* we just wait 1s for all queues */
  1234. if (rtlpriv->psc.rfpwr_state == ERFOFF ||
  1235. is_hal_stop(rtlhal) || i >= 200)
  1236. return;
  1237. }
  1238. }
  1239. static void rtl_pci_deinit(struct ieee80211_hw *hw)
  1240. {
  1241. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1242. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1243. _rtl_pci_deinit_trx_ring(hw);
  1244. synchronize_irq(rtlpci->pdev->irq);
  1245. tasklet_kill(&rtlpriv->works.irq_tasklet);
  1246. tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
  1247. flush_workqueue(rtlpriv->works.rtl_wq);
  1248. destroy_workqueue(rtlpriv->works.rtl_wq);
  1249. }
  1250. static int rtl_pci_init(struct ieee80211_hw *hw, struct pci_dev *pdev)
  1251. {
  1252. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1253. int err;
  1254. _rtl_pci_init_struct(hw, pdev);
  1255. err = _rtl_pci_init_trx_ring(hw);
  1256. if (err) {
  1257. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1258. ("tx ring initialization failed"));
  1259. return err;
  1260. }
  1261. return 1;
  1262. }
  1263. static int rtl_pci_start(struct ieee80211_hw *hw)
  1264. {
  1265. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1266. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1267. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1268. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1269. int err;
  1270. rtl_pci_reset_trx_ring(hw);
  1271. rtlpci->driver_is_goingto_unload = false;
  1272. err = rtlpriv->cfg->ops->hw_init(hw);
  1273. if (err) {
  1274. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1275. ("Failed to config hardware!\n"));
  1276. return err;
  1277. }
  1278. rtlpriv->cfg->ops->enable_interrupt(hw);
  1279. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD, ("enable_interrupt OK\n"));
  1280. rtl_init_rx_config(hw);
  1281. /*should after adapter start and interrupt enable. */
  1282. set_hal_start(rtlhal);
  1283. RT_CLEAR_PS_LEVEL(ppsc, RT_RF_OFF_LEVL_HALT_NIC);
  1284. rtlpci->up_first_time = false;
  1285. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG, ("OK\n"));
  1286. return 0;
  1287. }
  1288. static void rtl_pci_stop(struct ieee80211_hw *hw)
  1289. {
  1290. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1291. struct rtl_pci *rtlpci = rtl_pcidev(rtl_pcipriv(hw));
  1292. struct rtl_ps_ctl *ppsc = rtl_psc(rtl_priv(hw));
  1293. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1294. unsigned long flags;
  1295. u8 RFInProgressTimeOut = 0;
  1296. /*
  1297. *should before disable interrrupt&adapter
  1298. *and will do it immediately.
  1299. */
  1300. set_hal_stop(rtlhal);
  1301. rtlpriv->cfg->ops->disable_interrupt(hw);
  1302. tasklet_kill(&rtlpriv->works.ips_leave_tasklet);
  1303. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1304. while (ppsc->rfchange_inprogress) {
  1305. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1306. if (RFInProgressTimeOut > 100) {
  1307. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1308. break;
  1309. }
  1310. mdelay(1);
  1311. RFInProgressTimeOut++;
  1312. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1313. }
  1314. ppsc->rfchange_inprogress = true;
  1315. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1316. rtlpci->driver_is_goingto_unload = true;
  1317. rtlpriv->cfg->ops->hw_disable(hw);
  1318. rtlpriv->cfg->ops->led_control(hw, LED_CTL_POWER_OFF);
  1319. spin_lock_irqsave(&rtlpriv->locks.rf_ps_lock, flags);
  1320. ppsc->rfchange_inprogress = false;
  1321. spin_unlock_irqrestore(&rtlpriv->locks.rf_ps_lock, flags);
  1322. rtl_pci_enable_aspm(hw);
  1323. }
  1324. static bool _rtl_pci_find_adapter(struct pci_dev *pdev,
  1325. struct ieee80211_hw *hw)
  1326. {
  1327. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1328. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1329. struct rtl_hal *rtlhal = rtl_hal(rtl_priv(hw));
  1330. struct pci_dev *bridge_pdev = pdev->bus->self;
  1331. u16 venderid;
  1332. u16 deviceid;
  1333. u8 revisionid;
  1334. u16 irqline;
  1335. u8 tmp;
  1336. pcipriv->ndis_adapter.pcibridge_vendor = PCI_BRIDGE_VENDOR_UNKNOWN;
  1337. venderid = pdev->vendor;
  1338. deviceid = pdev->device;
  1339. pci_read_config_byte(pdev, 0x8, &revisionid);
  1340. pci_read_config_word(pdev, 0x3C, &irqline);
  1341. if (deviceid == RTL_PCI_8192_DID ||
  1342. deviceid == RTL_PCI_0044_DID ||
  1343. deviceid == RTL_PCI_0047_DID ||
  1344. deviceid == RTL_PCI_8192SE_DID ||
  1345. deviceid == RTL_PCI_8174_DID ||
  1346. deviceid == RTL_PCI_8173_DID ||
  1347. deviceid == RTL_PCI_8172_DID ||
  1348. deviceid == RTL_PCI_8171_DID) {
  1349. switch (revisionid) {
  1350. case RTL_PCI_REVISION_ID_8192PCIE:
  1351. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1352. ("8192 PCI-E is found - "
  1353. "vid/did=%x/%x\n", venderid, deviceid));
  1354. rtlhal->hw_type = HARDWARE_TYPE_RTL8192E;
  1355. break;
  1356. case RTL_PCI_REVISION_ID_8192SE:
  1357. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1358. ("8192SE is found - "
  1359. "vid/did=%x/%x\n", venderid, deviceid));
  1360. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1361. break;
  1362. default:
  1363. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1364. ("Err: Unknown device - "
  1365. "vid/did=%x/%x\n", venderid, deviceid));
  1366. rtlhal->hw_type = HARDWARE_TYPE_RTL8192SE;
  1367. break;
  1368. }
  1369. } else if (deviceid == RTL_PCI_8192CET_DID ||
  1370. deviceid == RTL_PCI_8192CE_DID ||
  1371. deviceid == RTL_PCI_8191CE_DID ||
  1372. deviceid == RTL_PCI_8188CE_DID) {
  1373. rtlhal->hw_type = HARDWARE_TYPE_RTL8192CE;
  1374. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1375. ("8192C PCI-E is found - "
  1376. "vid/did=%x/%x\n", venderid, deviceid));
  1377. } else if (deviceid == RTL_PCI_8192DE_DID ||
  1378. deviceid == RTL_PCI_8192DE_DID2) {
  1379. rtlhal->hw_type = HARDWARE_TYPE_RTL8192DE;
  1380. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1381. ("8192D PCI-E is found - "
  1382. "vid/did=%x/%x\n", venderid, deviceid));
  1383. } else {
  1384. RT_TRACE(rtlpriv, COMP_ERR, DBG_WARNING,
  1385. ("Err: Unknown device -"
  1386. " vid/did=%x/%x\n", venderid, deviceid));
  1387. rtlhal->hw_type = RTL_DEFAULT_HARDWARE_TYPE;
  1388. }
  1389. if (rtlhal->hw_type == HARDWARE_TYPE_RTL8192DE) {
  1390. if (revisionid == 0 || revisionid == 1) {
  1391. if (revisionid == 0) {
  1392. RT_TRACE(rtlpriv, COMP_INIT,
  1393. DBG_LOUD, ("Find 92DE MAC0.\n"));
  1394. rtlhal->interfaceindex = 0;
  1395. } else if (revisionid == 1) {
  1396. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1397. ("Find 92DE MAC1.\n"));
  1398. rtlhal->interfaceindex = 1;
  1399. }
  1400. } else {
  1401. RT_TRACE(rtlpriv, COMP_INIT, DBG_LOUD,
  1402. ("Unknown device - "
  1403. "VendorID/DeviceID=%x/%x, Revision=%x\n",
  1404. venderid, deviceid, revisionid));
  1405. rtlhal->interfaceindex = 0;
  1406. }
  1407. }
  1408. /*find bus info */
  1409. pcipriv->ndis_adapter.busnumber = pdev->bus->number;
  1410. pcipriv->ndis_adapter.devnumber = PCI_SLOT(pdev->devfn);
  1411. pcipriv->ndis_adapter.funcnumber = PCI_FUNC(pdev->devfn);
  1412. /*find bridge info */
  1413. pcipriv->ndis_adapter.pcibridge_vendorid = bridge_pdev->vendor;
  1414. for (tmp = 0; tmp < PCI_BRIDGE_VENDOR_MAX; tmp++) {
  1415. if (bridge_pdev->vendor == pcibridge_vendors[tmp]) {
  1416. pcipriv->ndis_adapter.pcibridge_vendor = tmp;
  1417. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1418. ("Pci Bridge Vendor is found index: %d\n",
  1419. tmp));
  1420. break;
  1421. }
  1422. }
  1423. if (pcipriv->ndis_adapter.pcibridge_vendor !=
  1424. PCI_BRIDGE_VENDOR_UNKNOWN) {
  1425. pcipriv->ndis_adapter.pcibridge_busnum =
  1426. bridge_pdev->bus->number;
  1427. pcipriv->ndis_adapter.pcibridge_devnum =
  1428. PCI_SLOT(bridge_pdev->devfn);
  1429. pcipriv->ndis_adapter.pcibridge_funcnum =
  1430. PCI_FUNC(bridge_pdev->devfn);
  1431. pcipriv->ndis_adapter.pcicfg_addrport =
  1432. (pcipriv->ndis_adapter.pcibridge_busnum << 16) |
  1433. (pcipriv->ndis_adapter.pcibridge_devnum << 11) |
  1434. (pcipriv->ndis_adapter.pcibridge_funcnum << 8) | (1 << 31);
  1435. pcipriv->ndis_adapter.pcibridge_pciehdr_offset =
  1436. pci_pcie_cap(bridge_pdev);
  1437. pcipriv->ndis_adapter.num4bytes =
  1438. (pcipriv->ndis_adapter.pcibridge_pciehdr_offset + 0x10) / 4;
  1439. rtl_pci_get_linkcontrol_field(hw);
  1440. if (pcipriv->ndis_adapter.pcibridge_vendor ==
  1441. PCI_BRIDGE_VENDOR_AMD) {
  1442. pcipriv->ndis_adapter.amd_l1_patch =
  1443. rtl_pci_get_amd_l1_patch(hw);
  1444. }
  1445. }
  1446. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1447. ("pcidev busnumber:devnumber:funcnumber:"
  1448. "vendor:link_ctl %d:%d:%d:%x:%x\n",
  1449. pcipriv->ndis_adapter.busnumber,
  1450. pcipriv->ndis_adapter.devnumber,
  1451. pcipriv->ndis_adapter.funcnumber,
  1452. pdev->vendor, pcipriv->ndis_adapter.linkctrl_reg));
  1453. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1454. ("pci_bridge busnumber:devnumber:funcnumber:vendor:"
  1455. "pcie_cap:link_ctl_reg:amd %d:%d:%d:%x:%x:%x:%x\n",
  1456. pcipriv->ndis_adapter.pcibridge_busnum,
  1457. pcipriv->ndis_adapter.pcibridge_devnum,
  1458. pcipriv->ndis_adapter.pcibridge_funcnum,
  1459. pcibridge_vendors[pcipriv->ndis_adapter.pcibridge_vendor],
  1460. pcipriv->ndis_adapter.pcibridge_pciehdr_offset,
  1461. pcipriv->ndis_adapter.pcibridge_linkctrlreg,
  1462. pcipriv->ndis_adapter.amd_l1_patch));
  1463. rtl_pci_parse_configuration(pdev, hw);
  1464. return true;
  1465. }
  1466. int __devinit rtl_pci_probe(struct pci_dev *pdev,
  1467. const struct pci_device_id *id)
  1468. {
  1469. struct ieee80211_hw *hw = NULL;
  1470. struct rtl_priv *rtlpriv = NULL;
  1471. struct rtl_pci_priv *pcipriv = NULL;
  1472. struct rtl_pci *rtlpci;
  1473. unsigned long pmem_start, pmem_len, pmem_flags;
  1474. int err;
  1475. err = pci_enable_device(pdev);
  1476. if (err) {
  1477. RT_ASSERT(false,
  1478. ("%s : Cannot enable new PCI device\n",
  1479. pci_name(pdev)));
  1480. return err;
  1481. }
  1482. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1483. if (pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32))) {
  1484. RT_ASSERT(false, ("Unable to obtain 32bit DMA "
  1485. "for consistent allocations\n"));
  1486. pci_disable_device(pdev);
  1487. return -ENOMEM;
  1488. }
  1489. }
  1490. pci_set_master(pdev);
  1491. hw = ieee80211_alloc_hw(sizeof(struct rtl_pci_priv) +
  1492. sizeof(struct rtl_priv), &rtl_ops);
  1493. if (!hw) {
  1494. RT_ASSERT(false,
  1495. ("%s : ieee80211 alloc failed\n", pci_name(pdev)));
  1496. err = -ENOMEM;
  1497. goto fail1;
  1498. }
  1499. SET_IEEE80211_DEV(hw, &pdev->dev);
  1500. pci_set_drvdata(pdev, hw);
  1501. rtlpriv = hw->priv;
  1502. pcipriv = (void *)rtlpriv->priv;
  1503. pcipriv->dev.pdev = pdev;
  1504. /* init cfg & intf_ops */
  1505. rtlpriv->rtlhal.interface = INTF_PCI;
  1506. rtlpriv->cfg = (struct rtl_hal_cfg *)(id->driver_data);
  1507. rtlpriv->intf_ops = &rtl_pci_ops;
  1508. /*
  1509. *init dbgp flags before all
  1510. *other functions, because we will
  1511. *use it in other funtions like
  1512. *RT_TRACE/RT_PRINT/RTL_PRINT_DATA
  1513. *you can not use these macro
  1514. *before this
  1515. */
  1516. rtl_dbgp_flag_init(hw);
  1517. /* MEM map */
  1518. err = pci_request_regions(pdev, KBUILD_MODNAME);
  1519. if (err) {
  1520. RT_ASSERT(false, ("Can't obtain PCI resources\n"));
  1521. return err;
  1522. }
  1523. pmem_start = pci_resource_start(pdev, rtlpriv->cfg->bar_id);
  1524. pmem_len = pci_resource_len(pdev, rtlpriv->cfg->bar_id);
  1525. pmem_flags = pci_resource_flags(pdev, rtlpriv->cfg->bar_id);
  1526. /*shared mem start */
  1527. rtlpriv->io.pci_mem_start =
  1528. (unsigned long)pci_iomap(pdev,
  1529. rtlpriv->cfg->bar_id, pmem_len);
  1530. if (rtlpriv->io.pci_mem_start == 0) {
  1531. RT_ASSERT(false, ("Can't map PCI mem\n"));
  1532. goto fail2;
  1533. }
  1534. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1535. ("mem mapped space: start: 0x%08lx len:%08lx "
  1536. "flags:%08lx, after map:0x%08lx\n",
  1537. pmem_start, pmem_len, pmem_flags,
  1538. rtlpriv->io.pci_mem_start));
  1539. /* Disable Clk Request */
  1540. pci_write_config_byte(pdev, 0x81, 0);
  1541. /* leave D3 mode */
  1542. pci_write_config_byte(pdev, 0x44, 0);
  1543. pci_write_config_byte(pdev, 0x04, 0x06);
  1544. pci_write_config_byte(pdev, 0x04, 0x07);
  1545. /* find adapter */
  1546. _rtl_pci_find_adapter(pdev, hw);
  1547. /* Init IO handler */
  1548. _rtl_pci_io_handler_init(&pdev->dev, hw);
  1549. /*like read eeprom and so on */
  1550. rtlpriv->cfg->ops->read_eeprom_info(hw);
  1551. if (rtlpriv->cfg->ops->init_sw_vars(hw)) {
  1552. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1553. ("Can't init_sw_vars.\n"));
  1554. goto fail3;
  1555. }
  1556. rtlpriv->cfg->ops->init_sw_leds(hw);
  1557. /*aspm */
  1558. rtl_pci_init_aspm(hw);
  1559. /* Init mac80211 sw */
  1560. err = rtl_init_core(hw);
  1561. if (err) {
  1562. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1563. ("Can't allocate sw for mac80211.\n"));
  1564. goto fail3;
  1565. }
  1566. /* Init PCI sw */
  1567. err = !rtl_pci_init(hw, pdev);
  1568. if (err) {
  1569. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1570. ("Failed to init PCI.\n"));
  1571. goto fail3;
  1572. }
  1573. err = ieee80211_register_hw(hw);
  1574. if (err) {
  1575. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1576. ("Can't register mac80211 hw.\n"));
  1577. goto fail3;
  1578. } else {
  1579. rtlpriv->mac80211.mac80211_registered = 1;
  1580. }
  1581. err = sysfs_create_group(&pdev->dev.kobj, &rtl_attribute_group);
  1582. if (err) {
  1583. RT_TRACE(rtlpriv, COMP_ERR, DBG_EMERG,
  1584. ("failed to create sysfs device attributes\n"));
  1585. goto fail3;
  1586. }
  1587. /*init rfkill */
  1588. rtl_init_rfkill(hw);
  1589. rtlpci = rtl_pcidev(pcipriv);
  1590. err = request_irq(rtlpci->pdev->irq, &_rtl_pci_interrupt,
  1591. IRQF_SHARED, KBUILD_MODNAME, hw);
  1592. if (err) {
  1593. RT_TRACE(rtlpriv, COMP_INIT, DBG_DMESG,
  1594. ("%s: failed to register IRQ handler\n",
  1595. wiphy_name(hw->wiphy)));
  1596. goto fail3;
  1597. } else {
  1598. rtlpci->irq_alloc = 1;
  1599. }
  1600. set_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1601. return 0;
  1602. fail3:
  1603. pci_set_drvdata(pdev, NULL);
  1604. rtl_deinit_core(hw);
  1605. _rtl_pci_io_handler_release(hw);
  1606. ieee80211_free_hw(hw);
  1607. if (rtlpriv->io.pci_mem_start != 0)
  1608. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1609. fail2:
  1610. pci_release_regions(pdev);
  1611. fail1:
  1612. pci_disable_device(pdev);
  1613. return -ENODEV;
  1614. }
  1615. EXPORT_SYMBOL(rtl_pci_probe);
  1616. void rtl_pci_disconnect(struct pci_dev *pdev)
  1617. {
  1618. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1619. struct rtl_pci_priv *pcipriv = rtl_pcipriv(hw);
  1620. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1621. struct rtl_pci *rtlpci = rtl_pcidev(pcipriv);
  1622. struct rtl_mac *rtlmac = rtl_mac(rtlpriv);
  1623. clear_bit(RTL_STATUS_INTERFACE_START, &rtlpriv->status);
  1624. sysfs_remove_group(&pdev->dev.kobj, &rtl_attribute_group);
  1625. /*ieee80211_unregister_hw will call ops_stop */
  1626. if (rtlmac->mac80211_registered == 1) {
  1627. ieee80211_unregister_hw(hw);
  1628. rtlmac->mac80211_registered = 0;
  1629. } else {
  1630. rtl_deinit_deferred_work(hw);
  1631. rtlpriv->intf_ops->adapter_stop(hw);
  1632. }
  1633. /*deinit rfkill */
  1634. rtl_deinit_rfkill(hw);
  1635. rtl_pci_deinit(hw);
  1636. rtl_deinit_core(hw);
  1637. _rtl_pci_io_handler_release(hw);
  1638. rtlpriv->cfg->ops->deinit_sw_vars(hw);
  1639. if (rtlpci->irq_alloc) {
  1640. free_irq(rtlpci->pdev->irq, hw);
  1641. rtlpci->irq_alloc = 0;
  1642. }
  1643. if (rtlpriv->io.pci_mem_start != 0) {
  1644. pci_iounmap(pdev, (void __iomem *)rtlpriv->io.pci_mem_start);
  1645. pci_release_regions(pdev);
  1646. }
  1647. pci_disable_device(pdev);
  1648. rtl_pci_disable_aspm(hw);
  1649. pci_set_drvdata(pdev, NULL);
  1650. ieee80211_free_hw(hw);
  1651. }
  1652. EXPORT_SYMBOL(rtl_pci_disconnect);
  1653. /***************************************
  1654. kernel pci power state define:
  1655. PCI_D0 ((pci_power_t __force) 0)
  1656. PCI_D1 ((pci_power_t __force) 1)
  1657. PCI_D2 ((pci_power_t __force) 2)
  1658. PCI_D3hot ((pci_power_t __force) 3)
  1659. PCI_D3cold ((pci_power_t __force) 4)
  1660. PCI_UNKNOWN ((pci_power_t __force) 5)
  1661. This function is called when system
  1662. goes into suspend state mac80211 will
  1663. call rtl_mac_stop() from the mac80211
  1664. suspend function first, So there is
  1665. no need to call hw_disable here.
  1666. ****************************************/
  1667. int rtl_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1668. {
  1669. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1670. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1671. rtlpriv->cfg->ops->hw_suspend(hw);
  1672. rtl_deinit_rfkill(hw);
  1673. pci_save_state(pdev);
  1674. pci_disable_device(pdev);
  1675. pci_set_power_state(pdev, PCI_D3hot);
  1676. return 0;
  1677. }
  1678. EXPORT_SYMBOL(rtl_pci_suspend);
  1679. int rtl_pci_resume(struct pci_dev *pdev)
  1680. {
  1681. int ret;
  1682. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  1683. struct rtl_priv *rtlpriv = rtl_priv(hw);
  1684. pci_set_power_state(pdev, PCI_D0);
  1685. ret = pci_enable_device(pdev);
  1686. if (ret) {
  1687. RT_ASSERT(false, ("ERR: <======\n"));
  1688. return ret;
  1689. }
  1690. pci_restore_state(pdev);
  1691. rtlpriv->cfg->ops->hw_resume(hw);
  1692. rtl_init_rfkill(hw);
  1693. return 0;
  1694. }
  1695. EXPORT_SYMBOL(rtl_pci_resume);
  1696. struct rtl_intf_ops rtl_pci_ops = {
  1697. .read_efuse_byte = read_efuse_byte,
  1698. .adapter_start = rtl_pci_start,
  1699. .adapter_stop = rtl_pci_stop,
  1700. .adapter_tx = rtl_pci_tx,
  1701. .flush = rtl_pci_flush,
  1702. .reset_trx_ring = rtl_pci_reset_trx_ring,
  1703. .waitq_insert = rtl_pci_tx_chk_waitq_insert,
  1704. .disable_aspm = rtl_pci_disable_aspm,
  1705. .enable_aspm = rtl_pci_enable_aspm,
  1706. };