head.S 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392
  1. /*
  2. * linux/arch/x86_64/kernel/head.S -- start in 32bit and switch to 64bit
  3. *
  4. * Copyright (C) 2000 Andrea Arcangeli <andrea@suse.de> SuSE
  5. * Copyright (C) 2000 Pavel Machek <pavel@suse.cz>
  6. * Copyright (C) 2000 Karsten Keil <kkeil@suse.de>
  7. * Copyright (C) 2001,2002 Andi Kleen <ak@suse.de>
  8. */
  9. #include <linux/linkage.h>
  10. #include <linux/threads.h>
  11. #include <linux/init.h>
  12. #include <asm/desc.h>
  13. #include <asm/segment.h>
  14. #include <asm/pgtable.h>
  15. #include <asm/page.h>
  16. #include <asm/msr.h>
  17. #include <asm/cache.h>
  18. /* we are not able to switch in one step to the final KERNEL ADRESS SPACE
  19. * because we need identity-mapped pages on setup so define __START_KERNEL to
  20. * 0x100000 for this stage
  21. *
  22. */
  23. .text
  24. .section .bootstrap.text
  25. .code32
  26. .globl startup_32
  27. /* %bx: 1 if coming from smp trampoline on secondary cpu */
  28. startup_32:
  29. /*
  30. * At this point the CPU runs in 32bit protected mode (CS.D = 1) with
  31. * paging disabled and the point of this file is to switch to 64bit
  32. * long mode with a kernel mapping for kerneland to jump into the
  33. * kernel virtual addresses.
  34. * There is no stack until we set one up.
  35. */
  36. /* Initialize the %ds segment register */
  37. movl $__KERNEL_DS,%eax
  38. movl %eax,%ds
  39. /* Load new GDT with the 64bit segments using 32bit descriptor */
  40. lgdt pGDT32 - __START_KERNEL_map
  41. /* If the CPU doesn't support CPUID this will double fault.
  42. * Unfortunately it is hard to check for CPUID without a stack.
  43. */
  44. /* Check if extended functions are implemented */
  45. movl $0x80000000, %eax
  46. cpuid
  47. cmpl $0x80000000, %eax
  48. jbe no_long_mode
  49. /* Check if long mode is implemented */
  50. mov $0x80000001, %eax
  51. cpuid
  52. btl $29, %edx
  53. jnc no_long_mode
  54. /*
  55. * Prepare for entering 64bits mode
  56. */
  57. /* Enable PAE mode */
  58. xorl %eax, %eax
  59. btsl $5, %eax
  60. movl %eax, %cr4
  61. /* Setup early boot stage 4 level pagetables */
  62. movl $(boot_level4_pgt - __START_KERNEL_map), %eax
  63. movl %eax, %cr3
  64. /* Setup EFER (Extended Feature Enable Register) */
  65. movl $MSR_EFER, %ecx
  66. rdmsr
  67. /* Enable Long Mode */
  68. btsl $_EFER_LME, %eax
  69. /* Make changes effective */
  70. wrmsr
  71. xorl %eax, %eax
  72. btsl $31, %eax /* Enable paging and in turn activate Long Mode */
  73. btsl $0, %eax /* Enable protected mode */
  74. /* Make changes effective */
  75. movl %eax, %cr0
  76. /*
  77. * At this point we're in long mode but in 32bit compatibility mode
  78. * with EFER.LME = 1, CS.L = 0, CS.D = 1 (and in turn
  79. * EFER.LMA = 1). Now we want to jump in 64bit mode, to do that we use
  80. * the new gdt/idt that has __KERNEL_CS with CS.L = 1.
  81. */
  82. ljmp $__KERNEL_CS, $(startup_64 - __START_KERNEL_map)
  83. .code64
  84. .org 0x100
  85. .globl startup_64
  86. startup_64:
  87. /* We come here either from startup_32
  88. * or directly from a 64bit bootloader.
  89. * Since we may have come directly from a bootloader we
  90. * reload the page tables here.
  91. */
  92. /* Enable PAE mode and PGE */
  93. xorq %rax, %rax
  94. btsq $5, %rax
  95. btsq $7, %rax
  96. movq %rax, %cr4
  97. /* Setup early boot stage 4 level pagetables. */
  98. movq $(boot_level4_pgt - __START_KERNEL_map), %rax
  99. movq %rax, %cr3
  100. /* Check if nx is implemented */
  101. movl $0x80000001, %eax
  102. cpuid
  103. movl %edx,%edi
  104. /* Setup EFER (Extended Feature Enable Register) */
  105. movl $MSR_EFER, %ecx
  106. rdmsr
  107. /* Enable System Call */
  108. btsl $_EFER_SCE, %eax
  109. /* No Execute supported? */
  110. btl $20,%edi
  111. jnc 1f
  112. btsl $_EFER_NX, %eax
  113. 1:
  114. /* Make changes effective */
  115. wrmsr
  116. /* Setup cr0 */
  117. #define CR0_PM 1 /* protected mode */
  118. #define CR0_MP (1<<1)
  119. #define CR0_ET (1<<4)
  120. #define CR0_NE (1<<5)
  121. #define CR0_WP (1<<16)
  122. #define CR0_AM (1<<18)
  123. #define CR0_PAGING (1<<31)
  124. movl $CR0_PM|CR0_MP|CR0_ET|CR0_NE|CR0_WP|CR0_AM|CR0_PAGING,%eax
  125. /* Make changes effective */
  126. movq %rax, %cr0
  127. /* Setup a boot time stack */
  128. movq init_rsp(%rip),%rsp
  129. /* zero EFLAGS after setting rsp */
  130. pushq $0
  131. popfq
  132. /*
  133. * We must switch to a new descriptor in kernel space for the GDT
  134. * because soon the kernel won't have access anymore to the userspace
  135. * addresses where we're currently running on. We have to do that here
  136. * because in 32bit we couldn't load a 64bit linear address.
  137. */
  138. lgdt cpu_gdt_descr
  139. /* set up data segments. actually 0 would do too */
  140. movl $__KERNEL_DS,%eax
  141. movl %eax,%ds
  142. movl %eax,%ss
  143. movl %eax,%es
  144. /*
  145. * We don't really need to load %fs or %gs, but load them anyway
  146. * to kill any stale realmode selectors. This allows execution
  147. * under VT hardware.
  148. */
  149. movl %eax,%fs
  150. movl %eax,%gs
  151. /*
  152. * Setup up a dummy PDA. this is just for some early bootup code
  153. * that does in_interrupt()
  154. */
  155. movl $MSR_GS_BASE,%ecx
  156. movq $empty_zero_page,%rax
  157. movq %rax,%rdx
  158. shrq $32,%rdx
  159. wrmsr
  160. /* esi is pointer to real mode structure with interesting info.
  161. pass it to C */
  162. movl %esi, %edi
  163. /* Finally jump to run C code and to be on real kernel address
  164. * Since we are running on identity-mapped space we have to jump
  165. * to the full 64bit address, this is only possible as indirect
  166. * jump. In addition we need to ensure %cs is set so we make this
  167. * a far return.
  168. */
  169. movq initial_code(%rip),%rax
  170. pushq $0 # fake return address to stop unwinder
  171. pushq $__KERNEL_CS # set correct cs
  172. pushq %rax # target address in negative space
  173. lretq
  174. /* SMP bootup changes these two */
  175. .align 8
  176. .globl initial_code
  177. initial_code:
  178. .quad x86_64_start_kernel
  179. .globl init_rsp
  180. init_rsp:
  181. .quad init_thread_union+THREAD_SIZE-8
  182. ENTRY(early_idt_handler)
  183. cmpl $2,early_recursion_flag(%rip)
  184. jz 1f
  185. incl early_recursion_flag(%rip)
  186. xorl %eax,%eax
  187. movq 8(%rsp),%rsi # get rip
  188. movq (%rsp),%rdx
  189. movq %cr2,%rcx
  190. leaq early_idt_msg(%rip),%rdi
  191. call early_printk
  192. cmpl $2,early_recursion_flag(%rip)
  193. jz 1f
  194. call dump_stack
  195. #ifdef CONFIG_KALLSYMS
  196. leaq early_idt_ripmsg(%rip),%rdi
  197. movq 8(%rsp),%rsi # get rip again
  198. call __print_symbol
  199. #endif
  200. 1: hlt
  201. jmp 1b
  202. early_recursion_flag:
  203. .long 0
  204. early_idt_msg:
  205. .asciz "PANIC: early exception rip %lx error %lx cr2 %lx\n"
  206. early_idt_ripmsg:
  207. .asciz "RIP %s\n"
  208. .code32
  209. ENTRY(no_long_mode)
  210. /* This isn't an x86-64 CPU so hang */
  211. 1:
  212. jmp 1b
  213. .org 0xf00
  214. .globl pGDT32
  215. pGDT32:
  216. .word gdt_end-cpu_gdt_table-1
  217. .long cpu_gdt_table-__START_KERNEL_map
  218. .org 0xf10
  219. ljumpvector:
  220. .long startup_64-__START_KERNEL_map
  221. .word __KERNEL_CS
  222. ENTRY(stext)
  223. ENTRY(_stext)
  224. #define NEXT_PAGE(name) \
  225. .balign PAGE_SIZE; \
  226. ENTRY(name)
  227. /* Automate the creation of 1 to 1 mapping pmd entries */
  228. #define PMDS(START, PERM, COUNT) \
  229. i = 0 ; \
  230. .rept (COUNT) ; \
  231. .quad (START) + (i << 21) + (PERM) ; \
  232. i = i + 1 ; \
  233. .endr
  234. NEXT_PAGE(init_level4_pgt)
  235. /* This gets initialized in x86_64_start_kernel */
  236. .fill 512,8,0
  237. NEXT_PAGE(level3_ident_pgt)
  238. .quad level2_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  239. .fill 511,8,0
  240. NEXT_PAGE(level3_kernel_pgt)
  241. .fill 510,8,0
  242. /* (2^48-(2*1024*1024*1024)-((2^39)*511))/(2^30) = 510 */
  243. .quad level2_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE
  244. .fill 1,8,0
  245. NEXT_PAGE(level2_ident_pgt)
  246. /* Since I easily can, map the first 1G.
  247. * Don't set NX because code runs from these pages.
  248. */
  249. PMDS(0x0000000000000000, __PAGE_KERNEL_LARGE_EXEC, PTRS_PER_PMD)
  250. NEXT_PAGE(level2_kernel_pgt)
  251. /* 40MB kernel mapping. The kernel code cannot be bigger than that.
  252. When you change this change KERNEL_TEXT_SIZE in page.h too. */
  253. /* (2^48-(2*1024*1024*1024)-((2^39)*511)-((2^30)*510)) = 0 */
  254. PMDS(0x0000000000000000, __PAGE_KERNEL_LARGE_EXEC|_PAGE_GLOBAL,
  255. KERNEL_TEXT_SIZE/PMD_SIZE)
  256. /* Module mapping starts here */
  257. .fill (PTRS_PER_PMD - (KERNEL_TEXT_SIZE/PMD_SIZE)),8,0
  258. #undef PMDS
  259. #undef NEXT_PAGE
  260. .data
  261. #ifdef CONFIG_ACPI_SLEEP
  262. .align PAGE_SIZE
  263. ENTRY(wakeup_level4_pgt)
  264. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  265. .fill 510,8,0
  266. /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
  267. .quad level3_kernel_pgt - __START_KERNEL_map + _KERNPG_TABLE
  268. #endif
  269. #ifndef CONFIG_HOTPLUG_CPU
  270. __INITDATA
  271. #endif
  272. /*
  273. * This default setting generates an ident mapping at address 0x100000
  274. * and a mapping for the kernel that precisely maps virtual address
  275. * 0xffffffff80000000 to physical address 0x000000. (always using
  276. * 2Mbyte large pages provided by PAE mode)
  277. */
  278. .align PAGE_SIZE
  279. ENTRY(boot_level4_pgt)
  280. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  281. .fill 257,8,0
  282. .quad level3_ident_pgt - __START_KERNEL_map + _KERNPG_TABLE
  283. .fill 252,8,0
  284. /* (2^48-(2*1024*1024*1024))/(2^39) = 511 */
  285. .quad level3_kernel_pgt - __START_KERNEL_map + _PAGE_TABLE
  286. .data
  287. .align 16
  288. .globl cpu_gdt_descr
  289. cpu_gdt_descr:
  290. .word gdt_end-cpu_gdt_table-1
  291. gdt:
  292. .quad cpu_gdt_table
  293. #ifdef CONFIG_SMP
  294. .rept NR_CPUS-1
  295. .word 0
  296. .quad 0
  297. .endr
  298. #endif
  299. /* We need valid kernel segments for data and code in long mode too
  300. * IRET will check the segment types kkeil 2000/10/28
  301. * Also sysret mandates a special GDT layout
  302. */
  303. .section .data.page_aligned, "aw"
  304. .align PAGE_SIZE
  305. /* The TLS descriptors are currently at a different place compared to i386.
  306. Hopefully nobody expects them at a fixed place (Wine?) */
  307. ENTRY(cpu_gdt_table)
  308. .quad 0x0000000000000000 /* NULL descriptor */
  309. .quad 0x0 /* unused */
  310. .quad 0x00af9a000000ffff /* __KERNEL_CS */
  311. .quad 0x00cf92000000ffff /* __KERNEL_DS */
  312. .quad 0x00cffa000000ffff /* __USER32_CS */
  313. .quad 0x00cff2000000ffff /* __USER_DS, __USER32_DS */
  314. .quad 0x00affa000000ffff /* __USER_CS */
  315. .quad 0x00cf9a000000ffff /* __KERNEL32_CS */
  316. .quad 0,0 /* TSS */
  317. .quad 0,0 /* LDT */
  318. .quad 0,0,0 /* three TLS descriptors */
  319. .quad 0x0000f40000000000 /* node/CPU stored in limit */
  320. gdt_end:
  321. /* asm/segment.h:GDT_ENTRIES must match this */
  322. /* This should be a multiple of the cache line size */
  323. /* GDTs of other CPUs are now dynamically allocated */
  324. /* zero the remaining page */
  325. .fill PAGE_SIZE / 8 - GDT_ENTRIES,8,0
  326. .section .bss, "aw", @nobits
  327. .align L1_CACHE_BYTES
  328. ENTRY(idt_table)
  329. .skip 256 * 16
  330. .section .bss.page_aligned, "aw", @nobits
  331. .align PAGE_SIZE
  332. ENTRY(empty_zero_page)
  333. .skip PAGE_SIZE