ehca_qp.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034
  1. /*
  2. * IBM eServer eHCA Infiniband device driver for Linux on POWER
  3. *
  4. * QP functions
  5. *
  6. * Authors: Joachim Fenkes <fenkes@de.ibm.com>
  7. * Stefan Roscher <stefan.roscher@de.ibm.com>
  8. * Waleri Fomin <fomin@de.ibm.com>
  9. * Hoang-Nam Nguyen <hnguyen@de.ibm.com>
  10. * Reinhard Ernst <rernst@de.ibm.com>
  11. * Heiko J Schick <schickhj@de.ibm.com>
  12. *
  13. * Copyright (c) 2005 IBM Corporation
  14. *
  15. * All rights reserved.
  16. *
  17. * This source code is distributed under a dual license of GPL v2.0 and OpenIB
  18. * BSD.
  19. *
  20. * OpenIB BSD License
  21. *
  22. * Redistribution and use in source and binary forms, with or without
  23. * modification, are permitted provided that the following conditions are met:
  24. *
  25. * Redistributions of source code must retain the above copyright notice, this
  26. * list of conditions and the following disclaimer.
  27. *
  28. * Redistributions in binary form must reproduce the above copyright notice,
  29. * this list of conditions and the following disclaimer in the documentation
  30. * and/or other materials
  31. * provided with the distribution.
  32. *
  33. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  34. * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  35. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  36. * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
  37. * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  38. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  39. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR
  40. * BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  41. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  42. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  43. * POSSIBILITY OF SUCH DAMAGE.
  44. */
  45. #include "ehca_classes.h"
  46. #include "ehca_tools.h"
  47. #include "ehca_qes.h"
  48. #include "ehca_iverbs.h"
  49. #include "hcp_if.h"
  50. #include "hipz_fns.h"
  51. static struct kmem_cache *qp_cache;
  52. /*
  53. * attributes not supported by query qp
  54. */
  55. #define QP_ATTR_QUERY_NOT_SUPPORTED (IB_QP_MAX_DEST_RD_ATOMIC | \
  56. IB_QP_MAX_QP_RD_ATOMIC | \
  57. IB_QP_ACCESS_FLAGS | \
  58. IB_QP_EN_SQD_ASYNC_NOTIFY)
  59. /*
  60. * ehca (internal) qp state values
  61. */
  62. enum ehca_qp_state {
  63. EHCA_QPS_RESET = 1,
  64. EHCA_QPS_INIT = 2,
  65. EHCA_QPS_RTR = 3,
  66. EHCA_QPS_RTS = 5,
  67. EHCA_QPS_SQD = 6,
  68. EHCA_QPS_SQE = 8,
  69. EHCA_QPS_ERR = 128
  70. };
  71. /*
  72. * qp state transitions as defined by IB Arch Rel 1.1 page 431
  73. */
  74. enum ib_qp_statetrans {
  75. IB_QPST_ANY2RESET,
  76. IB_QPST_ANY2ERR,
  77. IB_QPST_RESET2INIT,
  78. IB_QPST_INIT2RTR,
  79. IB_QPST_INIT2INIT,
  80. IB_QPST_RTR2RTS,
  81. IB_QPST_RTS2SQD,
  82. IB_QPST_RTS2RTS,
  83. IB_QPST_SQD2RTS,
  84. IB_QPST_SQE2RTS,
  85. IB_QPST_SQD2SQD,
  86. IB_QPST_MAX /* nr of transitions, this must be last!!! */
  87. };
  88. /*
  89. * ib2ehca_qp_state maps IB to ehca qp_state
  90. * returns ehca qp state corresponding to given ib qp state
  91. */
  92. static inline enum ehca_qp_state ib2ehca_qp_state(enum ib_qp_state ib_qp_state)
  93. {
  94. switch (ib_qp_state) {
  95. case IB_QPS_RESET:
  96. return EHCA_QPS_RESET;
  97. case IB_QPS_INIT:
  98. return EHCA_QPS_INIT;
  99. case IB_QPS_RTR:
  100. return EHCA_QPS_RTR;
  101. case IB_QPS_RTS:
  102. return EHCA_QPS_RTS;
  103. case IB_QPS_SQD:
  104. return EHCA_QPS_SQD;
  105. case IB_QPS_SQE:
  106. return EHCA_QPS_SQE;
  107. case IB_QPS_ERR:
  108. return EHCA_QPS_ERR;
  109. default:
  110. ehca_gen_err("invalid ib_qp_state=%x", ib_qp_state);
  111. return -EINVAL;
  112. }
  113. }
  114. /*
  115. * ehca2ib_qp_state maps ehca to IB qp_state
  116. * returns ib qp state corresponding to given ehca qp state
  117. */
  118. static inline enum ib_qp_state ehca2ib_qp_state(enum ehca_qp_state
  119. ehca_qp_state)
  120. {
  121. switch (ehca_qp_state) {
  122. case EHCA_QPS_RESET:
  123. return IB_QPS_RESET;
  124. case EHCA_QPS_INIT:
  125. return IB_QPS_INIT;
  126. case EHCA_QPS_RTR:
  127. return IB_QPS_RTR;
  128. case EHCA_QPS_RTS:
  129. return IB_QPS_RTS;
  130. case EHCA_QPS_SQD:
  131. return IB_QPS_SQD;
  132. case EHCA_QPS_SQE:
  133. return IB_QPS_SQE;
  134. case EHCA_QPS_ERR:
  135. return IB_QPS_ERR;
  136. default:
  137. ehca_gen_err("invalid ehca_qp_state=%x", ehca_qp_state);
  138. return -EINVAL;
  139. }
  140. }
  141. /*
  142. * ehca_qp_type used as index for req_attr and opt_attr of
  143. * struct ehca_modqp_statetrans
  144. */
  145. enum ehca_qp_type {
  146. QPT_RC = 0,
  147. QPT_UC = 1,
  148. QPT_UD = 2,
  149. QPT_SQP = 3,
  150. QPT_MAX
  151. };
  152. /*
  153. * ib2ehcaqptype maps Ib to ehca qp_type
  154. * returns ehca qp type corresponding to ib qp type
  155. */
  156. static inline enum ehca_qp_type ib2ehcaqptype(enum ib_qp_type ibqptype)
  157. {
  158. switch (ibqptype) {
  159. case IB_QPT_SMI:
  160. case IB_QPT_GSI:
  161. return QPT_SQP;
  162. case IB_QPT_RC:
  163. return QPT_RC;
  164. case IB_QPT_UC:
  165. return QPT_UC;
  166. case IB_QPT_UD:
  167. return QPT_UD;
  168. default:
  169. ehca_gen_err("Invalid ibqptype=%x", ibqptype);
  170. return -EINVAL;
  171. }
  172. }
  173. static inline enum ib_qp_statetrans get_modqp_statetrans(int ib_fromstate,
  174. int ib_tostate)
  175. {
  176. int index = -EINVAL;
  177. switch (ib_tostate) {
  178. case IB_QPS_RESET:
  179. index = IB_QPST_ANY2RESET;
  180. break;
  181. case IB_QPS_INIT:
  182. switch (ib_fromstate) {
  183. case IB_QPS_RESET:
  184. index = IB_QPST_RESET2INIT;
  185. break;
  186. case IB_QPS_INIT:
  187. index = IB_QPST_INIT2INIT;
  188. break;
  189. }
  190. break;
  191. case IB_QPS_RTR:
  192. if (ib_fromstate == IB_QPS_INIT)
  193. index = IB_QPST_INIT2RTR;
  194. break;
  195. case IB_QPS_RTS:
  196. switch (ib_fromstate) {
  197. case IB_QPS_RTR:
  198. index = IB_QPST_RTR2RTS;
  199. break;
  200. case IB_QPS_RTS:
  201. index = IB_QPST_RTS2RTS;
  202. break;
  203. case IB_QPS_SQD:
  204. index = IB_QPST_SQD2RTS;
  205. break;
  206. case IB_QPS_SQE:
  207. index = IB_QPST_SQE2RTS;
  208. break;
  209. }
  210. break;
  211. case IB_QPS_SQD:
  212. if (ib_fromstate == IB_QPS_RTS)
  213. index = IB_QPST_RTS2SQD;
  214. break;
  215. case IB_QPS_SQE:
  216. break;
  217. case IB_QPS_ERR:
  218. index = IB_QPST_ANY2ERR;
  219. break;
  220. default:
  221. break;
  222. }
  223. return index;
  224. }
  225. /*
  226. * ibqptype2servicetype returns hcp service type corresponding to given
  227. * ib qp type used by create_qp()
  228. */
  229. static inline int ibqptype2servicetype(enum ib_qp_type ibqptype)
  230. {
  231. switch (ibqptype) {
  232. case IB_QPT_SMI:
  233. case IB_QPT_GSI:
  234. return ST_UD;
  235. case IB_QPT_RC:
  236. return ST_RC;
  237. case IB_QPT_UC:
  238. return ST_UC;
  239. case IB_QPT_UD:
  240. return ST_UD;
  241. case IB_QPT_RAW_IPV6:
  242. return -EINVAL;
  243. case IB_QPT_RAW_ETY:
  244. return -EINVAL;
  245. default:
  246. ehca_gen_err("Invalid ibqptype=%x", ibqptype);
  247. return -EINVAL;
  248. }
  249. }
  250. /*
  251. * init userspace queue info from ipz_queue data
  252. */
  253. static inline void queue2resp(struct ipzu_queue_resp *resp,
  254. struct ipz_queue *queue)
  255. {
  256. resp->qe_size = queue->qe_size;
  257. resp->act_nr_of_sg = queue->act_nr_of_sg;
  258. resp->queue_length = queue->queue_length;
  259. resp->pagesize = queue->pagesize;
  260. resp->toggle_state = queue->toggle_state;
  261. resp->offset = queue->offset;
  262. }
  263. /*
  264. * init_qp_queue initializes/constructs r/squeue and registers queue pages.
  265. */
  266. static inline int init_qp_queue(struct ehca_shca *shca,
  267. struct ehca_pd *pd,
  268. struct ehca_qp *my_qp,
  269. struct ipz_queue *queue,
  270. int q_type,
  271. u64 expected_hret,
  272. struct ehca_alloc_queue_parms *parms,
  273. int wqe_size)
  274. {
  275. int ret, cnt, ipz_rc, nr_q_pages;
  276. void *vpage;
  277. u64 rpage, h_ret;
  278. struct ib_device *ib_dev = &shca->ib_device;
  279. struct ipz_adapter_handle ipz_hca_handle = shca->ipz_hca_handle;
  280. if (!parms->queue_size)
  281. return 0;
  282. if (parms->is_small) {
  283. nr_q_pages = 1;
  284. ipz_rc = ipz_queue_ctor(pd, queue, nr_q_pages,
  285. 128 << parms->page_size,
  286. wqe_size, parms->act_nr_sges, 1);
  287. } else {
  288. nr_q_pages = parms->queue_size;
  289. ipz_rc = ipz_queue_ctor(pd, queue, nr_q_pages,
  290. EHCA_PAGESIZE, wqe_size,
  291. parms->act_nr_sges, 0);
  292. }
  293. if (!ipz_rc) {
  294. ehca_err(ib_dev, "Cannot allocate page for queue. ipz_rc=%i",
  295. ipz_rc);
  296. return -EBUSY;
  297. }
  298. /* register queue pages */
  299. for (cnt = 0; cnt < nr_q_pages; cnt++) {
  300. vpage = ipz_qpageit_get_inc(queue);
  301. if (!vpage) {
  302. ehca_err(ib_dev, "ipz_qpageit_get_inc() "
  303. "failed p_vpage= %p", vpage);
  304. ret = -EINVAL;
  305. goto init_qp_queue1;
  306. }
  307. rpage = virt_to_abs(vpage);
  308. h_ret = hipz_h_register_rpage_qp(ipz_hca_handle,
  309. my_qp->ipz_qp_handle,
  310. NULL, 0, q_type,
  311. rpage, parms->is_small ? 0 : 1,
  312. my_qp->galpas.kernel);
  313. if (cnt == (nr_q_pages - 1)) { /* last page! */
  314. if (h_ret != expected_hret) {
  315. ehca_err(ib_dev, "hipz_qp_register_rpage() "
  316. "h_ret=%li", h_ret);
  317. ret = ehca2ib_return_code(h_ret);
  318. goto init_qp_queue1;
  319. }
  320. vpage = ipz_qpageit_get_inc(&my_qp->ipz_rqueue);
  321. if (vpage) {
  322. ehca_err(ib_dev, "ipz_qpageit_get_inc() "
  323. "should not succeed vpage=%p", vpage);
  324. ret = -EINVAL;
  325. goto init_qp_queue1;
  326. }
  327. } else {
  328. if (h_ret != H_PAGE_REGISTERED) {
  329. ehca_err(ib_dev, "hipz_qp_register_rpage() "
  330. "h_ret=%li", h_ret);
  331. ret = ehca2ib_return_code(h_ret);
  332. goto init_qp_queue1;
  333. }
  334. }
  335. }
  336. ipz_qeit_reset(queue);
  337. return 0;
  338. init_qp_queue1:
  339. ipz_queue_dtor(pd, queue);
  340. return ret;
  341. }
  342. static inline int ehca_calc_wqe_size(int act_nr_sge, int is_llqp)
  343. {
  344. if (is_llqp)
  345. return 128 << act_nr_sge;
  346. else
  347. return offsetof(struct ehca_wqe,
  348. u.nud.sg_list[act_nr_sge]);
  349. }
  350. static void ehca_determine_small_queue(struct ehca_alloc_queue_parms *queue,
  351. int req_nr_sge, int is_llqp)
  352. {
  353. u32 wqe_size, q_size;
  354. int act_nr_sge = req_nr_sge;
  355. if (!is_llqp)
  356. /* round up #SGEs so WQE size is a power of 2 */
  357. for (act_nr_sge = 4; act_nr_sge <= 252;
  358. act_nr_sge = 4 + 2 * act_nr_sge)
  359. if (act_nr_sge >= req_nr_sge)
  360. break;
  361. wqe_size = ehca_calc_wqe_size(act_nr_sge, is_llqp);
  362. q_size = wqe_size * (queue->max_wr + 1);
  363. if (q_size <= 512)
  364. queue->page_size = 2;
  365. else if (q_size <= 1024)
  366. queue->page_size = 3;
  367. else
  368. queue->page_size = 0;
  369. queue->is_small = (queue->page_size != 0);
  370. }
  371. /*
  372. * Create an ib_qp struct that is either a QP or an SRQ, depending on
  373. * the value of the is_srq parameter. If init_attr and srq_init_attr share
  374. * fields, the field out of init_attr is used.
  375. */
  376. static struct ehca_qp *internal_create_qp(
  377. struct ib_pd *pd,
  378. struct ib_qp_init_attr *init_attr,
  379. struct ib_srq_init_attr *srq_init_attr,
  380. struct ib_udata *udata, int is_srq)
  381. {
  382. struct ehca_qp *my_qp;
  383. struct ehca_pd *my_pd = container_of(pd, struct ehca_pd, ib_pd);
  384. struct ehca_shca *shca = container_of(pd->device, struct ehca_shca,
  385. ib_device);
  386. struct ib_ucontext *context = NULL;
  387. u32 nr_qes;
  388. u64 h_ret;
  389. int is_llqp = 0, has_srq = 0;
  390. int qp_type, max_send_sge, max_recv_sge, ret;
  391. /* h_call's out parameters */
  392. struct ehca_alloc_qp_parms parms;
  393. u32 swqe_size = 0, rwqe_size = 0, ib_qp_num;
  394. unsigned long flags;
  395. if (!atomic_add_unless(&shca->num_qps, 1, ehca_max_qp)) {
  396. ehca_err(pd->device, "Unable to create QP, max number of %i "
  397. "QPs reached.", ehca_max_qp);
  398. ehca_err(pd->device, "To increase the maximum number of QPs "
  399. "use the number_of_qps module parameter.\n");
  400. return ERR_PTR(-ENOSPC);
  401. }
  402. if (init_attr->create_flags) {
  403. atomic_dec(&shca->num_qps);
  404. return ERR_PTR(-EINVAL);
  405. }
  406. memset(&parms, 0, sizeof(parms));
  407. qp_type = init_attr->qp_type;
  408. if (init_attr->sq_sig_type != IB_SIGNAL_REQ_WR &&
  409. init_attr->sq_sig_type != IB_SIGNAL_ALL_WR) {
  410. ehca_err(pd->device, "init_attr->sg_sig_type=%x not allowed",
  411. init_attr->sq_sig_type);
  412. atomic_dec(&shca->num_qps);
  413. return ERR_PTR(-EINVAL);
  414. }
  415. /* save LLQP info */
  416. if (qp_type & 0x80) {
  417. is_llqp = 1;
  418. parms.ext_type = EQPT_LLQP;
  419. parms.ll_comp_flags = qp_type & LLQP_COMP_MASK;
  420. }
  421. qp_type &= 0x1F;
  422. init_attr->qp_type &= 0x1F;
  423. /* handle SRQ base QPs */
  424. if (init_attr->srq) {
  425. struct ehca_qp *my_srq =
  426. container_of(init_attr->srq, struct ehca_qp, ib_srq);
  427. has_srq = 1;
  428. parms.ext_type = EQPT_SRQBASE;
  429. parms.srq_qpn = my_srq->real_qp_num;
  430. }
  431. if (is_llqp && has_srq) {
  432. ehca_err(pd->device, "LLQPs can't have an SRQ");
  433. atomic_dec(&shca->num_qps);
  434. return ERR_PTR(-EINVAL);
  435. }
  436. /* handle SRQs */
  437. if (is_srq) {
  438. parms.ext_type = EQPT_SRQ;
  439. parms.srq_limit = srq_init_attr->attr.srq_limit;
  440. if (init_attr->cap.max_recv_sge > 3) {
  441. ehca_err(pd->device, "no more than three SGEs "
  442. "supported for SRQ pd=%p max_sge=%x",
  443. pd, init_attr->cap.max_recv_sge);
  444. atomic_dec(&shca->num_qps);
  445. return ERR_PTR(-EINVAL);
  446. }
  447. }
  448. /* check QP type */
  449. if (qp_type != IB_QPT_UD &&
  450. qp_type != IB_QPT_UC &&
  451. qp_type != IB_QPT_RC &&
  452. qp_type != IB_QPT_SMI &&
  453. qp_type != IB_QPT_GSI) {
  454. ehca_err(pd->device, "wrong QP Type=%x", qp_type);
  455. atomic_dec(&shca->num_qps);
  456. return ERR_PTR(-EINVAL);
  457. }
  458. if (is_llqp) {
  459. switch (qp_type) {
  460. case IB_QPT_RC:
  461. if ((init_attr->cap.max_send_wr > 255) ||
  462. (init_attr->cap.max_recv_wr > 255)) {
  463. ehca_err(pd->device,
  464. "Invalid Number of max_sq_wr=%x "
  465. "or max_rq_wr=%x for RC LLQP",
  466. init_attr->cap.max_send_wr,
  467. init_attr->cap.max_recv_wr);
  468. atomic_dec(&shca->num_qps);
  469. return ERR_PTR(-EINVAL);
  470. }
  471. break;
  472. case IB_QPT_UD:
  473. if (!EHCA_BMASK_GET(HCA_CAP_UD_LL_QP, shca->hca_cap)) {
  474. ehca_err(pd->device, "UD LLQP not supported "
  475. "by this adapter");
  476. atomic_dec(&shca->num_qps);
  477. return ERR_PTR(-ENOSYS);
  478. }
  479. if (!(init_attr->cap.max_send_sge <= 5
  480. && init_attr->cap.max_send_sge >= 1
  481. && init_attr->cap.max_recv_sge <= 5
  482. && init_attr->cap.max_recv_sge >= 1)) {
  483. ehca_err(pd->device,
  484. "Invalid Number of max_send_sge=%x "
  485. "or max_recv_sge=%x for UD LLQP",
  486. init_attr->cap.max_send_sge,
  487. init_attr->cap.max_recv_sge);
  488. atomic_dec(&shca->num_qps);
  489. return ERR_PTR(-EINVAL);
  490. } else if (init_attr->cap.max_send_wr > 255) {
  491. ehca_err(pd->device,
  492. "Invalid Number of "
  493. "max_send_wr=%x for UD QP_TYPE=%x",
  494. init_attr->cap.max_send_wr, qp_type);
  495. atomic_dec(&shca->num_qps);
  496. return ERR_PTR(-EINVAL);
  497. }
  498. break;
  499. default:
  500. ehca_err(pd->device, "unsupported LL QP Type=%x",
  501. qp_type);
  502. atomic_dec(&shca->num_qps);
  503. return ERR_PTR(-EINVAL);
  504. }
  505. } else {
  506. int max_sge = (qp_type == IB_QPT_UD || qp_type == IB_QPT_SMI
  507. || qp_type == IB_QPT_GSI) ? 250 : 252;
  508. if (init_attr->cap.max_send_sge > max_sge
  509. || init_attr->cap.max_recv_sge > max_sge) {
  510. ehca_err(pd->device, "Invalid number of SGEs requested "
  511. "send_sge=%x recv_sge=%x max_sge=%x",
  512. init_attr->cap.max_send_sge,
  513. init_attr->cap.max_recv_sge, max_sge);
  514. atomic_dec(&shca->num_qps);
  515. return ERR_PTR(-EINVAL);
  516. }
  517. }
  518. if (pd->uobject && udata)
  519. context = pd->uobject->context;
  520. my_qp = kmem_cache_zalloc(qp_cache, GFP_KERNEL);
  521. if (!my_qp) {
  522. ehca_err(pd->device, "pd=%p not enough memory to alloc qp", pd);
  523. atomic_dec(&shca->num_qps);
  524. return ERR_PTR(-ENOMEM);
  525. }
  526. atomic_set(&my_qp->nr_events, 0);
  527. init_waitqueue_head(&my_qp->wait_completion);
  528. spin_lock_init(&my_qp->spinlock_s);
  529. spin_lock_init(&my_qp->spinlock_r);
  530. my_qp->qp_type = qp_type;
  531. my_qp->ext_type = parms.ext_type;
  532. my_qp->state = IB_QPS_RESET;
  533. if (init_attr->recv_cq)
  534. my_qp->recv_cq =
  535. container_of(init_attr->recv_cq, struct ehca_cq, ib_cq);
  536. if (init_attr->send_cq)
  537. my_qp->send_cq =
  538. container_of(init_attr->send_cq, struct ehca_cq, ib_cq);
  539. do {
  540. if (!idr_pre_get(&ehca_qp_idr, GFP_KERNEL)) {
  541. ret = -ENOMEM;
  542. ehca_err(pd->device, "Can't reserve idr resources.");
  543. goto create_qp_exit0;
  544. }
  545. write_lock_irqsave(&ehca_qp_idr_lock, flags);
  546. ret = idr_get_new(&ehca_qp_idr, my_qp, &my_qp->token);
  547. write_unlock_irqrestore(&ehca_qp_idr_lock, flags);
  548. } while (ret == -EAGAIN);
  549. if (ret) {
  550. ret = -ENOMEM;
  551. ehca_err(pd->device, "Can't allocate new idr entry.");
  552. goto create_qp_exit0;
  553. }
  554. if (my_qp->token > 0x1FFFFFF) {
  555. ret = -EINVAL;
  556. ehca_err(pd->device, "Invalid number of qp");
  557. goto create_qp_exit1;
  558. }
  559. if (has_srq)
  560. parms.srq_token = my_qp->token;
  561. parms.servicetype = ibqptype2servicetype(qp_type);
  562. if (parms.servicetype < 0) {
  563. ret = -EINVAL;
  564. ehca_err(pd->device, "Invalid qp_type=%x", qp_type);
  565. goto create_qp_exit1;
  566. }
  567. /* Always signal by WQE so we can hide circ. WQEs */
  568. parms.sigtype = HCALL_SIGT_BY_WQE;
  569. /* UD_AV CIRCUMVENTION */
  570. max_send_sge = init_attr->cap.max_send_sge;
  571. max_recv_sge = init_attr->cap.max_recv_sge;
  572. if (parms.servicetype == ST_UD && !is_llqp) {
  573. max_send_sge += 2;
  574. max_recv_sge += 2;
  575. }
  576. parms.token = my_qp->token;
  577. parms.eq_handle = shca->eq.ipz_eq_handle;
  578. parms.pd = my_pd->fw_pd;
  579. if (my_qp->send_cq)
  580. parms.send_cq_handle = my_qp->send_cq->ipz_cq_handle;
  581. if (my_qp->recv_cq)
  582. parms.recv_cq_handle = my_qp->recv_cq->ipz_cq_handle;
  583. parms.squeue.max_wr = init_attr->cap.max_send_wr;
  584. parms.rqueue.max_wr = init_attr->cap.max_recv_wr;
  585. parms.squeue.max_sge = max_send_sge;
  586. parms.rqueue.max_sge = max_recv_sge;
  587. /* RC QPs need one more SWQE for unsolicited ack circumvention */
  588. if (qp_type == IB_QPT_RC)
  589. parms.squeue.max_wr++;
  590. if (EHCA_BMASK_GET(HCA_CAP_MINI_QP, shca->hca_cap)) {
  591. if (HAS_SQ(my_qp))
  592. ehca_determine_small_queue(
  593. &parms.squeue, max_send_sge, is_llqp);
  594. if (HAS_RQ(my_qp))
  595. ehca_determine_small_queue(
  596. &parms.rqueue, max_recv_sge, is_llqp);
  597. parms.qp_storage =
  598. (parms.squeue.is_small || parms.rqueue.is_small);
  599. }
  600. h_ret = hipz_h_alloc_resource_qp(shca->ipz_hca_handle, &parms);
  601. if (h_ret != H_SUCCESS) {
  602. ehca_err(pd->device, "h_alloc_resource_qp() failed h_ret=%li",
  603. h_ret);
  604. ret = ehca2ib_return_code(h_ret);
  605. goto create_qp_exit1;
  606. }
  607. ib_qp_num = my_qp->real_qp_num = parms.real_qp_num;
  608. my_qp->ipz_qp_handle = parms.qp_handle;
  609. my_qp->galpas = parms.galpas;
  610. swqe_size = ehca_calc_wqe_size(parms.squeue.act_nr_sges, is_llqp);
  611. rwqe_size = ehca_calc_wqe_size(parms.rqueue.act_nr_sges, is_llqp);
  612. switch (qp_type) {
  613. case IB_QPT_RC:
  614. if (is_llqp) {
  615. parms.squeue.act_nr_sges = 1;
  616. parms.rqueue.act_nr_sges = 1;
  617. }
  618. /* hide the extra WQE */
  619. parms.squeue.act_nr_wqes--;
  620. break;
  621. case IB_QPT_UD:
  622. case IB_QPT_GSI:
  623. case IB_QPT_SMI:
  624. /* UD circumvention */
  625. if (is_llqp) {
  626. parms.squeue.act_nr_sges = 1;
  627. parms.rqueue.act_nr_sges = 1;
  628. } else {
  629. parms.squeue.act_nr_sges -= 2;
  630. parms.rqueue.act_nr_sges -= 2;
  631. }
  632. if (IB_QPT_GSI == qp_type || IB_QPT_SMI == qp_type) {
  633. parms.squeue.act_nr_wqes = init_attr->cap.max_send_wr;
  634. parms.rqueue.act_nr_wqes = init_attr->cap.max_recv_wr;
  635. parms.squeue.act_nr_sges = init_attr->cap.max_send_sge;
  636. parms.rqueue.act_nr_sges = init_attr->cap.max_recv_sge;
  637. ib_qp_num = (qp_type == IB_QPT_SMI) ? 0 : 1;
  638. }
  639. break;
  640. default:
  641. break;
  642. }
  643. /* initialize r/squeue and register queue pages */
  644. if (HAS_SQ(my_qp)) {
  645. ret = init_qp_queue(
  646. shca, my_pd, my_qp, &my_qp->ipz_squeue, 0,
  647. HAS_RQ(my_qp) ? H_PAGE_REGISTERED : H_SUCCESS,
  648. &parms.squeue, swqe_size);
  649. if (ret) {
  650. ehca_err(pd->device, "Couldn't initialize squeue "
  651. "and pages ret=%i", ret);
  652. goto create_qp_exit2;
  653. }
  654. nr_qes = my_qp->ipz_squeue.queue_length /
  655. my_qp->ipz_squeue.qe_size;
  656. my_qp->sq_map = vmalloc(nr_qes *
  657. sizeof(struct ehca_qmap_entry));
  658. if (!my_qp->sq_map) {
  659. ehca_err(pd->device, "Couldn't allocate squeue "
  660. "map ret=%i", ret);
  661. goto create_qp_exit3;
  662. }
  663. }
  664. if (HAS_RQ(my_qp)) {
  665. ret = init_qp_queue(
  666. shca, my_pd, my_qp, &my_qp->ipz_rqueue, 1,
  667. H_SUCCESS, &parms.rqueue, rwqe_size);
  668. if (ret) {
  669. ehca_err(pd->device, "Couldn't initialize rqueue "
  670. "and pages ret=%i", ret);
  671. goto create_qp_exit4;
  672. }
  673. }
  674. if (is_srq) {
  675. my_qp->ib_srq.pd = &my_pd->ib_pd;
  676. my_qp->ib_srq.device = my_pd->ib_pd.device;
  677. my_qp->ib_srq.srq_context = init_attr->qp_context;
  678. my_qp->ib_srq.event_handler = init_attr->event_handler;
  679. } else {
  680. my_qp->ib_qp.qp_num = ib_qp_num;
  681. my_qp->ib_qp.pd = &my_pd->ib_pd;
  682. my_qp->ib_qp.device = my_pd->ib_pd.device;
  683. my_qp->ib_qp.recv_cq = init_attr->recv_cq;
  684. my_qp->ib_qp.send_cq = init_attr->send_cq;
  685. my_qp->ib_qp.qp_type = qp_type;
  686. my_qp->ib_qp.srq = init_attr->srq;
  687. my_qp->ib_qp.qp_context = init_attr->qp_context;
  688. my_qp->ib_qp.event_handler = init_attr->event_handler;
  689. }
  690. init_attr->cap.max_inline_data = 0; /* not supported yet */
  691. init_attr->cap.max_recv_sge = parms.rqueue.act_nr_sges;
  692. init_attr->cap.max_recv_wr = parms.rqueue.act_nr_wqes;
  693. init_attr->cap.max_send_sge = parms.squeue.act_nr_sges;
  694. init_attr->cap.max_send_wr = parms.squeue.act_nr_wqes;
  695. my_qp->init_attr = *init_attr;
  696. if (qp_type == IB_QPT_SMI || qp_type == IB_QPT_GSI) {
  697. shca->sport[init_attr->port_num - 1].ibqp_sqp[qp_type] =
  698. &my_qp->ib_qp;
  699. if (ehca_nr_ports < 0) {
  700. /* alloc array to cache subsequent modify qp parms
  701. * for autodetect mode
  702. */
  703. my_qp->mod_qp_parm =
  704. kzalloc(EHCA_MOD_QP_PARM_MAX *
  705. sizeof(*my_qp->mod_qp_parm),
  706. GFP_KERNEL);
  707. if (!my_qp->mod_qp_parm) {
  708. ehca_err(pd->device,
  709. "Could not alloc mod_qp_parm");
  710. goto create_qp_exit5;
  711. }
  712. }
  713. }
  714. /* NOTE: define_apq0() not supported yet */
  715. if (qp_type == IB_QPT_GSI) {
  716. h_ret = ehca_define_sqp(shca, my_qp, init_attr);
  717. if (h_ret != H_SUCCESS) {
  718. ret = ehca2ib_return_code(h_ret);
  719. goto create_qp_exit6;
  720. }
  721. }
  722. if (my_qp->send_cq) {
  723. ret = ehca_cq_assign_qp(my_qp->send_cq, my_qp);
  724. if (ret) {
  725. ehca_err(pd->device,
  726. "Couldn't assign qp to send_cq ret=%i", ret);
  727. goto create_qp_exit6;
  728. }
  729. }
  730. /* copy queues, galpa data to user space */
  731. if (context && udata) {
  732. struct ehca_create_qp_resp resp;
  733. memset(&resp, 0, sizeof(resp));
  734. resp.qp_num = my_qp->real_qp_num;
  735. resp.token = my_qp->token;
  736. resp.qp_type = my_qp->qp_type;
  737. resp.ext_type = my_qp->ext_type;
  738. resp.qkey = my_qp->qkey;
  739. resp.real_qp_num = my_qp->real_qp_num;
  740. if (HAS_SQ(my_qp))
  741. queue2resp(&resp.ipz_squeue, &my_qp->ipz_squeue);
  742. if (HAS_RQ(my_qp))
  743. queue2resp(&resp.ipz_rqueue, &my_qp->ipz_rqueue);
  744. resp.fw_handle_ofs = (u32)
  745. (my_qp->galpas.user.fw_handle & (PAGE_SIZE - 1));
  746. if (ib_copy_to_udata(udata, &resp, sizeof resp)) {
  747. ehca_err(pd->device, "Copy to udata failed");
  748. ret = -EINVAL;
  749. goto create_qp_exit7;
  750. }
  751. }
  752. return my_qp;
  753. create_qp_exit7:
  754. ehca_cq_unassign_qp(my_qp->send_cq, my_qp->real_qp_num);
  755. create_qp_exit6:
  756. kfree(my_qp->mod_qp_parm);
  757. create_qp_exit5:
  758. if (HAS_RQ(my_qp))
  759. ipz_queue_dtor(my_pd, &my_qp->ipz_rqueue);
  760. create_qp_exit4:
  761. if (HAS_SQ(my_qp))
  762. vfree(my_qp->sq_map);
  763. create_qp_exit3:
  764. if (HAS_SQ(my_qp))
  765. ipz_queue_dtor(my_pd, &my_qp->ipz_squeue);
  766. create_qp_exit2:
  767. hipz_h_destroy_qp(shca->ipz_hca_handle, my_qp);
  768. create_qp_exit1:
  769. write_lock_irqsave(&ehca_qp_idr_lock, flags);
  770. idr_remove(&ehca_qp_idr, my_qp->token);
  771. write_unlock_irqrestore(&ehca_qp_idr_lock, flags);
  772. create_qp_exit0:
  773. kmem_cache_free(qp_cache, my_qp);
  774. atomic_dec(&shca->num_qps);
  775. return ERR_PTR(ret);
  776. }
  777. struct ib_qp *ehca_create_qp(struct ib_pd *pd,
  778. struct ib_qp_init_attr *qp_init_attr,
  779. struct ib_udata *udata)
  780. {
  781. struct ehca_qp *ret;
  782. ret = internal_create_qp(pd, qp_init_attr, NULL, udata, 0);
  783. return IS_ERR(ret) ? (struct ib_qp *)ret : &ret->ib_qp;
  784. }
  785. static int internal_destroy_qp(struct ib_device *dev, struct ehca_qp *my_qp,
  786. struct ib_uobject *uobject);
  787. struct ib_srq *ehca_create_srq(struct ib_pd *pd,
  788. struct ib_srq_init_attr *srq_init_attr,
  789. struct ib_udata *udata)
  790. {
  791. struct ib_qp_init_attr qp_init_attr;
  792. struct ehca_qp *my_qp;
  793. struct ib_srq *ret;
  794. struct ehca_shca *shca = container_of(pd->device, struct ehca_shca,
  795. ib_device);
  796. struct hcp_modify_qp_control_block *mqpcb;
  797. u64 hret, update_mask;
  798. /* For common attributes, internal_create_qp() takes its info
  799. * out of qp_init_attr, so copy all common attrs there.
  800. */
  801. memset(&qp_init_attr, 0, sizeof(qp_init_attr));
  802. qp_init_attr.event_handler = srq_init_attr->event_handler;
  803. qp_init_attr.qp_context = srq_init_attr->srq_context;
  804. qp_init_attr.sq_sig_type = IB_SIGNAL_ALL_WR;
  805. qp_init_attr.qp_type = IB_QPT_RC;
  806. qp_init_attr.cap.max_recv_wr = srq_init_attr->attr.max_wr;
  807. qp_init_attr.cap.max_recv_sge = srq_init_attr->attr.max_sge;
  808. my_qp = internal_create_qp(pd, &qp_init_attr, srq_init_attr, udata, 1);
  809. if (IS_ERR(my_qp))
  810. return (struct ib_srq *)my_qp;
  811. /* copy back return values */
  812. srq_init_attr->attr.max_wr = qp_init_attr.cap.max_recv_wr;
  813. srq_init_attr->attr.max_sge = 3;
  814. /* drive SRQ into RTR state */
  815. mqpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
  816. if (!mqpcb) {
  817. ehca_err(pd->device, "Could not get zeroed page for mqpcb "
  818. "ehca_qp=%p qp_num=%x ", my_qp, my_qp->real_qp_num);
  819. ret = ERR_PTR(-ENOMEM);
  820. goto create_srq1;
  821. }
  822. mqpcb->qp_state = EHCA_QPS_INIT;
  823. mqpcb->prim_phys_port = 1;
  824. update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_STATE, 1);
  825. hret = hipz_h_modify_qp(shca->ipz_hca_handle,
  826. my_qp->ipz_qp_handle,
  827. &my_qp->pf,
  828. update_mask,
  829. mqpcb, my_qp->galpas.kernel);
  830. if (hret != H_SUCCESS) {
  831. ehca_err(pd->device, "Could not modify SRQ to INIT "
  832. "ehca_qp=%p qp_num=%x h_ret=%li",
  833. my_qp, my_qp->real_qp_num, hret);
  834. goto create_srq2;
  835. }
  836. mqpcb->qp_enable = 1;
  837. update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_ENABLE, 1);
  838. hret = hipz_h_modify_qp(shca->ipz_hca_handle,
  839. my_qp->ipz_qp_handle,
  840. &my_qp->pf,
  841. update_mask,
  842. mqpcb, my_qp->galpas.kernel);
  843. if (hret != H_SUCCESS) {
  844. ehca_err(pd->device, "Could not enable SRQ "
  845. "ehca_qp=%p qp_num=%x h_ret=%li",
  846. my_qp, my_qp->real_qp_num, hret);
  847. goto create_srq2;
  848. }
  849. mqpcb->qp_state = EHCA_QPS_RTR;
  850. update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_STATE, 1);
  851. hret = hipz_h_modify_qp(shca->ipz_hca_handle,
  852. my_qp->ipz_qp_handle,
  853. &my_qp->pf,
  854. update_mask,
  855. mqpcb, my_qp->galpas.kernel);
  856. if (hret != H_SUCCESS) {
  857. ehca_err(pd->device, "Could not modify SRQ to RTR "
  858. "ehca_qp=%p qp_num=%x h_ret=%li",
  859. my_qp, my_qp->real_qp_num, hret);
  860. goto create_srq2;
  861. }
  862. ehca_free_fw_ctrlblock(mqpcb);
  863. return &my_qp->ib_srq;
  864. create_srq2:
  865. ret = ERR_PTR(ehca2ib_return_code(hret));
  866. ehca_free_fw_ctrlblock(mqpcb);
  867. create_srq1:
  868. internal_destroy_qp(pd->device, my_qp, my_qp->ib_srq.uobject);
  869. return ret;
  870. }
  871. /*
  872. * prepare_sqe_rts called by internal_modify_qp() at trans sqe -> rts
  873. * set purge bit of bad wqe and subsequent wqes to avoid reentering sqe
  874. * returns total number of bad wqes in bad_wqe_cnt
  875. */
  876. static int prepare_sqe_rts(struct ehca_qp *my_qp, struct ehca_shca *shca,
  877. int *bad_wqe_cnt)
  878. {
  879. u64 h_ret;
  880. struct ipz_queue *squeue;
  881. void *bad_send_wqe_p, *bad_send_wqe_v;
  882. u64 q_ofs;
  883. struct ehca_wqe *wqe;
  884. int qp_num = my_qp->ib_qp.qp_num;
  885. /* get send wqe pointer */
  886. h_ret = hipz_h_disable_and_get_wqe(shca->ipz_hca_handle,
  887. my_qp->ipz_qp_handle, &my_qp->pf,
  888. &bad_send_wqe_p, NULL, 2);
  889. if (h_ret != H_SUCCESS) {
  890. ehca_err(&shca->ib_device, "hipz_h_disable_and_get_wqe() failed"
  891. " ehca_qp=%p qp_num=%x h_ret=%li",
  892. my_qp, qp_num, h_ret);
  893. return ehca2ib_return_code(h_ret);
  894. }
  895. bad_send_wqe_p = (void *)((u64)bad_send_wqe_p & (~(1L << 63)));
  896. ehca_dbg(&shca->ib_device, "qp_num=%x bad_send_wqe_p=%p",
  897. qp_num, bad_send_wqe_p);
  898. /* convert wqe pointer to vadr */
  899. bad_send_wqe_v = abs_to_virt((u64)bad_send_wqe_p);
  900. if (ehca_debug_level >= 2)
  901. ehca_dmp(bad_send_wqe_v, 32, "qp_num=%x bad_wqe", qp_num);
  902. squeue = &my_qp->ipz_squeue;
  903. if (ipz_queue_abs_to_offset(squeue, (u64)bad_send_wqe_p, &q_ofs)) {
  904. ehca_err(&shca->ib_device, "failed to get wqe offset qp_num=%x"
  905. " bad_send_wqe_p=%p", qp_num, bad_send_wqe_p);
  906. return -EFAULT;
  907. }
  908. /* loop sets wqe's purge bit */
  909. wqe = (struct ehca_wqe *)ipz_qeit_calc(squeue, q_ofs);
  910. *bad_wqe_cnt = 0;
  911. while (wqe->optype != 0xff && wqe->wqef != 0xff) {
  912. if (ehca_debug_level >= 2)
  913. ehca_dmp(wqe, 32, "qp_num=%x wqe", qp_num);
  914. wqe->nr_of_data_seg = 0; /* suppress data access */
  915. wqe->wqef = WQEF_PURGE; /* WQE to be purged */
  916. q_ofs = ipz_queue_advance_offset(squeue, q_ofs);
  917. wqe = (struct ehca_wqe *)ipz_qeit_calc(squeue, q_ofs);
  918. *bad_wqe_cnt = (*bad_wqe_cnt)+1;
  919. }
  920. /*
  921. * bad wqe will be reprocessed and ignored when pol_cq() is called,
  922. * i.e. nr of wqes with flush error status is one less
  923. */
  924. ehca_dbg(&shca->ib_device, "qp_num=%x flusherr_wqe_cnt=%x",
  925. qp_num, (*bad_wqe_cnt)-1);
  926. wqe->wqef = 0;
  927. return 0;
  928. }
  929. /*
  930. * internal_modify_qp with circumvention to handle aqp0 properly
  931. * smi_reset2init indicates if this is an internal reset-to-init-call for
  932. * smi. This flag must always be zero if called from ehca_modify_qp()!
  933. * This internal func was intorduced to avoid recursion of ehca_modify_qp()!
  934. */
  935. static int internal_modify_qp(struct ib_qp *ibqp,
  936. struct ib_qp_attr *attr,
  937. int attr_mask, int smi_reset2init)
  938. {
  939. enum ib_qp_state qp_cur_state, qp_new_state;
  940. int cnt, qp_attr_idx, ret = 0;
  941. enum ib_qp_statetrans statetrans;
  942. struct hcp_modify_qp_control_block *mqpcb;
  943. struct ehca_qp *my_qp = container_of(ibqp, struct ehca_qp, ib_qp);
  944. struct ehca_shca *shca =
  945. container_of(ibqp->pd->device, struct ehca_shca, ib_device);
  946. u64 update_mask;
  947. u64 h_ret;
  948. int bad_wqe_cnt = 0;
  949. int squeue_locked = 0;
  950. unsigned long flags = 0;
  951. /* do query_qp to obtain current attr values */
  952. mqpcb = ehca_alloc_fw_ctrlblock(GFP_ATOMIC);
  953. if (!mqpcb) {
  954. ehca_err(ibqp->device, "Could not get zeroed page for mqpcb "
  955. "ehca_qp=%p qp_num=%x ", my_qp, ibqp->qp_num);
  956. return -ENOMEM;
  957. }
  958. h_ret = hipz_h_query_qp(shca->ipz_hca_handle,
  959. my_qp->ipz_qp_handle,
  960. &my_qp->pf,
  961. mqpcb, my_qp->galpas.kernel);
  962. if (h_ret != H_SUCCESS) {
  963. ehca_err(ibqp->device, "hipz_h_query_qp() failed "
  964. "ehca_qp=%p qp_num=%x h_ret=%li",
  965. my_qp, ibqp->qp_num, h_ret);
  966. ret = ehca2ib_return_code(h_ret);
  967. goto modify_qp_exit1;
  968. }
  969. qp_cur_state = ehca2ib_qp_state(mqpcb->qp_state);
  970. if (qp_cur_state == -EINVAL) { /* invalid qp state */
  971. ret = -EINVAL;
  972. ehca_err(ibqp->device, "Invalid current ehca_qp_state=%x "
  973. "ehca_qp=%p qp_num=%x",
  974. mqpcb->qp_state, my_qp, ibqp->qp_num);
  975. goto modify_qp_exit1;
  976. }
  977. /*
  978. * circumvention to set aqp0 initial state to init
  979. * as expected by IB spec
  980. */
  981. if (smi_reset2init == 0 &&
  982. ibqp->qp_type == IB_QPT_SMI &&
  983. qp_cur_state == IB_QPS_RESET &&
  984. (attr_mask & IB_QP_STATE) &&
  985. attr->qp_state == IB_QPS_INIT) { /* RESET -> INIT */
  986. struct ib_qp_attr smiqp_attr = {
  987. .qp_state = IB_QPS_INIT,
  988. .port_num = my_qp->init_attr.port_num,
  989. .pkey_index = 0,
  990. .qkey = 0
  991. };
  992. int smiqp_attr_mask = IB_QP_STATE | IB_QP_PORT |
  993. IB_QP_PKEY_INDEX | IB_QP_QKEY;
  994. int smirc = internal_modify_qp(
  995. ibqp, &smiqp_attr, smiqp_attr_mask, 1);
  996. if (smirc) {
  997. ehca_err(ibqp->device, "SMI RESET -> INIT failed. "
  998. "ehca_modify_qp() rc=%i", smirc);
  999. ret = H_PARAMETER;
  1000. goto modify_qp_exit1;
  1001. }
  1002. qp_cur_state = IB_QPS_INIT;
  1003. ehca_dbg(ibqp->device, "SMI RESET -> INIT succeeded");
  1004. }
  1005. /* is transmitted current state equal to "real" current state */
  1006. if ((attr_mask & IB_QP_CUR_STATE) &&
  1007. qp_cur_state != attr->cur_qp_state) {
  1008. ret = -EINVAL;
  1009. ehca_err(ibqp->device,
  1010. "Invalid IB_QP_CUR_STATE attr->curr_qp_state=%x <>"
  1011. " actual cur_qp_state=%x. ehca_qp=%p qp_num=%x",
  1012. attr->cur_qp_state, qp_cur_state, my_qp, ibqp->qp_num);
  1013. goto modify_qp_exit1;
  1014. }
  1015. ehca_dbg(ibqp->device, "ehca_qp=%p qp_num=%x current qp_state=%x "
  1016. "new qp_state=%x attribute_mask=%x",
  1017. my_qp, ibqp->qp_num, qp_cur_state, attr->qp_state, attr_mask);
  1018. qp_new_state = attr_mask & IB_QP_STATE ? attr->qp_state : qp_cur_state;
  1019. if (!smi_reset2init &&
  1020. !ib_modify_qp_is_ok(qp_cur_state, qp_new_state, ibqp->qp_type,
  1021. attr_mask)) {
  1022. ret = -EINVAL;
  1023. ehca_err(ibqp->device,
  1024. "Invalid qp transition new_state=%x cur_state=%x "
  1025. "ehca_qp=%p qp_num=%x attr_mask=%x", qp_new_state,
  1026. qp_cur_state, my_qp, ibqp->qp_num, attr_mask);
  1027. goto modify_qp_exit1;
  1028. }
  1029. mqpcb->qp_state = ib2ehca_qp_state(qp_new_state);
  1030. if (mqpcb->qp_state)
  1031. update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_STATE, 1);
  1032. else {
  1033. ret = -EINVAL;
  1034. ehca_err(ibqp->device, "Invalid new qp state=%x "
  1035. "ehca_qp=%p qp_num=%x",
  1036. qp_new_state, my_qp, ibqp->qp_num);
  1037. goto modify_qp_exit1;
  1038. }
  1039. /* retrieve state transition struct to get req and opt attrs */
  1040. statetrans = get_modqp_statetrans(qp_cur_state, qp_new_state);
  1041. if (statetrans < 0) {
  1042. ret = -EINVAL;
  1043. ehca_err(ibqp->device, "<INVALID STATE CHANGE> qp_cur_state=%x "
  1044. "new_qp_state=%x State_xsition=%x ehca_qp=%p "
  1045. "qp_num=%x", qp_cur_state, qp_new_state,
  1046. statetrans, my_qp, ibqp->qp_num);
  1047. goto modify_qp_exit1;
  1048. }
  1049. qp_attr_idx = ib2ehcaqptype(ibqp->qp_type);
  1050. if (qp_attr_idx < 0) {
  1051. ret = qp_attr_idx;
  1052. ehca_err(ibqp->device,
  1053. "Invalid QP type=%x ehca_qp=%p qp_num=%x",
  1054. ibqp->qp_type, my_qp, ibqp->qp_num);
  1055. goto modify_qp_exit1;
  1056. }
  1057. ehca_dbg(ibqp->device,
  1058. "ehca_qp=%p qp_num=%x <VALID STATE CHANGE> qp_state_xsit=%x",
  1059. my_qp, ibqp->qp_num, statetrans);
  1060. /* eHCA2 rev2 and higher require the SEND_GRH_FLAG to be set
  1061. * in non-LL UD QPs.
  1062. */
  1063. if ((my_qp->qp_type == IB_QPT_UD) &&
  1064. (my_qp->ext_type != EQPT_LLQP) &&
  1065. (statetrans == IB_QPST_INIT2RTR) &&
  1066. (shca->hw_level >= 0x22)) {
  1067. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_GRH_FLAG, 1);
  1068. mqpcb->send_grh_flag = 1;
  1069. }
  1070. /* sqe -> rts: set purge bit of bad wqe before actual trans */
  1071. if ((my_qp->qp_type == IB_QPT_UD ||
  1072. my_qp->qp_type == IB_QPT_GSI ||
  1073. my_qp->qp_type == IB_QPT_SMI) &&
  1074. statetrans == IB_QPST_SQE2RTS) {
  1075. /* mark next free wqe if kernel */
  1076. if (!ibqp->uobject) {
  1077. struct ehca_wqe *wqe;
  1078. /* lock send queue */
  1079. spin_lock_irqsave(&my_qp->spinlock_s, flags);
  1080. squeue_locked = 1;
  1081. /* mark next free wqe */
  1082. wqe = (struct ehca_wqe *)
  1083. ipz_qeit_get(&my_qp->ipz_squeue);
  1084. wqe->optype = wqe->wqef = 0xff;
  1085. ehca_dbg(ibqp->device, "qp_num=%x next_free_wqe=%p",
  1086. ibqp->qp_num, wqe);
  1087. }
  1088. ret = prepare_sqe_rts(my_qp, shca, &bad_wqe_cnt);
  1089. if (ret) {
  1090. ehca_err(ibqp->device, "prepare_sqe_rts() failed "
  1091. "ehca_qp=%p qp_num=%x ret=%i",
  1092. my_qp, ibqp->qp_num, ret);
  1093. goto modify_qp_exit2;
  1094. }
  1095. }
  1096. /*
  1097. * enable RDMA_Atomic_Control if reset->init und reliable con
  1098. * this is necessary since gen2 does not provide that flag,
  1099. * but pHyp requires it
  1100. */
  1101. if (statetrans == IB_QPST_RESET2INIT &&
  1102. (ibqp->qp_type == IB_QPT_RC || ibqp->qp_type == IB_QPT_UC)) {
  1103. mqpcb->rdma_atomic_ctrl = 3;
  1104. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RDMA_ATOMIC_CTRL, 1);
  1105. }
  1106. /* circ. pHyp requires #RDMA/Atomic Resp Res for UC INIT -> RTR */
  1107. if (statetrans == IB_QPST_INIT2RTR &&
  1108. (ibqp->qp_type == IB_QPT_UC) &&
  1109. !(attr_mask & IB_QP_MAX_DEST_RD_ATOMIC)) {
  1110. mqpcb->rdma_nr_atomic_resp_res = 1; /* default to 1 */
  1111. update_mask |=
  1112. EHCA_BMASK_SET(MQPCB_MASK_RDMA_NR_ATOMIC_RESP_RES, 1);
  1113. }
  1114. if (attr_mask & IB_QP_PKEY_INDEX) {
  1115. if (attr->pkey_index >= 16) {
  1116. ret = -EINVAL;
  1117. ehca_err(ibqp->device, "Invalid pkey_index=%x. "
  1118. "ehca_qp=%p qp_num=%x max_pkey_index=f",
  1119. attr->pkey_index, my_qp, ibqp->qp_num);
  1120. goto modify_qp_exit2;
  1121. }
  1122. mqpcb->prim_p_key_idx = attr->pkey_index;
  1123. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PRIM_P_KEY_IDX, 1);
  1124. }
  1125. if (attr_mask & IB_QP_PORT) {
  1126. struct ehca_sport *sport;
  1127. struct ehca_qp *aqp1;
  1128. if (attr->port_num < 1 || attr->port_num > shca->num_ports) {
  1129. ret = -EINVAL;
  1130. ehca_err(ibqp->device, "Invalid port=%x. "
  1131. "ehca_qp=%p qp_num=%x num_ports=%x",
  1132. attr->port_num, my_qp, ibqp->qp_num,
  1133. shca->num_ports);
  1134. goto modify_qp_exit2;
  1135. }
  1136. sport = &shca->sport[attr->port_num - 1];
  1137. if (!sport->ibqp_sqp[IB_QPT_GSI]) {
  1138. /* should not occur */
  1139. ret = -EFAULT;
  1140. ehca_err(ibqp->device, "AQP1 was not created for "
  1141. "port=%x", attr->port_num);
  1142. goto modify_qp_exit2;
  1143. }
  1144. aqp1 = container_of(sport->ibqp_sqp[IB_QPT_GSI],
  1145. struct ehca_qp, ib_qp);
  1146. if (ibqp->qp_type != IB_QPT_GSI &&
  1147. ibqp->qp_type != IB_QPT_SMI &&
  1148. aqp1->mod_qp_parm) {
  1149. /*
  1150. * firmware will reject this modify_qp() because
  1151. * port is not activated/initialized fully
  1152. */
  1153. ret = -EFAULT;
  1154. ehca_warn(ibqp->device, "Couldn't modify qp port=%x: "
  1155. "either port is being activated (try again) "
  1156. "or cabling issue", attr->port_num);
  1157. goto modify_qp_exit2;
  1158. }
  1159. mqpcb->prim_phys_port = attr->port_num;
  1160. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PRIM_PHYS_PORT, 1);
  1161. }
  1162. if (attr_mask & IB_QP_QKEY) {
  1163. mqpcb->qkey = attr->qkey;
  1164. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_QKEY, 1);
  1165. }
  1166. if (attr_mask & IB_QP_AV) {
  1167. mqpcb->dlid = attr->ah_attr.dlid;
  1168. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DLID, 1);
  1169. mqpcb->source_path_bits = attr->ah_attr.src_path_bits;
  1170. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SOURCE_PATH_BITS, 1);
  1171. mqpcb->service_level = attr->ah_attr.sl;
  1172. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SERVICE_LEVEL, 1);
  1173. if (ehca_calc_ipd(shca, mqpcb->prim_phys_port,
  1174. attr->ah_attr.static_rate,
  1175. &mqpcb->max_static_rate)) {
  1176. ret = -EINVAL;
  1177. goto modify_qp_exit2;
  1178. }
  1179. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_MAX_STATIC_RATE, 1);
  1180. /*
  1181. * Always supply the GRH flag, even if it's zero, to give the
  1182. * hypervisor a clear "yes" or "no" instead of a "perhaps"
  1183. */
  1184. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_GRH_FLAG, 1);
  1185. /*
  1186. * only if GRH is TRUE we might consider SOURCE_GID_IDX
  1187. * and DEST_GID otherwise phype will return H_ATTR_PARM!!!
  1188. */
  1189. if (attr->ah_attr.ah_flags == IB_AH_GRH) {
  1190. mqpcb->send_grh_flag = 1;
  1191. mqpcb->source_gid_idx = attr->ah_attr.grh.sgid_index;
  1192. update_mask |=
  1193. EHCA_BMASK_SET(MQPCB_MASK_SOURCE_GID_IDX, 1);
  1194. for (cnt = 0; cnt < 16; cnt++)
  1195. mqpcb->dest_gid.byte[cnt] =
  1196. attr->ah_attr.grh.dgid.raw[cnt];
  1197. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DEST_GID, 1);
  1198. mqpcb->flow_label = attr->ah_attr.grh.flow_label;
  1199. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_FLOW_LABEL, 1);
  1200. mqpcb->hop_limit = attr->ah_attr.grh.hop_limit;
  1201. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_HOP_LIMIT, 1);
  1202. mqpcb->traffic_class = attr->ah_attr.grh.traffic_class;
  1203. update_mask |=
  1204. EHCA_BMASK_SET(MQPCB_MASK_TRAFFIC_CLASS, 1);
  1205. }
  1206. }
  1207. if (attr_mask & IB_QP_PATH_MTU) {
  1208. /* store ld(MTU) */
  1209. my_qp->mtu_shift = attr->path_mtu + 7;
  1210. mqpcb->path_mtu = attr->path_mtu;
  1211. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_PATH_MTU, 1);
  1212. }
  1213. if (attr_mask & IB_QP_TIMEOUT) {
  1214. mqpcb->timeout = attr->timeout;
  1215. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_TIMEOUT, 1);
  1216. }
  1217. if (attr_mask & IB_QP_RETRY_CNT) {
  1218. mqpcb->retry_count = attr->retry_cnt;
  1219. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RETRY_COUNT, 1);
  1220. }
  1221. if (attr_mask & IB_QP_RNR_RETRY) {
  1222. mqpcb->rnr_retry_count = attr->rnr_retry;
  1223. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RNR_RETRY_COUNT, 1);
  1224. }
  1225. if (attr_mask & IB_QP_RQ_PSN) {
  1226. mqpcb->receive_psn = attr->rq_psn;
  1227. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_RECEIVE_PSN, 1);
  1228. }
  1229. if (attr_mask & IB_QP_MAX_DEST_RD_ATOMIC) {
  1230. mqpcb->rdma_nr_atomic_resp_res = attr->max_dest_rd_atomic < 3 ?
  1231. attr->max_dest_rd_atomic : 2;
  1232. update_mask |=
  1233. EHCA_BMASK_SET(MQPCB_MASK_RDMA_NR_ATOMIC_RESP_RES, 1);
  1234. }
  1235. if (attr_mask & IB_QP_MAX_QP_RD_ATOMIC) {
  1236. mqpcb->rdma_atomic_outst_dest_qp = attr->max_rd_atomic < 3 ?
  1237. attr->max_rd_atomic : 2;
  1238. update_mask |=
  1239. EHCA_BMASK_SET
  1240. (MQPCB_MASK_RDMA_ATOMIC_OUTST_DEST_QP, 1);
  1241. }
  1242. if (attr_mask & IB_QP_ALT_PATH) {
  1243. if (attr->alt_port_num < 1
  1244. || attr->alt_port_num > shca->num_ports) {
  1245. ret = -EINVAL;
  1246. ehca_err(ibqp->device, "Invalid alt_port=%x. "
  1247. "ehca_qp=%p qp_num=%x num_ports=%x",
  1248. attr->alt_port_num, my_qp, ibqp->qp_num,
  1249. shca->num_ports);
  1250. goto modify_qp_exit2;
  1251. }
  1252. mqpcb->alt_phys_port = attr->alt_port_num;
  1253. if (attr->alt_pkey_index >= 16) {
  1254. ret = -EINVAL;
  1255. ehca_err(ibqp->device, "Invalid alt_pkey_index=%x. "
  1256. "ehca_qp=%p qp_num=%x max_pkey_index=f",
  1257. attr->pkey_index, my_qp, ibqp->qp_num);
  1258. goto modify_qp_exit2;
  1259. }
  1260. mqpcb->alt_p_key_idx = attr->alt_pkey_index;
  1261. mqpcb->timeout_al = attr->alt_timeout;
  1262. mqpcb->dlid_al = attr->alt_ah_attr.dlid;
  1263. mqpcb->source_path_bits_al = attr->alt_ah_attr.src_path_bits;
  1264. mqpcb->service_level_al = attr->alt_ah_attr.sl;
  1265. if (ehca_calc_ipd(shca, mqpcb->alt_phys_port,
  1266. attr->alt_ah_attr.static_rate,
  1267. &mqpcb->max_static_rate_al)) {
  1268. ret = -EINVAL;
  1269. goto modify_qp_exit2;
  1270. }
  1271. /* OpenIB doesn't support alternate retry counts - copy them */
  1272. mqpcb->retry_count_al = mqpcb->retry_count;
  1273. mqpcb->rnr_retry_count_al = mqpcb->rnr_retry_count;
  1274. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_ALT_PHYS_PORT, 1)
  1275. | EHCA_BMASK_SET(MQPCB_MASK_ALT_P_KEY_IDX, 1)
  1276. | EHCA_BMASK_SET(MQPCB_MASK_TIMEOUT_AL, 1)
  1277. | EHCA_BMASK_SET(MQPCB_MASK_DLID_AL, 1)
  1278. | EHCA_BMASK_SET(MQPCB_MASK_SOURCE_PATH_BITS_AL, 1)
  1279. | EHCA_BMASK_SET(MQPCB_MASK_SERVICE_LEVEL_AL, 1)
  1280. | EHCA_BMASK_SET(MQPCB_MASK_MAX_STATIC_RATE_AL, 1)
  1281. | EHCA_BMASK_SET(MQPCB_MASK_RETRY_COUNT_AL, 1)
  1282. | EHCA_BMASK_SET(MQPCB_MASK_RNR_RETRY_COUNT_AL, 1);
  1283. /*
  1284. * Always supply the GRH flag, even if it's zero, to give the
  1285. * hypervisor a clear "yes" or "no" instead of a "perhaps"
  1286. */
  1287. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_GRH_FLAG_AL, 1);
  1288. /*
  1289. * only if GRH is TRUE we might consider SOURCE_GID_IDX
  1290. * and DEST_GID otherwise phype will return H_ATTR_PARM!!!
  1291. */
  1292. if (attr->alt_ah_attr.ah_flags == IB_AH_GRH) {
  1293. mqpcb->send_grh_flag_al = 1;
  1294. for (cnt = 0; cnt < 16; cnt++)
  1295. mqpcb->dest_gid_al.byte[cnt] =
  1296. attr->alt_ah_attr.grh.dgid.raw[cnt];
  1297. mqpcb->source_gid_idx_al =
  1298. attr->alt_ah_attr.grh.sgid_index;
  1299. mqpcb->flow_label_al = attr->alt_ah_attr.grh.flow_label;
  1300. mqpcb->hop_limit_al = attr->alt_ah_attr.grh.hop_limit;
  1301. mqpcb->traffic_class_al =
  1302. attr->alt_ah_attr.grh.traffic_class;
  1303. update_mask |=
  1304. EHCA_BMASK_SET(MQPCB_MASK_SOURCE_GID_IDX_AL, 1)
  1305. | EHCA_BMASK_SET(MQPCB_MASK_DEST_GID_AL, 1)
  1306. | EHCA_BMASK_SET(MQPCB_MASK_FLOW_LABEL_AL, 1)
  1307. | EHCA_BMASK_SET(MQPCB_MASK_HOP_LIMIT_AL, 1) |
  1308. EHCA_BMASK_SET(MQPCB_MASK_TRAFFIC_CLASS_AL, 1);
  1309. }
  1310. }
  1311. if (attr_mask & IB_QP_MIN_RNR_TIMER) {
  1312. mqpcb->min_rnr_nak_timer_field = attr->min_rnr_timer;
  1313. update_mask |=
  1314. EHCA_BMASK_SET(MQPCB_MASK_MIN_RNR_NAK_TIMER_FIELD, 1);
  1315. }
  1316. if (attr_mask & IB_QP_SQ_PSN) {
  1317. mqpcb->send_psn = attr->sq_psn;
  1318. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_SEND_PSN, 1);
  1319. }
  1320. if (attr_mask & IB_QP_DEST_QPN) {
  1321. mqpcb->dest_qp_nr = attr->dest_qp_num;
  1322. update_mask |= EHCA_BMASK_SET(MQPCB_MASK_DEST_QP_NR, 1);
  1323. }
  1324. if (attr_mask & IB_QP_PATH_MIG_STATE) {
  1325. if (attr->path_mig_state != IB_MIG_REARM
  1326. && attr->path_mig_state != IB_MIG_MIGRATED) {
  1327. ret = -EINVAL;
  1328. ehca_err(ibqp->device, "Invalid mig_state=%x",
  1329. attr->path_mig_state);
  1330. goto modify_qp_exit2;
  1331. }
  1332. mqpcb->path_migration_state = attr->path_mig_state + 1;
  1333. if (attr->path_mig_state == IB_MIG_REARM)
  1334. my_qp->mig_armed = 1;
  1335. update_mask |=
  1336. EHCA_BMASK_SET(MQPCB_MASK_PATH_MIGRATION_STATE, 1);
  1337. }
  1338. if (attr_mask & IB_QP_CAP) {
  1339. mqpcb->max_nr_outst_send_wr = attr->cap.max_send_wr+1;
  1340. update_mask |=
  1341. EHCA_BMASK_SET(MQPCB_MASK_MAX_NR_OUTST_SEND_WR, 1);
  1342. mqpcb->max_nr_outst_recv_wr = attr->cap.max_recv_wr+1;
  1343. update_mask |=
  1344. EHCA_BMASK_SET(MQPCB_MASK_MAX_NR_OUTST_RECV_WR, 1);
  1345. /* no support for max_send/recv_sge yet */
  1346. }
  1347. if (ehca_debug_level >= 2)
  1348. ehca_dmp(mqpcb, 4*70, "qp_num=%x", ibqp->qp_num);
  1349. h_ret = hipz_h_modify_qp(shca->ipz_hca_handle,
  1350. my_qp->ipz_qp_handle,
  1351. &my_qp->pf,
  1352. update_mask,
  1353. mqpcb, my_qp->galpas.kernel);
  1354. if (h_ret != H_SUCCESS) {
  1355. ret = ehca2ib_return_code(h_ret);
  1356. ehca_err(ibqp->device, "hipz_h_modify_qp() failed h_ret=%li "
  1357. "ehca_qp=%p qp_num=%x", h_ret, my_qp, ibqp->qp_num);
  1358. goto modify_qp_exit2;
  1359. }
  1360. if ((my_qp->qp_type == IB_QPT_UD ||
  1361. my_qp->qp_type == IB_QPT_GSI ||
  1362. my_qp->qp_type == IB_QPT_SMI) &&
  1363. statetrans == IB_QPST_SQE2RTS) {
  1364. /* doorbell to reprocessing wqes */
  1365. iosync(); /* serialize GAL register access */
  1366. hipz_update_sqa(my_qp, bad_wqe_cnt-1);
  1367. ehca_gen_dbg("doorbell for %x wqes", bad_wqe_cnt);
  1368. }
  1369. if (statetrans == IB_QPST_RESET2INIT ||
  1370. statetrans == IB_QPST_INIT2INIT) {
  1371. mqpcb->qp_enable = 1;
  1372. mqpcb->qp_state = EHCA_QPS_INIT;
  1373. update_mask = 0;
  1374. update_mask = EHCA_BMASK_SET(MQPCB_MASK_QP_ENABLE, 1);
  1375. h_ret = hipz_h_modify_qp(shca->ipz_hca_handle,
  1376. my_qp->ipz_qp_handle,
  1377. &my_qp->pf,
  1378. update_mask,
  1379. mqpcb,
  1380. my_qp->galpas.kernel);
  1381. if (h_ret != H_SUCCESS) {
  1382. ret = ehca2ib_return_code(h_ret);
  1383. ehca_err(ibqp->device, "ENABLE in context of "
  1384. "RESET_2_INIT failed! Maybe you didn't get "
  1385. "a LID h_ret=%li ehca_qp=%p qp_num=%x",
  1386. h_ret, my_qp, ibqp->qp_num);
  1387. goto modify_qp_exit2;
  1388. }
  1389. }
  1390. if (statetrans == IB_QPST_ANY2RESET) {
  1391. ipz_qeit_reset(&my_qp->ipz_rqueue);
  1392. ipz_qeit_reset(&my_qp->ipz_squeue);
  1393. }
  1394. if (attr_mask & IB_QP_QKEY)
  1395. my_qp->qkey = attr->qkey;
  1396. modify_qp_exit2:
  1397. if (squeue_locked) { /* this means: sqe -> rts */
  1398. spin_unlock_irqrestore(&my_qp->spinlock_s, flags);
  1399. my_qp->sqerr_purgeflag = 1;
  1400. }
  1401. modify_qp_exit1:
  1402. ehca_free_fw_ctrlblock(mqpcb);
  1403. return ret;
  1404. }
  1405. int ehca_modify_qp(struct ib_qp *ibqp, struct ib_qp_attr *attr, int attr_mask,
  1406. struct ib_udata *udata)
  1407. {
  1408. int ret = 0;
  1409. struct ehca_shca *shca = container_of(ibqp->device, struct ehca_shca,
  1410. ib_device);
  1411. struct ehca_qp *my_qp = container_of(ibqp, struct ehca_qp, ib_qp);
  1412. /* The if-block below caches qp_attr to be modified for GSI and SMI
  1413. * qps during the initialization by ib_mad. When the respective port
  1414. * is activated, ie we got an event PORT_ACTIVE, we'll replay the
  1415. * cached modify calls sequence, see ehca_recover_sqs() below.
  1416. * Why that is required:
  1417. * 1) If one port is connected, older code requires that port one
  1418. * to be connected and module option nr_ports=1 to be given by
  1419. * user, which is very inconvenient for end user.
  1420. * 2) Firmware accepts modify_qp() only if respective port has become
  1421. * active. Older code had a wait loop of 30sec create_qp()/
  1422. * define_aqp1(), which is not appropriate in practice. This
  1423. * code now removes that wait loop, see define_aqp1(), and always
  1424. * reports all ports to ib_mad resp. users. Only activated ports
  1425. * will then usable for the users.
  1426. */
  1427. if (ibqp->qp_type == IB_QPT_GSI || ibqp->qp_type == IB_QPT_SMI) {
  1428. int port = my_qp->init_attr.port_num;
  1429. struct ehca_sport *sport = &shca->sport[port - 1];
  1430. unsigned long flags;
  1431. spin_lock_irqsave(&sport->mod_sqp_lock, flags);
  1432. /* cache qp_attr only during init */
  1433. if (my_qp->mod_qp_parm) {
  1434. struct ehca_mod_qp_parm *p;
  1435. if (my_qp->mod_qp_parm_idx >= EHCA_MOD_QP_PARM_MAX) {
  1436. ehca_err(&shca->ib_device,
  1437. "mod_qp_parm overflow state=%x port=%x"
  1438. " type=%x", attr->qp_state,
  1439. my_qp->init_attr.port_num,
  1440. ibqp->qp_type);
  1441. spin_unlock_irqrestore(&sport->mod_sqp_lock,
  1442. flags);
  1443. return -EINVAL;
  1444. }
  1445. p = &my_qp->mod_qp_parm[my_qp->mod_qp_parm_idx];
  1446. p->mask = attr_mask;
  1447. p->attr = *attr;
  1448. my_qp->mod_qp_parm_idx++;
  1449. ehca_dbg(&shca->ib_device,
  1450. "Saved qp_attr for state=%x port=%x type=%x",
  1451. attr->qp_state, my_qp->init_attr.port_num,
  1452. ibqp->qp_type);
  1453. spin_unlock_irqrestore(&sport->mod_sqp_lock, flags);
  1454. goto out;
  1455. }
  1456. spin_unlock_irqrestore(&sport->mod_sqp_lock, flags);
  1457. }
  1458. ret = internal_modify_qp(ibqp, attr, attr_mask, 0);
  1459. out:
  1460. if ((ret == 0) && (attr_mask & IB_QP_STATE))
  1461. my_qp->state = attr->qp_state;
  1462. return ret;
  1463. }
  1464. void ehca_recover_sqp(struct ib_qp *sqp)
  1465. {
  1466. struct ehca_qp *my_sqp = container_of(sqp, struct ehca_qp, ib_qp);
  1467. int port = my_sqp->init_attr.port_num;
  1468. struct ib_qp_attr attr;
  1469. struct ehca_mod_qp_parm *qp_parm;
  1470. int i, qp_parm_idx, ret;
  1471. unsigned long flags, wr_cnt;
  1472. if (!my_sqp->mod_qp_parm)
  1473. return;
  1474. ehca_dbg(sqp->device, "SQP port=%x qp_num=%x", port, sqp->qp_num);
  1475. qp_parm = my_sqp->mod_qp_parm;
  1476. qp_parm_idx = my_sqp->mod_qp_parm_idx;
  1477. for (i = 0; i < qp_parm_idx; i++) {
  1478. attr = qp_parm[i].attr;
  1479. ret = internal_modify_qp(sqp, &attr, qp_parm[i].mask, 0);
  1480. if (ret) {
  1481. ehca_err(sqp->device, "Could not modify SQP port=%x "
  1482. "qp_num=%x ret=%x", port, sqp->qp_num, ret);
  1483. goto free_qp_parm;
  1484. }
  1485. ehca_dbg(sqp->device, "SQP port=%x qp_num=%x in state=%x",
  1486. port, sqp->qp_num, attr.qp_state);
  1487. }
  1488. /* re-trigger posted recv wrs */
  1489. wr_cnt = my_sqp->ipz_rqueue.current_q_offset /
  1490. my_sqp->ipz_rqueue.qe_size;
  1491. if (wr_cnt) {
  1492. spin_lock_irqsave(&my_sqp->spinlock_r, flags);
  1493. hipz_update_rqa(my_sqp, wr_cnt);
  1494. spin_unlock_irqrestore(&my_sqp->spinlock_r, flags);
  1495. ehca_dbg(sqp->device, "doorbell port=%x qp_num=%x wr_cnt=%lx",
  1496. port, sqp->qp_num, wr_cnt);
  1497. }
  1498. free_qp_parm:
  1499. kfree(qp_parm);
  1500. /* this prevents subsequent calls to modify_qp() to cache qp_attr */
  1501. my_sqp->mod_qp_parm = NULL;
  1502. }
  1503. int ehca_query_qp(struct ib_qp *qp,
  1504. struct ib_qp_attr *qp_attr,
  1505. int qp_attr_mask, struct ib_qp_init_attr *qp_init_attr)
  1506. {
  1507. struct ehca_qp *my_qp = container_of(qp, struct ehca_qp, ib_qp);
  1508. struct ehca_shca *shca = container_of(qp->device, struct ehca_shca,
  1509. ib_device);
  1510. struct ipz_adapter_handle adapter_handle = shca->ipz_hca_handle;
  1511. struct hcp_modify_qp_control_block *qpcb;
  1512. int cnt, ret = 0;
  1513. u64 h_ret;
  1514. if (qp_attr_mask & QP_ATTR_QUERY_NOT_SUPPORTED) {
  1515. ehca_err(qp->device, "Invalid attribute mask "
  1516. "ehca_qp=%p qp_num=%x qp_attr_mask=%x ",
  1517. my_qp, qp->qp_num, qp_attr_mask);
  1518. return -EINVAL;
  1519. }
  1520. qpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
  1521. if (!qpcb) {
  1522. ehca_err(qp->device, "Out of memory for qpcb "
  1523. "ehca_qp=%p qp_num=%x", my_qp, qp->qp_num);
  1524. return -ENOMEM;
  1525. }
  1526. h_ret = hipz_h_query_qp(adapter_handle,
  1527. my_qp->ipz_qp_handle,
  1528. &my_qp->pf,
  1529. qpcb, my_qp->galpas.kernel);
  1530. if (h_ret != H_SUCCESS) {
  1531. ret = ehca2ib_return_code(h_ret);
  1532. ehca_err(qp->device, "hipz_h_query_qp() failed "
  1533. "ehca_qp=%p qp_num=%x h_ret=%li",
  1534. my_qp, qp->qp_num, h_ret);
  1535. goto query_qp_exit1;
  1536. }
  1537. qp_attr->cur_qp_state = ehca2ib_qp_state(qpcb->qp_state);
  1538. qp_attr->qp_state = qp_attr->cur_qp_state;
  1539. if (qp_attr->cur_qp_state == -EINVAL) {
  1540. ret = -EINVAL;
  1541. ehca_err(qp->device, "Got invalid ehca_qp_state=%x "
  1542. "ehca_qp=%p qp_num=%x",
  1543. qpcb->qp_state, my_qp, qp->qp_num);
  1544. goto query_qp_exit1;
  1545. }
  1546. if (qp_attr->qp_state == IB_QPS_SQD)
  1547. qp_attr->sq_draining = 1;
  1548. qp_attr->qkey = qpcb->qkey;
  1549. qp_attr->path_mtu = qpcb->path_mtu;
  1550. qp_attr->path_mig_state = qpcb->path_migration_state - 1;
  1551. qp_attr->rq_psn = qpcb->receive_psn;
  1552. qp_attr->sq_psn = qpcb->send_psn;
  1553. qp_attr->min_rnr_timer = qpcb->min_rnr_nak_timer_field;
  1554. qp_attr->cap.max_send_wr = qpcb->max_nr_outst_send_wr-1;
  1555. qp_attr->cap.max_recv_wr = qpcb->max_nr_outst_recv_wr-1;
  1556. /* UD_AV CIRCUMVENTION */
  1557. if (my_qp->qp_type == IB_QPT_UD) {
  1558. qp_attr->cap.max_send_sge =
  1559. qpcb->actual_nr_sges_in_sq_wqe - 2;
  1560. qp_attr->cap.max_recv_sge =
  1561. qpcb->actual_nr_sges_in_rq_wqe - 2;
  1562. } else {
  1563. qp_attr->cap.max_send_sge =
  1564. qpcb->actual_nr_sges_in_sq_wqe;
  1565. qp_attr->cap.max_recv_sge =
  1566. qpcb->actual_nr_sges_in_rq_wqe;
  1567. }
  1568. qp_attr->cap.max_inline_data = my_qp->sq_max_inline_data_size;
  1569. qp_attr->dest_qp_num = qpcb->dest_qp_nr;
  1570. qp_attr->pkey_index =
  1571. EHCA_BMASK_GET(MQPCB_PRIM_P_KEY_IDX, qpcb->prim_p_key_idx);
  1572. qp_attr->port_num =
  1573. EHCA_BMASK_GET(MQPCB_PRIM_PHYS_PORT, qpcb->prim_phys_port);
  1574. qp_attr->timeout = qpcb->timeout;
  1575. qp_attr->retry_cnt = qpcb->retry_count;
  1576. qp_attr->rnr_retry = qpcb->rnr_retry_count;
  1577. qp_attr->alt_pkey_index =
  1578. EHCA_BMASK_GET(MQPCB_PRIM_P_KEY_IDX, qpcb->alt_p_key_idx);
  1579. qp_attr->alt_port_num = qpcb->alt_phys_port;
  1580. qp_attr->alt_timeout = qpcb->timeout_al;
  1581. qp_attr->max_dest_rd_atomic = qpcb->rdma_nr_atomic_resp_res;
  1582. qp_attr->max_rd_atomic = qpcb->rdma_atomic_outst_dest_qp;
  1583. /* primary av */
  1584. qp_attr->ah_attr.sl = qpcb->service_level;
  1585. if (qpcb->send_grh_flag) {
  1586. qp_attr->ah_attr.ah_flags = IB_AH_GRH;
  1587. }
  1588. qp_attr->ah_attr.static_rate = qpcb->max_static_rate;
  1589. qp_attr->ah_attr.dlid = qpcb->dlid;
  1590. qp_attr->ah_attr.src_path_bits = qpcb->source_path_bits;
  1591. qp_attr->ah_attr.port_num = qp_attr->port_num;
  1592. /* primary GRH */
  1593. qp_attr->ah_attr.grh.traffic_class = qpcb->traffic_class;
  1594. qp_attr->ah_attr.grh.hop_limit = qpcb->hop_limit;
  1595. qp_attr->ah_attr.grh.sgid_index = qpcb->source_gid_idx;
  1596. qp_attr->ah_attr.grh.flow_label = qpcb->flow_label;
  1597. for (cnt = 0; cnt < 16; cnt++)
  1598. qp_attr->ah_attr.grh.dgid.raw[cnt] =
  1599. qpcb->dest_gid.byte[cnt];
  1600. /* alternate AV */
  1601. qp_attr->alt_ah_attr.sl = qpcb->service_level_al;
  1602. if (qpcb->send_grh_flag_al) {
  1603. qp_attr->alt_ah_attr.ah_flags = IB_AH_GRH;
  1604. }
  1605. qp_attr->alt_ah_attr.static_rate = qpcb->max_static_rate_al;
  1606. qp_attr->alt_ah_attr.dlid = qpcb->dlid_al;
  1607. qp_attr->alt_ah_attr.src_path_bits = qpcb->source_path_bits_al;
  1608. /* alternate GRH */
  1609. qp_attr->alt_ah_attr.grh.traffic_class = qpcb->traffic_class_al;
  1610. qp_attr->alt_ah_attr.grh.hop_limit = qpcb->hop_limit_al;
  1611. qp_attr->alt_ah_attr.grh.sgid_index = qpcb->source_gid_idx_al;
  1612. qp_attr->alt_ah_attr.grh.flow_label = qpcb->flow_label_al;
  1613. for (cnt = 0; cnt < 16; cnt++)
  1614. qp_attr->alt_ah_attr.grh.dgid.raw[cnt] =
  1615. qpcb->dest_gid_al.byte[cnt];
  1616. /* return init attributes given in ehca_create_qp */
  1617. if (qp_init_attr)
  1618. *qp_init_attr = my_qp->init_attr;
  1619. if (ehca_debug_level >= 2)
  1620. ehca_dmp(qpcb, 4*70, "qp_num=%x", qp->qp_num);
  1621. query_qp_exit1:
  1622. ehca_free_fw_ctrlblock(qpcb);
  1623. return ret;
  1624. }
  1625. int ehca_modify_srq(struct ib_srq *ibsrq, struct ib_srq_attr *attr,
  1626. enum ib_srq_attr_mask attr_mask, struct ib_udata *udata)
  1627. {
  1628. struct ehca_qp *my_qp =
  1629. container_of(ibsrq, struct ehca_qp, ib_srq);
  1630. struct ehca_shca *shca =
  1631. container_of(ibsrq->pd->device, struct ehca_shca, ib_device);
  1632. struct hcp_modify_qp_control_block *mqpcb;
  1633. u64 update_mask;
  1634. u64 h_ret;
  1635. int ret = 0;
  1636. mqpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
  1637. if (!mqpcb) {
  1638. ehca_err(ibsrq->device, "Could not get zeroed page for mqpcb "
  1639. "ehca_qp=%p qp_num=%x ", my_qp, my_qp->real_qp_num);
  1640. return -ENOMEM;
  1641. }
  1642. update_mask = 0;
  1643. if (attr_mask & IB_SRQ_LIMIT) {
  1644. attr_mask &= ~IB_SRQ_LIMIT;
  1645. update_mask |=
  1646. EHCA_BMASK_SET(MQPCB_MASK_CURR_SRQ_LIMIT, 1)
  1647. | EHCA_BMASK_SET(MQPCB_MASK_QP_AFF_ASYN_EV_LOG_REG, 1);
  1648. mqpcb->curr_srq_limit =
  1649. EHCA_BMASK_SET(MQPCB_CURR_SRQ_LIMIT, attr->srq_limit);
  1650. mqpcb->qp_aff_asyn_ev_log_reg =
  1651. EHCA_BMASK_SET(QPX_AAELOG_RESET_SRQ_LIMIT, 1);
  1652. }
  1653. /* by now, all bits in attr_mask should have been cleared */
  1654. if (attr_mask) {
  1655. ehca_err(ibsrq->device, "invalid attribute mask bits set "
  1656. "attr_mask=%x", attr_mask);
  1657. ret = -EINVAL;
  1658. goto modify_srq_exit0;
  1659. }
  1660. if (ehca_debug_level >= 2)
  1661. ehca_dmp(mqpcb, 4*70, "qp_num=%x", my_qp->real_qp_num);
  1662. h_ret = hipz_h_modify_qp(shca->ipz_hca_handle, my_qp->ipz_qp_handle,
  1663. NULL, update_mask, mqpcb,
  1664. my_qp->galpas.kernel);
  1665. if (h_ret != H_SUCCESS) {
  1666. ret = ehca2ib_return_code(h_ret);
  1667. ehca_err(ibsrq->device, "hipz_h_modify_qp() failed h_ret=%li "
  1668. "ehca_qp=%p qp_num=%x",
  1669. h_ret, my_qp, my_qp->real_qp_num);
  1670. }
  1671. modify_srq_exit0:
  1672. ehca_free_fw_ctrlblock(mqpcb);
  1673. return ret;
  1674. }
  1675. int ehca_query_srq(struct ib_srq *srq, struct ib_srq_attr *srq_attr)
  1676. {
  1677. struct ehca_qp *my_qp = container_of(srq, struct ehca_qp, ib_srq);
  1678. struct ehca_shca *shca = container_of(srq->device, struct ehca_shca,
  1679. ib_device);
  1680. struct ipz_adapter_handle adapter_handle = shca->ipz_hca_handle;
  1681. struct hcp_modify_qp_control_block *qpcb;
  1682. int ret = 0;
  1683. u64 h_ret;
  1684. qpcb = ehca_alloc_fw_ctrlblock(GFP_KERNEL);
  1685. if (!qpcb) {
  1686. ehca_err(srq->device, "Out of memory for qpcb "
  1687. "ehca_qp=%p qp_num=%x", my_qp, my_qp->real_qp_num);
  1688. return -ENOMEM;
  1689. }
  1690. h_ret = hipz_h_query_qp(adapter_handle, my_qp->ipz_qp_handle,
  1691. NULL, qpcb, my_qp->galpas.kernel);
  1692. if (h_ret != H_SUCCESS) {
  1693. ret = ehca2ib_return_code(h_ret);
  1694. ehca_err(srq->device, "hipz_h_query_qp() failed "
  1695. "ehca_qp=%p qp_num=%x h_ret=%li",
  1696. my_qp, my_qp->real_qp_num, h_ret);
  1697. goto query_srq_exit1;
  1698. }
  1699. srq_attr->max_wr = qpcb->max_nr_outst_recv_wr - 1;
  1700. srq_attr->max_sge = 3;
  1701. srq_attr->srq_limit = EHCA_BMASK_GET(
  1702. MQPCB_CURR_SRQ_LIMIT, qpcb->curr_srq_limit);
  1703. if (ehca_debug_level >= 2)
  1704. ehca_dmp(qpcb, 4*70, "qp_num=%x", my_qp->real_qp_num);
  1705. query_srq_exit1:
  1706. ehca_free_fw_ctrlblock(qpcb);
  1707. return ret;
  1708. }
  1709. static int internal_destroy_qp(struct ib_device *dev, struct ehca_qp *my_qp,
  1710. struct ib_uobject *uobject)
  1711. {
  1712. struct ehca_shca *shca = container_of(dev, struct ehca_shca, ib_device);
  1713. struct ehca_pd *my_pd = container_of(my_qp->ib_qp.pd, struct ehca_pd,
  1714. ib_pd);
  1715. struct ehca_sport *sport = &shca->sport[my_qp->init_attr.port_num - 1];
  1716. u32 qp_num = my_qp->real_qp_num;
  1717. int ret;
  1718. u64 h_ret;
  1719. u8 port_num;
  1720. enum ib_qp_type qp_type;
  1721. unsigned long flags;
  1722. if (uobject) {
  1723. if (my_qp->mm_count_galpa ||
  1724. my_qp->mm_count_rqueue || my_qp->mm_count_squeue) {
  1725. ehca_err(dev, "Resources still referenced in "
  1726. "user space qp_num=%x", qp_num);
  1727. return -EINVAL;
  1728. }
  1729. }
  1730. if (my_qp->send_cq) {
  1731. ret = ehca_cq_unassign_qp(my_qp->send_cq, qp_num);
  1732. if (ret) {
  1733. ehca_err(dev, "Couldn't unassign qp from "
  1734. "send_cq ret=%i qp_num=%x cq_num=%x", ret,
  1735. qp_num, my_qp->send_cq->cq_number);
  1736. return ret;
  1737. }
  1738. }
  1739. write_lock_irqsave(&ehca_qp_idr_lock, flags);
  1740. idr_remove(&ehca_qp_idr, my_qp->token);
  1741. write_unlock_irqrestore(&ehca_qp_idr_lock, flags);
  1742. /* now wait until all pending events have completed */
  1743. wait_event(my_qp->wait_completion, !atomic_read(&my_qp->nr_events));
  1744. h_ret = hipz_h_destroy_qp(shca->ipz_hca_handle, my_qp);
  1745. if (h_ret != H_SUCCESS) {
  1746. ehca_err(dev, "hipz_h_destroy_qp() failed h_ret=%li "
  1747. "ehca_qp=%p qp_num=%x", h_ret, my_qp, qp_num);
  1748. return ehca2ib_return_code(h_ret);
  1749. }
  1750. port_num = my_qp->init_attr.port_num;
  1751. qp_type = my_qp->init_attr.qp_type;
  1752. if (qp_type == IB_QPT_SMI || qp_type == IB_QPT_GSI) {
  1753. spin_lock_irqsave(&sport->mod_sqp_lock, flags);
  1754. kfree(my_qp->mod_qp_parm);
  1755. my_qp->mod_qp_parm = NULL;
  1756. shca->sport[port_num - 1].ibqp_sqp[qp_type] = NULL;
  1757. spin_unlock_irqrestore(&sport->mod_sqp_lock, flags);
  1758. }
  1759. /* no support for IB_QPT_SMI yet */
  1760. if (qp_type == IB_QPT_GSI) {
  1761. struct ib_event event;
  1762. ehca_info(dev, "device %s: port %x is inactive.",
  1763. shca->ib_device.name, port_num);
  1764. event.device = &shca->ib_device;
  1765. event.event = IB_EVENT_PORT_ERR;
  1766. event.element.port_num = port_num;
  1767. shca->sport[port_num - 1].port_state = IB_PORT_DOWN;
  1768. ib_dispatch_event(&event);
  1769. }
  1770. if (HAS_RQ(my_qp))
  1771. ipz_queue_dtor(my_pd, &my_qp->ipz_rqueue);
  1772. if (HAS_SQ(my_qp)) {
  1773. ipz_queue_dtor(my_pd, &my_qp->ipz_squeue);
  1774. vfree(my_qp->sq_map);
  1775. }
  1776. kmem_cache_free(qp_cache, my_qp);
  1777. atomic_dec(&shca->num_qps);
  1778. return 0;
  1779. }
  1780. int ehca_destroy_qp(struct ib_qp *qp)
  1781. {
  1782. return internal_destroy_qp(qp->device,
  1783. container_of(qp, struct ehca_qp, ib_qp),
  1784. qp->uobject);
  1785. }
  1786. int ehca_destroy_srq(struct ib_srq *srq)
  1787. {
  1788. return internal_destroy_qp(srq->device,
  1789. container_of(srq, struct ehca_qp, ib_srq),
  1790. srq->uobject);
  1791. }
  1792. int ehca_init_qp_cache(void)
  1793. {
  1794. qp_cache = kmem_cache_create("ehca_cache_qp",
  1795. sizeof(struct ehca_qp), 0,
  1796. SLAB_HWCACHE_ALIGN,
  1797. NULL);
  1798. if (!qp_cache)
  1799. return -ENOMEM;
  1800. return 0;
  1801. }
  1802. void ehca_cleanup_qp_cache(void)
  1803. {
  1804. if (qp_cache)
  1805. kmem_cache_destroy(qp_cache);
  1806. }