dss.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <video/omapdss.h>
  33. #include <plat/cpu.h>
  34. #include <plat/clock.h>
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. #define DSS_SZ_REGS SZ_512
  38. struct dss_reg {
  39. u16 idx;
  40. };
  41. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  42. #define DSS_REVISION DSS_REG(0x0000)
  43. #define DSS_SYSCONFIG DSS_REG(0x0010)
  44. #define DSS_SYSSTATUS DSS_REG(0x0014)
  45. #define DSS_CONTROL DSS_REG(0x0040)
  46. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  47. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  48. #define DSS_SDI_STATUS DSS_REG(0x005C)
  49. #define REG_GET(idx, start, end) \
  50. FLD_GET(dss_read_reg(idx), start, end)
  51. #define REG_FLD_MOD(idx, val, start, end) \
  52. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  53. static struct {
  54. struct platform_device *pdev;
  55. void __iomem *base;
  56. struct clk *dpll4_m4_ck;
  57. struct clk *dss_clk;
  58. unsigned long cache_req_pck;
  59. unsigned long cache_prate;
  60. struct dss_clock_info cache_dss_cinfo;
  61. struct dispc_clock_info cache_dispc_cinfo;
  62. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  63. enum omap_dss_clk_source dispc_clk_source;
  64. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  65. bool ctx_valid;
  66. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  67. } dss;
  68. static const char * const dss_generic_clk_source_names[] = {
  69. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  70. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  71. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  72. };
  73. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  74. {
  75. __raw_writel(val, dss.base + idx.idx);
  76. }
  77. static inline u32 dss_read_reg(const struct dss_reg idx)
  78. {
  79. return __raw_readl(dss.base + idx.idx);
  80. }
  81. #define SR(reg) \
  82. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  83. #define RR(reg) \
  84. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  85. static void dss_save_context(void)
  86. {
  87. DSSDBG("dss_save_context\n");
  88. SR(CONTROL);
  89. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  90. OMAP_DISPLAY_TYPE_SDI) {
  91. SR(SDI_CONTROL);
  92. SR(PLL_CONTROL);
  93. }
  94. dss.ctx_valid = true;
  95. DSSDBG("context saved\n");
  96. }
  97. static void dss_restore_context(void)
  98. {
  99. DSSDBG("dss_restore_context\n");
  100. if (!dss.ctx_valid)
  101. return;
  102. RR(CONTROL);
  103. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  104. OMAP_DISPLAY_TYPE_SDI) {
  105. RR(SDI_CONTROL);
  106. RR(PLL_CONTROL);
  107. }
  108. DSSDBG("context restored\n");
  109. }
  110. #undef SR
  111. #undef RR
  112. void dss_sdi_init(u8 datapairs)
  113. {
  114. u32 l;
  115. BUG_ON(datapairs > 3 || datapairs < 1);
  116. l = dss_read_reg(DSS_SDI_CONTROL);
  117. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  118. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  119. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  120. dss_write_reg(DSS_SDI_CONTROL, l);
  121. l = dss_read_reg(DSS_PLL_CONTROL);
  122. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  123. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  124. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  125. dss_write_reg(DSS_PLL_CONTROL, l);
  126. }
  127. int dss_sdi_enable(void)
  128. {
  129. unsigned long timeout;
  130. dispc_pck_free_enable(1);
  131. /* Reset SDI PLL */
  132. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  133. udelay(1); /* wait 2x PCLK */
  134. /* Lock SDI PLL */
  135. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  136. /* Waiting for PLL lock request to complete */
  137. timeout = jiffies + msecs_to_jiffies(500);
  138. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  139. if (time_after_eq(jiffies, timeout)) {
  140. DSSERR("PLL lock request timed out\n");
  141. goto err1;
  142. }
  143. }
  144. /* Clearing PLL_GO bit */
  145. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  146. /* Waiting for PLL to lock */
  147. timeout = jiffies + msecs_to_jiffies(500);
  148. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  149. if (time_after_eq(jiffies, timeout)) {
  150. DSSERR("PLL lock timed out\n");
  151. goto err1;
  152. }
  153. }
  154. dispc_lcd_enable_signal(1);
  155. /* Waiting for SDI reset to complete */
  156. timeout = jiffies + msecs_to_jiffies(500);
  157. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  158. if (time_after_eq(jiffies, timeout)) {
  159. DSSERR("SDI reset timed out\n");
  160. goto err2;
  161. }
  162. }
  163. return 0;
  164. err2:
  165. dispc_lcd_enable_signal(0);
  166. err1:
  167. /* Reset SDI PLL */
  168. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  169. dispc_pck_free_enable(0);
  170. return -ETIMEDOUT;
  171. }
  172. void dss_sdi_disable(void)
  173. {
  174. dispc_lcd_enable_signal(0);
  175. dispc_pck_free_enable(0);
  176. /* Reset SDI PLL */
  177. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  178. }
  179. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  180. {
  181. return dss_generic_clk_source_names[clk_src];
  182. }
  183. void dss_dump_clocks(struct seq_file *s)
  184. {
  185. unsigned long dpll4_ck_rate;
  186. unsigned long dpll4_m4_ck_rate;
  187. const char *fclk_name, *fclk_real_name;
  188. unsigned long fclk_rate;
  189. if (dss_runtime_get())
  190. return;
  191. seq_printf(s, "- DSS -\n");
  192. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  193. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  194. fclk_rate = clk_get_rate(dss.dss_clk);
  195. if (dss.dpll4_m4_ck) {
  196. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  197. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  198. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  199. if (cpu_is_omap3630() || cpu_is_omap44xx())
  200. seq_printf(s, "%s (%s) = %lu / %lu = %lu\n",
  201. fclk_name, fclk_real_name,
  202. dpll4_ck_rate,
  203. dpll4_ck_rate / dpll4_m4_ck_rate,
  204. fclk_rate);
  205. else
  206. seq_printf(s, "%s (%s) = %lu / %lu * 2 = %lu\n",
  207. fclk_name, fclk_real_name,
  208. dpll4_ck_rate,
  209. dpll4_ck_rate / dpll4_m4_ck_rate,
  210. fclk_rate);
  211. } else {
  212. seq_printf(s, "%s (%s) = %lu\n",
  213. fclk_name, fclk_real_name,
  214. fclk_rate);
  215. }
  216. dss_runtime_put();
  217. }
  218. void dss_dump_regs(struct seq_file *s)
  219. {
  220. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  221. if (dss_runtime_get())
  222. return;
  223. DUMPREG(DSS_REVISION);
  224. DUMPREG(DSS_SYSCONFIG);
  225. DUMPREG(DSS_SYSSTATUS);
  226. DUMPREG(DSS_CONTROL);
  227. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  228. OMAP_DISPLAY_TYPE_SDI) {
  229. DUMPREG(DSS_SDI_CONTROL);
  230. DUMPREG(DSS_PLL_CONTROL);
  231. DUMPREG(DSS_SDI_STATUS);
  232. }
  233. dss_runtime_put();
  234. #undef DUMPREG
  235. }
  236. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  237. {
  238. struct platform_device *dsidev;
  239. int b;
  240. u8 start, end;
  241. switch (clk_src) {
  242. case OMAP_DSS_CLK_SRC_FCK:
  243. b = 0;
  244. break;
  245. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  246. b = 1;
  247. dsidev = dsi_get_dsidev_from_id(0);
  248. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  249. break;
  250. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  251. b = 2;
  252. dsidev = dsi_get_dsidev_from_id(1);
  253. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  254. break;
  255. default:
  256. BUG();
  257. }
  258. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  259. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  260. dss.dispc_clk_source = clk_src;
  261. }
  262. void dss_select_dsi_clk_source(int dsi_module,
  263. enum omap_dss_clk_source clk_src)
  264. {
  265. struct platform_device *dsidev;
  266. int b;
  267. switch (clk_src) {
  268. case OMAP_DSS_CLK_SRC_FCK:
  269. b = 0;
  270. break;
  271. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  272. BUG_ON(dsi_module != 0);
  273. b = 1;
  274. dsidev = dsi_get_dsidev_from_id(0);
  275. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  276. break;
  277. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  278. BUG_ON(dsi_module != 1);
  279. b = 1;
  280. dsidev = dsi_get_dsidev_from_id(1);
  281. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  282. break;
  283. default:
  284. BUG();
  285. }
  286. REG_FLD_MOD(DSS_CONTROL, b, 1, 1); /* DSI_CLK_SWITCH */
  287. dss.dsi_clk_source[dsi_module] = clk_src;
  288. }
  289. void dss_select_lcd_clk_source(enum omap_channel channel,
  290. enum omap_dss_clk_source clk_src)
  291. {
  292. struct platform_device *dsidev;
  293. int b, ix, pos;
  294. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  295. return;
  296. switch (clk_src) {
  297. case OMAP_DSS_CLK_SRC_FCK:
  298. b = 0;
  299. break;
  300. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  301. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  302. b = 1;
  303. dsidev = dsi_get_dsidev_from_id(0);
  304. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  305. break;
  306. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  307. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2);
  308. b = 1;
  309. dsidev = dsi_get_dsidev_from_id(1);
  310. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  311. break;
  312. default:
  313. BUG();
  314. }
  315. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 12;
  316. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  317. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  318. dss.lcd_clk_source[ix] = clk_src;
  319. }
  320. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  321. {
  322. return dss.dispc_clk_source;
  323. }
  324. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  325. {
  326. return dss.dsi_clk_source[dsi_module];
  327. }
  328. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  329. {
  330. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  331. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 : 1;
  332. return dss.lcd_clk_source[ix];
  333. } else {
  334. /* LCD_CLK source is the same as DISPC_FCLK source for
  335. * OMAP2 and OMAP3 */
  336. return dss.dispc_clk_source;
  337. }
  338. }
  339. /* calculate clock rates using dividers in cinfo */
  340. int dss_calc_clock_rates(struct dss_clock_info *cinfo)
  341. {
  342. if (dss.dpll4_m4_ck) {
  343. unsigned long prate;
  344. u16 fck_div_max = 16;
  345. if (cpu_is_omap3630() || cpu_is_omap44xx())
  346. fck_div_max = 32;
  347. if (cinfo->fck_div > fck_div_max || cinfo->fck_div == 0)
  348. return -EINVAL;
  349. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  350. cinfo->fck = prate / cinfo->fck_div;
  351. } else {
  352. if (cinfo->fck_div != 0)
  353. return -EINVAL;
  354. cinfo->fck = clk_get_rate(dss.dss_clk);
  355. }
  356. return 0;
  357. }
  358. int dss_set_clock_div(struct dss_clock_info *cinfo)
  359. {
  360. if (dss.dpll4_m4_ck) {
  361. unsigned long prate;
  362. int r;
  363. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  364. DSSDBG("dpll4_m4 = %ld\n", prate);
  365. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  366. if (r)
  367. return r;
  368. } else {
  369. if (cinfo->fck_div != 0)
  370. return -EINVAL;
  371. }
  372. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  373. return 0;
  374. }
  375. int dss_get_clock_div(struct dss_clock_info *cinfo)
  376. {
  377. cinfo->fck = clk_get_rate(dss.dss_clk);
  378. if (dss.dpll4_m4_ck) {
  379. unsigned long prate;
  380. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  381. if (cpu_is_omap3630() || cpu_is_omap44xx())
  382. cinfo->fck_div = prate / (cinfo->fck);
  383. else
  384. cinfo->fck_div = prate / (cinfo->fck / 2);
  385. } else {
  386. cinfo->fck_div = 0;
  387. }
  388. return 0;
  389. }
  390. unsigned long dss_get_dpll4_rate(void)
  391. {
  392. if (dss.dpll4_m4_ck)
  393. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  394. else
  395. return 0;
  396. }
  397. int dss_calc_clock_div(bool is_tft, unsigned long req_pck,
  398. struct dss_clock_info *dss_cinfo,
  399. struct dispc_clock_info *dispc_cinfo)
  400. {
  401. unsigned long prate;
  402. struct dss_clock_info best_dss;
  403. struct dispc_clock_info best_dispc;
  404. unsigned long fck, max_dss_fck;
  405. u16 fck_div, fck_div_max = 16;
  406. int match = 0;
  407. int min_fck_per_pck;
  408. prate = dss_get_dpll4_rate();
  409. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  410. fck = clk_get_rate(dss.dss_clk);
  411. if (req_pck == dss.cache_req_pck &&
  412. ((cpu_is_omap34xx() && prate == dss.cache_prate) ||
  413. dss.cache_dss_cinfo.fck == fck)) {
  414. DSSDBG("dispc clock info found from cache.\n");
  415. *dss_cinfo = dss.cache_dss_cinfo;
  416. *dispc_cinfo = dss.cache_dispc_cinfo;
  417. return 0;
  418. }
  419. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  420. if (min_fck_per_pck &&
  421. req_pck * min_fck_per_pck > max_dss_fck) {
  422. DSSERR("Requested pixel clock not possible with the current "
  423. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  424. "the constraint off.\n");
  425. min_fck_per_pck = 0;
  426. }
  427. retry:
  428. memset(&best_dss, 0, sizeof(best_dss));
  429. memset(&best_dispc, 0, sizeof(best_dispc));
  430. if (dss.dpll4_m4_ck == NULL) {
  431. struct dispc_clock_info cur_dispc;
  432. /* XXX can we change the clock on omap2? */
  433. fck = clk_get_rate(dss.dss_clk);
  434. fck_div = 1;
  435. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  436. match = 1;
  437. best_dss.fck = fck;
  438. best_dss.fck_div = fck_div;
  439. best_dispc = cur_dispc;
  440. goto found;
  441. } else {
  442. if (cpu_is_omap3630() || cpu_is_omap44xx())
  443. fck_div_max = 32;
  444. for (fck_div = fck_div_max; fck_div > 0; --fck_div) {
  445. struct dispc_clock_info cur_dispc;
  446. if (fck_div_max == 32)
  447. fck = prate / fck_div;
  448. else
  449. fck = prate / fck_div * 2;
  450. if (fck > max_dss_fck)
  451. continue;
  452. if (min_fck_per_pck &&
  453. fck < req_pck * min_fck_per_pck)
  454. continue;
  455. match = 1;
  456. dispc_find_clk_divs(is_tft, req_pck, fck, &cur_dispc);
  457. if (abs(cur_dispc.pck - req_pck) <
  458. abs(best_dispc.pck - req_pck)) {
  459. best_dss.fck = fck;
  460. best_dss.fck_div = fck_div;
  461. best_dispc = cur_dispc;
  462. if (cur_dispc.pck == req_pck)
  463. goto found;
  464. }
  465. }
  466. }
  467. found:
  468. if (!match) {
  469. if (min_fck_per_pck) {
  470. DSSERR("Could not find suitable clock settings.\n"
  471. "Turning FCK/PCK constraint off and"
  472. "trying again.\n");
  473. min_fck_per_pck = 0;
  474. goto retry;
  475. }
  476. DSSERR("Could not find suitable clock settings.\n");
  477. return -EINVAL;
  478. }
  479. if (dss_cinfo)
  480. *dss_cinfo = best_dss;
  481. if (dispc_cinfo)
  482. *dispc_cinfo = best_dispc;
  483. dss.cache_req_pck = req_pck;
  484. dss.cache_prate = prate;
  485. dss.cache_dss_cinfo = best_dss;
  486. dss.cache_dispc_cinfo = best_dispc;
  487. return 0;
  488. }
  489. void dss_set_venc_output(enum omap_dss_venc_type type)
  490. {
  491. int l = 0;
  492. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  493. l = 0;
  494. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  495. l = 1;
  496. else
  497. BUG();
  498. /* venc out selection. 0 = comp, 1 = svideo */
  499. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  500. }
  501. void dss_set_dac_pwrdn_bgz(bool enable)
  502. {
  503. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  504. }
  505. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select hdmi)
  506. {
  507. REG_FLD_MOD(DSS_CONTROL, hdmi, 15, 15); /* VENC_HDMI_SWITCH */
  508. }
  509. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  510. {
  511. enum omap_display_type displays;
  512. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  513. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  514. return DSS_VENC_TV_CLK;
  515. return REG_GET(DSS_CONTROL, 15, 15);
  516. }
  517. static int dss_get_clocks(void)
  518. {
  519. struct clk *clk;
  520. int r;
  521. clk = clk_get(&dss.pdev->dev, "fck");
  522. if (IS_ERR(clk)) {
  523. DSSERR("can't get clock fck\n");
  524. r = PTR_ERR(clk);
  525. goto err;
  526. }
  527. dss.dss_clk = clk;
  528. if (cpu_is_omap34xx()) {
  529. clk = clk_get(NULL, "dpll4_m4_ck");
  530. if (IS_ERR(clk)) {
  531. DSSERR("Failed to get dpll4_m4_ck\n");
  532. r = PTR_ERR(clk);
  533. goto err;
  534. }
  535. } else if (cpu_is_omap44xx()) {
  536. clk = clk_get(NULL, "dpll_per_m5x2_ck");
  537. if (IS_ERR(clk)) {
  538. DSSERR("Failed to get dpll_per_m5x2_ck\n");
  539. r = PTR_ERR(clk);
  540. goto err;
  541. }
  542. } else { /* omap24xx */
  543. clk = NULL;
  544. }
  545. dss.dpll4_m4_ck = clk;
  546. return 0;
  547. err:
  548. if (dss.dss_clk)
  549. clk_put(dss.dss_clk);
  550. if (dss.dpll4_m4_ck)
  551. clk_put(dss.dpll4_m4_ck);
  552. return r;
  553. }
  554. static void dss_put_clocks(void)
  555. {
  556. if (dss.dpll4_m4_ck)
  557. clk_put(dss.dpll4_m4_ck);
  558. clk_put(dss.dss_clk);
  559. }
  560. int dss_runtime_get(void)
  561. {
  562. int r;
  563. DSSDBG("dss_runtime_get\n");
  564. r = pm_runtime_get_sync(&dss.pdev->dev);
  565. WARN_ON(r < 0);
  566. return r < 0 ? r : 0;
  567. }
  568. void dss_runtime_put(void)
  569. {
  570. int r;
  571. DSSDBG("dss_runtime_put\n");
  572. r = pm_runtime_put_sync(&dss.pdev->dev);
  573. WARN_ON(r < 0);
  574. }
  575. /* DEBUGFS */
  576. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  577. void dss_debug_dump_clocks(struct seq_file *s)
  578. {
  579. dss_dump_clocks(s);
  580. dispc_dump_clocks(s);
  581. #ifdef CONFIG_OMAP2_DSS_DSI
  582. dsi_dump_clocks(s);
  583. #endif
  584. }
  585. #endif
  586. /* DSS HW IP initialisation */
  587. static int omap_dsshw_probe(struct platform_device *pdev)
  588. {
  589. struct resource *dss_mem;
  590. u32 rev;
  591. int r;
  592. dss.pdev = pdev;
  593. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  594. if (!dss_mem) {
  595. DSSERR("can't get IORESOURCE_MEM DSS\n");
  596. return -EINVAL;
  597. }
  598. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  599. resource_size(dss_mem));
  600. if (!dss.base) {
  601. DSSERR("can't ioremap DSS\n");
  602. return -ENOMEM;
  603. }
  604. r = dss_get_clocks();
  605. if (r)
  606. return r;
  607. pm_runtime_enable(&pdev->dev);
  608. r = dss_runtime_get();
  609. if (r)
  610. goto err_runtime_get;
  611. /* Select DPLL */
  612. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  613. #ifdef CONFIG_OMAP2_DSS_VENC
  614. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  615. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  616. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  617. #endif
  618. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  619. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  620. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  621. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  622. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  623. r = dpi_init();
  624. if (r) {
  625. DSSERR("Failed to initialize DPI\n");
  626. goto err_dpi;
  627. }
  628. r = sdi_init();
  629. if (r) {
  630. DSSERR("Failed to initialize SDI\n");
  631. goto err_sdi;
  632. }
  633. rev = dss_read_reg(DSS_REVISION);
  634. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  635. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  636. dss_runtime_put();
  637. return 0;
  638. err_sdi:
  639. dpi_exit();
  640. err_dpi:
  641. dss_runtime_put();
  642. err_runtime_get:
  643. pm_runtime_disable(&pdev->dev);
  644. dss_put_clocks();
  645. return r;
  646. }
  647. static int omap_dsshw_remove(struct platform_device *pdev)
  648. {
  649. dpi_exit();
  650. sdi_exit();
  651. pm_runtime_disable(&pdev->dev);
  652. dss_put_clocks();
  653. return 0;
  654. }
  655. static int dss_runtime_suspend(struct device *dev)
  656. {
  657. dss_save_context();
  658. return 0;
  659. }
  660. static int dss_runtime_resume(struct device *dev)
  661. {
  662. dss_restore_context();
  663. return 0;
  664. }
  665. static const struct dev_pm_ops dss_pm_ops = {
  666. .runtime_suspend = dss_runtime_suspend,
  667. .runtime_resume = dss_runtime_resume,
  668. };
  669. static struct platform_driver omap_dsshw_driver = {
  670. .probe = omap_dsshw_probe,
  671. .remove = omap_dsshw_remove,
  672. .driver = {
  673. .name = "omapdss_dss",
  674. .owner = THIS_MODULE,
  675. .pm = &dss_pm_ops,
  676. },
  677. };
  678. int dss_init_platform_driver(void)
  679. {
  680. return platform_driver_register(&omap_dsshw_driver);
  681. }
  682. void dss_uninit_platform_driver(void)
  683. {
  684. return platform_driver_unregister(&omap_dsshw_driver);
  685. }