dispc.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759
  1. /*
  2. * linux/drivers/video/omap2/dss/dispc.h
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. * Author: Archit Taneja <archit@ti.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License version 2 as published by
  10. * the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but WITHOUT
  13. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  14. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  15. * more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along with
  18. * this program. If not, see <http://www.gnu.org/licenses/>.
  19. */
  20. #ifndef __OMAP2_DISPC_REG_H
  21. #define __OMAP2_DISPC_REG_H
  22. /* DISPC common registers */
  23. #define DISPC_REVISION 0x0000
  24. #define DISPC_SYSCONFIG 0x0010
  25. #define DISPC_SYSSTATUS 0x0014
  26. #define DISPC_IRQSTATUS 0x0018
  27. #define DISPC_IRQENABLE 0x001C
  28. #define DISPC_CONTROL 0x0040
  29. #define DISPC_CONFIG 0x0044
  30. #define DISPC_CAPABLE 0x0048
  31. #define DISPC_LINE_STATUS 0x005C
  32. #define DISPC_LINE_NUMBER 0x0060
  33. #define DISPC_GLOBAL_ALPHA 0x0074
  34. #define DISPC_CONTROL2 0x0238
  35. #define DISPC_CONFIG2 0x0620
  36. #define DISPC_DIVISOR 0x0804
  37. /* DISPC overlay registers */
  38. #define DISPC_OVL_BA0(n) (DISPC_OVL_BASE(n) + \
  39. DISPC_BA0_OFFSET(n))
  40. #define DISPC_OVL_BA1(n) (DISPC_OVL_BASE(n) + \
  41. DISPC_BA1_OFFSET(n))
  42. #define DISPC_OVL_BA0_UV(n) (DISPC_OVL_BASE(n) + \
  43. DISPC_BA0_UV_OFFSET(n))
  44. #define DISPC_OVL_BA1_UV(n) (DISPC_OVL_BASE(n) + \
  45. DISPC_BA1_UV_OFFSET(n))
  46. #define DISPC_OVL_POSITION(n) (DISPC_OVL_BASE(n) + \
  47. DISPC_POS_OFFSET(n))
  48. #define DISPC_OVL_SIZE(n) (DISPC_OVL_BASE(n) + \
  49. DISPC_SIZE_OFFSET(n))
  50. #define DISPC_OVL_ATTRIBUTES(n) (DISPC_OVL_BASE(n) + \
  51. DISPC_ATTR_OFFSET(n))
  52. #define DISPC_OVL_ATTRIBUTES2(n) (DISPC_OVL_BASE(n) + \
  53. DISPC_ATTR2_OFFSET(n))
  54. #define DISPC_OVL_FIFO_THRESHOLD(n) (DISPC_OVL_BASE(n) + \
  55. DISPC_FIFO_THRESH_OFFSET(n))
  56. #define DISPC_OVL_FIFO_SIZE_STATUS(n) (DISPC_OVL_BASE(n) + \
  57. DISPC_FIFO_SIZE_STATUS_OFFSET(n))
  58. #define DISPC_OVL_ROW_INC(n) (DISPC_OVL_BASE(n) + \
  59. DISPC_ROW_INC_OFFSET(n))
  60. #define DISPC_OVL_PIXEL_INC(n) (DISPC_OVL_BASE(n) + \
  61. DISPC_PIX_INC_OFFSET(n))
  62. #define DISPC_OVL_WINDOW_SKIP(n) (DISPC_OVL_BASE(n) + \
  63. DISPC_WINDOW_SKIP_OFFSET(n))
  64. #define DISPC_OVL_TABLE_BA(n) (DISPC_OVL_BASE(n) + \
  65. DISPC_TABLE_BA_OFFSET(n))
  66. #define DISPC_OVL_FIR(n) (DISPC_OVL_BASE(n) + \
  67. DISPC_FIR_OFFSET(n))
  68. #define DISPC_OVL_FIR2(n) (DISPC_OVL_BASE(n) + \
  69. DISPC_FIR2_OFFSET(n))
  70. #define DISPC_OVL_PICTURE_SIZE(n) (DISPC_OVL_BASE(n) + \
  71. DISPC_PIC_SIZE_OFFSET(n))
  72. #define DISPC_OVL_ACCU0(n) (DISPC_OVL_BASE(n) + \
  73. DISPC_ACCU0_OFFSET(n))
  74. #define DISPC_OVL_ACCU1(n) (DISPC_OVL_BASE(n) + \
  75. DISPC_ACCU1_OFFSET(n))
  76. #define DISPC_OVL_ACCU2_0(n) (DISPC_OVL_BASE(n) + \
  77. DISPC_ACCU2_0_OFFSET(n))
  78. #define DISPC_OVL_ACCU2_1(n) (DISPC_OVL_BASE(n) + \
  79. DISPC_ACCU2_1_OFFSET(n))
  80. #define DISPC_OVL_FIR_COEF_H(n, i) (DISPC_OVL_BASE(n) + \
  81. DISPC_FIR_COEF_H_OFFSET(n, i))
  82. #define DISPC_OVL_FIR_COEF_HV(n, i) (DISPC_OVL_BASE(n) + \
  83. DISPC_FIR_COEF_HV_OFFSET(n, i))
  84. #define DISPC_OVL_FIR_COEF_H2(n, i) (DISPC_OVL_BASE(n) + \
  85. DISPC_FIR_COEF_H2_OFFSET(n, i))
  86. #define DISPC_OVL_FIR_COEF_HV2(n, i) (DISPC_OVL_BASE(n) + \
  87. DISPC_FIR_COEF_HV2_OFFSET(n, i))
  88. #define DISPC_OVL_CONV_COEF(n, i) (DISPC_OVL_BASE(n) + \
  89. DISPC_CONV_COEF_OFFSET(n, i))
  90. #define DISPC_OVL_FIR_COEF_V(n, i) (DISPC_OVL_BASE(n) + \
  91. DISPC_FIR_COEF_V_OFFSET(n, i))
  92. #define DISPC_OVL_FIR_COEF_V2(n, i) (DISPC_OVL_BASE(n) + \
  93. DISPC_FIR_COEF_V2_OFFSET(n, i))
  94. #define DISPC_OVL_PRELOAD(n) (DISPC_OVL_BASE(n) + \
  95. DISPC_PRELOAD_OFFSET(n))
  96. /* DISPC up/downsampling FIR filter coefficient structure */
  97. struct dispc_coef {
  98. s8 hc4_vc22;
  99. s8 hc3_vc2;
  100. u8 hc2_vc1;
  101. s8 hc1_vc0;
  102. s8 hc0_vc00;
  103. };
  104. const struct dispc_coef *dispc_ovl_get_scale_coef(int inc, int five_taps);
  105. /* DISPC manager/channel specific registers */
  106. static inline u16 DISPC_DEFAULT_COLOR(enum omap_channel channel)
  107. {
  108. switch (channel) {
  109. case OMAP_DSS_CHANNEL_LCD:
  110. return 0x004C;
  111. case OMAP_DSS_CHANNEL_DIGIT:
  112. return 0x0050;
  113. case OMAP_DSS_CHANNEL_LCD2:
  114. return 0x03AC;
  115. default:
  116. BUG();
  117. }
  118. }
  119. static inline u16 DISPC_TRANS_COLOR(enum omap_channel channel)
  120. {
  121. switch (channel) {
  122. case OMAP_DSS_CHANNEL_LCD:
  123. return 0x0054;
  124. case OMAP_DSS_CHANNEL_DIGIT:
  125. return 0x0058;
  126. case OMAP_DSS_CHANNEL_LCD2:
  127. return 0x03B0;
  128. default:
  129. BUG();
  130. }
  131. }
  132. static inline u16 DISPC_TIMING_H(enum omap_channel channel)
  133. {
  134. switch (channel) {
  135. case OMAP_DSS_CHANNEL_LCD:
  136. return 0x0064;
  137. case OMAP_DSS_CHANNEL_DIGIT:
  138. BUG();
  139. case OMAP_DSS_CHANNEL_LCD2:
  140. return 0x0400;
  141. default:
  142. BUG();
  143. }
  144. }
  145. static inline u16 DISPC_TIMING_V(enum omap_channel channel)
  146. {
  147. switch (channel) {
  148. case OMAP_DSS_CHANNEL_LCD:
  149. return 0x0068;
  150. case OMAP_DSS_CHANNEL_DIGIT:
  151. BUG();
  152. case OMAP_DSS_CHANNEL_LCD2:
  153. return 0x0404;
  154. default:
  155. BUG();
  156. }
  157. }
  158. static inline u16 DISPC_POL_FREQ(enum omap_channel channel)
  159. {
  160. switch (channel) {
  161. case OMAP_DSS_CHANNEL_LCD:
  162. return 0x006C;
  163. case OMAP_DSS_CHANNEL_DIGIT:
  164. BUG();
  165. case OMAP_DSS_CHANNEL_LCD2:
  166. return 0x0408;
  167. default:
  168. BUG();
  169. }
  170. }
  171. static inline u16 DISPC_DIVISORo(enum omap_channel channel)
  172. {
  173. switch (channel) {
  174. case OMAP_DSS_CHANNEL_LCD:
  175. return 0x0070;
  176. case OMAP_DSS_CHANNEL_DIGIT:
  177. BUG();
  178. case OMAP_DSS_CHANNEL_LCD2:
  179. return 0x040C;
  180. default:
  181. BUG();
  182. }
  183. }
  184. /* Named as DISPC_SIZE_LCD, DISPC_SIZE_DIGIT and DISPC_SIZE_LCD2 in TRM */
  185. static inline u16 DISPC_SIZE_MGR(enum omap_channel channel)
  186. {
  187. switch (channel) {
  188. case OMAP_DSS_CHANNEL_LCD:
  189. return 0x007C;
  190. case OMAP_DSS_CHANNEL_DIGIT:
  191. return 0x0078;
  192. case OMAP_DSS_CHANNEL_LCD2:
  193. return 0x03CC;
  194. default:
  195. BUG();
  196. }
  197. }
  198. static inline u16 DISPC_DATA_CYCLE1(enum omap_channel channel)
  199. {
  200. switch (channel) {
  201. case OMAP_DSS_CHANNEL_LCD:
  202. return 0x01D4;
  203. case OMAP_DSS_CHANNEL_DIGIT:
  204. BUG();
  205. case OMAP_DSS_CHANNEL_LCD2:
  206. return 0x03C0;
  207. default:
  208. BUG();
  209. }
  210. }
  211. static inline u16 DISPC_DATA_CYCLE2(enum omap_channel channel)
  212. {
  213. switch (channel) {
  214. case OMAP_DSS_CHANNEL_LCD:
  215. return 0x01D8;
  216. case OMAP_DSS_CHANNEL_DIGIT:
  217. BUG();
  218. case OMAP_DSS_CHANNEL_LCD2:
  219. return 0x03C4;
  220. default:
  221. BUG();
  222. }
  223. }
  224. static inline u16 DISPC_DATA_CYCLE3(enum omap_channel channel)
  225. {
  226. switch (channel) {
  227. case OMAP_DSS_CHANNEL_LCD:
  228. return 0x01DC;
  229. case OMAP_DSS_CHANNEL_DIGIT:
  230. BUG();
  231. case OMAP_DSS_CHANNEL_LCD2:
  232. return 0x03C8;
  233. default:
  234. BUG();
  235. }
  236. }
  237. static inline u16 DISPC_CPR_COEF_R(enum omap_channel channel)
  238. {
  239. switch (channel) {
  240. case OMAP_DSS_CHANNEL_LCD:
  241. return 0x0220;
  242. case OMAP_DSS_CHANNEL_DIGIT:
  243. BUG();
  244. case OMAP_DSS_CHANNEL_LCD2:
  245. return 0x03BC;
  246. default:
  247. BUG();
  248. }
  249. }
  250. static inline u16 DISPC_CPR_COEF_G(enum omap_channel channel)
  251. {
  252. switch (channel) {
  253. case OMAP_DSS_CHANNEL_LCD:
  254. return 0x0224;
  255. case OMAP_DSS_CHANNEL_DIGIT:
  256. BUG();
  257. case OMAP_DSS_CHANNEL_LCD2:
  258. return 0x03B8;
  259. default:
  260. BUG();
  261. }
  262. }
  263. static inline u16 DISPC_CPR_COEF_B(enum omap_channel channel)
  264. {
  265. switch (channel) {
  266. case OMAP_DSS_CHANNEL_LCD:
  267. return 0x0228;
  268. case OMAP_DSS_CHANNEL_DIGIT:
  269. BUG();
  270. case OMAP_DSS_CHANNEL_LCD2:
  271. return 0x03B4;
  272. default:
  273. BUG();
  274. }
  275. }
  276. /* DISPC overlay register base addresses */
  277. static inline u16 DISPC_OVL_BASE(enum omap_plane plane)
  278. {
  279. switch (plane) {
  280. case OMAP_DSS_GFX:
  281. return 0x0080;
  282. case OMAP_DSS_VIDEO1:
  283. return 0x00BC;
  284. case OMAP_DSS_VIDEO2:
  285. return 0x014C;
  286. case OMAP_DSS_VIDEO3:
  287. return 0x0300;
  288. default:
  289. BUG();
  290. }
  291. }
  292. /* DISPC overlay register offsets */
  293. static inline u16 DISPC_BA0_OFFSET(enum omap_plane plane)
  294. {
  295. switch (plane) {
  296. case OMAP_DSS_GFX:
  297. case OMAP_DSS_VIDEO1:
  298. case OMAP_DSS_VIDEO2:
  299. return 0x0000;
  300. case OMAP_DSS_VIDEO3:
  301. return 0x0008;
  302. default:
  303. BUG();
  304. }
  305. }
  306. static inline u16 DISPC_BA1_OFFSET(enum omap_plane plane)
  307. {
  308. switch (plane) {
  309. case OMAP_DSS_GFX:
  310. case OMAP_DSS_VIDEO1:
  311. case OMAP_DSS_VIDEO2:
  312. return 0x0004;
  313. case OMAP_DSS_VIDEO3:
  314. return 0x000C;
  315. default:
  316. BUG();
  317. }
  318. }
  319. static inline u16 DISPC_BA0_UV_OFFSET(enum omap_plane plane)
  320. {
  321. switch (plane) {
  322. case OMAP_DSS_GFX:
  323. BUG();
  324. case OMAP_DSS_VIDEO1:
  325. return 0x0544;
  326. case OMAP_DSS_VIDEO2:
  327. return 0x04BC;
  328. case OMAP_DSS_VIDEO3:
  329. return 0x0310;
  330. default:
  331. BUG();
  332. }
  333. }
  334. static inline u16 DISPC_BA1_UV_OFFSET(enum omap_plane plane)
  335. {
  336. switch (plane) {
  337. case OMAP_DSS_GFX:
  338. BUG();
  339. case OMAP_DSS_VIDEO1:
  340. return 0x0548;
  341. case OMAP_DSS_VIDEO2:
  342. return 0x04C0;
  343. case OMAP_DSS_VIDEO3:
  344. return 0x0314;
  345. default:
  346. BUG();
  347. }
  348. }
  349. static inline u16 DISPC_POS_OFFSET(enum omap_plane plane)
  350. {
  351. switch (plane) {
  352. case OMAP_DSS_GFX:
  353. case OMAP_DSS_VIDEO1:
  354. case OMAP_DSS_VIDEO2:
  355. return 0x0008;
  356. case OMAP_DSS_VIDEO3:
  357. return 0x009C;
  358. default:
  359. BUG();
  360. }
  361. }
  362. static inline u16 DISPC_SIZE_OFFSET(enum omap_plane plane)
  363. {
  364. switch (plane) {
  365. case OMAP_DSS_GFX:
  366. case OMAP_DSS_VIDEO1:
  367. case OMAP_DSS_VIDEO2:
  368. return 0x000C;
  369. case OMAP_DSS_VIDEO3:
  370. return 0x00A8;
  371. default:
  372. BUG();
  373. }
  374. }
  375. static inline u16 DISPC_ATTR_OFFSET(enum omap_plane plane)
  376. {
  377. switch (plane) {
  378. case OMAP_DSS_GFX:
  379. return 0x0020;
  380. case OMAP_DSS_VIDEO1:
  381. case OMAP_DSS_VIDEO2:
  382. return 0x0010;
  383. case OMAP_DSS_VIDEO3:
  384. return 0x0070;
  385. default:
  386. BUG();
  387. }
  388. }
  389. static inline u16 DISPC_ATTR2_OFFSET(enum omap_plane plane)
  390. {
  391. switch (plane) {
  392. case OMAP_DSS_GFX:
  393. BUG();
  394. case OMAP_DSS_VIDEO1:
  395. return 0x0568;
  396. case OMAP_DSS_VIDEO2:
  397. return 0x04DC;
  398. case OMAP_DSS_VIDEO3:
  399. return 0x032C;
  400. default:
  401. BUG();
  402. }
  403. }
  404. static inline u16 DISPC_FIFO_THRESH_OFFSET(enum omap_plane plane)
  405. {
  406. switch (plane) {
  407. case OMAP_DSS_GFX:
  408. return 0x0024;
  409. case OMAP_DSS_VIDEO1:
  410. case OMAP_DSS_VIDEO2:
  411. return 0x0014;
  412. case OMAP_DSS_VIDEO3:
  413. return 0x008C;
  414. default:
  415. BUG();
  416. }
  417. }
  418. static inline u16 DISPC_FIFO_SIZE_STATUS_OFFSET(enum omap_plane plane)
  419. {
  420. switch (plane) {
  421. case OMAP_DSS_GFX:
  422. return 0x0028;
  423. case OMAP_DSS_VIDEO1:
  424. case OMAP_DSS_VIDEO2:
  425. return 0x0018;
  426. case OMAP_DSS_VIDEO3:
  427. return 0x0088;
  428. default:
  429. BUG();
  430. }
  431. }
  432. static inline u16 DISPC_ROW_INC_OFFSET(enum omap_plane plane)
  433. {
  434. switch (plane) {
  435. case OMAP_DSS_GFX:
  436. return 0x002C;
  437. case OMAP_DSS_VIDEO1:
  438. case OMAP_DSS_VIDEO2:
  439. return 0x001C;
  440. case OMAP_DSS_VIDEO3:
  441. return 0x00A4;
  442. default:
  443. BUG();
  444. }
  445. }
  446. static inline u16 DISPC_PIX_INC_OFFSET(enum omap_plane plane)
  447. {
  448. switch (plane) {
  449. case OMAP_DSS_GFX:
  450. return 0x0030;
  451. case OMAP_DSS_VIDEO1:
  452. case OMAP_DSS_VIDEO2:
  453. return 0x0020;
  454. case OMAP_DSS_VIDEO3:
  455. return 0x0098;
  456. default:
  457. BUG();
  458. }
  459. }
  460. static inline u16 DISPC_WINDOW_SKIP_OFFSET(enum omap_plane plane)
  461. {
  462. switch (plane) {
  463. case OMAP_DSS_GFX:
  464. return 0x0034;
  465. case OMAP_DSS_VIDEO1:
  466. case OMAP_DSS_VIDEO2:
  467. case OMAP_DSS_VIDEO3:
  468. BUG();
  469. default:
  470. BUG();
  471. }
  472. }
  473. static inline u16 DISPC_TABLE_BA_OFFSET(enum omap_plane plane)
  474. {
  475. switch (plane) {
  476. case OMAP_DSS_GFX:
  477. return 0x0038;
  478. case OMAP_DSS_VIDEO1:
  479. case OMAP_DSS_VIDEO2:
  480. case OMAP_DSS_VIDEO3:
  481. BUG();
  482. default:
  483. BUG();
  484. }
  485. }
  486. static inline u16 DISPC_FIR_OFFSET(enum omap_plane plane)
  487. {
  488. switch (plane) {
  489. case OMAP_DSS_GFX:
  490. BUG();
  491. case OMAP_DSS_VIDEO1:
  492. case OMAP_DSS_VIDEO2:
  493. return 0x0024;
  494. case OMAP_DSS_VIDEO3:
  495. return 0x0090;
  496. default:
  497. BUG();
  498. }
  499. }
  500. static inline u16 DISPC_FIR2_OFFSET(enum omap_plane plane)
  501. {
  502. switch (plane) {
  503. case OMAP_DSS_GFX:
  504. BUG();
  505. case OMAP_DSS_VIDEO1:
  506. return 0x0580;
  507. case OMAP_DSS_VIDEO2:
  508. return 0x055C;
  509. case OMAP_DSS_VIDEO3:
  510. return 0x0424;
  511. default:
  512. BUG();
  513. }
  514. }
  515. static inline u16 DISPC_PIC_SIZE_OFFSET(enum omap_plane plane)
  516. {
  517. switch (plane) {
  518. case OMAP_DSS_GFX:
  519. BUG();
  520. case OMAP_DSS_VIDEO1:
  521. case OMAP_DSS_VIDEO2:
  522. return 0x0028;
  523. case OMAP_DSS_VIDEO3:
  524. return 0x0094;
  525. default:
  526. BUG();
  527. }
  528. }
  529. static inline u16 DISPC_ACCU0_OFFSET(enum omap_plane plane)
  530. {
  531. switch (plane) {
  532. case OMAP_DSS_GFX:
  533. BUG();
  534. case OMAP_DSS_VIDEO1:
  535. case OMAP_DSS_VIDEO2:
  536. return 0x002C;
  537. case OMAP_DSS_VIDEO3:
  538. return 0x0000;
  539. default:
  540. BUG();
  541. }
  542. }
  543. static inline u16 DISPC_ACCU2_0_OFFSET(enum omap_plane plane)
  544. {
  545. switch (plane) {
  546. case OMAP_DSS_GFX:
  547. BUG();
  548. case OMAP_DSS_VIDEO1:
  549. return 0x0584;
  550. case OMAP_DSS_VIDEO2:
  551. return 0x0560;
  552. case OMAP_DSS_VIDEO3:
  553. return 0x0428;
  554. default:
  555. BUG();
  556. }
  557. }
  558. static inline u16 DISPC_ACCU1_OFFSET(enum omap_plane plane)
  559. {
  560. switch (plane) {
  561. case OMAP_DSS_GFX:
  562. BUG();
  563. case OMAP_DSS_VIDEO1:
  564. case OMAP_DSS_VIDEO2:
  565. return 0x0030;
  566. case OMAP_DSS_VIDEO3:
  567. return 0x0004;
  568. default:
  569. BUG();
  570. }
  571. }
  572. static inline u16 DISPC_ACCU2_1_OFFSET(enum omap_plane plane)
  573. {
  574. switch (plane) {
  575. case OMAP_DSS_GFX:
  576. BUG();
  577. case OMAP_DSS_VIDEO1:
  578. return 0x0588;
  579. case OMAP_DSS_VIDEO2:
  580. return 0x0564;
  581. case OMAP_DSS_VIDEO3:
  582. return 0x042C;
  583. default:
  584. BUG();
  585. }
  586. }
  587. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  588. static inline u16 DISPC_FIR_COEF_H_OFFSET(enum omap_plane plane, u16 i)
  589. {
  590. switch (plane) {
  591. case OMAP_DSS_GFX:
  592. BUG();
  593. case OMAP_DSS_VIDEO1:
  594. case OMAP_DSS_VIDEO2:
  595. return 0x0034 + i * 0x8;
  596. case OMAP_DSS_VIDEO3:
  597. return 0x0010 + i * 0x8;
  598. default:
  599. BUG();
  600. }
  601. }
  602. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  603. static inline u16 DISPC_FIR_COEF_H2_OFFSET(enum omap_plane plane, u16 i)
  604. {
  605. switch (plane) {
  606. case OMAP_DSS_GFX:
  607. BUG();
  608. case OMAP_DSS_VIDEO1:
  609. return 0x058C + i * 0x8;
  610. case OMAP_DSS_VIDEO2:
  611. return 0x0568 + i * 0x8;
  612. case OMAP_DSS_VIDEO3:
  613. return 0x0430 + i * 0x8;
  614. default:
  615. BUG();
  616. }
  617. }
  618. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  619. static inline u16 DISPC_FIR_COEF_HV_OFFSET(enum omap_plane plane, u16 i)
  620. {
  621. switch (plane) {
  622. case OMAP_DSS_GFX:
  623. BUG();
  624. case OMAP_DSS_VIDEO1:
  625. case OMAP_DSS_VIDEO2:
  626. return 0x0038 + i * 0x8;
  627. case OMAP_DSS_VIDEO3:
  628. return 0x0014 + i * 0x8;
  629. default:
  630. BUG();
  631. }
  632. }
  633. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  634. static inline u16 DISPC_FIR_COEF_HV2_OFFSET(enum omap_plane plane, u16 i)
  635. {
  636. switch (plane) {
  637. case OMAP_DSS_GFX:
  638. BUG();
  639. case OMAP_DSS_VIDEO1:
  640. return 0x0590 + i * 8;
  641. case OMAP_DSS_VIDEO2:
  642. return 0x056C + i * 0x8;
  643. case OMAP_DSS_VIDEO3:
  644. return 0x0434 + i * 0x8;
  645. default:
  646. BUG();
  647. }
  648. }
  649. /* coef index i = {0, 1, 2, 3, 4,} */
  650. static inline u16 DISPC_CONV_COEF_OFFSET(enum omap_plane plane, u16 i)
  651. {
  652. switch (plane) {
  653. case OMAP_DSS_GFX:
  654. BUG();
  655. case OMAP_DSS_VIDEO1:
  656. case OMAP_DSS_VIDEO2:
  657. case OMAP_DSS_VIDEO3:
  658. return 0x0074 + i * 0x4;
  659. default:
  660. BUG();
  661. }
  662. }
  663. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  664. static inline u16 DISPC_FIR_COEF_V_OFFSET(enum omap_plane plane, u16 i)
  665. {
  666. switch (plane) {
  667. case OMAP_DSS_GFX:
  668. BUG();
  669. case OMAP_DSS_VIDEO1:
  670. return 0x0124 + i * 0x4;
  671. case OMAP_DSS_VIDEO2:
  672. return 0x00B4 + i * 0x4;
  673. case OMAP_DSS_VIDEO3:
  674. return 0x0050 + i * 0x4;
  675. default:
  676. BUG();
  677. }
  678. }
  679. /* coef index i = {0, 1, 2, 3, 4, 5, 6, 7} */
  680. static inline u16 DISPC_FIR_COEF_V2_OFFSET(enum omap_plane plane, u16 i)
  681. {
  682. switch (plane) {
  683. case OMAP_DSS_GFX:
  684. BUG();
  685. case OMAP_DSS_VIDEO1:
  686. return 0x05CC + i * 0x4;
  687. case OMAP_DSS_VIDEO2:
  688. return 0x05A8 + i * 0x4;
  689. case OMAP_DSS_VIDEO3:
  690. return 0x0470 + i * 0x4;
  691. default:
  692. BUG();
  693. }
  694. }
  695. static inline u16 DISPC_PRELOAD_OFFSET(enum omap_plane plane)
  696. {
  697. switch (plane) {
  698. case OMAP_DSS_GFX:
  699. return 0x01AC;
  700. case OMAP_DSS_VIDEO1:
  701. return 0x0174;
  702. case OMAP_DSS_VIDEO2:
  703. return 0x00E8;
  704. case OMAP_DSS_VIDEO3:
  705. return 0x00A0;
  706. default:
  707. BUG();
  708. }
  709. }
  710. #endif