exynos_dp_core.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206
  1. /*
  2. * Header file for Samsung DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #ifndef _EXYNOS_DP_CORE_H
  13. #define _EXYNOS_DP_CORE_H
  14. struct link_train {
  15. int eq_loop;
  16. int cr_loop[4];
  17. u8 link_rate;
  18. u8 lane_count;
  19. u8 training_lane[4];
  20. enum link_training_state lt_state;
  21. };
  22. struct exynos_dp_device {
  23. struct device *dev;
  24. struct resource *res;
  25. struct clk *clock;
  26. unsigned int irq;
  27. void __iomem *reg_base;
  28. struct video_info *video_info;
  29. struct link_train link_train;
  30. };
  31. /* exynos_dp_reg.c */
  32. void exynos_dp_enable_video_mute(struct exynos_dp_device *dp, bool enable);
  33. void exynos_dp_stop_video(struct exynos_dp_device *dp);
  34. void exynos_dp_lane_swap(struct exynos_dp_device *dp, bool enable);
  35. void exynos_dp_init_interrupt(struct exynos_dp_device *dp);
  36. void exynos_dp_reset(struct exynos_dp_device *dp);
  37. void exynos_dp_config_interrupt(struct exynos_dp_device *dp);
  38. u32 exynos_dp_get_pll_lock_status(struct exynos_dp_device *dp);
  39. void exynos_dp_set_pll_power_down(struct exynos_dp_device *dp, bool enable);
  40. void exynos_dp_set_analog_power_down(struct exynos_dp_device *dp,
  41. enum analog_power_block block,
  42. bool enable);
  43. void exynos_dp_init_analog_func(struct exynos_dp_device *dp);
  44. void exynos_dp_init_hpd(struct exynos_dp_device *dp);
  45. void exynos_dp_reset_aux(struct exynos_dp_device *dp);
  46. void exynos_dp_init_aux(struct exynos_dp_device *dp);
  47. int exynos_dp_get_plug_in_status(struct exynos_dp_device *dp);
  48. void exynos_dp_enable_sw_function(struct exynos_dp_device *dp);
  49. int exynos_dp_start_aux_transaction(struct exynos_dp_device *dp);
  50. int exynos_dp_write_byte_to_dpcd(struct exynos_dp_device *dp,
  51. unsigned int reg_addr,
  52. unsigned char data);
  53. int exynos_dp_read_byte_from_dpcd(struct exynos_dp_device *dp,
  54. unsigned int reg_addr,
  55. unsigned char *data);
  56. int exynos_dp_write_bytes_to_dpcd(struct exynos_dp_device *dp,
  57. unsigned int reg_addr,
  58. unsigned int count,
  59. unsigned char data[]);
  60. int exynos_dp_read_bytes_from_dpcd(struct exynos_dp_device *dp,
  61. unsigned int reg_addr,
  62. unsigned int count,
  63. unsigned char data[]);
  64. int exynos_dp_select_i2c_device(struct exynos_dp_device *dp,
  65. unsigned int device_addr,
  66. unsigned int reg_addr);
  67. int exynos_dp_read_byte_from_i2c(struct exynos_dp_device *dp,
  68. unsigned int device_addr,
  69. unsigned int reg_addr,
  70. unsigned int *data);
  71. int exynos_dp_read_bytes_from_i2c(struct exynos_dp_device *dp,
  72. unsigned int device_addr,
  73. unsigned int reg_addr,
  74. unsigned int count,
  75. unsigned char edid[]);
  76. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype);
  77. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype);
  78. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count);
  79. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count);
  80. void exynos_dp_set_link_bandwidth(struct exynos_dp_device *dp, u32 bwtype);
  81. void exynos_dp_get_link_bandwidth(struct exynos_dp_device *dp, u32 *bwtype);
  82. void exynos_dp_set_lane_count(struct exynos_dp_device *dp, u32 count);
  83. void exynos_dp_get_lane_count(struct exynos_dp_device *dp, u32 *count);
  84. void exynos_dp_enable_enhanced_mode(struct exynos_dp_device *dp, bool enable);
  85. void exynos_dp_set_training_pattern(struct exynos_dp_device *dp,
  86. enum pattern_set pattern);
  87. void exynos_dp_set_lane0_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  88. void exynos_dp_set_lane1_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  89. void exynos_dp_set_lane2_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  90. void exynos_dp_set_lane3_pre_emphasis(struct exynos_dp_device *dp, u32 level);
  91. void exynos_dp_set_lane0_link_training(struct exynos_dp_device *dp,
  92. u32 training_lane);
  93. void exynos_dp_set_lane1_link_training(struct exynos_dp_device *dp,
  94. u32 training_lane);
  95. void exynos_dp_set_lane2_link_training(struct exynos_dp_device *dp,
  96. u32 training_lane);
  97. void exynos_dp_set_lane3_link_training(struct exynos_dp_device *dp,
  98. u32 training_lane);
  99. u32 exynos_dp_get_lane0_link_training(struct exynos_dp_device *dp);
  100. u32 exynos_dp_get_lane1_link_training(struct exynos_dp_device *dp);
  101. u32 exynos_dp_get_lane2_link_training(struct exynos_dp_device *dp);
  102. u32 exynos_dp_get_lane3_link_training(struct exynos_dp_device *dp);
  103. void exynos_dp_reset_macro(struct exynos_dp_device *dp);
  104. int exynos_dp_init_video(struct exynos_dp_device *dp);
  105. void exynos_dp_set_video_color_format(struct exynos_dp_device *dp,
  106. u32 color_depth,
  107. u32 color_space,
  108. u32 dynamic_range,
  109. u32 ycbcr_coeff);
  110. int exynos_dp_is_slave_video_stream_clock_on(struct exynos_dp_device *dp);
  111. void exynos_dp_set_video_cr_mn(struct exynos_dp_device *dp,
  112. enum clock_recovery_m_value_type type,
  113. u32 m_value,
  114. u32 n_value);
  115. void exynos_dp_set_video_timing_mode(struct exynos_dp_device *dp, u32 type);
  116. void exynos_dp_enable_video_master(struct exynos_dp_device *dp, bool enable);
  117. void exynos_dp_start_video(struct exynos_dp_device *dp);
  118. int exynos_dp_is_video_stream_on(struct exynos_dp_device *dp);
  119. void exynos_dp_config_video_slave_mode(struct exynos_dp_device *dp,
  120. struct video_info *video_info);
  121. void exynos_dp_enable_scrambling(struct exynos_dp_device *dp);
  122. void exynos_dp_disable_scrambling(struct exynos_dp_device *dp);
  123. /* I2C EDID Chip ID, Slave Address */
  124. #define I2C_EDID_DEVICE_ADDR 0x50
  125. #define I2C_E_EDID_DEVICE_ADDR 0x30
  126. #define EDID_BLOCK_LENGTH 0x80
  127. #define EDID_HEADER_PATTERN 0x00
  128. #define EDID_EXTENSION_FLAG 0x7e
  129. #define EDID_CHECKSUM 0x7f
  130. /* Definition for DPCD Register */
  131. #define DPCD_ADDR_DPCD_REV 0x0000
  132. #define DPCD_ADDR_MAX_LINK_RATE 0x0001
  133. #define DPCD_ADDR_MAX_LANE_COUNT 0x0002
  134. #define DPCD_ADDR_LINK_BW_SET 0x0100
  135. #define DPCD_ADDR_LANE_COUNT_SET 0x0101
  136. #define DPCD_ADDR_TRAINING_PATTERN_SET 0x0102
  137. #define DPCD_ADDR_TRAINING_LANE0_SET 0x0103
  138. #define DPCD_ADDR_LANE0_1_STATUS 0x0202
  139. #define DPCD_ADDR_LANE_ALIGN__STATUS_UPDATED 0x0204
  140. #define DPCD_ADDR_ADJUST_REQUEST_LANE0_1 0x0206
  141. #define DPCD_ADDR_ADJUST_REQUEST_LANE2_3 0x0207
  142. #define DPCD_ADDR_TEST_REQUEST 0x0218
  143. #define DPCD_ADDR_TEST_RESPONSE 0x0260
  144. #define DPCD_ADDR_TEST_EDID_CHECKSUM 0x0261
  145. #define DPCD_ADDR_SINK_POWER_STATE 0x0600
  146. /* DPCD_ADDR_MAX_LANE_COUNT */
  147. #define DPCD_ENHANCED_FRAME_CAP(x) (((x) >> 7) & 0x1)
  148. #define DPCD_MAX_LANE_COUNT(x) ((x) & 0x1f)
  149. /* DPCD_ADDR_LANE_COUNT_SET */
  150. #define DPCD_ENHANCED_FRAME_EN (0x1 << 7)
  151. #define DPCD_LANE_COUNT_SET(x) ((x) & 0x1f)
  152. /* DPCD_ADDR_TRAINING_PATTERN_SET */
  153. #define DPCD_SCRAMBLING_DISABLED (0x1 << 5)
  154. #define DPCD_SCRAMBLING_ENABLED (0x0 << 5)
  155. #define DPCD_TRAINING_PATTERN_2 (0x2 << 0)
  156. #define DPCD_TRAINING_PATTERN_1 (0x1 << 0)
  157. #define DPCD_TRAINING_PATTERN_DISABLED (0x0 << 0)
  158. /* DPCD_ADDR_TRAINING_LANE0_SET */
  159. #define DPCD_MAX_PRE_EMPHASIS_REACHED (0x1 << 5)
  160. #define DPCD_PRE_EMPHASIS_SET(x) (((x) & 0x3) << 3)
  161. #define DPCD_PRE_EMPHASIS_GET(x) (((x) >> 3) & 0x3)
  162. #define DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 (0x0 << 3)
  163. #define DPCD_MAX_SWING_REACHED (0x1 << 2)
  164. #define DPCD_VOLTAGE_SWING_SET(x) (((x) & 0x3) << 0)
  165. #define DPCD_VOLTAGE_SWING_GET(x) (((x) >> 0) & 0x3)
  166. #define DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0 (0x0 << 0)
  167. /* DPCD_ADDR_LANE0_1_STATUS */
  168. #define DPCD_LANE_SYMBOL_LOCKED (0x1 << 2)
  169. #define DPCD_LANE_CHANNEL_EQ_DONE (0x1 << 1)
  170. #define DPCD_LANE_CR_DONE (0x1 << 0)
  171. #define DPCD_CHANNEL_EQ_BITS (DPCD_LANE_CR_DONE| \
  172. DPCD_LANE_CHANNEL_EQ_DONE|\
  173. DPCD_LANE_SYMBOL_LOCKED)
  174. /* DPCD_ADDR_LANE_ALIGN__STATUS_UPDATED */
  175. #define DPCD_LINK_STATUS_UPDATED (0x1 << 7)
  176. #define DPCD_DOWNSTREAM_PORT_STATUS_CHANGED (0x1 << 6)
  177. #define DPCD_INTERLANE_ALIGN_DONE (0x1 << 0)
  178. /* DPCD_ADDR_TEST_REQUEST */
  179. #define DPCD_TEST_EDID_READ (0x1 << 2)
  180. /* DPCD_ADDR_TEST_RESPONSE */
  181. #define DPCD_TEST_EDID_CHECKSUM_WRITE (0x1 << 2)
  182. /* DPCD_ADDR_SINK_POWER_STATE */
  183. #define DPCD_SET_POWER_STATE_D0 (0x1 << 0)
  184. #define DPCD_SET_POWER_STATE_D4 (0x2 << 0)
  185. #endif /* _EXYNOS_DP_CORE_H */