atmel_lcdfb.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165
  1. /*
  2. * Driver for AT91/AT32 LCD Controller
  3. *
  4. * Copyright (C) 2007 Atmel Corporation
  5. *
  6. * This file is subject to the terms and conditions of the GNU General Public
  7. * License. See the file COPYING in the main directory of this archive for
  8. * more details.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/dma-mapping.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/clk.h>
  15. #include <linux/fb.h>
  16. #include <linux/init.h>
  17. #include <linux/delay.h>
  18. #include <linux/backlight.h>
  19. #include <linux/gfp.h>
  20. #include <linux/module.h>
  21. #include <mach/board.h>
  22. #include <mach/cpu.h>
  23. #include <asm/gpio.h>
  24. #include <video/atmel_lcdc.h>
  25. #define lcdc_readl(sinfo, reg) __raw_readl((sinfo)->mmio+(reg))
  26. #define lcdc_writel(sinfo, reg, val) __raw_writel((val), (sinfo)->mmio+(reg))
  27. /* configurable parameters */
  28. #define ATMEL_LCDC_CVAL_DEFAULT 0xc8
  29. #define ATMEL_LCDC_DMA_BURST_LEN 8 /* words */
  30. #define ATMEL_LCDC_FIFO_SIZE 512 /* words */
  31. #if defined(CONFIG_ARCH_AT91)
  32. #define ATMEL_LCDFB_FBINFO_DEFAULT (FBINFO_DEFAULT \
  33. | FBINFO_PARTIAL_PAN_OK \
  34. | FBINFO_HWACCEL_YPAN)
  35. static inline void atmel_lcdfb_update_dma2d(struct atmel_lcdfb_info *sinfo,
  36. struct fb_var_screeninfo *var,
  37. struct fb_info *info)
  38. {
  39. }
  40. #elif defined(CONFIG_AVR32)
  41. #define ATMEL_LCDFB_FBINFO_DEFAULT (FBINFO_DEFAULT \
  42. | FBINFO_PARTIAL_PAN_OK \
  43. | FBINFO_HWACCEL_XPAN \
  44. | FBINFO_HWACCEL_YPAN)
  45. static void atmel_lcdfb_update_dma2d(struct atmel_lcdfb_info *sinfo,
  46. struct fb_var_screeninfo *var,
  47. struct fb_info *info)
  48. {
  49. u32 dma2dcfg;
  50. u32 pixeloff;
  51. pixeloff = (var->xoffset * info->var.bits_per_pixel) & 0x1f;
  52. dma2dcfg = (info->var.xres_virtual - info->var.xres)
  53. * info->var.bits_per_pixel / 8;
  54. dma2dcfg |= pixeloff << ATMEL_LCDC_PIXELOFF_OFFSET;
  55. lcdc_writel(sinfo, ATMEL_LCDC_DMA2DCFG, dma2dcfg);
  56. /* Update configuration */
  57. lcdc_writel(sinfo, ATMEL_LCDC_DMACON,
  58. lcdc_readl(sinfo, ATMEL_LCDC_DMACON)
  59. | ATMEL_LCDC_DMAUPDT);
  60. }
  61. #endif
  62. static u32 contrast_ctr = ATMEL_LCDC_PS_DIV8
  63. | ATMEL_LCDC_POL_POSITIVE
  64. | ATMEL_LCDC_ENA_PWMENABLE;
  65. #ifdef CONFIG_BACKLIGHT_ATMEL_LCDC
  66. /* some bl->props field just changed */
  67. static int atmel_bl_update_status(struct backlight_device *bl)
  68. {
  69. struct atmel_lcdfb_info *sinfo = bl_get_data(bl);
  70. int power = sinfo->bl_power;
  71. int brightness = bl->props.brightness;
  72. /* REVISIT there may be a meaningful difference between
  73. * fb_blank and power ... there seem to be some cases
  74. * this doesn't handle correctly.
  75. */
  76. if (bl->props.fb_blank != sinfo->bl_power)
  77. power = bl->props.fb_blank;
  78. else if (bl->props.power != sinfo->bl_power)
  79. power = bl->props.power;
  80. if (brightness < 0 && power == FB_BLANK_UNBLANK)
  81. brightness = lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  82. else if (power != FB_BLANK_UNBLANK)
  83. brightness = 0;
  84. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_VAL, brightness);
  85. if (contrast_ctr & ATMEL_LCDC_POL_POSITIVE)
  86. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR,
  87. brightness ? contrast_ctr : 0);
  88. else
  89. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, contrast_ctr);
  90. bl->props.fb_blank = bl->props.power = sinfo->bl_power = power;
  91. return 0;
  92. }
  93. static int atmel_bl_get_brightness(struct backlight_device *bl)
  94. {
  95. struct atmel_lcdfb_info *sinfo = bl_get_data(bl);
  96. return lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_VAL);
  97. }
  98. static const struct backlight_ops atmel_lcdc_bl_ops = {
  99. .update_status = atmel_bl_update_status,
  100. .get_brightness = atmel_bl_get_brightness,
  101. };
  102. static void init_backlight(struct atmel_lcdfb_info *sinfo)
  103. {
  104. struct backlight_properties props;
  105. struct backlight_device *bl;
  106. sinfo->bl_power = FB_BLANK_UNBLANK;
  107. if (sinfo->backlight)
  108. return;
  109. memset(&props, 0, sizeof(struct backlight_properties));
  110. props.type = BACKLIGHT_RAW;
  111. props.max_brightness = 0xff;
  112. bl = backlight_device_register("backlight", &sinfo->pdev->dev, sinfo,
  113. &atmel_lcdc_bl_ops, &props);
  114. if (IS_ERR(bl)) {
  115. dev_err(&sinfo->pdev->dev, "error %ld on backlight register\n",
  116. PTR_ERR(bl));
  117. return;
  118. }
  119. sinfo->backlight = bl;
  120. bl->props.power = FB_BLANK_UNBLANK;
  121. bl->props.fb_blank = FB_BLANK_UNBLANK;
  122. bl->props.brightness = atmel_bl_get_brightness(bl);
  123. }
  124. static void exit_backlight(struct atmel_lcdfb_info *sinfo)
  125. {
  126. if (sinfo->backlight)
  127. backlight_device_unregister(sinfo->backlight);
  128. }
  129. #else
  130. static void init_backlight(struct atmel_lcdfb_info *sinfo)
  131. {
  132. dev_warn(&sinfo->pdev->dev, "backlight control is not available\n");
  133. }
  134. static void exit_backlight(struct atmel_lcdfb_info *sinfo)
  135. {
  136. }
  137. #endif
  138. static void init_contrast(struct atmel_lcdfb_info *sinfo)
  139. {
  140. /* contrast pwm can be 'inverted' */
  141. if (sinfo->lcdcon_pol_negative)
  142. contrast_ctr &= ~(ATMEL_LCDC_POL_POSITIVE);
  143. /* have some default contrast/backlight settings */
  144. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, contrast_ctr);
  145. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_VAL, ATMEL_LCDC_CVAL_DEFAULT);
  146. if (sinfo->lcdcon_is_backlight)
  147. init_backlight(sinfo);
  148. }
  149. static struct fb_fix_screeninfo atmel_lcdfb_fix __initdata = {
  150. .type = FB_TYPE_PACKED_PIXELS,
  151. .visual = FB_VISUAL_TRUECOLOR,
  152. .xpanstep = 0,
  153. .ypanstep = 1,
  154. .ywrapstep = 0,
  155. .accel = FB_ACCEL_NONE,
  156. };
  157. static unsigned long compute_hozval(unsigned long xres, unsigned long lcdcon2)
  158. {
  159. unsigned long value;
  160. if (!(cpu_is_at91sam9261() || cpu_is_at91sam9g10()
  161. || cpu_is_at32ap7000()))
  162. return xres;
  163. value = xres;
  164. if ((lcdcon2 & ATMEL_LCDC_DISTYPE) != ATMEL_LCDC_DISTYPE_TFT) {
  165. /* STN display */
  166. if ((lcdcon2 & ATMEL_LCDC_DISTYPE) == ATMEL_LCDC_DISTYPE_STNCOLOR) {
  167. value *= 3;
  168. }
  169. if ( (lcdcon2 & ATMEL_LCDC_IFWIDTH) == ATMEL_LCDC_IFWIDTH_4
  170. || ( (lcdcon2 & ATMEL_LCDC_IFWIDTH) == ATMEL_LCDC_IFWIDTH_8
  171. && (lcdcon2 & ATMEL_LCDC_SCANMOD) == ATMEL_LCDC_SCANMOD_DUAL ))
  172. value = DIV_ROUND_UP(value, 4);
  173. else
  174. value = DIV_ROUND_UP(value, 8);
  175. }
  176. return value;
  177. }
  178. static void atmel_lcdfb_stop_nowait(struct atmel_lcdfb_info *sinfo)
  179. {
  180. /* Turn off the LCD controller and the DMA controller */
  181. lcdc_writel(sinfo, ATMEL_LCDC_PWRCON,
  182. sinfo->guard_time << ATMEL_LCDC_GUARDT_OFFSET);
  183. /* Wait for the LCDC core to become idle */
  184. while (lcdc_readl(sinfo, ATMEL_LCDC_PWRCON) & ATMEL_LCDC_BUSY)
  185. msleep(10);
  186. lcdc_writel(sinfo, ATMEL_LCDC_DMACON, 0);
  187. }
  188. static void atmel_lcdfb_stop(struct atmel_lcdfb_info *sinfo)
  189. {
  190. atmel_lcdfb_stop_nowait(sinfo);
  191. /* Wait for DMA engine to become idle... */
  192. while (lcdc_readl(sinfo, ATMEL_LCDC_DMACON) & ATMEL_LCDC_DMABUSY)
  193. msleep(10);
  194. }
  195. static void atmel_lcdfb_start(struct atmel_lcdfb_info *sinfo)
  196. {
  197. lcdc_writel(sinfo, ATMEL_LCDC_DMACON, sinfo->default_dmacon);
  198. lcdc_writel(sinfo, ATMEL_LCDC_PWRCON,
  199. (sinfo->guard_time << ATMEL_LCDC_GUARDT_OFFSET)
  200. | ATMEL_LCDC_PWR);
  201. }
  202. static void atmel_lcdfb_update_dma(struct fb_info *info,
  203. struct fb_var_screeninfo *var)
  204. {
  205. struct atmel_lcdfb_info *sinfo = info->par;
  206. struct fb_fix_screeninfo *fix = &info->fix;
  207. unsigned long dma_addr;
  208. dma_addr = (fix->smem_start + var->yoffset * fix->line_length
  209. + var->xoffset * info->var.bits_per_pixel / 8);
  210. dma_addr &= ~3UL;
  211. /* Set framebuffer DMA base address and pixel offset */
  212. lcdc_writel(sinfo, ATMEL_LCDC_DMABADDR1, dma_addr);
  213. atmel_lcdfb_update_dma2d(sinfo, var, info);
  214. }
  215. static inline void atmel_lcdfb_free_video_memory(struct atmel_lcdfb_info *sinfo)
  216. {
  217. struct fb_info *info = sinfo->info;
  218. dma_free_writecombine(info->device, info->fix.smem_len,
  219. info->screen_base, info->fix.smem_start);
  220. }
  221. /**
  222. * atmel_lcdfb_alloc_video_memory - Allocate framebuffer memory
  223. * @sinfo: the frame buffer to allocate memory for
  224. *
  225. * This function is called only from the atmel_lcdfb_probe()
  226. * so no locking by fb_info->mm_lock around smem_len setting is needed.
  227. */
  228. static int atmel_lcdfb_alloc_video_memory(struct atmel_lcdfb_info *sinfo)
  229. {
  230. struct fb_info *info = sinfo->info;
  231. struct fb_var_screeninfo *var = &info->var;
  232. unsigned int smem_len;
  233. smem_len = (var->xres_virtual * var->yres_virtual
  234. * ((var->bits_per_pixel + 7) / 8));
  235. info->fix.smem_len = max(smem_len, sinfo->smem_len);
  236. info->screen_base = dma_alloc_writecombine(info->device, info->fix.smem_len,
  237. (dma_addr_t *)&info->fix.smem_start, GFP_KERNEL);
  238. if (!info->screen_base) {
  239. return -ENOMEM;
  240. }
  241. memset(info->screen_base, 0, info->fix.smem_len);
  242. return 0;
  243. }
  244. static const struct fb_videomode *atmel_lcdfb_choose_mode(struct fb_var_screeninfo *var,
  245. struct fb_info *info)
  246. {
  247. struct fb_videomode varfbmode;
  248. const struct fb_videomode *fbmode = NULL;
  249. fb_var_to_videomode(&varfbmode, var);
  250. fbmode = fb_find_nearest_mode(&varfbmode, &info->modelist);
  251. if (fbmode)
  252. fb_videomode_to_var(var, fbmode);
  253. return fbmode;
  254. }
  255. /**
  256. * atmel_lcdfb_check_var - Validates a var passed in.
  257. * @var: frame buffer variable screen structure
  258. * @info: frame buffer structure that represents a single frame buffer
  259. *
  260. * Checks to see if the hardware supports the state requested by
  261. * var passed in. This function does not alter the hardware
  262. * state!!! This means the data stored in struct fb_info and
  263. * struct atmel_lcdfb_info do not change. This includes the var
  264. * inside of struct fb_info. Do NOT change these. This function
  265. * can be called on its own if we intent to only test a mode and
  266. * not actually set it. The stuff in modedb.c is a example of
  267. * this. If the var passed in is slightly off by what the
  268. * hardware can support then we alter the var PASSED in to what
  269. * we can do. If the hardware doesn't support mode change a
  270. * -EINVAL will be returned by the upper layers. You don't need
  271. * to implement this function then. If you hardware doesn't
  272. * support changing the resolution then this function is not
  273. * needed. In this case the driver would just provide a var that
  274. * represents the static state the screen is in.
  275. *
  276. * Returns negative errno on error, or zero on success.
  277. */
  278. static int atmel_lcdfb_check_var(struct fb_var_screeninfo *var,
  279. struct fb_info *info)
  280. {
  281. struct device *dev = info->device;
  282. struct atmel_lcdfb_info *sinfo = info->par;
  283. unsigned long clk_value_khz;
  284. clk_value_khz = clk_get_rate(sinfo->lcdc_clk) / 1000;
  285. dev_dbg(dev, "%s:\n", __func__);
  286. if (!(var->pixclock && var->bits_per_pixel)) {
  287. /* choose a suitable mode if possible */
  288. if (!atmel_lcdfb_choose_mode(var, info)) {
  289. dev_err(dev, "needed value not specified\n");
  290. return -EINVAL;
  291. }
  292. }
  293. dev_dbg(dev, " resolution: %ux%u\n", var->xres, var->yres);
  294. dev_dbg(dev, " pixclk: %lu KHz\n", PICOS2KHZ(var->pixclock));
  295. dev_dbg(dev, " bpp: %u\n", var->bits_per_pixel);
  296. dev_dbg(dev, " clk: %lu KHz\n", clk_value_khz);
  297. if (PICOS2KHZ(var->pixclock) > clk_value_khz) {
  298. dev_err(dev, "%lu KHz pixel clock is too fast\n", PICOS2KHZ(var->pixclock));
  299. return -EINVAL;
  300. }
  301. /* Do not allow to have real resoulution larger than virtual */
  302. if (var->xres > var->xres_virtual)
  303. var->xres_virtual = var->xres;
  304. if (var->yres > var->yres_virtual)
  305. var->yres_virtual = var->yres;
  306. /* Force same alignment for each line */
  307. var->xres = (var->xres + 3) & ~3UL;
  308. var->xres_virtual = (var->xres_virtual + 3) & ~3UL;
  309. var->red.msb_right = var->green.msb_right = var->blue.msb_right = 0;
  310. var->transp.msb_right = 0;
  311. var->transp.offset = var->transp.length = 0;
  312. var->xoffset = var->yoffset = 0;
  313. if (info->fix.smem_len) {
  314. unsigned int smem_len = (var->xres_virtual * var->yres_virtual
  315. * ((var->bits_per_pixel + 7) / 8));
  316. if (smem_len > info->fix.smem_len)
  317. return -EINVAL;
  318. }
  319. /* Saturate vertical and horizontal timings at maximum values */
  320. var->vsync_len = min_t(u32, var->vsync_len,
  321. (ATMEL_LCDC_VPW >> ATMEL_LCDC_VPW_OFFSET) + 1);
  322. var->upper_margin = min_t(u32, var->upper_margin,
  323. ATMEL_LCDC_VBP >> ATMEL_LCDC_VBP_OFFSET);
  324. var->lower_margin = min_t(u32, var->lower_margin,
  325. ATMEL_LCDC_VFP);
  326. var->right_margin = min_t(u32, var->right_margin,
  327. (ATMEL_LCDC_HFP >> ATMEL_LCDC_HFP_OFFSET) + 1);
  328. var->hsync_len = min_t(u32, var->hsync_len,
  329. (ATMEL_LCDC_HPW >> ATMEL_LCDC_HPW_OFFSET) + 1);
  330. var->left_margin = min_t(u32, var->left_margin,
  331. ATMEL_LCDC_HBP + 1);
  332. /* Some parameters can't be zero */
  333. var->vsync_len = max_t(u32, var->vsync_len, 1);
  334. var->right_margin = max_t(u32, var->right_margin, 1);
  335. var->hsync_len = max_t(u32, var->hsync_len, 1);
  336. var->left_margin = max_t(u32, var->left_margin, 1);
  337. switch (var->bits_per_pixel) {
  338. case 1:
  339. case 2:
  340. case 4:
  341. case 8:
  342. var->red.offset = var->green.offset = var->blue.offset = 0;
  343. var->red.length = var->green.length = var->blue.length
  344. = var->bits_per_pixel;
  345. break;
  346. case 16:
  347. if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB) {
  348. /* RGB:565 mode */
  349. var->red.offset = 11;
  350. var->blue.offset = 0;
  351. } else {
  352. /* BGR:565 mode */
  353. var->red.offset = 0;
  354. var->blue.offset = 11;
  355. }
  356. var->green.offset = 5;
  357. var->green.length = 6;
  358. var->red.length = var->blue.length = 5;
  359. break;
  360. case 32:
  361. var->transp.offset = 24;
  362. var->transp.length = 8;
  363. /* fall through */
  364. case 24:
  365. if (sinfo->lcd_wiring_mode == ATMEL_LCDC_WIRING_RGB) {
  366. /* RGB:888 mode */
  367. var->red.offset = 16;
  368. var->blue.offset = 0;
  369. } else {
  370. /* BGR:888 mode */
  371. var->red.offset = 0;
  372. var->blue.offset = 16;
  373. }
  374. var->green.offset = 8;
  375. var->red.length = var->green.length = var->blue.length = 8;
  376. break;
  377. default:
  378. dev_err(dev, "color depth %d not supported\n",
  379. var->bits_per_pixel);
  380. return -EINVAL;
  381. }
  382. return 0;
  383. }
  384. /*
  385. * LCD reset sequence
  386. */
  387. static void atmel_lcdfb_reset(struct atmel_lcdfb_info *sinfo)
  388. {
  389. might_sleep();
  390. atmel_lcdfb_stop(sinfo);
  391. atmel_lcdfb_start(sinfo);
  392. }
  393. /**
  394. * atmel_lcdfb_set_par - Alters the hardware state.
  395. * @info: frame buffer structure that represents a single frame buffer
  396. *
  397. * Using the fb_var_screeninfo in fb_info we set the resolution
  398. * of the this particular framebuffer. This function alters the
  399. * par AND the fb_fix_screeninfo stored in fb_info. It doesn't
  400. * not alter var in fb_info since we are using that data. This
  401. * means we depend on the data in var inside fb_info to be
  402. * supported by the hardware. atmel_lcdfb_check_var is always called
  403. * before atmel_lcdfb_set_par to ensure this. Again if you can't
  404. * change the resolution you don't need this function.
  405. *
  406. */
  407. static int atmel_lcdfb_set_par(struct fb_info *info)
  408. {
  409. struct atmel_lcdfb_info *sinfo = info->par;
  410. unsigned long hozval_linesz;
  411. unsigned long value;
  412. unsigned long clk_value_khz;
  413. unsigned long bits_per_line;
  414. unsigned long pix_factor = 2;
  415. might_sleep();
  416. dev_dbg(info->device, "%s:\n", __func__);
  417. dev_dbg(info->device, " * resolution: %ux%u (%ux%u virtual)\n",
  418. info->var.xres, info->var.yres,
  419. info->var.xres_virtual, info->var.yres_virtual);
  420. atmel_lcdfb_stop_nowait(sinfo);
  421. if (info->var.bits_per_pixel == 1)
  422. info->fix.visual = FB_VISUAL_MONO01;
  423. else if (info->var.bits_per_pixel <= 8)
  424. info->fix.visual = FB_VISUAL_PSEUDOCOLOR;
  425. else
  426. info->fix.visual = FB_VISUAL_TRUECOLOR;
  427. bits_per_line = info->var.xres_virtual * info->var.bits_per_pixel;
  428. info->fix.line_length = DIV_ROUND_UP(bits_per_line, 8);
  429. /* Re-initialize the DMA engine... */
  430. dev_dbg(info->device, " * update DMA engine\n");
  431. atmel_lcdfb_update_dma(info, &info->var);
  432. /* ...set frame size and burst length = 8 words (?) */
  433. value = (info->var.yres * info->var.xres * info->var.bits_per_pixel) / 32;
  434. value |= ((ATMEL_LCDC_DMA_BURST_LEN - 1) << ATMEL_LCDC_BLENGTH_OFFSET);
  435. lcdc_writel(sinfo, ATMEL_LCDC_DMAFRMCFG, value);
  436. /* Now, the LCDC core... */
  437. /* Set pixel clock */
  438. if (cpu_is_at91sam9g45() && !cpu_is_at91sam9g45es())
  439. pix_factor = 1;
  440. clk_value_khz = clk_get_rate(sinfo->lcdc_clk) / 1000;
  441. value = DIV_ROUND_UP(clk_value_khz, PICOS2KHZ(info->var.pixclock));
  442. if (value < pix_factor) {
  443. dev_notice(info->device, "Bypassing pixel clock divider\n");
  444. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON1, ATMEL_LCDC_BYPASS);
  445. } else {
  446. value = (value / pix_factor) - 1;
  447. dev_dbg(info->device, " * programming CLKVAL = 0x%08lx\n",
  448. value);
  449. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON1,
  450. value << ATMEL_LCDC_CLKVAL_OFFSET);
  451. info->var.pixclock =
  452. KHZ2PICOS(clk_value_khz / (pix_factor * (value + 1)));
  453. dev_dbg(info->device, " updated pixclk: %lu KHz\n",
  454. PICOS2KHZ(info->var.pixclock));
  455. }
  456. /* Initialize control register 2 */
  457. value = sinfo->default_lcdcon2;
  458. if (!(info->var.sync & FB_SYNC_HOR_HIGH_ACT))
  459. value |= ATMEL_LCDC_INVLINE_INVERTED;
  460. if (!(info->var.sync & FB_SYNC_VERT_HIGH_ACT))
  461. value |= ATMEL_LCDC_INVFRAME_INVERTED;
  462. switch (info->var.bits_per_pixel) {
  463. case 1: value |= ATMEL_LCDC_PIXELSIZE_1; break;
  464. case 2: value |= ATMEL_LCDC_PIXELSIZE_2; break;
  465. case 4: value |= ATMEL_LCDC_PIXELSIZE_4; break;
  466. case 8: value |= ATMEL_LCDC_PIXELSIZE_8; break;
  467. case 15: /* fall through */
  468. case 16: value |= ATMEL_LCDC_PIXELSIZE_16; break;
  469. case 24: value |= ATMEL_LCDC_PIXELSIZE_24; break;
  470. case 32: value |= ATMEL_LCDC_PIXELSIZE_32; break;
  471. default: BUG(); break;
  472. }
  473. dev_dbg(info->device, " * LCDCON2 = %08lx\n", value);
  474. lcdc_writel(sinfo, ATMEL_LCDC_LCDCON2, value);
  475. /* Vertical timing */
  476. value = (info->var.vsync_len - 1) << ATMEL_LCDC_VPW_OFFSET;
  477. value |= info->var.upper_margin << ATMEL_LCDC_VBP_OFFSET;
  478. value |= info->var.lower_margin;
  479. dev_dbg(info->device, " * LCDTIM1 = %08lx\n", value);
  480. lcdc_writel(sinfo, ATMEL_LCDC_TIM1, value);
  481. /* Horizontal timing */
  482. value = (info->var.right_margin - 1) << ATMEL_LCDC_HFP_OFFSET;
  483. value |= (info->var.hsync_len - 1) << ATMEL_LCDC_HPW_OFFSET;
  484. value |= (info->var.left_margin - 1);
  485. dev_dbg(info->device, " * LCDTIM2 = %08lx\n", value);
  486. lcdc_writel(sinfo, ATMEL_LCDC_TIM2, value);
  487. /* Horizontal value (aka line size) */
  488. hozval_linesz = compute_hozval(info->var.xres,
  489. lcdc_readl(sinfo, ATMEL_LCDC_LCDCON2));
  490. /* Display size */
  491. value = (hozval_linesz - 1) << ATMEL_LCDC_HOZVAL_OFFSET;
  492. value |= info->var.yres - 1;
  493. dev_dbg(info->device, " * LCDFRMCFG = %08lx\n", value);
  494. lcdc_writel(sinfo, ATMEL_LCDC_LCDFRMCFG, value);
  495. /* FIFO Threshold: Use formula from data sheet */
  496. value = ATMEL_LCDC_FIFO_SIZE - (2 * ATMEL_LCDC_DMA_BURST_LEN + 3);
  497. lcdc_writel(sinfo, ATMEL_LCDC_FIFO, value);
  498. /* Toggle LCD_MODE every frame */
  499. lcdc_writel(sinfo, ATMEL_LCDC_MVAL, 0);
  500. /* Disable all interrupts */
  501. lcdc_writel(sinfo, ATMEL_LCDC_IDR, ~0UL);
  502. /* Enable FIFO & DMA errors */
  503. lcdc_writel(sinfo, ATMEL_LCDC_IER, ATMEL_LCDC_UFLWI | ATMEL_LCDC_OWRI | ATMEL_LCDC_MERI);
  504. /* ...wait for DMA engine to become idle... */
  505. while (lcdc_readl(sinfo, ATMEL_LCDC_DMACON) & ATMEL_LCDC_DMABUSY)
  506. msleep(10);
  507. atmel_lcdfb_start(sinfo);
  508. dev_dbg(info->device, " * DONE\n");
  509. return 0;
  510. }
  511. static inline unsigned int chan_to_field(unsigned int chan, const struct fb_bitfield *bf)
  512. {
  513. chan &= 0xffff;
  514. chan >>= 16 - bf->length;
  515. return chan << bf->offset;
  516. }
  517. /**
  518. * atmel_lcdfb_setcolreg - Optional function. Sets a color register.
  519. * @regno: Which register in the CLUT we are programming
  520. * @red: The red value which can be up to 16 bits wide
  521. * @green: The green value which can be up to 16 bits wide
  522. * @blue: The blue value which can be up to 16 bits wide.
  523. * @transp: If supported the alpha value which can be up to 16 bits wide.
  524. * @info: frame buffer info structure
  525. *
  526. * Set a single color register. The values supplied have a 16 bit
  527. * magnitude which needs to be scaled in this function for the hardware.
  528. * Things to take into consideration are how many color registers, if
  529. * any, are supported with the current color visual. With truecolor mode
  530. * no color palettes are supported. Here a pseudo palette is created
  531. * which we store the value in pseudo_palette in struct fb_info. For
  532. * pseudocolor mode we have a limited color palette. To deal with this
  533. * we can program what color is displayed for a particular pixel value.
  534. * DirectColor is similar in that we can program each color field. If
  535. * we have a static colormap we don't need to implement this function.
  536. *
  537. * Returns negative errno on error, or zero on success. In an
  538. * ideal world, this would have been the case, but as it turns
  539. * out, the other drivers return 1 on failure, so that's what
  540. * we're going to do.
  541. */
  542. static int atmel_lcdfb_setcolreg(unsigned int regno, unsigned int red,
  543. unsigned int green, unsigned int blue,
  544. unsigned int transp, struct fb_info *info)
  545. {
  546. struct atmel_lcdfb_info *sinfo = info->par;
  547. unsigned int val;
  548. u32 *pal;
  549. int ret = 1;
  550. if (info->var.grayscale)
  551. red = green = blue = (19595 * red + 38470 * green
  552. + 7471 * blue) >> 16;
  553. switch (info->fix.visual) {
  554. case FB_VISUAL_TRUECOLOR:
  555. if (regno < 16) {
  556. pal = info->pseudo_palette;
  557. val = chan_to_field(red, &info->var.red);
  558. val |= chan_to_field(green, &info->var.green);
  559. val |= chan_to_field(blue, &info->var.blue);
  560. pal[regno] = val;
  561. ret = 0;
  562. }
  563. break;
  564. case FB_VISUAL_PSEUDOCOLOR:
  565. if (regno < 256) {
  566. if (cpu_is_at91sam9261() || cpu_is_at91sam9263()
  567. || cpu_is_at91sam9rl()) {
  568. /* old style I+BGR:555 */
  569. val = ((red >> 11) & 0x001f);
  570. val |= ((green >> 6) & 0x03e0);
  571. val |= ((blue >> 1) & 0x7c00);
  572. /*
  573. * TODO: intensity bit. Maybe something like
  574. * ~(red[10] ^ green[10] ^ blue[10]) & 1
  575. */
  576. } else {
  577. /* new style BGR:565 / RGB:565 */
  578. if (sinfo->lcd_wiring_mode ==
  579. ATMEL_LCDC_WIRING_RGB) {
  580. val = ((blue >> 11) & 0x001f);
  581. val |= ((red >> 0) & 0xf800);
  582. } else {
  583. val = ((red >> 11) & 0x001f);
  584. val |= ((blue >> 0) & 0xf800);
  585. }
  586. val |= ((green >> 5) & 0x07e0);
  587. }
  588. lcdc_writel(sinfo, ATMEL_LCDC_LUT(regno), val);
  589. ret = 0;
  590. }
  591. break;
  592. case FB_VISUAL_MONO01:
  593. if (regno < 2) {
  594. val = (regno == 0) ? 0x00 : 0x1F;
  595. lcdc_writel(sinfo, ATMEL_LCDC_LUT(regno), val);
  596. ret = 0;
  597. }
  598. break;
  599. }
  600. return ret;
  601. }
  602. static int atmel_lcdfb_pan_display(struct fb_var_screeninfo *var,
  603. struct fb_info *info)
  604. {
  605. dev_dbg(info->device, "%s\n", __func__);
  606. atmel_lcdfb_update_dma(info, var);
  607. return 0;
  608. }
  609. static int atmel_lcdfb_blank(int blank_mode, struct fb_info *info)
  610. {
  611. struct atmel_lcdfb_info *sinfo = info->par;
  612. switch (blank_mode) {
  613. case FB_BLANK_UNBLANK:
  614. case FB_BLANK_NORMAL:
  615. atmel_lcdfb_start(sinfo);
  616. break;
  617. case FB_BLANK_VSYNC_SUSPEND:
  618. case FB_BLANK_HSYNC_SUSPEND:
  619. break;
  620. case FB_BLANK_POWERDOWN:
  621. atmel_lcdfb_stop(sinfo);
  622. break;
  623. default:
  624. return -EINVAL;
  625. }
  626. /* let fbcon do a soft blank for us */
  627. return ((blank_mode == FB_BLANK_NORMAL) ? 1 : 0);
  628. }
  629. static struct fb_ops atmel_lcdfb_ops = {
  630. .owner = THIS_MODULE,
  631. .fb_check_var = atmel_lcdfb_check_var,
  632. .fb_set_par = atmel_lcdfb_set_par,
  633. .fb_setcolreg = atmel_lcdfb_setcolreg,
  634. .fb_blank = atmel_lcdfb_blank,
  635. .fb_pan_display = atmel_lcdfb_pan_display,
  636. .fb_fillrect = cfb_fillrect,
  637. .fb_copyarea = cfb_copyarea,
  638. .fb_imageblit = cfb_imageblit,
  639. };
  640. static irqreturn_t atmel_lcdfb_interrupt(int irq, void *dev_id)
  641. {
  642. struct fb_info *info = dev_id;
  643. struct atmel_lcdfb_info *sinfo = info->par;
  644. u32 status;
  645. status = lcdc_readl(sinfo, ATMEL_LCDC_ISR);
  646. if (status & ATMEL_LCDC_UFLWI) {
  647. dev_warn(info->device, "FIFO underflow %#x\n", status);
  648. /* reset DMA and FIFO to avoid screen shifting */
  649. schedule_work(&sinfo->task);
  650. }
  651. lcdc_writel(sinfo, ATMEL_LCDC_ICR, status);
  652. return IRQ_HANDLED;
  653. }
  654. /*
  655. * LCD controller task (to reset the LCD)
  656. */
  657. static void atmel_lcdfb_task(struct work_struct *work)
  658. {
  659. struct atmel_lcdfb_info *sinfo =
  660. container_of(work, struct atmel_lcdfb_info, task);
  661. atmel_lcdfb_reset(sinfo);
  662. }
  663. static int __init atmel_lcdfb_init_fbinfo(struct atmel_lcdfb_info *sinfo)
  664. {
  665. struct fb_info *info = sinfo->info;
  666. int ret = 0;
  667. info->var.activate |= FB_ACTIVATE_FORCE | FB_ACTIVATE_NOW;
  668. dev_info(info->device,
  669. "%luKiB frame buffer at %08lx (mapped at %p)\n",
  670. (unsigned long)info->fix.smem_len / 1024,
  671. (unsigned long)info->fix.smem_start,
  672. info->screen_base);
  673. /* Allocate colormap */
  674. ret = fb_alloc_cmap(&info->cmap, 256, 0);
  675. if (ret < 0)
  676. dev_err(info->device, "Alloc color map failed\n");
  677. return ret;
  678. }
  679. static void atmel_lcdfb_start_clock(struct atmel_lcdfb_info *sinfo)
  680. {
  681. if (sinfo->bus_clk)
  682. clk_enable(sinfo->bus_clk);
  683. clk_enable(sinfo->lcdc_clk);
  684. }
  685. static void atmel_lcdfb_stop_clock(struct atmel_lcdfb_info *sinfo)
  686. {
  687. if (sinfo->bus_clk)
  688. clk_disable(sinfo->bus_clk);
  689. clk_disable(sinfo->lcdc_clk);
  690. }
  691. static int __init atmel_lcdfb_probe(struct platform_device *pdev)
  692. {
  693. struct device *dev = &pdev->dev;
  694. struct fb_info *info;
  695. struct atmel_lcdfb_info *sinfo;
  696. struct atmel_lcdfb_info *pdata_sinfo;
  697. struct fb_videomode fbmode;
  698. struct resource *regs = NULL;
  699. struct resource *map = NULL;
  700. int ret;
  701. dev_dbg(dev, "%s BEGIN\n", __func__);
  702. ret = -ENOMEM;
  703. info = framebuffer_alloc(sizeof(struct atmel_lcdfb_info), dev);
  704. if (!info) {
  705. dev_err(dev, "cannot allocate memory\n");
  706. goto out;
  707. }
  708. sinfo = info->par;
  709. if (dev->platform_data) {
  710. pdata_sinfo = (struct atmel_lcdfb_info *)dev->platform_data;
  711. sinfo->default_bpp = pdata_sinfo->default_bpp;
  712. sinfo->default_dmacon = pdata_sinfo->default_dmacon;
  713. sinfo->default_lcdcon2 = pdata_sinfo->default_lcdcon2;
  714. sinfo->default_monspecs = pdata_sinfo->default_monspecs;
  715. sinfo->atmel_lcdfb_power_control = pdata_sinfo->atmel_lcdfb_power_control;
  716. sinfo->guard_time = pdata_sinfo->guard_time;
  717. sinfo->smem_len = pdata_sinfo->smem_len;
  718. sinfo->lcdcon_is_backlight = pdata_sinfo->lcdcon_is_backlight;
  719. sinfo->lcdcon_pol_negative = pdata_sinfo->lcdcon_pol_negative;
  720. sinfo->lcd_wiring_mode = pdata_sinfo->lcd_wiring_mode;
  721. } else {
  722. dev_err(dev, "cannot get default configuration\n");
  723. goto free_info;
  724. }
  725. sinfo->info = info;
  726. sinfo->pdev = pdev;
  727. strcpy(info->fix.id, sinfo->pdev->name);
  728. info->flags = ATMEL_LCDFB_FBINFO_DEFAULT;
  729. info->pseudo_palette = sinfo->pseudo_palette;
  730. info->fbops = &atmel_lcdfb_ops;
  731. memcpy(&info->monspecs, sinfo->default_monspecs, sizeof(info->monspecs));
  732. info->fix = atmel_lcdfb_fix;
  733. /* Enable LCDC Clocks */
  734. if (cpu_is_at91sam9261() || cpu_is_at91sam9g10()
  735. || cpu_is_at32ap7000()) {
  736. sinfo->bus_clk = clk_get(dev, "hck1");
  737. if (IS_ERR(sinfo->bus_clk)) {
  738. ret = PTR_ERR(sinfo->bus_clk);
  739. goto free_info;
  740. }
  741. }
  742. sinfo->lcdc_clk = clk_get(dev, "lcdc_clk");
  743. if (IS_ERR(sinfo->lcdc_clk)) {
  744. ret = PTR_ERR(sinfo->lcdc_clk);
  745. goto put_bus_clk;
  746. }
  747. atmel_lcdfb_start_clock(sinfo);
  748. ret = fb_find_mode(&info->var, info, NULL, info->monspecs.modedb,
  749. info->monspecs.modedb_len, info->monspecs.modedb,
  750. sinfo->default_bpp);
  751. if (!ret) {
  752. dev_err(dev, "no suitable video mode found\n");
  753. goto stop_clk;
  754. }
  755. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  756. if (!regs) {
  757. dev_err(dev, "resources unusable\n");
  758. ret = -ENXIO;
  759. goto stop_clk;
  760. }
  761. sinfo->irq_base = platform_get_irq(pdev, 0);
  762. if (sinfo->irq_base < 0) {
  763. dev_err(dev, "unable to get irq\n");
  764. ret = sinfo->irq_base;
  765. goto stop_clk;
  766. }
  767. /* Initialize video memory */
  768. map = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  769. if (map) {
  770. /* use a pre-allocated memory buffer */
  771. info->fix.smem_start = map->start;
  772. info->fix.smem_len = resource_size(map);
  773. if (!request_mem_region(info->fix.smem_start,
  774. info->fix.smem_len, pdev->name)) {
  775. ret = -EBUSY;
  776. goto stop_clk;
  777. }
  778. info->screen_base = ioremap(info->fix.smem_start, info->fix.smem_len);
  779. if (!info->screen_base)
  780. goto release_intmem;
  781. /*
  782. * Don't clear the framebuffer -- someone may have set
  783. * up a splash image.
  784. */
  785. } else {
  786. /* alocate memory buffer */
  787. ret = atmel_lcdfb_alloc_video_memory(sinfo);
  788. if (ret < 0) {
  789. dev_err(dev, "cannot allocate framebuffer: %d\n", ret);
  790. goto stop_clk;
  791. }
  792. }
  793. /* LCDC registers */
  794. info->fix.mmio_start = regs->start;
  795. info->fix.mmio_len = resource_size(regs);
  796. if (!request_mem_region(info->fix.mmio_start,
  797. info->fix.mmio_len, pdev->name)) {
  798. ret = -EBUSY;
  799. goto free_fb;
  800. }
  801. sinfo->mmio = ioremap(info->fix.mmio_start, info->fix.mmio_len);
  802. if (!sinfo->mmio) {
  803. dev_err(dev, "cannot map LCDC registers\n");
  804. goto release_mem;
  805. }
  806. /* Initialize PWM for contrast or backlight ("off") */
  807. init_contrast(sinfo);
  808. /* interrupt */
  809. ret = request_irq(sinfo->irq_base, atmel_lcdfb_interrupt, 0, pdev->name, info);
  810. if (ret) {
  811. dev_err(dev, "request_irq failed: %d\n", ret);
  812. goto unmap_mmio;
  813. }
  814. /* Some operations on the LCDC might sleep and
  815. * require a preemptible task context */
  816. INIT_WORK(&sinfo->task, atmel_lcdfb_task);
  817. ret = atmel_lcdfb_init_fbinfo(sinfo);
  818. if (ret < 0) {
  819. dev_err(dev, "init fbinfo failed: %d\n", ret);
  820. goto unregister_irqs;
  821. }
  822. /*
  823. * This makes sure that our colour bitfield
  824. * descriptors are correctly initialised.
  825. */
  826. atmel_lcdfb_check_var(&info->var, info);
  827. ret = fb_set_var(info, &info->var);
  828. if (ret) {
  829. dev_warn(dev, "unable to set display parameters\n");
  830. goto free_cmap;
  831. }
  832. dev_set_drvdata(dev, info);
  833. /*
  834. * Tell the world that we're ready to go
  835. */
  836. ret = register_framebuffer(info);
  837. if (ret < 0) {
  838. dev_err(dev, "failed to register framebuffer device: %d\n", ret);
  839. goto reset_drvdata;
  840. }
  841. /* add selected videomode to modelist */
  842. fb_var_to_videomode(&fbmode, &info->var);
  843. fb_add_videomode(&fbmode, &info->modelist);
  844. /* Power up the LCDC screen */
  845. if (sinfo->atmel_lcdfb_power_control)
  846. sinfo->atmel_lcdfb_power_control(1);
  847. dev_info(dev, "fb%d: Atmel LCDC at 0x%08lx (mapped at %p), irq %d\n",
  848. info->node, info->fix.mmio_start, sinfo->mmio, sinfo->irq_base);
  849. return 0;
  850. reset_drvdata:
  851. dev_set_drvdata(dev, NULL);
  852. free_cmap:
  853. fb_dealloc_cmap(&info->cmap);
  854. unregister_irqs:
  855. cancel_work_sync(&sinfo->task);
  856. free_irq(sinfo->irq_base, info);
  857. unmap_mmio:
  858. exit_backlight(sinfo);
  859. iounmap(sinfo->mmio);
  860. release_mem:
  861. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  862. free_fb:
  863. if (map)
  864. iounmap(info->screen_base);
  865. else
  866. atmel_lcdfb_free_video_memory(sinfo);
  867. release_intmem:
  868. if (map)
  869. release_mem_region(info->fix.smem_start, info->fix.smem_len);
  870. stop_clk:
  871. atmel_lcdfb_stop_clock(sinfo);
  872. clk_put(sinfo->lcdc_clk);
  873. put_bus_clk:
  874. if (sinfo->bus_clk)
  875. clk_put(sinfo->bus_clk);
  876. free_info:
  877. framebuffer_release(info);
  878. out:
  879. dev_dbg(dev, "%s FAILED\n", __func__);
  880. return ret;
  881. }
  882. static int __exit atmel_lcdfb_remove(struct platform_device *pdev)
  883. {
  884. struct device *dev = &pdev->dev;
  885. struct fb_info *info = dev_get_drvdata(dev);
  886. struct atmel_lcdfb_info *sinfo;
  887. if (!info || !info->par)
  888. return 0;
  889. sinfo = info->par;
  890. cancel_work_sync(&sinfo->task);
  891. exit_backlight(sinfo);
  892. if (sinfo->atmel_lcdfb_power_control)
  893. sinfo->atmel_lcdfb_power_control(0);
  894. unregister_framebuffer(info);
  895. atmel_lcdfb_stop_clock(sinfo);
  896. clk_put(sinfo->lcdc_clk);
  897. if (sinfo->bus_clk)
  898. clk_put(sinfo->bus_clk);
  899. fb_dealloc_cmap(&info->cmap);
  900. free_irq(sinfo->irq_base, info);
  901. iounmap(sinfo->mmio);
  902. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  903. if (platform_get_resource(pdev, IORESOURCE_MEM, 1)) {
  904. iounmap(info->screen_base);
  905. release_mem_region(info->fix.smem_start, info->fix.smem_len);
  906. } else {
  907. atmel_lcdfb_free_video_memory(sinfo);
  908. }
  909. dev_set_drvdata(dev, NULL);
  910. framebuffer_release(info);
  911. return 0;
  912. }
  913. #ifdef CONFIG_PM
  914. static int atmel_lcdfb_suspend(struct platform_device *pdev, pm_message_t mesg)
  915. {
  916. struct fb_info *info = platform_get_drvdata(pdev);
  917. struct atmel_lcdfb_info *sinfo = info->par;
  918. /*
  919. * We don't want to handle interrupts while the clock is
  920. * stopped. It may take forever.
  921. */
  922. lcdc_writel(sinfo, ATMEL_LCDC_IDR, ~0UL);
  923. sinfo->saved_lcdcon = lcdc_readl(sinfo, ATMEL_LCDC_CONTRAST_CTR);
  924. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, 0);
  925. if (sinfo->atmel_lcdfb_power_control)
  926. sinfo->atmel_lcdfb_power_control(0);
  927. atmel_lcdfb_stop(sinfo);
  928. atmel_lcdfb_stop_clock(sinfo);
  929. return 0;
  930. }
  931. static int atmel_lcdfb_resume(struct platform_device *pdev)
  932. {
  933. struct fb_info *info = platform_get_drvdata(pdev);
  934. struct atmel_lcdfb_info *sinfo = info->par;
  935. atmel_lcdfb_start_clock(sinfo);
  936. atmel_lcdfb_start(sinfo);
  937. if (sinfo->atmel_lcdfb_power_control)
  938. sinfo->atmel_lcdfb_power_control(1);
  939. lcdc_writel(sinfo, ATMEL_LCDC_CONTRAST_CTR, sinfo->saved_lcdcon);
  940. /* Enable FIFO & DMA errors */
  941. lcdc_writel(sinfo, ATMEL_LCDC_IER, ATMEL_LCDC_UFLWI
  942. | ATMEL_LCDC_OWRI | ATMEL_LCDC_MERI);
  943. return 0;
  944. }
  945. #else
  946. #define atmel_lcdfb_suspend NULL
  947. #define atmel_lcdfb_resume NULL
  948. #endif
  949. static struct platform_driver atmel_lcdfb_driver = {
  950. .remove = __exit_p(atmel_lcdfb_remove),
  951. .suspend = atmel_lcdfb_suspend,
  952. .resume = atmel_lcdfb_resume,
  953. .driver = {
  954. .name = "atmel_lcdfb",
  955. .owner = THIS_MODULE,
  956. },
  957. };
  958. static int __init atmel_lcdfb_init(void)
  959. {
  960. return platform_driver_probe(&atmel_lcdfb_driver, atmel_lcdfb_probe);
  961. }
  962. static void __exit atmel_lcdfb_exit(void)
  963. {
  964. platform_driver_unregister(&atmel_lcdfb_driver);
  965. }
  966. module_init(atmel_lcdfb_init);
  967. module_exit(atmel_lcdfb_exit);
  968. MODULE_DESCRIPTION("AT91/AT32 LCD Controller framebuffer driver");
  969. MODULE_AUTHOR("Nicolas Ferre <nicolas.ferre@atmel.com>");
  970. MODULE_LICENSE("GPL");