musb_gadget.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238
  1. /*
  2. * MUSB OTG driver peripheral support
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. * Copyright (C) 2009 MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  24. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  25. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  26. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  27. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  28. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  29. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  30. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  31. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  32. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  33. *
  34. */
  35. #include <linux/kernel.h>
  36. #include <linux/list.h>
  37. #include <linux/timer.h>
  38. #include <linux/module.h>
  39. #include <linux/smp.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/delay.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/slab.h>
  44. #include "musb_core.h"
  45. /* MUSB PERIPHERAL status 3-mar-2006:
  46. *
  47. * - EP0 seems solid. It passes both USBCV and usbtest control cases.
  48. * Minor glitches:
  49. *
  50. * + remote wakeup to Linux hosts work, but saw USBCV failures;
  51. * in one test run (operator error?)
  52. * + endpoint halt tests -- in both usbtest and usbcv -- seem
  53. * to break when dma is enabled ... is something wrongly
  54. * clearing SENDSTALL?
  55. *
  56. * - Mass storage behaved ok when last tested. Network traffic patterns
  57. * (with lots of short transfers etc) need retesting; they turn up the
  58. * worst cases of the DMA, since short packets are typical but are not
  59. * required.
  60. *
  61. * - TX/IN
  62. * + both pio and dma behave in with network and g_zero tests
  63. * + no cppi throughput issues other than no-hw-queueing
  64. * + failed with FLAT_REG (DaVinci)
  65. * + seems to behave with double buffering, PIO -and- CPPI
  66. * + with gadgetfs + AIO, requests got lost?
  67. *
  68. * - RX/OUT
  69. * + both pio and dma behave in with network and g_zero tests
  70. * + dma is slow in typical case (short_not_ok is clear)
  71. * + double buffering ok with PIO
  72. * + double buffering *FAILS* with CPPI, wrong data bytes sometimes
  73. * + request lossage observed with gadgetfs
  74. *
  75. * - ISO not tested ... might work, but only weakly isochronous
  76. *
  77. * - Gadget driver disabling of softconnect during bind() is ignored; so
  78. * drivers can't hold off host requests until userspace is ready.
  79. * (Workaround: they can turn it off later.)
  80. *
  81. * - PORTABILITY (assumes PIO works):
  82. * + DaVinci, basically works with cppi dma
  83. * + OMAP 2430, ditto with mentor dma
  84. * + TUSB 6010, platform-specific dma in the works
  85. */
  86. /* ----------------------------------------------------------------------- */
  87. #define is_buffer_mapped(req) (is_dma_capable() && \
  88. (req->map_state != UN_MAPPED))
  89. /* Maps the buffer to dma */
  90. static inline void map_dma_buffer(struct musb_request *request,
  91. struct musb *musb, struct musb_ep *musb_ep)
  92. {
  93. int compatible = true;
  94. struct dma_controller *dma = musb->dma_controller;
  95. request->map_state = UN_MAPPED;
  96. if (!is_dma_capable() || !musb_ep->dma)
  97. return;
  98. /* Check if DMA engine can handle this request.
  99. * DMA code must reject the USB request explicitly.
  100. * Default behaviour is to map the request.
  101. */
  102. if (dma->is_compatible)
  103. compatible = dma->is_compatible(musb_ep->dma,
  104. musb_ep->packet_sz, request->request.buf,
  105. request->request.length);
  106. if (!compatible)
  107. return;
  108. if (request->request.dma == DMA_ADDR_INVALID) {
  109. request->request.dma = dma_map_single(
  110. musb->controller,
  111. request->request.buf,
  112. request->request.length,
  113. request->tx
  114. ? DMA_TO_DEVICE
  115. : DMA_FROM_DEVICE);
  116. request->map_state = MUSB_MAPPED;
  117. } else {
  118. dma_sync_single_for_device(musb->controller,
  119. request->request.dma,
  120. request->request.length,
  121. request->tx
  122. ? DMA_TO_DEVICE
  123. : DMA_FROM_DEVICE);
  124. request->map_state = PRE_MAPPED;
  125. }
  126. }
  127. /* Unmap the buffer from dma and maps it back to cpu */
  128. static inline void unmap_dma_buffer(struct musb_request *request,
  129. struct musb *musb)
  130. {
  131. if (!is_buffer_mapped(request))
  132. return;
  133. if (request->request.dma == DMA_ADDR_INVALID) {
  134. dev_vdbg(musb->controller,
  135. "not unmapping a never mapped buffer\n");
  136. return;
  137. }
  138. if (request->map_state == MUSB_MAPPED) {
  139. dma_unmap_single(musb->controller,
  140. request->request.dma,
  141. request->request.length,
  142. request->tx
  143. ? DMA_TO_DEVICE
  144. : DMA_FROM_DEVICE);
  145. request->request.dma = DMA_ADDR_INVALID;
  146. } else { /* PRE_MAPPED */
  147. dma_sync_single_for_cpu(musb->controller,
  148. request->request.dma,
  149. request->request.length,
  150. request->tx
  151. ? DMA_TO_DEVICE
  152. : DMA_FROM_DEVICE);
  153. }
  154. request->map_state = UN_MAPPED;
  155. }
  156. /*
  157. * Immediately complete a request.
  158. *
  159. * @param request the request to complete
  160. * @param status the status to complete the request with
  161. * Context: controller locked, IRQs blocked.
  162. */
  163. void musb_g_giveback(
  164. struct musb_ep *ep,
  165. struct usb_request *request,
  166. int status)
  167. __releases(ep->musb->lock)
  168. __acquires(ep->musb->lock)
  169. {
  170. struct musb_request *req;
  171. struct musb *musb;
  172. int busy = ep->busy;
  173. req = to_musb_request(request);
  174. list_del(&req->list);
  175. if (req->request.status == -EINPROGRESS)
  176. req->request.status = status;
  177. musb = req->musb;
  178. ep->busy = 1;
  179. spin_unlock(&musb->lock);
  180. unmap_dma_buffer(req, musb);
  181. if (request->status == 0)
  182. dev_dbg(musb->controller, "%s done request %p, %d/%d\n",
  183. ep->end_point.name, request,
  184. req->request.actual, req->request.length);
  185. else
  186. dev_dbg(musb->controller, "%s request %p, %d/%d fault %d\n",
  187. ep->end_point.name, request,
  188. req->request.actual, req->request.length,
  189. request->status);
  190. req->request.complete(&req->ep->end_point, &req->request);
  191. spin_lock(&musb->lock);
  192. ep->busy = busy;
  193. }
  194. /* ----------------------------------------------------------------------- */
  195. /*
  196. * Abort requests queued to an endpoint using the status. Synchronous.
  197. * caller locked controller and blocked irqs, and selected this ep.
  198. */
  199. static void nuke(struct musb_ep *ep, const int status)
  200. {
  201. struct musb *musb = ep->musb;
  202. struct musb_request *req = NULL;
  203. void __iomem *epio = ep->musb->endpoints[ep->current_epnum].regs;
  204. ep->busy = 1;
  205. if (is_dma_capable() && ep->dma) {
  206. struct dma_controller *c = ep->musb->dma_controller;
  207. int value;
  208. if (ep->is_in) {
  209. /*
  210. * The programming guide says that we must not clear
  211. * the DMAMODE bit before DMAENAB, so we only
  212. * clear it in the second write...
  213. */
  214. musb_writew(epio, MUSB_TXCSR,
  215. MUSB_TXCSR_DMAMODE | MUSB_TXCSR_FLUSHFIFO);
  216. musb_writew(epio, MUSB_TXCSR,
  217. 0 | MUSB_TXCSR_FLUSHFIFO);
  218. } else {
  219. musb_writew(epio, MUSB_RXCSR,
  220. 0 | MUSB_RXCSR_FLUSHFIFO);
  221. musb_writew(epio, MUSB_RXCSR,
  222. 0 | MUSB_RXCSR_FLUSHFIFO);
  223. }
  224. value = c->channel_abort(ep->dma);
  225. dev_dbg(musb->controller, "%s: abort DMA --> %d\n",
  226. ep->name, value);
  227. c->channel_release(ep->dma);
  228. ep->dma = NULL;
  229. }
  230. while (!list_empty(&ep->req_list)) {
  231. req = list_first_entry(&ep->req_list, struct musb_request, list);
  232. musb_g_giveback(ep, &req->request, status);
  233. }
  234. }
  235. /* ----------------------------------------------------------------------- */
  236. /* Data transfers - pure PIO, pure DMA, or mixed mode */
  237. /*
  238. * This assumes the separate CPPI engine is responding to DMA requests
  239. * from the usb core ... sequenced a bit differently from mentor dma.
  240. */
  241. static inline int max_ep_writesize(struct musb *musb, struct musb_ep *ep)
  242. {
  243. if (can_bulk_split(musb, ep->type))
  244. return ep->hw_ep->max_packet_sz_tx;
  245. else
  246. return ep->packet_sz;
  247. }
  248. #ifdef CONFIG_USB_INVENTRA_DMA
  249. /* Peripheral tx (IN) using Mentor DMA works as follows:
  250. Only mode 0 is used for transfers <= wPktSize,
  251. mode 1 is used for larger transfers,
  252. One of the following happens:
  253. - Host sends IN token which causes an endpoint interrupt
  254. -> TxAvail
  255. -> if DMA is currently busy, exit.
  256. -> if queue is non-empty, txstate().
  257. - Request is queued by the gadget driver.
  258. -> if queue was previously empty, txstate()
  259. txstate()
  260. -> start
  261. /\ -> setup DMA
  262. | (data is transferred to the FIFO, then sent out when
  263. | IN token(s) are recd from Host.
  264. | -> DMA interrupt on completion
  265. | calls TxAvail.
  266. | -> stop DMA, ~DMAENAB,
  267. | -> set TxPktRdy for last short pkt or zlp
  268. | -> Complete Request
  269. | -> Continue next request (call txstate)
  270. |___________________________________|
  271. * Non-Mentor DMA engines can of course work differently, such as by
  272. * upleveling from irq-per-packet to irq-per-buffer.
  273. */
  274. #endif
  275. /*
  276. * An endpoint is transmitting data. This can be called either from
  277. * the IRQ routine or from ep.queue() to kickstart a request on an
  278. * endpoint.
  279. *
  280. * Context: controller locked, IRQs blocked, endpoint selected
  281. */
  282. static void txstate(struct musb *musb, struct musb_request *req)
  283. {
  284. u8 epnum = req->epnum;
  285. struct musb_ep *musb_ep;
  286. void __iomem *epio = musb->endpoints[epnum].regs;
  287. struct usb_request *request;
  288. u16 fifo_count = 0, csr;
  289. int use_dma = 0;
  290. musb_ep = req->ep;
  291. /* we shouldn't get here while DMA is active ... but we do ... */
  292. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  293. dev_dbg(musb->controller, "dma pending...\n");
  294. return;
  295. }
  296. /* read TXCSR before */
  297. csr = musb_readw(epio, MUSB_TXCSR);
  298. request = &req->request;
  299. fifo_count = min(max_ep_writesize(musb, musb_ep),
  300. (int)(request->length - request->actual));
  301. if (csr & MUSB_TXCSR_TXPKTRDY) {
  302. dev_dbg(musb->controller, "%s old packet still ready , txcsr %03x\n",
  303. musb_ep->end_point.name, csr);
  304. return;
  305. }
  306. if (csr & MUSB_TXCSR_P_SENDSTALL) {
  307. dev_dbg(musb->controller, "%s stalling, txcsr %03x\n",
  308. musb_ep->end_point.name, csr);
  309. return;
  310. }
  311. dev_dbg(musb->controller, "hw_ep%d, maxpacket %d, fifo count %d, txcsr %03x\n",
  312. epnum, musb_ep->packet_sz, fifo_count,
  313. csr);
  314. #ifndef CONFIG_MUSB_PIO_ONLY
  315. if (is_buffer_mapped(req)) {
  316. struct dma_controller *c = musb->dma_controller;
  317. size_t request_size;
  318. /* setup DMA, then program endpoint CSR */
  319. request_size = min_t(size_t, request->length - request->actual,
  320. musb_ep->dma->max_len);
  321. use_dma = (request->dma != DMA_ADDR_INVALID);
  322. /* MUSB_TXCSR_P_ISO is still set correctly */
  323. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  324. {
  325. if (request_size < musb_ep->packet_sz)
  326. musb_ep->dma->desired_mode = 0;
  327. else
  328. musb_ep->dma->desired_mode = 1;
  329. use_dma = use_dma && c->channel_program(
  330. musb_ep->dma, musb_ep->packet_sz,
  331. musb_ep->dma->desired_mode,
  332. request->dma + request->actual, request_size);
  333. if (use_dma) {
  334. if (musb_ep->dma->desired_mode == 0) {
  335. /*
  336. * We must not clear the DMAMODE bit
  337. * before the DMAENAB bit -- and the
  338. * latter doesn't always get cleared
  339. * before we get here...
  340. */
  341. csr &= ~(MUSB_TXCSR_AUTOSET
  342. | MUSB_TXCSR_DMAENAB);
  343. musb_writew(epio, MUSB_TXCSR, csr
  344. | MUSB_TXCSR_P_WZC_BITS);
  345. csr &= ~MUSB_TXCSR_DMAMODE;
  346. csr |= (MUSB_TXCSR_DMAENAB |
  347. MUSB_TXCSR_MODE);
  348. /* against programming guide */
  349. } else {
  350. csr |= (MUSB_TXCSR_DMAENAB
  351. | MUSB_TXCSR_DMAMODE
  352. | MUSB_TXCSR_MODE);
  353. if (!musb_ep->hb_mult)
  354. csr |= MUSB_TXCSR_AUTOSET;
  355. }
  356. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  357. musb_writew(epio, MUSB_TXCSR, csr);
  358. }
  359. }
  360. #elif defined(CONFIG_USB_TI_CPPI_DMA)
  361. /* program endpoint CSR first, then setup DMA */
  362. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  363. csr |= MUSB_TXCSR_DMAENAB | MUSB_TXCSR_DMAMODE |
  364. MUSB_TXCSR_MODE;
  365. musb_writew(epio, MUSB_TXCSR,
  366. (MUSB_TXCSR_P_WZC_BITS & ~MUSB_TXCSR_P_UNDERRUN)
  367. | csr);
  368. /* ensure writebuffer is empty */
  369. csr = musb_readw(epio, MUSB_TXCSR);
  370. /* NOTE host side sets DMAENAB later than this; both are
  371. * OK since the transfer dma glue (between CPPI and Mentor
  372. * fifos) just tells CPPI it could start. Data only moves
  373. * to the USB TX fifo when both fifos are ready.
  374. */
  375. /* "mode" is irrelevant here; handle terminating ZLPs like
  376. * PIO does, since the hardware RNDIS mode seems unreliable
  377. * except for the last-packet-is-already-short case.
  378. */
  379. use_dma = use_dma && c->channel_program(
  380. musb_ep->dma, musb_ep->packet_sz,
  381. 0,
  382. request->dma + request->actual,
  383. request_size);
  384. if (!use_dma) {
  385. c->channel_release(musb_ep->dma);
  386. musb_ep->dma = NULL;
  387. csr &= ~MUSB_TXCSR_DMAENAB;
  388. musb_writew(epio, MUSB_TXCSR, csr);
  389. /* invariant: prequest->buf is non-null */
  390. }
  391. #elif defined(CONFIG_USB_TUSB_OMAP_DMA)
  392. use_dma = use_dma && c->channel_program(
  393. musb_ep->dma, musb_ep->packet_sz,
  394. request->zero,
  395. request->dma + request->actual,
  396. request_size);
  397. #endif
  398. }
  399. #endif
  400. if (!use_dma) {
  401. /*
  402. * Unmap the dma buffer back to cpu if dma channel
  403. * programming fails
  404. */
  405. unmap_dma_buffer(req, musb);
  406. musb_write_fifo(musb_ep->hw_ep, fifo_count,
  407. (u8 *) (request->buf + request->actual));
  408. request->actual += fifo_count;
  409. csr |= MUSB_TXCSR_TXPKTRDY;
  410. csr &= ~MUSB_TXCSR_P_UNDERRUN;
  411. musb_writew(epio, MUSB_TXCSR, csr);
  412. }
  413. /* host may already have the data when this message shows... */
  414. dev_dbg(musb->controller, "%s TX/IN %s len %d/%d, txcsr %04x, fifo %d/%d\n",
  415. musb_ep->end_point.name, use_dma ? "dma" : "pio",
  416. request->actual, request->length,
  417. musb_readw(epio, MUSB_TXCSR),
  418. fifo_count,
  419. musb_readw(epio, MUSB_TXMAXP));
  420. }
  421. /*
  422. * FIFO state update (e.g. data ready).
  423. * Called from IRQ, with controller locked.
  424. */
  425. void musb_g_tx(struct musb *musb, u8 epnum)
  426. {
  427. u16 csr;
  428. struct musb_request *req;
  429. struct usb_request *request;
  430. u8 __iomem *mbase = musb->mregs;
  431. struct musb_ep *musb_ep = &musb->endpoints[epnum].ep_in;
  432. void __iomem *epio = musb->endpoints[epnum].regs;
  433. struct dma_channel *dma;
  434. musb_ep_select(mbase, epnum);
  435. req = next_request(musb_ep);
  436. request = &req->request;
  437. csr = musb_readw(epio, MUSB_TXCSR);
  438. dev_dbg(musb->controller, "<== %s, txcsr %04x\n", musb_ep->end_point.name, csr);
  439. dma = is_dma_capable() ? musb_ep->dma : NULL;
  440. /*
  441. * REVISIT: for high bandwidth, MUSB_TXCSR_P_INCOMPTX
  442. * probably rates reporting as a host error.
  443. */
  444. if (csr & MUSB_TXCSR_P_SENTSTALL) {
  445. csr |= MUSB_TXCSR_P_WZC_BITS;
  446. csr &= ~MUSB_TXCSR_P_SENTSTALL;
  447. musb_writew(epio, MUSB_TXCSR, csr);
  448. return;
  449. }
  450. if (csr & MUSB_TXCSR_P_UNDERRUN) {
  451. /* We NAKed, no big deal... little reason to care. */
  452. csr |= MUSB_TXCSR_P_WZC_BITS;
  453. csr &= ~(MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_TXPKTRDY);
  454. musb_writew(epio, MUSB_TXCSR, csr);
  455. dev_vdbg(musb->controller, "underrun on ep%d, req %p\n",
  456. epnum, request);
  457. }
  458. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  459. /*
  460. * SHOULD NOT HAPPEN... has with CPPI though, after
  461. * changing SENDSTALL (and other cases); harmless?
  462. */
  463. dev_dbg(musb->controller, "%s dma still busy?\n", musb_ep->end_point.name);
  464. return;
  465. }
  466. if (request) {
  467. u8 is_dma = 0;
  468. if (dma && (csr & MUSB_TXCSR_DMAENAB)) {
  469. is_dma = 1;
  470. csr |= MUSB_TXCSR_P_WZC_BITS;
  471. csr &= ~(MUSB_TXCSR_DMAENAB | MUSB_TXCSR_P_UNDERRUN |
  472. MUSB_TXCSR_TXPKTRDY | MUSB_TXCSR_AUTOSET);
  473. musb_writew(epio, MUSB_TXCSR, csr);
  474. /* Ensure writebuffer is empty. */
  475. csr = musb_readw(epio, MUSB_TXCSR);
  476. request->actual += musb_ep->dma->actual_len;
  477. dev_dbg(musb->controller, "TXCSR%d %04x, DMA off, len %zu, req %p\n",
  478. epnum, csr, musb_ep->dma->actual_len, request);
  479. }
  480. /*
  481. * First, maybe a terminating short packet. Some DMA
  482. * engines might handle this by themselves.
  483. */
  484. if ((request->zero && request->length
  485. && (request->length % musb_ep->packet_sz == 0)
  486. && (request->actual == request->length))
  487. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_UX500_DMA)
  488. || (is_dma && (!dma->desired_mode ||
  489. (request->actual &
  490. (musb_ep->packet_sz - 1))))
  491. #endif
  492. ) {
  493. /*
  494. * On DMA completion, FIFO may not be
  495. * available yet...
  496. */
  497. if (csr & MUSB_TXCSR_TXPKTRDY)
  498. return;
  499. dev_dbg(musb->controller, "sending zero pkt\n");
  500. musb_writew(epio, MUSB_TXCSR, MUSB_TXCSR_MODE
  501. | MUSB_TXCSR_TXPKTRDY);
  502. request->zero = 0;
  503. }
  504. if (request->actual == request->length) {
  505. musb_g_giveback(musb_ep, request, 0);
  506. /*
  507. * In the giveback function the MUSB lock is
  508. * released and acquired after sometime. During
  509. * this time period the INDEX register could get
  510. * changed by the gadget_queue function especially
  511. * on SMP systems. Reselect the INDEX to be sure
  512. * we are reading/modifying the right registers
  513. */
  514. musb_ep_select(mbase, epnum);
  515. req = musb_ep->desc ? next_request(musb_ep) : NULL;
  516. if (!req) {
  517. dev_dbg(musb->controller, "%s idle now\n",
  518. musb_ep->end_point.name);
  519. return;
  520. }
  521. }
  522. txstate(musb, req);
  523. }
  524. }
  525. /* ------------------------------------------------------------ */
  526. #ifdef CONFIG_USB_INVENTRA_DMA
  527. /* Peripheral rx (OUT) using Mentor DMA works as follows:
  528. - Only mode 0 is used.
  529. - Request is queued by the gadget class driver.
  530. -> if queue was previously empty, rxstate()
  531. - Host sends OUT token which causes an endpoint interrupt
  532. /\ -> RxReady
  533. | -> if request queued, call rxstate
  534. | /\ -> setup DMA
  535. | | -> DMA interrupt on completion
  536. | | -> RxReady
  537. | | -> stop DMA
  538. | | -> ack the read
  539. | | -> if data recd = max expected
  540. | | by the request, or host
  541. | | sent a short packet,
  542. | | complete the request,
  543. | | and start the next one.
  544. | |_____________________________________|
  545. | else just wait for the host
  546. | to send the next OUT token.
  547. |__________________________________________________|
  548. * Non-Mentor DMA engines can of course work differently.
  549. */
  550. #endif
  551. /*
  552. * Context: controller locked, IRQs blocked, endpoint selected
  553. */
  554. static void rxstate(struct musb *musb, struct musb_request *req)
  555. {
  556. const u8 epnum = req->epnum;
  557. struct usb_request *request = &req->request;
  558. struct musb_ep *musb_ep;
  559. void __iomem *epio = musb->endpoints[epnum].regs;
  560. unsigned fifo_count = 0;
  561. u16 len;
  562. u16 csr = musb_readw(epio, MUSB_RXCSR);
  563. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  564. u8 use_mode_1;
  565. if (hw_ep->is_shared_fifo)
  566. musb_ep = &hw_ep->ep_in;
  567. else
  568. musb_ep = &hw_ep->ep_out;
  569. len = musb_ep->packet_sz;
  570. /* We shouldn't get here while DMA is active, but we do... */
  571. if (dma_channel_status(musb_ep->dma) == MUSB_DMA_STATUS_BUSY) {
  572. dev_dbg(musb->controller, "DMA pending...\n");
  573. return;
  574. }
  575. if (csr & MUSB_RXCSR_P_SENDSTALL) {
  576. dev_dbg(musb->controller, "%s stalling, RXCSR %04x\n",
  577. musb_ep->end_point.name, csr);
  578. return;
  579. }
  580. if (is_cppi_enabled() && is_buffer_mapped(req)) {
  581. struct dma_controller *c = musb->dma_controller;
  582. struct dma_channel *channel = musb_ep->dma;
  583. /* NOTE: CPPI won't actually stop advancing the DMA
  584. * queue after short packet transfers, so this is almost
  585. * always going to run as IRQ-per-packet DMA so that
  586. * faults will be handled correctly.
  587. */
  588. if (c->channel_program(channel,
  589. musb_ep->packet_sz,
  590. !request->short_not_ok,
  591. request->dma + request->actual,
  592. request->length - request->actual)) {
  593. /* make sure that if an rxpkt arrived after the irq,
  594. * the cppi engine will be ready to take it as soon
  595. * as DMA is enabled
  596. */
  597. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  598. | MUSB_RXCSR_DMAMODE);
  599. csr |= MUSB_RXCSR_DMAENAB | MUSB_RXCSR_P_WZC_BITS;
  600. musb_writew(epio, MUSB_RXCSR, csr);
  601. return;
  602. }
  603. }
  604. if (csr & MUSB_RXCSR_RXPKTRDY) {
  605. len = musb_readw(epio, MUSB_RXCOUNT);
  606. /*
  607. * Enable Mode 1 on RX transfers only when short_not_ok flag
  608. * is set. Currently short_not_ok flag is set only from
  609. * file_storage and f_mass_storage drivers
  610. */
  611. if (request->short_not_ok && len == musb_ep->packet_sz)
  612. use_mode_1 = 1;
  613. else
  614. use_mode_1 = 0;
  615. if (request->actual < request->length) {
  616. #ifdef CONFIG_USB_INVENTRA_DMA
  617. if (is_buffer_mapped(req)) {
  618. struct dma_controller *c;
  619. struct dma_channel *channel;
  620. int use_dma = 0;
  621. c = musb->dma_controller;
  622. channel = musb_ep->dma;
  623. /* We use DMA Req mode 0 in rx_csr, and DMA controller operates in
  624. * mode 0 only. So we do not get endpoint interrupts due to DMA
  625. * completion. We only get interrupts from DMA controller.
  626. *
  627. * We could operate in DMA mode 1 if we knew the size of the tranfer
  628. * in advance. For mass storage class, request->length = what the host
  629. * sends, so that'd work. But for pretty much everything else,
  630. * request->length is routinely more than what the host sends. For
  631. * most these gadgets, end of is signified either by a short packet,
  632. * or filling the last byte of the buffer. (Sending extra data in
  633. * that last pckate should trigger an overflow fault.) But in mode 1,
  634. * we don't get DMA completion interrupt for short packets.
  635. *
  636. * Theoretically, we could enable DMAReq irq (MUSB_RXCSR_DMAMODE = 1),
  637. * to get endpoint interrupt on every DMA req, but that didn't seem
  638. * to work reliably.
  639. *
  640. * REVISIT an updated g_file_storage can set req->short_not_ok, which
  641. * then becomes usable as a runtime "use mode 1" hint...
  642. */
  643. /* Experimental: Mode1 works with mass storage use cases */
  644. if (use_mode_1) {
  645. csr |= MUSB_RXCSR_AUTOCLEAR;
  646. musb_writew(epio, MUSB_RXCSR, csr);
  647. csr |= MUSB_RXCSR_DMAENAB;
  648. musb_writew(epio, MUSB_RXCSR, csr);
  649. /*
  650. * this special sequence (enabling and then
  651. * disabling MUSB_RXCSR_DMAMODE) is required
  652. * to get DMAReq to activate
  653. */
  654. musb_writew(epio, MUSB_RXCSR,
  655. csr | MUSB_RXCSR_DMAMODE);
  656. musb_writew(epio, MUSB_RXCSR, csr);
  657. } else {
  658. if (!musb_ep->hb_mult &&
  659. musb_ep->hw_ep->rx_double_buffered)
  660. csr |= MUSB_RXCSR_AUTOCLEAR;
  661. csr |= MUSB_RXCSR_DMAENAB;
  662. musb_writew(epio, MUSB_RXCSR, csr);
  663. }
  664. if (request->actual < request->length) {
  665. int transfer_size = 0;
  666. if (use_mode_1) {
  667. transfer_size = min(request->length - request->actual,
  668. channel->max_len);
  669. musb_ep->dma->desired_mode = 1;
  670. } else {
  671. transfer_size = min(request->length - request->actual,
  672. (unsigned)len);
  673. musb_ep->dma->desired_mode = 0;
  674. }
  675. use_dma = c->channel_program(
  676. channel,
  677. musb_ep->packet_sz,
  678. channel->desired_mode,
  679. request->dma
  680. + request->actual,
  681. transfer_size);
  682. }
  683. if (use_dma)
  684. return;
  685. }
  686. #elif defined(CONFIG_USB_UX500_DMA)
  687. if ((is_buffer_mapped(req)) &&
  688. (request->actual < request->length)) {
  689. struct dma_controller *c;
  690. struct dma_channel *channel;
  691. int transfer_size = 0;
  692. c = musb->dma_controller;
  693. channel = musb_ep->dma;
  694. /* In case first packet is short */
  695. if (len < musb_ep->packet_sz)
  696. transfer_size = len;
  697. else if (request->short_not_ok)
  698. transfer_size = min(request->length -
  699. request->actual,
  700. channel->max_len);
  701. else
  702. transfer_size = min(request->length -
  703. request->actual,
  704. (unsigned)len);
  705. csr &= ~MUSB_RXCSR_DMAMODE;
  706. csr |= (MUSB_RXCSR_DMAENAB |
  707. MUSB_RXCSR_AUTOCLEAR);
  708. musb_writew(epio, MUSB_RXCSR, csr);
  709. if (transfer_size <= musb_ep->packet_sz) {
  710. musb_ep->dma->desired_mode = 0;
  711. } else {
  712. musb_ep->dma->desired_mode = 1;
  713. /* Mode must be set after DMAENAB */
  714. csr |= MUSB_RXCSR_DMAMODE;
  715. musb_writew(epio, MUSB_RXCSR, csr);
  716. }
  717. if (c->channel_program(channel,
  718. musb_ep->packet_sz,
  719. channel->desired_mode,
  720. request->dma
  721. + request->actual,
  722. transfer_size))
  723. return;
  724. }
  725. #endif /* Mentor's DMA */
  726. fifo_count = request->length - request->actual;
  727. dev_dbg(musb->controller, "%s OUT/RX pio fifo %d/%d, maxpacket %d\n",
  728. musb_ep->end_point.name,
  729. len, fifo_count,
  730. musb_ep->packet_sz);
  731. fifo_count = min_t(unsigned, len, fifo_count);
  732. #ifdef CONFIG_USB_TUSB_OMAP_DMA
  733. if (tusb_dma_omap() && is_buffer_mapped(req)) {
  734. struct dma_controller *c = musb->dma_controller;
  735. struct dma_channel *channel = musb_ep->dma;
  736. u32 dma_addr = request->dma + request->actual;
  737. int ret;
  738. ret = c->channel_program(channel,
  739. musb_ep->packet_sz,
  740. channel->desired_mode,
  741. dma_addr,
  742. fifo_count);
  743. if (ret)
  744. return;
  745. }
  746. #endif
  747. /*
  748. * Unmap the dma buffer back to cpu if dma channel
  749. * programming fails. This buffer is mapped if the
  750. * channel allocation is successful
  751. */
  752. if (is_buffer_mapped(req)) {
  753. unmap_dma_buffer(req, musb);
  754. /*
  755. * Clear DMAENAB and AUTOCLEAR for the
  756. * PIO mode transfer
  757. */
  758. csr &= ~(MUSB_RXCSR_DMAENAB | MUSB_RXCSR_AUTOCLEAR);
  759. musb_writew(epio, MUSB_RXCSR, csr);
  760. }
  761. musb_read_fifo(musb_ep->hw_ep, fifo_count, (u8 *)
  762. (request->buf + request->actual));
  763. request->actual += fifo_count;
  764. /* REVISIT if we left anything in the fifo, flush
  765. * it and report -EOVERFLOW
  766. */
  767. /* ack the read! */
  768. csr |= MUSB_RXCSR_P_WZC_BITS;
  769. csr &= ~MUSB_RXCSR_RXPKTRDY;
  770. musb_writew(epio, MUSB_RXCSR, csr);
  771. }
  772. }
  773. /* reach the end or short packet detected */
  774. if (request->actual == request->length || len < musb_ep->packet_sz)
  775. musb_g_giveback(musb_ep, request, 0);
  776. }
  777. /*
  778. * Data ready for a request; called from IRQ
  779. */
  780. void musb_g_rx(struct musb *musb, u8 epnum)
  781. {
  782. u16 csr;
  783. struct musb_request *req;
  784. struct usb_request *request;
  785. void __iomem *mbase = musb->mregs;
  786. struct musb_ep *musb_ep;
  787. void __iomem *epio = musb->endpoints[epnum].regs;
  788. struct dma_channel *dma;
  789. struct musb_hw_ep *hw_ep = &musb->endpoints[epnum];
  790. if (hw_ep->is_shared_fifo)
  791. musb_ep = &hw_ep->ep_in;
  792. else
  793. musb_ep = &hw_ep->ep_out;
  794. musb_ep_select(mbase, epnum);
  795. req = next_request(musb_ep);
  796. if (!req)
  797. return;
  798. request = &req->request;
  799. csr = musb_readw(epio, MUSB_RXCSR);
  800. dma = is_dma_capable() ? musb_ep->dma : NULL;
  801. dev_dbg(musb->controller, "<== %s, rxcsr %04x%s %p\n", musb_ep->end_point.name,
  802. csr, dma ? " (dma)" : "", request);
  803. if (csr & MUSB_RXCSR_P_SENTSTALL) {
  804. csr |= MUSB_RXCSR_P_WZC_BITS;
  805. csr &= ~MUSB_RXCSR_P_SENTSTALL;
  806. musb_writew(epio, MUSB_RXCSR, csr);
  807. return;
  808. }
  809. if (csr & MUSB_RXCSR_P_OVERRUN) {
  810. /* csr |= MUSB_RXCSR_P_WZC_BITS; */
  811. csr &= ~MUSB_RXCSR_P_OVERRUN;
  812. musb_writew(epio, MUSB_RXCSR, csr);
  813. dev_dbg(musb->controller, "%s iso overrun on %p\n", musb_ep->name, request);
  814. if (request->status == -EINPROGRESS)
  815. request->status = -EOVERFLOW;
  816. }
  817. if (csr & MUSB_RXCSR_INCOMPRX) {
  818. /* REVISIT not necessarily an error */
  819. dev_dbg(musb->controller, "%s, incomprx\n", musb_ep->end_point.name);
  820. }
  821. if (dma_channel_status(dma) == MUSB_DMA_STATUS_BUSY) {
  822. /* "should not happen"; likely RXPKTRDY pending for DMA */
  823. dev_dbg(musb->controller, "%s busy, csr %04x\n",
  824. musb_ep->end_point.name, csr);
  825. return;
  826. }
  827. if (dma && (csr & MUSB_RXCSR_DMAENAB)) {
  828. csr &= ~(MUSB_RXCSR_AUTOCLEAR
  829. | MUSB_RXCSR_DMAENAB
  830. | MUSB_RXCSR_DMAMODE);
  831. musb_writew(epio, MUSB_RXCSR,
  832. MUSB_RXCSR_P_WZC_BITS | csr);
  833. request->actual += musb_ep->dma->actual_len;
  834. dev_dbg(musb->controller, "RXCSR%d %04x, dma off, %04x, len %zu, req %p\n",
  835. epnum, csr,
  836. musb_readw(epio, MUSB_RXCSR),
  837. musb_ep->dma->actual_len, request);
  838. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  839. defined(CONFIG_USB_UX500_DMA)
  840. /* Autoclear doesn't clear RxPktRdy for short packets */
  841. if ((dma->desired_mode == 0 && !hw_ep->rx_double_buffered)
  842. || (dma->actual_len
  843. & (musb_ep->packet_sz - 1))) {
  844. /* ack the read! */
  845. csr &= ~MUSB_RXCSR_RXPKTRDY;
  846. musb_writew(epio, MUSB_RXCSR, csr);
  847. }
  848. /* incomplete, and not short? wait for next IN packet */
  849. if ((request->actual < request->length)
  850. && (musb_ep->dma->actual_len
  851. == musb_ep->packet_sz)) {
  852. /* In double buffer case, continue to unload fifo if
  853. * there is Rx packet in FIFO.
  854. **/
  855. csr = musb_readw(epio, MUSB_RXCSR);
  856. if ((csr & MUSB_RXCSR_RXPKTRDY) &&
  857. hw_ep->rx_double_buffered)
  858. goto exit;
  859. return;
  860. }
  861. #endif
  862. musb_g_giveback(musb_ep, request, 0);
  863. /*
  864. * In the giveback function the MUSB lock is
  865. * released and acquired after sometime. During
  866. * this time period the INDEX register could get
  867. * changed by the gadget_queue function especially
  868. * on SMP systems. Reselect the INDEX to be sure
  869. * we are reading/modifying the right registers
  870. */
  871. musb_ep_select(mbase, epnum);
  872. req = next_request(musb_ep);
  873. if (!req)
  874. return;
  875. }
  876. #if defined(CONFIG_USB_INVENTRA_DMA) || defined(CONFIG_USB_TUSB_OMAP_DMA) || \
  877. defined(CONFIG_USB_UX500_DMA)
  878. exit:
  879. #endif
  880. /* Analyze request */
  881. rxstate(musb, req);
  882. }
  883. /* ------------------------------------------------------------ */
  884. static int musb_gadget_enable(struct usb_ep *ep,
  885. const struct usb_endpoint_descriptor *desc)
  886. {
  887. unsigned long flags;
  888. struct musb_ep *musb_ep;
  889. struct musb_hw_ep *hw_ep;
  890. void __iomem *regs;
  891. struct musb *musb;
  892. void __iomem *mbase;
  893. u8 epnum;
  894. u16 csr;
  895. unsigned tmp;
  896. int status = -EINVAL;
  897. if (!ep || !desc)
  898. return -EINVAL;
  899. musb_ep = to_musb_ep(ep);
  900. hw_ep = musb_ep->hw_ep;
  901. regs = hw_ep->regs;
  902. musb = musb_ep->musb;
  903. mbase = musb->mregs;
  904. epnum = musb_ep->current_epnum;
  905. spin_lock_irqsave(&musb->lock, flags);
  906. if (musb_ep->desc) {
  907. status = -EBUSY;
  908. goto fail;
  909. }
  910. musb_ep->type = usb_endpoint_type(desc);
  911. /* check direction and (later) maxpacket size against endpoint */
  912. if (usb_endpoint_num(desc) != epnum)
  913. goto fail;
  914. /* REVISIT this rules out high bandwidth periodic transfers */
  915. tmp = usb_endpoint_maxp(desc);
  916. if (tmp & ~0x07ff) {
  917. int ok;
  918. if (usb_endpoint_dir_in(desc))
  919. ok = musb->hb_iso_tx;
  920. else
  921. ok = musb->hb_iso_rx;
  922. if (!ok) {
  923. dev_dbg(musb->controller, "no support for high bandwidth ISO\n");
  924. goto fail;
  925. }
  926. musb_ep->hb_mult = (tmp >> 11) & 3;
  927. } else {
  928. musb_ep->hb_mult = 0;
  929. }
  930. musb_ep->packet_sz = tmp & 0x7ff;
  931. tmp = musb_ep->packet_sz * (musb_ep->hb_mult + 1);
  932. /* enable the interrupts for the endpoint, set the endpoint
  933. * packet size (or fail), set the mode, clear the fifo
  934. */
  935. musb_ep_select(mbase, epnum);
  936. if (usb_endpoint_dir_in(desc)) {
  937. u16 int_txe = musb_readw(mbase, MUSB_INTRTXE);
  938. if (hw_ep->is_shared_fifo)
  939. musb_ep->is_in = 1;
  940. if (!musb_ep->is_in)
  941. goto fail;
  942. if (tmp > hw_ep->max_packet_sz_tx) {
  943. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  944. goto fail;
  945. }
  946. int_txe |= (1 << epnum);
  947. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  948. /* REVISIT if can_bulk_split(), use by updating "tmp";
  949. * likewise high bandwidth periodic tx
  950. */
  951. /* Set TXMAXP with the FIFO size of the endpoint
  952. * to disable double buffering mode.
  953. */
  954. if (musb->double_buffer_not_ok)
  955. musb_writew(regs, MUSB_TXMAXP, hw_ep->max_packet_sz_tx);
  956. else
  957. musb_writew(regs, MUSB_TXMAXP, musb_ep->packet_sz
  958. | (musb_ep->hb_mult << 11));
  959. csr = MUSB_TXCSR_MODE | MUSB_TXCSR_CLRDATATOG;
  960. if (musb_readw(regs, MUSB_TXCSR)
  961. & MUSB_TXCSR_FIFONOTEMPTY)
  962. csr |= MUSB_TXCSR_FLUSHFIFO;
  963. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  964. csr |= MUSB_TXCSR_P_ISO;
  965. /* set twice in case of double buffering */
  966. musb_writew(regs, MUSB_TXCSR, csr);
  967. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  968. musb_writew(regs, MUSB_TXCSR, csr);
  969. } else {
  970. u16 int_rxe = musb_readw(mbase, MUSB_INTRRXE);
  971. if (hw_ep->is_shared_fifo)
  972. musb_ep->is_in = 0;
  973. if (musb_ep->is_in)
  974. goto fail;
  975. if (tmp > hw_ep->max_packet_sz_rx) {
  976. dev_dbg(musb->controller, "packet size beyond hardware FIFO size\n");
  977. goto fail;
  978. }
  979. int_rxe |= (1 << epnum);
  980. musb_writew(mbase, MUSB_INTRRXE, int_rxe);
  981. /* REVISIT if can_bulk_combine() use by updating "tmp"
  982. * likewise high bandwidth periodic rx
  983. */
  984. /* Set RXMAXP with the FIFO size of the endpoint
  985. * to disable double buffering mode.
  986. */
  987. if (musb->double_buffer_not_ok)
  988. musb_writew(regs, MUSB_RXMAXP, hw_ep->max_packet_sz_tx);
  989. else
  990. musb_writew(regs, MUSB_RXMAXP, musb_ep->packet_sz
  991. | (musb_ep->hb_mult << 11));
  992. /* force shared fifo to OUT-only mode */
  993. if (hw_ep->is_shared_fifo) {
  994. csr = musb_readw(regs, MUSB_TXCSR);
  995. csr &= ~(MUSB_TXCSR_MODE | MUSB_TXCSR_TXPKTRDY);
  996. musb_writew(regs, MUSB_TXCSR, csr);
  997. }
  998. csr = MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_CLRDATATOG;
  999. if (musb_ep->type == USB_ENDPOINT_XFER_ISOC)
  1000. csr |= MUSB_RXCSR_P_ISO;
  1001. else if (musb_ep->type == USB_ENDPOINT_XFER_INT)
  1002. csr |= MUSB_RXCSR_DISNYET;
  1003. /* set twice in case of double buffering */
  1004. musb_writew(regs, MUSB_RXCSR, csr);
  1005. musb_writew(regs, MUSB_RXCSR, csr);
  1006. }
  1007. /* NOTE: all the I/O code _should_ work fine without DMA, in case
  1008. * for some reason you run out of channels here.
  1009. */
  1010. if (is_dma_capable() && musb->dma_controller) {
  1011. struct dma_controller *c = musb->dma_controller;
  1012. musb_ep->dma = c->channel_alloc(c, hw_ep,
  1013. (desc->bEndpointAddress & USB_DIR_IN));
  1014. } else
  1015. musb_ep->dma = NULL;
  1016. musb_ep->desc = desc;
  1017. musb_ep->busy = 0;
  1018. musb_ep->wedged = 0;
  1019. status = 0;
  1020. pr_debug("%s periph: enabled %s for %s %s, %smaxpacket %d\n",
  1021. musb_driver_name, musb_ep->end_point.name,
  1022. ({ char *s; switch (musb_ep->type) {
  1023. case USB_ENDPOINT_XFER_BULK: s = "bulk"; break;
  1024. case USB_ENDPOINT_XFER_INT: s = "int"; break;
  1025. default: s = "iso"; break;
  1026. }; s; }),
  1027. musb_ep->is_in ? "IN" : "OUT",
  1028. musb_ep->dma ? "dma, " : "",
  1029. musb_ep->packet_sz);
  1030. schedule_work(&musb->irq_work);
  1031. fail:
  1032. spin_unlock_irqrestore(&musb->lock, flags);
  1033. return status;
  1034. }
  1035. /*
  1036. * Disable an endpoint flushing all requests queued.
  1037. */
  1038. static int musb_gadget_disable(struct usb_ep *ep)
  1039. {
  1040. unsigned long flags;
  1041. struct musb *musb;
  1042. u8 epnum;
  1043. struct musb_ep *musb_ep;
  1044. void __iomem *epio;
  1045. int status = 0;
  1046. musb_ep = to_musb_ep(ep);
  1047. musb = musb_ep->musb;
  1048. epnum = musb_ep->current_epnum;
  1049. epio = musb->endpoints[epnum].regs;
  1050. spin_lock_irqsave(&musb->lock, flags);
  1051. musb_ep_select(musb->mregs, epnum);
  1052. /* zero the endpoint sizes */
  1053. if (musb_ep->is_in) {
  1054. u16 int_txe = musb_readw(musb->mregs, MUSB_INTRTXE);
  1055. int_txe &= ~(1 << epnum);
  1056. musb_writew(musb->mregs, MUSB_INTRTXE, int_txe);
  1057. musb_writew(epio, MUSB_TXMAXP, 0);
  1058. } else {
  1059. u16 int_rxe = musb_readw(musb->mregs, MUSB_INTRRXE);
  1060. int_rxe &= ~(1 << epnum);
  1061. musb_writew(musb->mregs, MUSB_INTRRXE, int_rxe);
  1062. musb_writew(epio, MUSB_RXMAXP, 0);
  1063. }
  1064. musb_ep->desc = NULL;
  1065. /* abort all pending DMA and requests */
  1066. nuke(musb_ep, -ESHUTDOWN);
  1067. schedule_work(&musb->irq_work);
  1068. spin_unlock_irqrestore(&(musb->lock), flags);
  1069. dev_dbg(musb->controller, "%s\n", musb_ep->end_point.name);
  1070. return status;
  1071. }
  1072. /*
  1073. * Allocate a request for an endpoint.
  1074. * Reused by ep0 code.
  1075. */
  1076. struct usb_request *musb_alloc_request(struct usb_ep *ep, gfp_t gfp_flags)
  1077. {
  1078. struct musb_ep *musb_ep = to_musb_ep(ep);
  1079. struct musb *musb = musb_ep->musb;
  1080. struct musb_request *request = NULL;
  1081. request = kzalloc(sizeof *request, gfp_flags);
  1082. if (!request) {
  1083. dev_dbg(musb->controller, "not enough memory\n");
  1084. return NULL;
  1085. }
  1086. request->request.dma = DMA_ADDR_INVALID;
  1087. request->epnum = musb_ep->current_epnum;
  1088. request->ep = musb_ep;
  1089. return &request->request;
  1090. }
  1091. /*
  1092. * Free a request
  1093. * Reused by ep0 code.
  1094. */
  1095. void musb_free_request(struct usb_ep *ep, struct usb_request *req)
  1096. {
  1097. kfree(to_musb_request(req));
  1098. }
  1099. static LIST_HEAD(buffers);
  1100. struct free_record {
  1101. struct list_head list;
  1102. struct device *dev;
  1103. unsigned bytes;
  1104. dma_addr_t dma;
  1105. };
  1106. /*
  1107. * Context: controller locked, IRQs blocked.
  1108. */
  1109. void musb_ep_restart(struct musb *musb, struct musb_request *req)
  1110. {
  1111. dev_dbg(musb->controller, "<== %s request %p len %u on hw_ep%d\n",
  1112. req->tx ? "TX/IN" : "RX/OUT",
  1113. &req->request, req->request.length, req->epnum);
  1114. musb_ep_select(musb->mregs, req->epnum);
  1115. if (req->tx)
  1116. txstate(musb, req);
  1117. else
  1118. rxstate(musb, req);
  1119. }
  1120. static int musb_gadget_queue(struct usb_ep *ep, struct usb_request *req,
  1121. gfp_t gfp_flags)
  1122. {
  1123. struct musb_ep *musb_ep;
  1124. struct musb_request *request;
  1125. struct musb *musb;
  1126. int status = 0;
  1127. unsigned long lockflags;
  1128. if (!ep || !req)
  1129. return -EINVAL;
  1130. if (!req->buf)
  1131. return -ENODATA;
  1132. musb_ep = to_musb_ep(ep);
  1133. musb = musb_ep->musb;
  1134. request = to_musb_request(req);
  1135. request->musb = musb;
  1136. if (request->ep != musb_ep)
  1137. return -EINVAL;
  1138. dev_dbg(musb->controller, "<== to %s request=%p\n", ep->name, req);
  1139. /* request is mine now... */
  1140. request->request.actual = 0;
  1141. request->request.status = -EINPROGRESS;
  1142. request->epnum = musb_ep->current_epnum;
  1143. request->tx = musb_ep->is_in;
  1144. map_dma_buffer(request, musb, musb_ep);
  1145. spin_lock_irqsave(&musb->lock, lockflags);
  1146. /* don't queue if the ep is down */
  1147. if (!musb_ep->desc) {
  1148. dev_dbg(musb->controller, "req %p queued to %s while ep %s\n",
  1149. req, ep->name, "disabled");
  1150. status = -ESHUTDOWN;
  1151. goto cleanup;
  1152. }
  1153. /* add request to the list */
  1154. list_add_tail(&request->list, &musb_ep->req_list);
  1155. /* it this is the head of the queue, start i/o ... */
  1156. if (!musb_ep->busy && &request->list == musb_ep->req_list.next)
  1157. musb_ep_restart(musb, request);
  1158. cleanup:
  1159. spin_unlock_irqrestore(&musb->lock, lockflags);
  1160. return status;
  1161. }
  1162. static int musb_gadget_dequeue(struct usb_ep *ep, struct usb_request *request)
  1163. {
  1164. struct musb_ep *musb_ep = to_musb_ep(ep);
  1165. struct musb_request *req = to_musb_request(request);
  1166. struct musb_request *r;
  1167. unsigned long flags;
  1168. int status = 0;
  1169. struct musb *musb = musb_ep->musb;
  1170. if (!ep || !request || to_musb_request(request)->ep != musb_ep)
  1171. return -EINVAL;
  1172. spin_lock_irqsave(&musb->lock, flags);
  1173. list_for_each_entry(r, &musb_ep->req_list, list) {
  1174. if (r == req)
  1175. break;
  1176. }
  1177. if (r != req) {
  1178. dev_dbg(musb->controller, "request %p not queued to %s\n", request, ep->name);
  1179. status = -EINVAL;
  1180. goto done;
  1181. }
  1182. /* if the hardware doesn't have the request, easy ... */
  1183. if (musb_ep->req_list.next != &req->list || musb_ep->busy)
  1184. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1185. /* ... else abort the dma transfer ... */
  1186. else if (is_dma_capable() && musb_ep->dma) {
  1187. struct dma_controller *c = musb->dma_controller;
  1188. musb_ep_select(musb->mregs, musb_ep->current_epnum);
  1189. if (c->channel_abort)
  1190. status = c->channel_abort(musb_ep->dma);
  1191. else
  1192. status = -EBUSY;
  1193. if (status == 0)
  1194. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1195. } else {
  1196. /* NOTE: by sticking to easily tested hardware/driver states,
  1197. * we leave counting of in-flight packets imprecise.
  1198. */
  1199. musb_g_giveback(musb_ep, request, -ECONNRESET);
  1200. }
  1201. done:
  1202. spin_unlock_irqrestore(&musb->lock, flags);
  1203. return status;
  1204. }
  1205. /*
  1206. * Set or clear the halt bit of an endpoint. A halted enpoint won't tx/rx any
  1207. * data but will queue requests.
  1208. *
  1209. * exported to ep0 code
  1210. */
  1211. static int musb_gadget_set_halt(struct usb_ep *ep, int value)
  1212. {
  1213. struct musb_ep *musb_ep = to_musb_ep(ep);
  1214. u8 epnum = musb_ep->current_epnum;
  1215. struct musb *musb = musb_ep->musb;
  1216. void __iomem *epio = musb->endpoints[epnum].regs;
  1217. void __iomem *mbase;
  1218. unsigned long flags;
  1219. u16 csr;
  1220. struct musb_request *request;
  1221. int status = 0;
  1222. if (!ep)
  1223. return -EINVAL;
  1224. mbase = musb->mregs;
  1225. spin_lock_irqsave(&musb->lock, flags);
  1226. if ((USB_ENDPOINT_XFER_ISOC == musb_ep->type)) {
  1227. status = -EINVAL;
  1228. goto done;
  1229. }
  1230. musb_ep_select(mbase, epnum);
  1231. request = next_request(musb_ep);
  1232. if (value) {
  1233. if (request) {
  1234. dev_dbg(musb->controller, "request in progress, cannot halt %s\n",
  1235. ep->name);
  1236. status = -EAGAIN;
  1237. goto done;
  1238. }
  1239. /* Cannot portably stall with non-empty FIFO */
  1240. if (musb_ep->is_in) {
  1241. csr = musb_readw(epio, MUSB_TXCSR);
  1242. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1243. dev_dbg(musb->controller, "FIFO busy, cannot halt %s\n", ep->name);
  1244. status = -EAGAIN;
  1245. goto done;
  1246. }
  1247. }
  1248. } else
  1249. musb_ep->wedged = 0;
  1250. /* set/clear the stall and toggle bits */
  1251. dev_dbg(musb->controller, "%s: %s stall\n", ep->name, value ? "set" : "clear");
  1252. if (musb_ep->is_in) {
  1253. csr = musb_readw(epio, MUSB_TXCSR);
  1254. csr |= MUSB_TXCSR_P_WZC_BITS
  1255. | MUSB_TXCSR_CLRDATATOG;
  1256. if (value)
  1257. csr |= MUSB_TXCSR_P_SENDSTALL;
  1258. else
  1259. csr &= ~(MUSB_TXCSR_P_SENDSTALL
  1260. | MUSB_TXCSR_P_SENTSTALL);
  1261. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1262. musb_writew(epio, MUSB_TXCSR, csr);
  1263. } else {
  1264. csr = musb_readw(epio, MUSB_RXCSR);
  1265. csr |= MUSB_RXCSR_P_WZC_BITS
  1266. | MUSB_RXCSR_FLUSHFIFO
  1267. | MUSB_RXCSR_CLRDATATOG;
  1268. if (value)
  1269. csr |= MUSB_RXCSR_P_SENDSTALL;
  1270. else
  1271. csr &= ~(MUSB_RXCSR_P_SENDSTALL
  1272. | MUSB_RXCSR_P_SENTSTALL);
  1273. musb_writew(epio, MUSB_RXCSR, csr);
  1274. }
  1275. /* maybe start the first request in the queue */
  1276. if (!musb_ep->busy && !value && request) {
  1277. dev_dbg(musb->controller, "restarting the request\n");
  1278. musb_ep_restart(musb, request);
  1279. }
  1280. done:
  1281. spin_unlock_irqrestore(&musb->lock, flags);
  1282. return status;
  1283. }
  1284. /*
  1285. * Sets the halt feature with the clear requests ignored
  1286. */
  1287. static int musb_gadget_set_wedge(struct usb_ep *ep)
  1288. {
  1289. struct musb_ep *musb_ep = to_musb_ep(ep);
  1290. if (!ep)
  1291. return -EINVAL;
  1292. musb_ep->wedged = 1;
  1293. return usb_ep_set_halt(ep);
  1294. }
  1295. static int musb_gadget_fifo_status(struct usb_ep *ep)
  1296. {
  1297. struct musb_ep *musb_ep = to_musb_ep(ep);
  1298. void __iomem *epio = musb_ep->hw_ep->regs;
  1299. int retval = -EINVAL;
  1300. if (musb_ep->desc && !musb_ep->is_in) {
  1301. struct musb *musb = musb_ep->musb;
  1302. int epnum = musb_ep->current_epnum;
  1303. void __iomem *mbase = musb->mregs;
  1304. unsigned long flags;
  1305. spin_lock_irqsave(&musb->lock, flags);
  1306. musb_ep_select(mbase, epnum);
  1307. /* FIXME return zero unless RXPKTRDY is set */
  1308. retval = musb_readw(epio, MUSB_RXCOUNT);
  1309. spin_unlock_irqrestore(&musb->lock, flags);
  1310. }
  1311. return retval;
  1312. }
  1313. static void musb_gadget_fifo_flush(struct usb_ep *ep)
  1314. {
  1315. struct musb_ep *musb_ep = to_musb_ep(ep);
  1316. struct musb *musb = musb_ep->musb;
  1317. u8 epnum = musb_ep->current_epnum;
  1318. void __iomem *epio = musb->endpoints[epnum].regs;
  1319. void __iomem *mbase;
  1320. unsigned long flags;
  1321. u16 csr, int_txe;
  1322. mbase = musb->mregs;
  1323. spin_lock_irqsave(&musb->lock, flags);
  1324. musb_ep_select(mbase, (u8) epnum);
  1325. /* disable interrupts */
  1326. int_txe = musb_readw(mbase, MUSB_INTRTXE);
  1327. musb_writew(mbase, MUSB_INTRTXE, int_txe & ~(1 << epnum));
  1328. if (musb_ep->is_in) {
  1329. csr = musb_readw(epio, MUSB_TXCSR);
  1330. if (csr & MUSB_TXCSR_FIFONOTEMPTY) {
  1331. csr |= MUSB_TXCSR_FLUSHFIFO | MUSB_TXCSR_P_WZC_BITS;
  1332. /*
  1333. * Setting both TXPKTRDY and FLUSHFIFO makes controller
  1334. * to interrupt current FIFO loading, but not flushing
  1335. * the already loaded ones.
  1336. */
  1337. csr &= ~MUSB_TXCSR_TXPKTRDY;
  1338. musb_writew(epio, MUSB_TXCSR, csr);
  1339. /* REVISIT may be inappropriate w/o FIFONOTEMPTY ... */
  1340. musb_writew(epio, MUSB_TXCSR, csr);
  1341. }
  1342. } else {
  1343. csr = musb_readw(epio, MUSB_RXCSR);
  1344. csr |= MUSB_RXCSR_FLUSHFIFO | MUSB_RXCSR_P_WZC_BITS;
  1345. musb_writew(epio, MUSB_RXCSR, csr);
  1346. musb_writew(epio, MUSB_RXCSR, csr);
  1347. }
  1348. /* re-enable interrupt */
  1349. musb_writew(mbase, MUSB_INTRTXE, int_txe);
  1350. spin_unlock_irqrestore(&musb->lock, flags);
  1351. }
  1352. static const struct usb_ep_ops musb_ep_ops = {
  1353. .enable = musb_gadget_enable,
  1354. .disable = musb_gadget_disable,
  1355. .alloc_request = musb_alloc_request,
  1356. .free_request = musb_free_request,
  1357. .queue = musb_gadget_queue,
  1358. .dequeue = musb_gadget_dequeue,
  1359. .set_halt = musb_gadget_set_halt,
  1360. .set_wedge = musb_gadget_set_wedge,
  1361. .fifo_status = musb_gadget_fifo_status,
  1362. .fifo_flush = musb_gadget_fifo_flush
  1363. };
  1364. /* ----------------------------------------------------------------------- */
  1365. static int musb_gadget_get_frame(struct usb_gadget *gadget)
  1366. {
  1367. struct musb *musb = gadget_to_musb(gadget);
  1368. return (int)musb_readw(musb->mregs, MUSB_FRAME);
  1369. }
  1370. static int musb_gadget_wakeup(struct usb_gadget *gadget)
  1371. {
  1372. struct musb *musb = gadget_to_musb(gadget);
  1373. void __iomem *mregs = musb->mregs;
  1374. unsigned long flags;
  1375. int status = -EINVAL;
  1376. u8 power, devctl;
  1377. int retries;
  1378. spin_lock_irqsave(&musb->lock, flags);
  1379. switch (musb->xceiv->state) {
  1380. case OTG_STATE_B_PERIPHERAL:
  1381. /* NOTE: OTG state machine doesn't include B_SUSPENDED;
  1382. * that's part of the standard usb 1.1 state machine, and
  1383. * doesn't affect OTG transitions.
  1384. */
  1385. if (musb->may_wakeup && musb->is_suspended)
  1386. break;
  1387. goto done;
  1388. case OTG_STATE_B_IDLE:
  1389. /* Start SRP ... OTG not required. */
  1390. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1391. dev_dbg(musb->controller, "Sending SRP: devctl: %02x\n", devctl);
  1392. devctl |= MUSB_DEVCTL_SESSION;
  1393. musb_writeb(mregs, MUSB_DEVCTL, devctl);
  1394. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1395. retries = 100;
  1396. while (!(devctl & MUSB_DEVCTL_SESSION)) {
  1397. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1398. if (retries-- < 1)
  1399. break;
  1400. }
  1401. retries = 10000;
  1402. while (devctl & MUSB_DEVCTL_SESSION) {
  1403. devctl = musb_readb(mregs, MUSB_DEVCTL);
  1404. if (retries-- < 1)
  1405. break;
  1406. }
  1407. spin_unlock_irqrestore(&musb->lock, flags);
  1408. otg_start_srp(musb->xceiv->otg);
  1409. spin_lock_irqsave(&musb->lock, flags);
  1410. /* Block idling for at least 1s */
  1411. musb_platform_try_idle(musb,
  1412. jiffies + msecs_to_jiffies(1 * HZ));
  1413. status = 0;
  1414. goto done;
  1415. default:
  1416. dev_dbg(musb->controller, "Unhandled wake: %s\n",
  1417. otg_state_string(musb->xceiv->state));
  1418. goto done;
  1419. }
  1420. status = 0;
  1421. power = musb_readb(mregs, MUSB_POWER);
  1422. power |= MUSB_POWER_RESUME;
  1423. musb_writeb(mregs, MUSB_POWER, power);
  1424. dev_dbg(musb->controller, "issue wakeup\n");
  1425. /* FIXME do this next chunk in a timer callback, no udelay */
  1426. mdelay(2);
  1427. power = musb_readb(mregs, MUSB_POWER);
  1428. power &= ~MUSB_POWER_RESUME;
  1429. musb_writeb(mregs, MUSB_POWER, power);
  1430. done:
  1431. spin_unlock_irqrestore(&musb->lock, flags);
  1432. return status;
  1433. }
  1434. static int
  1435. musb_gadget_set_self_powered(struct usb_gadget *gadget, int is_selfpowered)
  1436. {
  1437. struct musb *musb = gadget_to_musb(gadget);
  1438. musb->is_self_powered = !!is_selfpowered;
  1439. return 0;
  1440. }
  1441. static void musb_pullup(struct musb *musb, int is_on)
  1442. {
  1443. u8 power;
  1444. power = musb_readb(musb->mregs, MUSB_POWER);
  1445. if (is_on)
  1446. power |= MUSB_POWER_SOFTCONN;
  1447. else
  1448. power &= ~MUSB_POWER_SOFTCONN;
  1449. /* FIXME if on, HdrcStart; if off, HdrcStop */
  1450. dev_dbg(musb->controller, "gadget D+ pullup %s\n",
  1451. is_on ? "on" : "off");
  1452. musb_writeb(musb->mregs, MUSB_POWER, power);
  1453. }
  1454. #if 0
  1455. static int musb_gadget_vbus_session(struct usb_gadget *gadget, int is_active)
  1456. {
  1457. dev_dbg(musb->controller, "<= %s =>\n", __func__);
  1458. /*
  1459. * FIXME iff driver's softconnect flag is set (as it is during probe,
  1460. * though that can clear it), just musb_pullup().
  1461. */
  1462. return -EINVAL;
  1463. }
  1464. #endif
  1465. static int musb_gadget_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1466. {
  1467. struct musb *musb = gadget_to_musb(gadget);
  1468. if (!musb->xceiv->set_power)
  1469. return -EOPNOTSUPP;
  1470. return usb_phy_set_power(musb->xceiv, mA);
  1471. }
  1472. static int musb_gadget_pullup(struct usb_gadget *gadget, int is_on)
  1473. {
  1474. struct musb *musb = gadget_to_musb(gadget);
  1475. unsigned long flags;
  1476. is_on = !!is_on;
  1477. pm_runtime_get_sync(musb->controller);
  1478. /* NOTE: this assumes we are sensing vbus; we'd rather
  1479. * not pullup unless the B-session is active.
  1480. */
  1481. spin_lock_irqsave(&musb->lock, flags);
  1482. if (is_on != musb->softconnect) {
  1483. musb->softconnect = is_on;
  1484. musb_pullup(musb, is_on);
  1485. }
  1486. spin_unlock_irqrestore(&musb->lock, flags);
  1487. pm_runtime_put(musb->controller);
  1488. return 0;
  1489. }
  1490. static int musb_gadget_start(struct usb_gadget *g,
  1491. struct usb_gadget_driver *driver);
  1492. static int musb_gadget_stop(struct usb_gadget *g,
  1493. struct usb_gadget_driver *driver);
  1494. static const struct usb_gadget_ops musb_gadget_operations = {
  1495. .get_frame = musb_gadget_get_frame,
  1496. .wakeup = musb_gadget_wakeup,
  1497. .set_selfpowered = musb_gadget_set_self_powered,
  1498. /* .vbus_session = musb_gadget_vbus_session, */
  1499. .vbus_draw = musb_gadget_vbus_draw,
  1500. .pullup = musb_gadget_pullup,
  1501. .udc_start = musb_gadget_start,
  1502. .udc_stop = musb_gadget_stop,
  1503. };
  1504. /* ----------------------------------------------------------------------- */
  1505. /* Registration */
  1506. /* Only this registration code "knows" the rule (from USB standards)
  1507. * about there being only one external upstream port. It assumes
  1508. * all peripheral ports are external...
  1509. */
  1510. static void musb_gadget_release(struct device *dev)
  1511. {
  1512. /* kref_put(WHAT) */
  1513. dev_dbg(dev, "%s\n", __func__);
  1514. }
  1515. static void __devinit
  1516. init_peripheral_ep(struct musb *musb, struct musb_ep *ep, u8 epnum, int is_in)
  1517. {
  1518. struct musb_hw_ep *hw_ep = musb->endpoints + epnum;
  1519. memset(ep, 0, sizeof *ep);
  1520. ep->current_epnum = epnum;
  1521. ep->musb = musb;
  1522. ep->hw_ep = hw_ep;
  1523. ep->is_in = is_in;
  1524. INIT_LIST_HEAD(&ep->req_list);
  1525. sprintf(ep->name, "ep%d%s", epnum,
  1526. (!epnum || hw_ep->is_shared_fifo) ? "" : (
  1527. is_in ? "in" : "out"));
  1528. ep->end_point.name = ep->name;
  1529. INIT_LIST_HEAD(&ep->end_point.ep_list);
  1530. if (!epnum) {
  1531. ep->end_point.maxpacket = 64;
  1532. ep->end_point.ops = &musb_g_ep0_ops;
  1533. musb->g.ep0 = &ep->end_point;
  1534. } else {
  1535. if (is_in)
  1536. ep->end_point.maxpacket = hw_ep->max_packet_sz_tx;
  1537. else
  1538. ep->end_point.maxpacket = hw_ep->max_packet_sz_rx;
  1539. ep->end_point.ops = &musb_ep_ops;
  1540. list_add_tail(&ep->end_point.ep_list, &musb->g.ep_list);
  1541. }
  1542. }
  1543. /*
  1544. * Initialize the endpoints exposed to peripheral drivers, with backlinks
  1545. * to the rest of the driver state.
  1546. */
  1547. static inline void __devinit musb_g_init_endpoints(struct musb *musb)
  1548. {
  1549. u8 epnum;
  1550. struct musb_hw_ep *hw_ep;
  1551. unsigned count = 0;
  1552. /* initialize endpoint list just once */
  1553. INIT_LIST_HEAD(&(musb->g.ep_list));
  1554. for (epnum = 0, hw_ep = musb->endpoints;
  1555. epnum < musb->nr_endpoints;
  1556. epnum++, hw_ep++) {
  1557. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1558. init_peripheral_ep(musb, &hw_ep->ep_in, epnum, 0);
  1559. count++;
  1560. } else {
  1561. if (hw_ep->max_packet_sz_tx) {
  1562. init_peripheral_ep(musb, &hw_ep->ep_in,
  1563. epnum, 1);
  1564. count++;
  1565. }
  1566. if (hw_ep->max_packet_sz_rx) {
  1567. init_peripheral_ep(musb, &hw_ep->ep_out,
  1568. epnum, 0);
  1569. count++;
  1570. }
  1571. }
  1572. }
  1573. }
  1574. /* called once during driver setup to initialize and link into
  1575. * the driver model; memory is zeroed.
  1576. */
  1577. int __devinit musb_gadget_setup(struct musb *musb)
  1578. {
  1579. int status;
  1580. /* REVISIT minor race: if (erroneously) setting up two
  1581. * musb peripherals at the same time, only the bus lock
  1582. * is probably held.
  1583. */
  1584. musb->g.ops = &musb_gadget_operations;
  1585. musb->g.max_speed = USB_SPEED_HIGH;
  1586. musb->g.speed = USB_SPEED_UNKNOWN;
  1587. /* this "gadget" abstracts/virtualizes the controller */
  1588. dev_set_name(&musb->g.dev, "gadget");
  1589. musb->g.dev.parent = musb->controller;
  1590. musb->g.dev.dma_mask = musb->controller->dma_mask;
  1591. musb->g.dev.release = musb_gadget_release;
  1592. musb->g.name = musb_driver_name;
  1593. if (is_otg_enabled(musb))
  1594. musb->g.is_otg = 1;
  1595. musb_g_init_endpoints(musb);
  1596. musb->is_active = 0;
  1597. musb_platform_try_idle(musb, 0);
  1598. status = device_register(&musb->g.dev);
  1599. if (status != 0) {
  1600. put_device(&musb->g.dev);
  1601. return status;
  1602. }
  1603. status = usb_add_gadget_udc(musb->controller, &musb->g);
  1604. if (status)
  1605. goto err;
  1606. return 0;
  1607. err:
  1608. musb->g.dev.parent = NULL;
  1609. device_unregister(&musb->g.dev);
  1610. return status;
  1611. }
  1612. void musb_gadget_cleanup(struct musb *musb)
  1613. {
  1614. usb_del_gadget_udc(&musb->g);
  1615. if (musb->g.dev.parent)
  1616. device_unregister(&musb->g.dev);
  1617. }
  1618. /*
  1619. * Register the gadget driver. Used by gadget drivers when
  1620. * registering themselves with the controller.
  1621. *
  1622. * -EINVAL something went wrong (not driver)
  1623. * -EBUSY another gadget is already using the controller
  1624. * -ENOMEM no memory to perform the operation
  1625. *
  1626. * @param driver the gadget driver
  1627. * @return <0 if error, 0 if everything is fine
  1628. */
  1629. static int musb_gadget_start(struct usb_gadget *g,
  1630. struct usb_gadget_driver *driver)
  1631. {
  1632. struct musb *musb = gadget_to_musb(g);
  1633. struct usb_otg *otg = musb->xceiv->otg;
  1634. unsigned long flags;
  1635. int retval = -EINVAL;
  1636. if (driver->max_speed < USB_SPEED_HIGH)
  1637. goto err0;
  1638. pm_runtime_get_sync(musb->controller);
  1639. dev_dbg(musb->controller, "registering driver %s\n", driver->function);
  1640. musb->softconnect = 0;
  1641. musb->gadget_driver = driver;
  1642. spin_lock_irqsave(&musb->lock, flags);
  1643. musb->is_active = 1;
  1644. otg_set_peripheral(otg, &musb->g);
  1645. musb->xceiv->state = OTG_STATE_B_IDLE;
  1646. /*
  1647. * FIXME this ignores the softconnect flag. Drivers are
  1648. * allowed hold the peripheral inactive until for example
  1649. * userspace hooks up printer hardware or DSP codecs, so
  1650. * hosts only see fully functional devices.
  1651. */
  1652. if (!is_otg_enabled(musb))
  1653. musb_start(musb);
  1654. spin_unlock_irqrestore(&musb->lock, flags);
  1655. if (is_otg_enabled(musb)) {
  1656. struct usb_hcd *hcd = musb_to_hcd(musb);
  1657. dev_dbg(musb->controller, "OTG startup...\n");
  1658. /* REVISIT: funcall to other code, which also
  1659. * handles power budgeting ... this way also
  1660. * ensures HdrcStart is indirectly called.
  1661. */
  1662. retval = usb_add_hcd(musb_to_hcd(musb), 0, 0);
  1663. if (retval < 0) {
  1664. dev_dbg(musb->controller, "add_hcd failed, %d\n", retval);
  1665. goto err2;
  1666. }
  1667. if ((musb->xceiv->last_event == USB_EVENT_ID)
  1668. && otg->set_vbus)
  1669. otg_set_vbus(otg, 1);
  1670. hcd->self.uses_pio_for_control = 1;
  1671. }
  1672. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1673. pm_runtime_put(musb->controller);
  1674. return 0;
  1675. err2:
  1676. if (!is_otg_enabled(musb))
  1677. musb_stop(musb);
  1678. err0:
  1679. return retval;
  1680. }
  1681. static void stop_activity(struct musb *musb, struct usb_gadget_driver *driver)
  1682. {
  1683. int i;
  1684. struct musb_hw_ep *hw_ep;
  1685. /* don't disconnect if it's not connected */
  1686. if (musb->g.speed == USB_SPEED_UNKNOWN)
  1687. driver = NULL;
  1688. else
  1689. musb->g.speed = USB_SPEED_UNKNOWN;
  1690. /* deactivate the hardware */
  1691. if (musb->softconnect) {
  1692. musb->softconnect = 0;
  1693. musb_pullup(musb, 0);
  1694. }
  1695. musb_stop(musb);
  1696. /* killing any outstanding requests will quiesce the driver;
  1697. * then report disconnect
  1698. */
  1699. if (driver) {
  1700. for (i = 0, hw_ep = musb->endpoints;
  1701. i < musb->nr_endpoints;
  1702. i++, hw_ep++) {
  1703. musb_ep_select(musb->mregs, i);
  1704. if (hw_ep->is_shared_fifo /* || !epnum */) {
  1705. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1706. } else {
  1707. if (hw_ep->max_packet_sz_tx)
  1708. nuke(&hw_ep->ep_in, -ESHUTDOWN);
  1709. if (hw_ep->max_packet_sz_rx)
  1710. nuke(&hw_ep->ep_out, -ESHUTDOWN);
  1711. }
  1712. }
  1713. }
  1714. }
  1715. /*
  1716. * Unregister the gadget driver. Used by gadget drivers when
  1717. * unregistering themselves from the controller.
  1718. *
  1719. * @param driver the gadget driver to unregister
  1720. */
  1721. static int musb_gadget_stop(struct usb_gadget *g,
  1722. struct usb_gadget_driver *driver)
  1723. {
  1724. struct musb *musb = gadget_to_musb(g);
  1725. unsigned long flags;
  1726. if (musb->xceiv->last_event == USB_EVENT_NONE)
  1727. pm_runtime_get_sync(musb->controller);
  1728. /*
  1729. * REVISIT always use otg_set_peripheral() here too;
  1730. * this needs to shut down the OTG engine.
  1731. */
  1732. spin_lock_irqsave(&musb->lock, flags);
  1733. musb_hnp_stop(musb);
  1734. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1735. musb->xceiv->state = OTG_STATE_UNDEFINED;
  1736. stop_activity(musb, driver);
  1737. otg_set_peripheral(musb->xceiv->otg, NULL);
  1738. dev_dbg(musb->controller, "unregistering driver %s\n", driver->function);
  1739. musb->is_active = 0;
  1740. musb_platform_try_idle(musb, 0);
  1741. spin_unlock_irqrestore(&musb->lock, flags);
  1742. if (is_otg_enabled(musb)) {
  1743. usb_remove_hcd(musb_to_hcd(musb));
  1744. /* FIXME we need to be able to register another
  1745. * gadget driver here and have everything work;
  1746. * that currently misbehaves.
  1747. */
  1748. }
  1749. if (!is_otg_enabled(musb))
  1750. musb_stop(musb);
  1751. pm_runtime_put(musb->controller);
  1752. return 0;
  1753. }
  1754. /* ----------------------------------------------------------------------- */
  1755. /* lifecycle operations called through plat_uds.c */
  1756. void musb_g_resume(struct musb *musb)
  1757. {
  1758. musb->is_suspended = 0;
  1759. switch (musb->xceiv->state) {
  1760. case OTG_STATE_B_IDLE:
  1761. break;
  1762. case OTG_STATE_B_WAIT_ACON:
  1763. case OTG_STATE_B_PERIPHERAL:
  1764. musb->is_active = 1;
  1765. if (musb->gadget_driver && musb->gadget_driver->resume) {
  1766. spin_unlock(&musb->lock);
  1767. musb->gadget_driver->resume(&musb->g);
  1768. spin_lock(&musb->lock);
  1769. }
  1770. break;
  1771. default:
  1772. WARNING("unhandled RESUME transition (%s)\n",
  1773. otg_state_string(musb->xceiv->state));
  1774. }
  1775. }
  1776. /* called when SOF packets stop for 3+ msec */
  1777. void musb_g_suspend(struct musb *musb)
  1778. {
  1779. u8 devctl;
  1780. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1781. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1782. switch (musb->xceiv->state) {
  1783. case OTG_STATE_B_IDLE:
  1784. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  1785. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1786. break;
  1787. case OTG_STATE_B_PERIPHERAL:
  1788. musb->is_suspended = 1;
  1789. if (musb->gadget_driver && musb->gadget_driver->suspend) {
  1790. spin_unlock(&musb->lock);
  1791. musb->gadget_driver->suspend(&musb->g);
  1792. spin_lock(&musb->lock);
  1793. }
  1794. break;
  1795. default:
  1796. /* REVISIT if B_HOST, clear DEVCTL.HOSTREQ;
  1797. * A_PERIPHERAL may need care too
  1798. */
  1799. WARNING("unhandled SUSPEND transition (%s)\n",
  1800. otg_state_string(musb->xceiv->state));
  1801. }
  1802. }
  1803. /* Called during SRP */
  1804. void musb_g_wakeup(struct musb *musb)
  1805. {
  1806. musb_gadget_wakeup(&musb->g);
  1807. }
  1808. /* called when VBUS drops below session threshold, and in other cases */
  1809. void musb_g_disconnect(struct musb *musb)
  1810. {
  1811. void __iomem *mregs = musb->mregs;
  1812. u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
  1813. dev_dbg(musb->controller, "devctl %02x\n", devctl);
  1814. /* clear HR */
  1815. musb_writeb(mregs, MUSB_DEVCTL, devctl & MUSB_DEVCTL_SESSION);
  1816. /* don't draw vbus until new b-default session */
  1817. (void) musb_gadget_vbus_draw(&musb->g, 0);
  1818. musb->g.speed = USB_SPEED_UNKNOWN;
  1819. if (musb->gadget_driver && musb->gadget_driver->disconnect) {
  1820. spin_unlock(&musb->lock);
  1821. musb->gadget_driver->disconnect(&musb->g);
  1822. spin_lock(&musb->lock);
  1823. }
  1824. switch (musb->xceiv->state) {
  1825. default:
  1826. dev_dbg(musb->controller, "Unhandled disconnect %s, setting a_idle\n",
  1827. otg_state_string(musb->xceiv->state));
  1828. musb->xceiv->state = OTG_STATE_A_IDLE;
  1829. MUSB_HST_MODE(musb);
  1830. break;
  1831. case OTG_STATE_A_PERIPHERAL:
  1832. musb->xceiv->state = OTG_STATE_A_WAIT_BCON;
  1833. MUSB_HST_MODE(musb);
  1834. break;
  1835. case OTG_STATE_B_WAIT_ACON:
  1836. case OTG_STATE_B_HOST:
  1837. case OTG_STATE_B_PERIPHERAL:
  1838. case OTG_STATE_B_IDLE:
  1839. musb->xceiv->state = OTG_STATE_B_IDLE;
  1840. break;
  1841. case OTG_STATE_B_SRP_INIT:
  1842. break;
  1843. }
  1844. musb->is_active = 0;
  1845. }
  1846. void musb_g_reset(struct musb *musb)
  1847. __releases(musb->lock)
  1848. __acquires(musb->lock)
  1849. {
  1850. void __iomem *mbase = musb->mregs;
  1851. u8 devctl = musb_readb(mbase, MUSB_DEVCTL);
  1852. u8 power;
  1853. dev_dbg(musb->controller, "<== %s addr=%x driver '%s'\n",
  1854. (devctl & MUSB_DEVCTL_BDEVICE)
  1855. ? "B-Device" : "A-Device",
  1856. musb_readb(mbase, MUSB_FADDR),
  1857. musb->gadget_driver
  1858. ? musb->gadget_driver->driver.name
  1859. : NULL
  1860. );
  1861. /* report disconnect, if we didn't already (flushing EP state) */
  1862. if (musb->g.speed != USB_SPEED_UNKNOWN)
  1863. musb_g_disconnect(musb);
  1864. /* clear HR */
  1865. else if (devctl & MUSB_DEVCTL_HR)
  1866. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  1867. /* what speed did we negotiate? */
  1868. power = musb_readb(mbase, MUSB_POWER);
  1869. musb->g.speed = (power & MUSB_POWER_HSMODE)
  1870. ? USB_SPEED_HIGH : USB_SPEED_FULL;
  1871. /* start in USB_STATE_DEFAULT */
  1872. musb->is_active = 1;
  1873. musb->is_suspended = 0;
  1874. MUSB_DEV_MODE(musb);
  1875. musb->address = 0;
  1876. musb->ep0_state = MUSB_EP0_STAGE_SETUP;
  1877. musb->may_wakeup = 0;
  1878. musb->g.b_hnp_enable = 0;
  1879. musb->g.a_alt_hnp_support = 0;
  1880. musb->g.a_hnp_support = 0;
  1881. /* Normal reset, as B-Device;
  1882. * or else after HNP, as A-Device
  1883. */
  1884. if (devctl & MUSB_DEVCTL_BDEVICE) {
  1885. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  1886. musb->g.is_a_peripheral = 0;
  1887. } else if (is_otg_enabled(musb)) {
  1888. musb->xceiv->state = OTG_STATE_A_PERIPHERAL;
  1889. musb->g.is_a_peripheral = 1;
  1890. } else
  1891. WARN_ON(1);
  1892. /* start with default limits on VBUS power draw */
  1893. (void) musb_gadget_vbus_draw(&musb->g,
  1894. is_otg_enabled(musb) ? 8 : 100);
  1895. }