ehci-hcd.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495
  1. /*
  2. * Enhanced Host Controller Interface (EHCI) driver for USB.
  3. *
  4. * Maintainer: Alan Stern <stern@rowland.harvard.edu>
  5. *
  6. * Copyright (c) 2000-2004 by David Brownell
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #include <linux/module.h>
  23. #include <linux/pci.h>
  24. #include <linux/dmapool.h>
  25. #include <linux/kernel.h>
  26. #include <linux/delay.h>
  27. #include <linux/ioport.h>
  28. #include <linux/sched.h>
  29. #include <linux/vmalloc.h>
  30. #include <linux/errno.h>
  31. #include <linux/init.h>
  32. #include <linux/timer.h>
  33. #include <linux/ktime.h>
  34. #include <linux/list.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/usb.h>
  37. #include <linux/usb/hcd.h>
  38. #include <linux/moduleparam.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/debugfs.h>
  41. #include <linux/slab.h>
  42. #include <linux/uaccess.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/io.h>
  45. #include <asm/irq.h>
  46. #include <asm/unaligned.h>
  47. #if defined(CONFIG_PPC_PS3)
  48. #include <asm/firmware.h>
  49. #endif
  50. /*-------------------------------------------------------------------------*/
  51. /*
  52. * EHCI hc_driver implementation ... experimental, incomplete.
  53. * Based on the final 1.0 register interface specification.
  54. *
  55. * USB 2.0 shows up in upcoming www.pcmcia.org technology.
  56. * First was PCMCIA, like ISA; then CardBus, which is PCI.
  57. * Next comes "CardBay", using USB 2.0 signals.
  58. *
  59. * Contains additional contributions by Brad Hards, Rory Bolt, and others.
  60. * Special thanks to Intel and VIA for providing host controllers to
  61. * test this driver on, and Cypress (including In-System Design) for
  62. * providing early devices for those host controllers to talk to!
  63. */
  64. #define DRIVER_AUTHOR "David Brownell"
  65. #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
  66. static const char hcd_name [] = "ehci_hcd";
  67. #undef VERBOSE_DEBUG
  68. #undef EHCI_URB_TRACE
  69. #ifdef DEBUG
  70. #define EHCI_STATS
  71. #endif
  72. /* magic numbers that can affect system performance */
  73. #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
  74. #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
  75. #define EHCI_TUNE_RL_TT 0
  76. #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
  77. #define EHCI_TUNE_MULT_TT 1
  78. /*
  79. * Some drivers think it's safe to schedule isochronous transfers more than
  80. * 256 ms into the future (partly as a result of an old bug in the scheduling
  81. * code). In an attempt to avoid trouble, we will use a minimum scheduling
  82. * length of 512 frames instead of 256.
  83. */
  84. #define EHCI_TUNE_FLS 1 /* (medium) 512-frame schedule */
  85. #define EHCI_IAA_MSECS 10 /* arbitrary */
  86. #define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
  87. #define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
  88. #define EHCI_SHRINK_JIFFIES (DIV_ROUND_UP(HZ, 200) + 1)
  89. /* 5-ms async qh unlink delay */
  90. /* Initial IRQ latency: faster than hw default */
  91. static int log2_irq_thresh = 0; // 0 to 6
  92. module_param (log2_irq_thresh, int, S_IRUGO);
  93. MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
  94. /* initial park setting: slower than hw default */
  95. static unsigned park = 0;
  96. module_param (park, uint, S_IRUGO);
  97. MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
  98. /* for flakey hardware, ignore overcurrent indicators */
  99. static bool ignore_oc = 0;
  100. module_param (ignore_oc, bool, S_IRUGO);
  101. MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
  102. /* for link power management(LPM) feature */
  103. static unsigned int hird;
  104. module_param(hird, int, S_IRUGO);
  105. MODULE_PARM_DESC(hird, "host initiated resume duration, +1 for each 75us");
  106. #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
  107. /*-------------------------------------------------------------------------*/
  108. #include "ehci.h"
  109. #include "ehci-dbg.c"
  110. #include "pci-quirks.h"
  111. /*-------------------------------------------------------------------------*/
  112. static void
  113. timer_action(struct ehci_hcd *ehci, enum ehci_timer_action action)
  114. {
  115. /* Don't override timeouts which shrink or (later) disable
  116. * the async ring; just the I/O watchdog. Note that if a
  117. * SHRINK were pending, OFF would never be requested.
  118. */
  119. if (timer_pending(&ehci->watchdog)
  120. && ((BIT(TIMER_ASYNC_SHRINK) | BIT(TIMER_ASYNC_OFF))
  121. & ehci->actions))
  122. return;
  123. if (!test_and_set_bit(action, &ehci->actions)) {
  124. unsigned long t;
  125. switch (action) {
  126. case TIMER_IO_WATCHDOG:
  127. if (!ehci->need_io_watchdog)
  128. return;
  129. t = EHCI_IO_JIFFIES;
  130. break;
  131. case TIMER_ASYNC_OFF:
  132. t = EHCI_ASYNC_JIFFIES;
  133. break;
  134. /* case TIMER_ASYNC_SHRINK: */
  135. default:
  136. t = EHCI_SHRINK_JIFFIES;
  137. break;
  138. }
  139. mod_timer(&ehci->watchdog, t + jiffies);
  140. }
  141. }
  142. /*-------------------------------------------------------------------------*/
  143. /*
  144. * handshake - spin reading hc until handshake completes or fails
  145. * @ptr: address of hc register to be read
  146. * @mask: bits to look at in result of read
  147. * @done: value of those bits when handshake succeeds
  148. * @usec: timeout in microseconds
  149. *
  150. * Returns negative errno, or zero on success
  151. *
  152. * Success happens when the "mask" bits have the specified value (hardware
  153. * handshake done). There are two failure modes: "usec" have passed (major
  154. * hardware flakeout), or the register reads as all-ones (hardware removed).
  155. *
  156. * That last failure should_only happen in cases like physical cardbus eject
  157. * before driver shutdown. But it also seems to be caused by bugs in cardbus
  158. * bridge shutdown: shutting down the bridge before the devices using it.
  159. */
  160. static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
  161. u32 mask, u32 done, int usec)
  162. {
  163. u32 result;
  164. do {
  165. result = ehci_readl(ehci, ptr);
  166. if (result == ~(u32)0) /* card removed */
  167. return -ENODEV;
  168. result &= mask;
  169. if (result == done)
  170. return 0;
  171. udelay (1);
  172. usec--;
  173. } while (usec > 0);
  174. return -ETIMEDOUT;
  175. }
  176. /* check TDI/ARC silicon is in host mode */
  177. static int tdi_in_host_mode (struct ehci_hcd *ehci)
  178. {
  179. u32 __iomem *reg_ptr;
  180. u32 tmp;
  181. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
  182. tmp = ehci_readl(ehci, reg_ptr);
  183. return (tmp & 3) == USBMODE_CM_HC;
  184. }
  185. /* force HC to halt state from unknown (EHCI spec section 2.3) */
  186. static int ehci_halt (struct ehci_hcd *ehci)
  187. {
  188. u32 temp = ehci_readl(ehci, &ehci->regs->status);
  189. /* disable any irqs left enabled by previous code */
  190. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  191. if (ehci_is_TDI(ehci) && tdi_in_host_mode(ehci) == 0) {
  192. return 0;
  193. }
  194. if ((temp & STS_HALT) != 0)
  195. return 0;
  196. temp = ehci_readl(ehci, &ehci->regs->command);
  197. temp &= ~CMD_RUN;
  198. ehci_writel(ehci, temp, &ehci->regs->command);
  199. return handshake (ehci, &ehci->regs->status,
  200. STS_HALT, STS_HALT, 16 * 125);
  201. }
  202. #if defined(CONFIG_USB_SUSPEND) && defined(CONFIG_PPC_PS3)
  203. /*
  204. * The EHCI controller of the Cell Super Companion Chip used in the
  205. * PS3 will stop the root hub after all root hub ports are suspended.
  206. * When in this condition handshake will return -ETIMEDOUT. The
  207. * STS_HLT bit will not be set, so inspection of the frame index is
  208. * used here to test for the condition. If the condition is found
  209. * return success to allow the USB suspend to complete.
  210. */
  211. static int handshake_for_broken_root_hub(struct ehci_hcd *ehci,
  212. void __iomem *ptr, u32 mask, u32 done,
  213. int usec)
  214. {
  215. unsigned int old_index;
  216. int error;
  217. if (!firmware_has_feature(FW_FEATURE_PS3_LV1))
  218. return -ETIMEDOUT;
  219. old_index = ehci_read_frame_index(ehci);
  220. error = handshake(ehci, ptr, mask, done, usec);
  221. if (error == -ETIMEDOUT && ehci_read_frame_index(ehci) == old_index)
  222. return 0;
  223. return error;
  224. }
  225. #else
  226. static int handshake_for_broken_root_hub(struct ehci_hcd *ehci,
  227. void __iomem *ptr, u32 mask, u32 done,
  228. int usec)
  229. {
  230. return -ETIMEDOUT;
  231. }
  232. #endif
  233. static int handshake_on_error_set_halt(struct ehci_hcd *ehci, void __iomem *ptr,
  234. u32 mask, u32 done, int usec)
  235. {
  236. int error;
  237. error = handshake(ehci, ptr, mask, done, usec);
  238. if (error == -ETIMEDOUT)
  239. error = handshake_for_broken_root_hub(ehci, ptr, mask, done,
  240. usec);
  241. if (error) {
  242. ehci_halt(ehci);
  243. ehci->rh_state = EHCI_RH_HALTED;
  244. ehci_err(ehci, "force halt; handshake %p %08x %08x -> %d\n",
  245. ptr, mask, done, error);
  246. }
  247. return error;
  248. }
  249. /* put TDI/ARC silicon into EHCI mode */
  250. static void tdi_reset (struct ehci_hcd *ehci)
  251. {
  252. u32 __iomem *reg_ptr;
  253. u32 tmp;
  254. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
  255. tmp = ehci_readl(ehci, reg_ptr);
  256. tmp |= USBMODE_CM_HC;
  257. /* The default byte access to MMR space is LE after
  258. * controller reset. Set the required endian mode
  259. * for transfer buffers to match the host microprocessor
  260. */
  261. if (ehci_big_endian_mmio(ehci))
  262. tmp |= USBMODE_BE;
  263. ehci_writel(ehci, tmp, reg_ptr);
  264. }
  265. /* reset a non-running (STS_HALT == 1) controller */
  266. static int ehci_reset (struct ehci_hcd *ehci)
  267. {
  268. int retval;
  269. u32 command = ehci_readl(ehci, &ehci->regs->command);
  270. /* If the EHCI debug controller is active, special care must be
  271. * taken before and after a host controller reset */
  272. if (ehci->debug && !dbgp_reset_prep())
  273. ehci->debug = NULL;
  274. command |= CMD_RESET;
  275. dbg_cmd (ehci, "reset", command);
  276. ehci_writel(ehci, command, &ehci->regs->command);
  277. ehci->rh_state = EHCI_RH_HALTED;
  278. ehci->next_statechange = jiffies;
  279. retval = handshake (ehci, &ehci->regs->command,
  280. CMD_RESET, 0, 250 * 1000);
  281. if (ehci->has_hostpc) {
  282. ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
  283. (u32 __iomem *)(((u8 *)ehci->regs) + USBMODE_EX));
  284. ehci_writel(ehci, TXFIFO_DEFAULT,
  285. (u32 __iomem *)(((u8 *)ehci->regs) + TXFILLTUNING));
  286. }
  287. if (retval)
  288. return retval;
  289. if (ehci_is_TDI(ehci))
  290. tdi_reset (ehci);
  291. if (ehci->debug)
  292. dbgp_external_startup();
  293. return retval;
  294. }
  295. /* idle the controller (from running) */
  296. static void ehci_quiesce (struct ehci_hcd *ehci)
  297. {
  298. u32 temp;
  299. #ifdef DEBUG
  300. if (ehci->rh_state != EHCI_RH_RUNNING)
  301. BUG ();
  302. #endif
  303. /* wait for any schedule enables/disables to take effect */
  304. temp = ehci_readl(ehci, &ehci->regs->command) << 10;
  305. temp &= STS_ASS | STS_PSS;
  306. if (handshake_on_error_set_halt(ehci, &ehci->regs->status,
  307. STS_ASS | STS_PSS, temp, 16 * 125))
  308. return;
  309. /* then disable anything that's still active */
  310. temp = ehci_readl(ehci, &ehci->regs->command);
  311. temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
  312. ehci_writel(ehci, temp, &ehci->regs->command);
  313. /* hardware can take 16 microframes to turn off ... */
  314. handshake_on_error_set_halt(ehci, &ehci->regs->status,
  315. STS_ASS | STS_PSS, 0, 16 * 125);
  316. }
  317. /*-------------------------------------------------------------------------*/
  318. static void end_unlink_async(struct ehci_hcd *ehci);
  319. static void ehci_work(struct ehci_hcd *ehci);
  320. #include "ehci-hub.c"
  321. #include "ehci-lpm.c"
  322. #include "ehci-mem.c"
  323. #include "ehci-q.c"
  324. #include "ehci-sched.c"
  325. #include "ehci-sysfs.c"
  326. /*-------------------------------------------------------------------------*/
  327. static void ehci_iaa_watchdog(unsigned long param)
  328. {
  329. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  330. unsigned long flags;
  331. spin_lock_irqsave (&ehci->lock, flags);
  332. /* Lost IAA irqs wedge things badly; seen first with a vt8235.
  333. * So we need this watchdog, but must protect it against both
  334. * (a) SMP races against real IAA firing and retriggering, and
  335. * (b) clean HC shutdown, when IAA watchdog was pending.
  336. */
  337. if (ehci->reclaim
  338. && !timer_pending(&ehci->iaa_watchdog)
  339. && ehci->rh_state == EHCI_RH_RUNNING) {
  340. u32 cmd, status;
  341. /* If we get here, IAA is *REALLY* late. It's barely
  342. * conceivable that the system is so busy that CMD_IAAD
  343. * is still legitimately set, so let's be sure it's
  344. * clear before we read STS_IAA. (The HC should clear
  345. * CMD_IAAD when it sets STS_IAA.)
  346. */
  347. cmd = ehci_readl(ehci, &ehci->regs->command);
  348. if (cmd & CMD_IAAD)
  349. ehci_writel(ehci, cmd & ~CMD_IAAD,
  350. &ehci->regs->command);
  351. /* If IAA is set here it either legitimately triggered
  352. * before we cleared IAAD above (but _way_ late, so we'll
  353. * still count it as lost) ... or a silicon erratum:
  354. * - VIA seems to set IAA without triggering the IRQ;
  355. * - IAAD potentially cleared without setting IAA.
  356. */
  357. status = ehci_readl(ehci, &ehci->regs->status);
  358. if ((status & STS_IAA) || !(cmd & CMD_IAAD)) {
  359. COUNT (ehci->stats.lost_iaa);
  360. ehci_writel(ehci, STS_IAA, &ehci->regs->status);
  361. }
  362. ehci_vdbg(ehci, "IAA watchdog: status %x cmd %x\n",
  363. status, cmd);
  364. end_unlink_async(ehci);
  365. }
  366. spin_unlock_irqrestore(&ehci->lock, flags);
  367. }
  368. static void ehci_watchdog(unsigned long param)
  369. {
  370. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  371. unsigned long flags;
  372. spin_lock_irqsave(&ehci->lock, flags);
  373. /* stop async processing after it's idled a bit */
  374. if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
  375. start_unlink_async (ehci, ehci->async);
  376. /* ehci could run by timer, without IRQs ... */
  377. ehci_work (ehci);
  378. spin_unlock_irqrestore (&ehci->lock, flags);
  379. }
  380. /* On some systems, leaving remote wakeup enabled prevents system shutdown.
  381. * The firmware seems to think that powering off is a wakeup event!
  382. * This routine turns off remote wakeup and everything else, on all ports.
  383. */
  384. static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
  385. {
  386. int port = HCS_N_PORTS(ehci->hcs_params);
  387. while (port--)
  388. ehci_writel(ehci, PORT_RWC_BITS,
  389. &ehci->regs->port_status[port]);
  390. }
  391. /*
  392. * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
  393. * Should be called with ehci->lock held.
  394. */
  395. static void ehci_silence_controller(struct ehci_hcd *ehci)
  396. {
  397. ehci_halt(ehci);
  398. ehci_turn_off_all_ports(ehci);
  399. /* make BIOS/etc use companion controller during reboot */
  400. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  401. /* unblock posted writes */
  402. ehci_readl(ehci, &ehci->regs->configured_flag);
  403. }
  404. /* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
  405. * This forcibly disables dma and IRQs, helping kexec and other cases
  406. * where the next system software may expect clean state.
  407. */
  408. static void ehci_shutdown(struct usb_hcd *hcd)
  409. {
  410. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  411. del_timer_sync(&ehci->watchdog);
  412. del_timer_sync(&ehci->iaa_watchdog);
  413. spin_lock_irq(&ehci->lock);
  414. ehci_silence_controller(ehci);
  415. spin_unlock_irq(&ehci->lock);
  416. }
  417. static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
  418. {
  419. unsigned port;
  420. if (!HCS_PPC (ehci->hcs_params))
  421. return;
  422. ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
  423. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
  424. (void) ehci_hub_control(ehci_to_hcd(ehci),
  425. is_on ? SetPortFeature : ClearPortFeature,
  426. USB_PORT_FEAT_POWER,
  427. port--, NULL, 0);
  428. /* Flush those writes */
  429. ehci_readl(ehci, &ehci->regs->command);
  430. msleep(20);
  431. }
  432. /*-------------------------------------------------------------------------*/
  433. /*
  434. * ehci_work is called from some interrupts, timers, and so on.
  435. * it calls driver completion functions, after dropping ehci->lock.
  436. */
  437. static void ehci_work (struct ehci_hcd *ehci)
  438. {
  439. timer_action_done (ehci, TIMER_IO_WATCHDOG);
  440. /* another CPU may drop ehci->lock during a schedule scan while
  441. * it reports urb completions. this flag guards against bogus
  442. * attempts at re-entrant schedule scanning.
  443. */
  444. if (ehci->scanning)
  445. return;
  446. ehci->scanning = 1;
  447. scan_async (ehci);
  448. if (ehci->next_uframe != -1)
  449. scan_periodic (ehci);
  450. ehci->scanning = 0;
  451. /* the IO watchdog guards against hardware or driver bugs that
  452. * misplace IRQs, and should let us run completely without IRQs.
  453. * such lossage has been observed on both VT6202 and VT8235.
  454. */
  455. if (ehci->rh_state == EHCI_RH_RUNNING &&
  456. (ehci->async->qh_next.ptr != NULL ||
  457. ehci->periodic_sched != 0))
  458. timer_action (ehci, TIMER_IO_WATCHDOG);
  459. }
  460. /*
  461. * Called when the ehci_hcd module is removed.
  462. */
  463. static void ehci_stop (struct usb_hcd *hcd)
  464. {
  465. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  466. ehci_dbg (ehci, "stop\n");
  467. /* no more interrupts ... */
  468. del_timer_sync (&ehci->watchdog);
  469. del_timer_sync(&ehci->iaa_watchdog);
  470. spin_lock_irq(&ehci->lock);
  471. if (ehci->rh_state == EHCI_RH_RUNNING)
  472. ehci_quiesce (ehci);
  473. ehci_silence_controller(ehci);
  474. ehci_reset (ehci);
  475. spin_unlock_irq(&ehci->lock);
  476. remove_sysfs_files(ehci);
  477. remove_debug_files (ehci);
  478. /* root hub is shut down separately (first, when possible) */
  479. spin_lock_irq (&ehci->lock);
  480. if (ehci->async)
  481. ehci_work (ehci);
  482. spin_unlock_irq (&ehci->lock);
  483. ehci_mem_cleanup (ehci);
  484. if (ehci->amd_pll_fix == 1)
  485. usb_amd_dev_put();
  486. #ifdef EHCI_STATS
  487. ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
  488. ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
  489. ehci->stats.lost_iaa);
  490. ehci_dbg (ehci, "complete %ld unlink %ld\n",
  491. ehci->stats.complete, ehci->stats.unlink);
  492. #endif
  493. dbg_status (ehci, "ehci_stop completed",
  494. ehci_readl(ehci, &ehci->regs->status));
  495. }
  496. /* one-time init, only for memory state */
  497. static int ehci_init(struct usb_hcd *hcd)
  498. {
  499. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  500. u32 temp;
  501. int retval;
  502. u32 hcc_params;
  503. struct ehci_qh_hw *hw;
  504. spin_lock_init(&ehci->lock);
  505. /*
  506. * keep io watchdog by default, those good HCDs could turn off it later
  507. */
  508. ehci->need_io_watchdog = 1;
  509. init_timer(&ehci->watchdog);
  510. ehci->watchdog.function = ehci_watchdog;
  511. ehci->watchdog.data = (unsigned long) ehci;
  512. init_timer(&ehci->iaa_watchdog);
  513. ehci->iaa_watchdog.function = ehci_iaa_watchdog;
  514. ehci->iaa_watchdog.data = (unsigned long) ehci;
  515. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  516. /*
  517. * by default set standard 80% (== 100 usec/uframe) max periodic
  518. * bandwidth as required by USB 2.0
  519. */
  520. ehci->uframe_periodic_max = 100;
  521. /*
  522. * hw default: 1K periodic list heads, one per frame.
  523. * periodic_size can shrink by USBCMD update if hcc_params allows.
  524. */
  525. ehci->periodic_size = DEFAULT_I_TDPS;
  526. INIT_LIST_HEAD(&ehci->cached_itd_list);
  527. INIT_LIST_HEAD(&ehci->cached_sitd_list);
  528. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  529. /* periodic schedule size can be smaller than default */
  530. switch (EHCI_TUNE_FLS) {
  531. case 0: ehci->periodic_size = 1024; break;
  532. case 1: ehci->periodic_size = 512; break;
  533. case 2: ehci->periodic_size = 256; break;
  534. default: BUG();
  535. }
  536. }
  537. if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
  538. return retval;
  539. /* controllers may cache some of the periodic schedule ... */
  540. if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
  541. ehci->i_thresh = 2 + 8;
  542. else // N microframes cached
  543. ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
  544. ehci->reclaim = NULL;
  545. ehci->next_uframe = -1;
  546. ehci->clock_frame = -1;
  547. /*
  548. * dedicate a qh for the async ring head, since we couldn't unlink
  549. * a 'real' qh without stopping the async schedule [4.8]. use it
  550. * as the 'reclamation list head' too.
  551. * its dummy is used in hw_alt_next of many tds, to prevent the qh
  552. * from automatically advancing to the next td after short reads.
  553. */
  554. ehci->async->qh_next.qh = NULL;
  555. hw = ehci->async->hw;
  556. hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
  557. hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
  558. hw->hw_info1 |= cpu_to_hc32(ehci, (1 << 7)); /* I = 1 */
  559. hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
  560. hw->hw_qtd_next = EHCI_LIST_END(ehci);
  561. ehci->async->qh_state = QH_STATE_LINKED;
  562. hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
  563. /* clear interrupt enables, set irq latency */
  564. if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
  565. log2_irq_thresh = 0;
  566. temp = 1 << (16 + log2_irq_thresh);
  567. if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) {
  568. ehci->has_ppcd = 1;
  569. ehci_dbg(ehci, "enable per-port change event\n");
  570. temp |= CMD_PPCEE;
  571. }
  572. if (HCC_CANPARK(hcc_params)) {
  573. /* HW default park == 3, on hardware that supports it (like
  574. * NVidia and ALI silicon), maximizes throughput on the async
  575. * schedule by avoiding QH fetches between transfers.
  576. *
  577. * With fast usb storage devices and NForce2, "park" seems to
  578. * make problems: throughput reduction (!), data errors...
  579. */
  580. if (park) {
  581. park = min(park, (unsigned) 3);
  582. temp |= CMD_PARK;
  583. temp |= park << 8;
  584. }
  585. ehci_dbg(ehci, "park %d\n", park);
  586. }
  587. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  588. /* periodic schedule size can be smaller than default */
  589. temp &= ~(3 << 2);
  590. temp |= (EHCI_TUNE_FLS << 2);
  591. }
  592. if (HCC_LPM(hcc_params)) {
  593. /* support link power management EHCI 1.1 addendum */
  594. ehci_dbg(ehci, "support lpm\n");
  595. ehci->has_lpm = 1;
  596. if (hird > 0xf) {
  597. ehci_dbg(ehci, "hird %d invalid, use default 0",
  598. hird);
  599. hird = 0;
  600. }
  601. temp |= hird << 24;
  602. }
  603. ehci->command = temp;
  604. /* Accept arbitrarily long scatter-gather lists */
  605. if (!(hcd->driver->flags & HCD_LOCAL_MEM))
  606. hcd->self.sg_tablesize = ~0;
  607. return 0;
  608. }
  609. /* start HC running; it's halted, ehci_init() has been run (once) */
  610. static int ehci_run (struct usb_hcd *hcd)
  611. {
  612. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  613. u32 temp;
  614. u32 hcc_params;
  615. hcd->uses_new_polling = 1;
  616. /* EHCI spec section 4.1 */
  617. ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
  618. ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
  619. /*
  620. * hcc_params controls whether ehci->regs->segment must (!!!)
  621. * be used; it constrains QH/ITD/SITD and QTD locations.
  622. * pci_pool consistent memory always uses segment zero.
  623. * streaming mappings for I/O buffers, like pci_map_single(),
  624. * can return segments above 4GB, if the device allows.
  625. *
  626. * NOTE: the dma mask is visible through dma_supported(), so
  627. * drivers can pass this info along ... like NETIF_F_HIGHDMA,
  628. * Scsi_Host.highmem_io, and so forth. It's readonly to all
  629. * host side drivers though.
  630. */
  631. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  632. if (HCC_64BIT_ADDR(hcc_params)) {
  633. ehci_writel(ehci, 0, &ehci->regs->segment);
  634. #if 0
  635. // this is deeply broken on almost all architectures
  636. if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
  637. ehci_info(ehci, "enabled 64bit DMA\n");
  638. #endif
  639. }
  640. // Philips, Intel, and maybe others need CMD_RUN before the
  641. // root hub will detect new devices (why?); NEC doesn't
  642. ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  643. ehci->command |= CMD_RUN;
  644. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  645. dbg_cmd (ehci, "init", ehci->command);
  646. /*
  647. * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
  648. * are explicitly handed to companion controller(s), so no TT is
  649. * involved with the root hub. (Except where one is integrated,
  650. * and there's no companion controller unless maybe for USB OTG.)
  651. *
  652. * Turning on the CF flag will transfer ownership of all ports
  653. * from the companions to the EHCI controller. If any of the
  654. * companions are in the middle of a port reset at the time, it
  655. * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
  656. * guarantees that no resets are in progress. After we set CF,
  657. * a short delay lets the hardware catch up; new resets shouldn't
  658. * be started before the port switching actions could complete.
  659. */
  660. down_write(&ehci_cf_port_reset_rwsem);
  661. ehci->rh_state = EHCI_RH_RUNNING;
  662. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  663. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  664. msleep(5);
  665. up_write(&ehci_cf_port_reset_rwsem);
  666. ehci->last_periodic_enable = ktime_get_real();
  667. temp = HC_VERSION(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
  668. ehci_info (ehci,
  669. "USB %x.%x started, EHCI %x.%02x%s\n",
  670. ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
  671. temp >> 8, temp & 0xff,
  672. ignore_oc ? ", overcurrent ignored" : "");
  673. ehci_writel(ehci, INTR_MASK,
  674. &ehci->regs->intr_enable); /* Turn On Interrupts */
  675. /* GRR this is run-once init(), being done every time the HC starts.
  676. * So long as they're part of class devices, we can't do it init()
  677. * since the class device isn't created that early.
  678. */
  679. create_debug_files(ehci);
  680. create_sysfs_files(ehci);
  681. return 0;
  682. }
  683. static int __maybe_unused ehci_setup (struct usb_hcd *hcd)
  684. {
  685. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  686. int retval;
  687. ehci->regs = (void __iomem *)ehci->caps +
  688. HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
  689. dbg_hcs_params(ehci, "reset");
  690. dbg_hcc_params(ehci, "reset");
  691. /* cache this readonly data; minimize chip reads */
  692. ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
  693. ehci->sbrn = HCD_USB2;
  694. retval = ehci_halt(ehci);
  695. if (retval)
  696. return retval;
  697. /* data structure init */
  698. retval = ehci_init(hcd);
  699. if (retval)
  700. return retval;
  701. ehci_reset(ehci);
  702. return 0;
  703. }
  704. /*-------------------------------------------------------------------------*/
  705. static irqreturn_t ehci_irq (struct usb_hcd *hcd)
  706. {
  707. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  708. u32 status, masked_status, pcd_status = 0, cmd;
  709. int bh;
  710. spin_lock (&ehci->lock);
  711. status = ehci_readl(ehci, &ehci->regs->status);
  712. /* e.g. cardbus physical eject */
  713. if (status == ~(u32) 0) {
  714. ehci_dbg (ehci, "device removed\n");
  715. goto dead;
  716. }
  717. /* Shared IRQ? */
  718. masked_status = status & INTR_MASK;
  719. if (!masked_status || unlikely(ehci->rh_state == EHCI_RH_HALTED)) {
  720. spin_unlock(&ehci->lock);
  721. return IRQ_NONE;
  722. }
  723. /* clear (just) interrupts */
  724. ehci_writel(ehci, masked_status, &ehci->regs->status);
  725. cmd = ehci_readl(ehci, &ehci->regs->command);
  726. bh = 0;
  727. #ifdef VERBOSE_DEBUG
  728. /* unrequested/ignored: Frame List Rollover */
  729. dbg_status (ehci, "irq", status);
  730. #endif
  731. /* INT, ERR, and IAA interrupt rates can be throttled */
  732. /* normal [4.15.1.2] or error [4.15.1.1] completion */
  733. if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
  734. if (likely ((status & STS_ERR) == 0))
  735. COUNT (ehci->stats.normal);
  736. else
  737. COUNT (ehci->stats.error);
  738. bh = 1;
  739. }
  740. /* complete the unlinking of some qh [4.15.2.3] */
  741. if (status & STS_IAA) {
  742. /* guard against (alleged) silicon errata */
  743. if (cmd & CMD_IAAD) {
  744. ehci_writel(ehci, cmd & ~CMD_IAAD,
  745. &ehci->regs->command);
  746. ehci_dbg(ehci, "IAA with IAAD still set?\n");
  747. }
  748. if (ehci->reclaim) {
  749. COUNT(ehci->stats.reclaim);
  750. end_unlink_async(ehci);
  751. } else
  752. ehci_dbg(ehci, "IAA with nothing to reclaim?\n");
  753. }
  754. /* remote wakeup [4.3.1] */
  755. if (status & STS_PCD) {
  756. unsigned i = HCS_N_PORTS (ehci->hcs_params);
  757. u32 ppcd = 0;
  758. /* kick root hub later */
  759. pcd_status = status;
  760. /* resume root hub? */
  761. if (!(cmd & CMD_RUN))
  762. usb_hcd_resume_root_hub(hcd);
  763. /* get per-port change detect bits */
  764. if (ehci->has_ppcd)
  765. ppcd = status >> 16;
  766. while (i--) {
  767. int pstatus;
  768. /* leverage per-port change bits feature */
  769. if (ehci->has_ppcd && !(ppcd & (1 << i)))
  770. continue;
  771. pstatus = ehci_readl(ehci,
  772. &ehci->regs->port_status[i]);
  773. if (pstatus & PORT_OWNER)
  774. continue;
  775. if (!(test_bit(i, &ehci->suspended_ports) &&
  776. ((pstatus & PORT_RESUME) ||
  777. !(pstatus & PORT_SUSPEND)) &&
  778. (pstatus & PORT_PE) &&
  779. ehci->reset_done[i] == 0))
  780. continue;
  781. /* start 20 msec resume signaling from this port,
  782. * and make khubd collect PORT_STAT_C_SUSPEND to
  783. * stop that signaling. Use 5 ms extra for safety,
  784. * like usb_port_resume() does.
  785. */
  786. ehci->reset_done[i] = jiffies + msecs_to_jiffies(25);
  787. ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
  788. mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
  789. }
  790. }
  791. /* PCI errors [4.15.2.4] */
  792. if (unlikely ((status & STS_FATAL) != 0)) {
  793. ehci_err(ehci, "fatal error\n");
  794. dbg_cmd(ehci, "fatal", cmd);
  795. dbg_status(ehci, "fatal", status);
  796. ehci_halt(ehci);
  797. dead:
  798. ehci_reset(ehci);
  799. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  800. usb_hc_died(hcd);
  801. /* generic layer kills/unlinks all urbs, then
  802. * uses ehci_stop to clean up the rest
  803. */
  804. bh = 1;
  805. }
  806. if (bh)
  807. ehci_work (ehci);
  808. spin_unlock (&ehci->lock);
  809. if (pcd_status)
  810. usb_hcd_poll_rh_status(hcd);
  811. return IRQ_HANDLED;
  812. }
  813. /*-------------------------------------------------------------------------*/
  814. /*
  815. * non-error returns are a promise to giveback() the urb later
  816. * we drop ownership so next owner (or urb unlink) can get it
  817. *
  818. * urb + dev is in hcd.self.controller.urb_list
  819. * we're queueing TDs onto software and hardware lists
  820. *
  821. * hcd-specific init for hcpriv hasn't been done yet
  822. *
  823. * NOTE: control, bulk, and interrupt share the same code to append TDs
  824. * to a (possibly active) QH, and the same QH scanning code.
  825. */
  826. static int ehci_urb_enqueue (
  827. struct usb_hcd *hcd,
  828. struct urb *urb,
  829. gfp_t mem_flags
  830. ) {
  831. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  832. struct list_head qtd_list;
  833. INIT_LIST_HEAD (&qtd_list);
  834. switch (usb_pipetype (urb->pipe)) {
  835. case PIPE_CONTROL:
  836. /* qh_completions() code doesn't handle all the fault cases
  837. * in multi-TD control transfers. Even 1KB is rare anyway.
  838. */
  839. if (urb->transfer_buffer_length > (16 * 1024))
  840. return -EMSGSIZE;
  841. /* FALLTHROUGH */
  842. /* case PIPE_BULK: */
  843. default:
  844. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  845. return -ENOMEM;
  846. return submit_async(ehci, urb, &qtd_list, mem_flags);
  847. case PIPE_INTERRUPT:
  848. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  849. return -ENOMEM;
  850. return intr_submit(ehci, urb, &qtd_list, mem_flags);
  851. case PIPE_ISOCHRONOUS:
  852. if (urb->dev->speed == USB_SPEED_HIGH)
  853. return itd_submit (ehci, urb, mem_flags);
  854. else
  855. return sitd_submit (ehci, urb, mem_flags);
  856. }
  857. }
  858. static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  859. {
  860. /* failfast */
  861. if (ehci->rh_state != EHCI_RH_RUNNING && ehci->reclaim)
  862. end_unlink_async(ehci);
  863. /* If the QH isn't linked then there's nothing we can do
  864. * unless we were called during a giveback, in which case
  865. * qh_completions() has to deal with it.
  866. */
  867. if (qh->qh_state != QH_STATE_LINKED) {
  868. if (qh->qh_state == QH_STATE_COMPLETING)
  869. qh->needs_rescan = 1;
  870. return;
  871. }
  872. /* defer till later if busy */
  873. if (ehci->reclaim) {
  874. struct ehci_qh *last;
  875. for (last = ehci->reclaim;
  876. last->reclaim;
  877. last = last->reclaim)
  878. continue;
  879. qh->qh_state = QH_STATE_UNLINK_WAIT;
  880. last->reclaim = qh;
  881. /* start IAA cycle */
  882. } else
  883. start_unlink_async (ehci, qh);
  884. }
  885. /* remove from hardware lists
  886. * completions normally happen asynchronously
  887. */
  888. static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  889. {
  890. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  891. struct ehci_qh *qh;
  892. unsigned long flags;
  893. int rc;
  894. spin_lock_irqsave (&ehci->lock, flags);
  895. rc = usb_hcd_check_unlink_urb(hcd, urb, status);
  896. if (rc)
  897. goto done;
  898. switch (usb_pipetype (urb->pipe)) {
  899. // case PIPE_CONTROL:
  900. // case PIPE_BULK:
  901. default:
  902. qh = (struct ehci_qh *) urb->hcpriv;
  903. if (!qh)
  904. break;
  905. switch (qh->qh_state) {
  906. case QH_STATE_LINKED:
  907. case QH_STATE_COMPLETING:
  908. unlink_async(ehci, qh);
  909. break;
  910. case QH_STATE_UNLINK:
  911. case QH_STATE_UNLINK_WAIT:
  912. /* already started */
  913. break;
  914. case QH_STATE_IDLE:
  915. /* QH might be waiting for a Clear-TT-Buffer */
  916. qh_completions(ehci, qh);
  917. break;
  918. }
  919. break;
  920. case PIPE_INTERRUPT:
  921. qh = (struct ehci_qh *) urb->hcpriv;
  922. if (!qh)
  923. break;
  924. switch (qh->qh_state) {
  925. case QH_STATE_LINKED:
  926. case QH_STATE_COMPLETING:
  927. intr_deschedule (ehci, qh);
  928. break;
  929. case QH_STATE_IDLE:
  930. qh_completions (ehci, qh);
  931. break;
  932. default:
  933. ehci_dbg (ehci, "bogus qh %p state %d\n",
  934. qh, qh->qh_state);
  935. goto done;
  936. }
  937. break;
  938. case PIPE_ISOCHRONOUS:
  939. // itd or sitd ...
  940. // wait till next completion, do it then.
  941. // completion irqs can wait up to 1024 msec,
  942. break;
  943. }
  944. done:
  945. spin_unlock_irqrestore (&ehci->lock, flags);
  946. return rc;
  947. }
  948. /*-------------------------------------------------------------------------*/
  949. // bulk qh holds the data toggle
  950. static void
  951. ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  952. {
  953. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  954. unsigned long flags;
  955. struct ehci_qh *qh, *tmp;
  956. /* ASSERT: any requests/urbs are being unlinked */
  957. /* ASSERT: nobody can be submitting urbs for this any more */
  958. rescan:
  959. spin_lock_irqsave (&ehci->lock, flags);
  960. qh = ep->hcpriv;
  961. if (!qh)
  962. goto done;
  963. /* endpoints can be iso streams. for now, we don't
  964. * accelerate iso completions ... so spin a while.
  965. */
  966. if (qh->hw == NULL) {
  967. ehci_vdbg (ehci, "iso delay\n");
  968. goto idle_timeout;
  969. }
  970. if (ehci->rh_state != EHCI_RH_RUNNING)
  971. qh->qh_state = QH_STATE_IDLE;
  972. switch (qh->qh_state) {
  973. case QH_STATE_LINKED:
  974. case QH_STATE_COMPLETING:
  975. for (tmp = ehci->async->qh_next.qh;
  976. tmp && tmp != qh;
  977. tmp = tmp->qh_next.qh)
  978. continue;
  979. /* periodic qh self-unlinks on empty, and a COMPLETING qh
  980. * may already be unlinked.
  981. */
  982. if (tmp)
  983. unlink_async(ehci, qh);
  984. /* FALL THROUGH */
  985. case QH_STATE_UNLINK: /* wait for hw to finish? */
  986. case QH_STATE_UNLINK_WAIT:
  987. idle_timeout:
  988. spin_unlock_irqrestore (&ehci->lock, flags);
  989. schedule_timeout_uninterruptible(1);
  990. goto rescan;
  991. case QH_STATE_IDLE: /* fully unlinked */
  992. if (qh->clearing_tt)
  993. goto idle_timeout;
  994. if (list_empty (&qh->qtd_list)) {
  995. qh_put (qh);
  996. break;
  997. }
  998. /* else FALL THROUGH */
  999. default:
  1000. /* caller was supposed to have unlinked any requests;
  1001. * that's not our job. just leak this memory.
  1002. */
  1003. ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
  1004. qh, ep->desc.bEndpointAddress, qh->qh_state,
  1005. list_empty (&qh->qtd_list) ? "" : "(has tds)");
  1006. break;
  1007. }
  1008. ep->hcpriv = NULL;
  1009. done:
  1010. spin_unlock_irqrestore (&ehci->lock, flags);
  1011. }
  1012. static void
  1013. ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  1014. {
  1015. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  1016. struct ehci_qh *qh;
  1017. int eptype = usb_endpoint_type(&ep->desc);
  1018. int epnum = usb_endpoint_num(&ep->desc);
  1019. int is_out = usb_endpoint_dir_out(&ep->desc);
  1020. unsigned long flags;
  1021. if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
  1022. return;
  1023. spin_lock_irqsave(&ehci->lock, flags);
  1024. qh = ep->hcpriv;
  1025. /* For Bulk and Interrupt endpoints we maintain the toggle state
  1026. * in the hardware; the toggle bits in udev aren't used at all.
  1027. * When an endpoint is reset by usb_clear_halt() we must reset
  1028. * the toggle bit in the QH.
  1029. */
  1030. if (qh) {
  1031. usb_settoggle(qh->dev, epnum, is_out, 0);
  1032. if (!list_empty(&qh->qtd_list)) {
  1033. WARN_ONCE(1, "clear_halt for a busy endpoint\n");
  1034. } else if (qh->qh_state == QH_STATE_LINKED ||
  1035. qh->qh_state == QH_STATE_COMPLETING) {
  1036. /* The toggle value in the QH can't be updated
  1037. * while the QH is active. Unlink it now;
  1038. * re-linking will call qh_refresh().
  1039. */
  1040. if (eptype == USB_ENDPOINT_XFER_BULK)
  1041. unlink_async(ehci, qh);
  1042. else
  1043. intr_deschedule(ehci, qh);
  1044. }
  1045. }
  1046. spin_unlock_irqrestore(&ehci->lock, flags);
  1047. }
  1048. static int ehci_get_frame (struct usb_hcd *hcd)
  1049. {
  1050. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  1051. return (ehci_read_frame_index(ehci) >> 3) % ehci->periodic_size;
  1052. }
  1053. /*-------------------------------------------------------------------------*/
  1054. MODULE_DESCRIPTION(DRIVER_DESC);
  1055. MODULE_AUTHOR (DRIVER_AUTHOR);
  1056. MODULE_LICENSE ("GPL");
  1057. #ifdef CONFIG_PCI
  1058. #include "ehci-pci.c"
  1059. #define PCI_DRIVER ehci_pci_driver
  1060. #endif
  1061. #ifdef CONFIG_USB_EHCI_FSL
  1062. #include "ehci-fsl.c"
  1063. #define PLATFORM_DRIVER ehci_fsl_driver
  1064. #endif
  1065. #ifdef CONFIG_USB_EHCI_MXC
  1066. #include "ehci-mxc.c"
  1067. #define PLATFORM_DRIVER ehci_mxc_driver
  1068. #endif
  1069. #ifdef CONFIG_USB_EHCI_SH
  1070. #include "ehci-sh.c"
  1071. #define PLATFORM_DRIVER ehci_hcd_sh_driver
  1072. #endif
  1073. #ifdef CONFIG_MIPS_ALCHEMY
  1074. #include "ehci-au1xxx.c"
  1075. #define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
  1076. #endif
  1077. #ifdef CONFIG_USB_EHCI_HCD_OMAP
  1078. #include "ehci-omap.c"
  1079. #define PLATFORM_DRIVER ehci_hcd_omap_driver
  1080. #endif
  1081. #ifdef CONFIG_PPC_PS3
  1082. #include "ehci-ps3.c"
  1083. #define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
  1084. #endif
  1085. #ifdef CONFIG_USB_EHCI_HCD_PPC_OF
  1086. #include "ehci-ppc-of.c"
  1087. #define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
  1088. #endif
  1089. #ifdef CONFIG_XPS_USB_HCD_XILINX
  1090. #include "ehci-xilinx-of.c"
  1091. #define XILINX_OF_PLATFORM_DRIVER ehci_hcd_xilinx_of_driver
  1092. #endif
  1093. #ifdef CONFIG_PLAT_ORION
  1094. #include "ehci-orion.c"
  1095. #define PLATFORM_DRIVER ehci_orion_driver
  1096. #endif
  1097. #ifdef CONFIG_ARCH_IXP4XX
  1098. #include "ehci-ixp4xx.c"
  1099. #define PLATFORM_DRIVER ixp4xx_ehci_driver
  1100. #endif
  1101. #ifdef CONFIG_USB_W90X900_EHCI
  1102. #include "ehci-w90x900.c"
  1103. #define PLATFORM_DRIVER ehci_hcd_w90x900_driver
  1104. #endif
  1105. #ifdef CONFIG_ARCH_AT91
  1106. #include "ehci-atmel.c"
  1107. #define PLATFORM_DRIVER ehci_atmel_driver
  1108. #endif
  1109. #ifdef CONFIG_USB_OCTEON_EHCI
  1110. #include "ehci-octeon.c"
  1111. #define PLATFORM_DRIVER ehci_octeon_driver
  1112. #endif
  1113. #ifdef CONFIG_USB_CNS3XXX_EHCI
  1114. #include "ehci-cns3xxx.c"
  1115. #define PLATFORM_DRIVER cns3xxx_ehci_driver
  1116. #endif
  1117. #ifdef CONFIG_ARCH_VT8500
  1118. #include "ehci-vt8500.c"
  1119. #define PLATFORM_DRIVER vt8500_ehci_driver
  1120. #endif
  1121. #ifdef CONFIG_PLAT_SPEAR
  1122. #include "ehci-spear.c"
  1123. #define PLATFORM_DRIVER spear_ehci_hcd_driver
  1124. #endif
  1125. #ifdef CONFIG_USB_EHCI_MSM
  1126. #include "ehci-msm.c"
  1127. #define PLATFORM_DRIVER ehci_msm_driver
  1128. #endif
  1129. #ifdef CONFIG_USB_EHCI_HCD_PMC_MSP
  1130. #include "ehci-pmcmsp.c"
  1131. #define PLATFORM_DRIVER ehci_hcd_msp_driver
  1132. #endif
  1133. #ifdef CONFIG_USB_EHCI_TEGRA
  1134. #include "ehci-tegra.c"
  1135. #define PLATFORM_DRIVER tegra_ehci_driver
  1136. #endif
  1137. #ifdef CONFIG_USB_EHCI_S5P
  1138. #include "ehci-s5p.c"
  1139. #define PLATFORM_DRIVER s5p_ehci_driver
  1140. #endif
  1141. #ifdef CONFIG_SPARC_LEON
  1142. #include "ehci-grlib.c"
  1143. #define PLATFORM_DRIVER ehci_grlib_driver
  1144. #endif
  1145. #ifdef CONFIG_CPU_XLR
  1146. #include "ehci-xls.c"
  1147. #define PLATFORM_DRIVER ehci_xls_driver
  1148. #endif
  1149. #ifdef CONFIG_USB_EHCI_MV
  1150. #include "ehci-mv.c"
  1151. #define PLATFORM_DRIVER ehci_mv_driver
  1152. #endif
  1153. #ifdef CONFIG_MACH_LOONGSON1
  1154. #include "ehci-ls1x.c"
  1155. #define PLATFORM_DRIVER ehci_ls1x_driver
  1156. #endif
  1157. #ifdef CONFIG_USB_EHCI_HCD_PLATFORM
  1158. #include "ehci-platform.c"
  1159. #define PLATFORM_DRIVER ehci_platform_driver
  1160. #endif
  1161. #if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
  1162. !defined(PS3_SYSTEM_BUS_DRIVER) && !defined(OF_PLATFORM_DRIVER) && \
  1163. !defined(XILINX_OF_PLATFORM_DRIVER)
  1164. #error "missing bus glue for ehci-hcd"
  1165. #endif
  1166. static int __init ehci_hcd_init(void)
  1167. {
  1168. int retval = 0;
  1169. if (usb_disabled())
  1170. return -ENODEV;
  1171. printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
  1172. set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1173. if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
  1174. test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
  1175. printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
  1176. " before uhci_hcd and ohci_hcd, not after\n");
  1177. pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
  1178. hcd_name,
  1179. sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
  1180. sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
  1181. #ifdef DEBUG
  1182. ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
  1183. if (!ehci_debug_root) {
  1184. retval = -ENOENT;
  1185. goto err_debug;
  1186. }
  1187. #endif
  1188. #ifdef PLATFORM_DRIVER
  1189. retval = platform_driver_register(&PLATFORM_DRIVER);
  1190. if (retval < 0)
  1191. goto clean0;
  1192. #endif
  1193. #ifdef PCI_DRIVER
  1194. retval = pci_register_driver(&PCI_DRIVER);
  1195. if (retval < 0)
  1196. goto clean1;
  1197. #endif
  1198. #ifdef PS3_SYSTEM_BUS_DRIVER
  1199. retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
  1200. if (retval < 0)
  1201. goto clean2;
  1202. #endif
  1203. #ifdef OF_PLATFORM_DRIVER
  1204. retval = platform_driver_register(&OF_PLATFORM_DRIVER);
  1205. if (retval < 0)
  1206. goto clean3;
  1207. #endif
  1208. #ifdef XILINX_OF_PLATFORM_DRIVER
  1209. retval = platform_driver_register(&XILINX_OF_PLATFORM_DRIVER);
  1210. if (retval < 0)
  1211. goto clean4;
  1212. #endif
  1213. return retval;
  1214. #ifdef XILINX_OF_PLATFORM_DRIVER
  1215. /* platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER); */
  1216. clean4:
  1217. #endif
  1218. #ifdef OF_PLATFORM_DRIVER
  1219. platform_driver_unregister(&OF_PLATFORM_DRIVER);
  1220. clean3:
  1221. #endif
  1222. #ifdef PS3_SYSTEM_BUS_DRIVER
  1223. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1224. clean2:
  1225. #endif
  1226. #ifdef PCI_DRIVER
  1227. pci_unregister_driver(&PCI_DRIVER);
  1228. clean1:
  1229. #endif
  1230. #ifdef PLATFORM_DRIVER
  1231. platform_driver_unregister(&PLATFORM_DRIVER);
  1232. clean0:
  1233. #endif
  1234. #ifdef DEBUG
  1235. debugfs_remove(ehci_debug_root);
  1236. ehci_debug_root = NULL;
  1237. err_debug:
  1238. #endif
  1239. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1240. return retval;
  1241. }
  1242. module_init(ehci_hcd_init);
  1243. static void __exit ehci_hcd_cleanup(void)
  1244. {
  1245. #ifdef XILINX_OF_PLATFORM_DRIVER
  1246. platform_driver_unregister(&XILINX_OF_PLATFORM_DRIVER);
  1247. #endif
  1248. #ifdef OF_PLATFORM_DRIVER
  1249. platform_driver_unregister(&OF_PLATFORM_DRIVER);
  1250. #endif
  1251. #ifdef PLATFORM_DRIVER
  1252. platform_driver_unregister(&PLATFORM_DRIVER);
  1253. #endif
  1254. #ifdef PCI_DRIVER
  1255. pci_unregister_driver(&PCI_DRIVER);
  1256. #endif
  1257. #ifdef PS3_SYSTEM_BUS_DRIVER
  1258. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1259. #endif
  1260. #ifdef DEBUG
  1261. debugfs_remove(ehci_debug_root);
  1262. #endif
  1263. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1264. }
  1265. module_exit(ehci_hcd_cleanup);