ehci-fsl.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701
  1. /*
  2. * Copyright 2005-2009 MontaVista Software, Inc.
  3. * Copyright 2008 Freescale Semiconductor, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  13. * for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software Foundation,
  17. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. *
  19. * Ported to 834x by Randy Vinson <rvinson@mvista.com> using code provided
  20. * by Hunter Wu.
  21. * Power Management support by Dave Liu <daveliu@freescale.com>,
  22. * Jerry Huang <Chang-Ming.Huang@freescale.com> and
  23. * Anton Vorontsov <avorontsov@ru.mvista.com>.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/types.h>
  27. #include <linux/delay.h>
  28. #include <linux/pm.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/fsl_devices.h>
  31. #include "ehci-fsl.h"
  32. /* configure so an HC device and id are always provided */
  33. /* always called with process context; sleeping is OK */
  34. /**
  35. * usb_hcd_fsl_probe - initialize FSL-based HCDs
  36. * @drvier: Driver to be used for this HCD
  37. * @pdev: USB Host Controller being probed
  38. * Context: !in_interrupt()
  39. *
  40. * Allocates basic resources for this USB host controller.
  41. *
  42. */
  43. static int usb_hcd_fsl_probe(const struct hc_driver *driver,
  44. struct platform_device *pdev)
  45. {
  46. struct fsl_usb2_platform_data *pdata;
  47. struct usb_hcd *hcd;
  48. struct resource *res;
  49. int irq;
  50. int retval;
  51. pr_debug("initializing FSL-SOC USB Controller\n");
  52. /* Need platform data for setup */
  53. pdata = (struct fsl_usb2_platform_data *)pdev->dev.platform_data;
  54. if (!pdata) {
  55. dev_err(&pdev->dev,
  56. "No platform data for %s.\n", dev_name(&pdev->dev));
  57. return -ENODEV;
  58. }
  59. /*
  60. * This is a host mode driver, verify that we're supposed to be
  61. * in host mode.
  62. */
  63. if (!((pdata->operating_mode == FSL_USB2_DR_HOST) ||
  64. (pdata->operating_mode == FSL_USB2_MPH_HOST) ||
  65. (pdata->operating_mode == FSL_USB2_DR_OTG))) {
  66. dev_err(&pdev->dev,
  67. "Non Host Mode configured for %s. Wrong driver linked.\n",
  68. dev_name(&pdev->dev));
  69. return -ENODEV;
  70. }
  71. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  72. if (!res) {
  73. dev_err(&pdev->dev,
  74. "Found HC with no IRQ. Check %s setup!\n",
  75. dev_name(&pdev->dev));
  76. return -ENODEV;
  77. }
  78. irq = res->start;
  79. hcd = usb_create_hcd(driver, &pdev->dev, dev_name(&pdev->dev));
  80. if (!hcd) {
  81. retval = -ENOMEM;
  82. goto err1;
  83. }
  84. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  85. if (!res) {
  86. dev_err(&pdev->dev,
  87. "Found HC with no register addr. Check %s setup!\n",
  88. dev_name(&pdev->dev));
  89. retval = -ENODEV;
  90. goto err2;
  91. }
  92. hcd->rsrc_start = res->start;
  93. hcd->rsrc_len = resource_size(res);
  94. if (!request_mem_region(hcd->rsrc_start, hcd->rsrc_len,
  95. driver->description)) {
  96. dev_dbg(&pdev->dev, "controller already in use\n");
  97. retval = -EBUSY;
  98. goto err2;
  99. }
  100. hcd->regs = ioremap(hcd->rsrc_start, hcd->rsrc_len);
  101. if (hcd->regs == NULL) {
  102. dev_dbg(&pdev->dev, "error mapping memory\n");
  103. retval = -EFAULT;
  104. goto err3;
  105. }
  106. pdata->regs = hcd->regs;
  107. if (pdata->power_budget)
  108. hcd->power_budget = pdata->power_budget;
  109. /*
  110. * do platform specific init: check the clock, grab/config pins, etc.
  111. */
  112. if (pdata->init && pdata->init(pdev)) {
  113. retval = -ENODEV;
  114. goto err4;
  115. }
  116. /* Enable USB controller, 83xx or 8536 */
  117. if (pdata->have_sysif_regs)
  118. setbits32(hcd->regs + FSL_SOC_USB_CTRL, 0x4);
  119. /* Don't need to set host mode here. It will be done by tdi_reset() */
  120. retval = usb_add_hcd(hcd, irq, IRQF_SHARED);
  121. if (retval != 0)
  122. goto err4;
  123. #ifdef CONFIG_USB_OTG
  124. if (pdata->operating_mode == FSL_USB2_DR_OTG) {
  125. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  126. ehci->transceiver = usb_get_transceiver();
  127. dev_dbg(&pdev->dev, "hcd=0x%p ehci=0x%p, transceiver=0x%p\n",
  128. hcd, ehci, ehci->transceiver);
  129. if (ehci->transceiver) {
  130. retval = otg_set_host(ehci->transceiver->otg,
  131. &ehci_to_hcd(ehci)->self);
  132. if (retval) {
  133. if (ehci->transceiver)
  134. put_device(ehci->transceiver->dev);
  135. goto err4;
  136. }
  137. } else {
  138. dev_err(&pdev->dev, "can't find transceiver\n");
  139. retval = -ENODEV;
  140. goto err4;
  141. }
  142. }
  143. #endif
  144. return retval;
  145. err4:
  146. iounmap(hcd->regs);
  147. err3:
  148. release_mem_region(hcd->rsrc_start, hcd->rsrc_len);
  149. err2:
  150. usb_put_hcd(hcd);
  151. err1:
  152. dev_err(&pdev->dev, "init %s fail, %d\n", dev_name(&pdev->dev), retval);
  153. if (pdata->exit)
  154. pdata->exit(pdev);
  155. return retval;
  156. }
  157. /* may be called without controller electrically present */
  158. /* may be called with controller, bus, and devices active */
  159. /**
  160. * usb_hcd_fsl_remove - shutdown processing for FSL-based HCDs
  161. * @dev: USB Host Controller being removed
  162. * Context: !in_interrupt()
  163. *
  164. * Reverses the effect of usb_hcd_fsl_probe().
  165. *
  166. */
  167. static void usb_hcd_fsl_remove(struct usb_hcd *hcd,
  168. struct platform_device *pdev)
  169. {
  170. struct fsl_usb2_platform_data *pdata = pdev->dev.platform_data;
  171. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  172. if (ehci->transceiver) {
  173. otg_set_host(ehci->transceiver->otg, NULL);
  174. put_device(ehci->transceiver->dev);
  175. }
  176. usb_remove_hcd(hcd);
  177. /*
  178. * do platform specific un-initialization:
  179. * release iomux pins, disable clock, etc.
  180. */
  181. if (pdata->exit)
  182. pdata->exit(pdev);
  183. iounmap(hcd->regs);
  184. release_mem_region(hcd->rsrc_start, hcd->rsrc_len);
  185. usb_put_hcd(hcd);
  186. }
  187. static void ehci_fsl_setup_phy(struct ehci_hcd *ehci,
  188. enum fsl_usb2_phy_modes phy_mode,
  189. unsigned int port_offset)
  190. {
  191. u32 portsc;
  192. struct usb_hcd *hcd = ehci_to_hcd(ehci);
  193. void __iomem *non_ehci = hcd->regs;
  194. portsc = ehci_readl(ehci, &ehci->regs->port_status[port_offset]);
  195. portsc &= ~(PORT_PTS_MSK | PORT_PTS_PTW);
  196. switch (phy_mode) {
  197. case FSL_USB2_PHY_ULPI:
  198. portsc |= PORT_PTS_ULPI;
  199. break;
  200. case FSL_USB2_PHY_SERIAL:
  201. portsc |= PORT_PTS_SERIAL;
  202. break;
  203. case FSL_USB2_PHY_UTMI_WIDE:
  204. portsc |= PORT_PTS_PTW;
  205. /* fall through */
  206. case FSL_USB2_PHY_UTMI:
  207. /* enable UTMI PHY */
  208. setbits32(non_ehci + FSL_SOC_USB_CTRL, CTRL_UTMI_PHY_EN);
  209. portsc |= PORT_PTS_UTMI;
  210. break;
  211. case FSL_USB2_PHY_NONE:
  212. break;
  213. }
  214. ehci_writel(ehci, portsc, &ehci->regs->port_status[port_offset]);
  215. }
  216. static void ehci_fsl_usb_setup(struct ehci_hcd *ehci)
  217. {
  218. struct usb_hcd *hcd = ehci_to_hcd(ehci);
  219. struct fsl_usb2_platform_data *pdata;
  220. void __iomem *non_ehci = hcd->regs;
  221. u32 temp;
  222. pdata = hcd->self.controller->platform_data;
  223. /* Enable PHY interface in the control reg. */
  224. if (pdata->have_sysif_regs) {
  225. temp = in_be32(non_ehci + FSL_SOC_USB_CTRL);
  226. out_be32(non_ehci + FSL_SOC_USB_CTRL, temp | 0x00000004);
  227. /*
  228. * Turn on cache snooping hardware, since some PowerPC platforms
  229. * wholly rely on hardware to deal with cache coherent
  230. */
  231. /* Setup Snooping for all the 4GB space */
  232. /* SNOOP1 starts from 0x0, size 2G */
  233. out_be32(non_ehci + FSL_SOC_USB_SNOOP1, 0x0 | SNOOP_SIZE_2GB);
  234. /* SNOOP2 starts from 0x80000000, size 2G */
  235. out_be32(non_ehci + FSL_SOC_USB_SNOOP2, 0x80000000 | SNOOP_SIZE_2GB);
  236. }
  237. if ((pdata->operating_mode == FSL_USB2_DR_HOST) ||
  238. (pdata->operating_mode == FSL_USB2_DR_OTG))
  239. ehci_fsl_setup_phy(ehci, pdata->phy_mode, 0);
  240. if (pdata->operating_mode == FSL_USB2_MPH_HOST) {
  241. unsigned int chip, rev, svr;
  242. svr = mfspr(SPRN_SVR);
  243. chip = svr >> 16;
  244. rev = (svr >> 4) & 0xf;
  245. /* Deal with USB Erratum #14 on MPC834x Rev 1.0 & 1.1 chips */
  246. if ((rev == 1) && (chip >= 0x8050) && (chip <= 0x8055))
  247. ehci->has_fsl_port_bug = 1;
  248. if (pdata->port_enables & FSL_USB2_PORT0_ENABLED)
  249. ehci_fsl_setup_phy(ehci, pdata->phy_mode, 0);
  250. if (pdata->port_enables & FSL_USB2_PORT1_ENABLED)
  251. ehci_fsl_setup_phy(ehci, pdata->phy_mode, 1);
  252. }
  253. if (pdata->have_sysif_regs) {
  254. #ifdef CONFIG_PPC_85xx
  255. out_be32(non_ehci + FSL_SOC_USB_PRICTRL, 0x00000008);
  256. out_be32(non_ehci + FSL_SOC_USB_AGECNTTHRSH, 0x00000080);
  257. #else
  258. out_be32(non_ehci + FSL_SOC_USB_PRICTRL, 0x0000000c);
  259. out_be32(non_ehci + FSL_SOC_USB_AGECNTTHRSH, 0x00000040);
  260. #endif
  261. out_be32(non_ehci + FSL_SOC_USB_SICTRL, 0x00000001);
  262. }
  263. }
  264. /* called after powerup, by probe or system-pm "wakeup" */
  265. static int ehci_fsl_reinit(struct ehci_hcd *ehci)
  266. {
  267. ehci_fsl_usb_setup(ehci);
  268. ehci_port_power(ehci, 0);
  269. return 0;
  270. }
  271. /* called during probe() after chip reset completes */
  272. static int ehci_fsl_setup(struct usb_hcd *hcd)
  273. {
  274. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  275. int retval;
  276. struct fsl_usb2_platform_data *pdata;
  277. struct device *dev;
  278. dev = hcd->self.controller;
  279. pdata = hcd->self.controller->platform_data;
  280. ehci->big_endian_desc = pdata->big_endian_desc;
  281. ehci->big_endian_mmio = pdata->big_endian_mmio;
  282. /* EHCI registers start at offset 0x100 */
  283. ehci->caps = hcd->regs + 0x100;
  284. ehci->regs = hcd->regs + 0x100 +
  285. HC_LENGTH(ehci, ehci_readl(ehci, &ehci->caps->hc_capbase));
  286. dbg_hcs_params(ehci, "reset");
  287. dbg_hcc_params(ehci, "reset");
  288. /* cache this readonly data; minimize chip reads */
  289. ehci->hcs_params = ehci_readl(ehci, &ehci->caps->hcs_params);
  290. hcd->has_tt = 1;
  291. retval = ehci_halt(ehci);
  292. if (retval)
  293. return retval;
  294. /* data structure init */
  295. retval = ehci_init(hcd);
  296. if (retval)
  297. return retval;
  298. ehci->sbrn = 0x20;
  299. ehci_reset(ehci);
  300. if (of_device_is_compatible(dev->parent->of_node,
  301. "fsl,mpc5121-usb2-dr")) {
  302. /*
  303. * set SBUSCFG:AHBBRST so that control msgs don't
  304. * fail when doing heavy PATA writes.
  305. */
  306. ehci_writel(ehci, SBUSCFG_INCR8,
  307. hcd->regs + FSL_SOC_USB_SBUSCFG);
  308. }
  309. retval = ehci_fsl_reinit(ehci);
  310. return retval;
  311. }
  312. struct ehci_fsl {
  313. struct ehci_hcd ehci;
  314. #ifdef CONFIG_PM
  315. /* Saved USB PHY settings, need to restore after deep sleep. */
  316. u32 usb_ctrl;
  317. #endif
  318. };
  319. #ifdef CONFIG_PM
  320. #ifdef CONFIG_PPC_MPC512x
  321. static int ehci_fsl_mpc512x_drv_suspend(struct device *dev)
  322. {
  323. struct usb_hcd *hcd = dev_get_drvdata(dev);
  324. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  325. struct fsl_usb2_platform_data *pdata = dev->platform_data;
  326. u32 tmp;
  327. #ifdef DEBUG
  328. u32 mode = ehci_readl(ehci, hcd->regs + FSL_SOC_USB_USBMODE);
  329. mode &= USBMODE_CM_MASK;
  330. tmp = ehci_readl(ehci, hcd->regs + 0x140); /* usbcmd */
  331. dev_dbg(dev, "suspend=%d already_suspended=%d "
  332. "mode=%d usbcmd %08x\n", pdata->suspended,
  333. pdata->already_suspended, mode, tmp);
  334. #endif
  335. /*
  336. * If the controller is already suspended, then this must be a
  337. * PM suspend. Remember this fact, so that we will leave the
  338. * controller suspended at PM resume time.
  339. */
  340. if (pdata->suspended) {
  341. dev_dbg(dev, "already suspended, leaving early\n");
  342. pdata->already_suspended = 1;
  343. return 0;
  344. }
  345. dev_dbg(dev, "suspending...\n");
  346. ehci->rh_state = EHCI_RH_SUSPENDED;
  347. dev->power.power_state = PMSG_SUSPEND;
  348. /* ignore non-host interrupts */
  349. clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  350. /* stop the controller */
  351. tmp = ehci_readl(ehci, &ehci->regs->command);
  352. tmp &= ~CMD_RUN;
  353. ehci_writel(ehci, tmp, &ehci->regs->command);
  354. /* save EHCI registers */
  355. pdata->pm_command = ehci_readl(ehci, &ehci->regs->command);
  356. pdata->pm_command &= ~CMD_RUN;
  357. pdata->pm_status = ehci_readl(ehci, &ehci->regs->status);
  358. pdata->pm_intr_enable = ehci_readl(ehci, &ehci->regs->intr_enable);
  359. pdata->pm_frame_index = ehci_readl(ehci, &ehci->regs->frame_index);
  360. pdata->pm_segment = ehci_readl(ehci, &ehci->regs->segment);
  361. pdata->pm_frame_list = ehci_readl(ehci, &ehci->regs->frame_list);
  362. pdata->pm_async_next = ehci_readl(ehci, &ehci->regs->async_next);
  363. pdata->pm_configured_flag =
  364. ehci_readl(ehci, &ehci->regs->configured_flag);
  365. pdata->pm_portsc = ehci_readl(ehci, &ehci->regs->port_status[0]);
  366. pdata->pm_usbgenctrl = ehci_readl(ehci,
  367. hcd->regs + FSL_SOC_USB_USBGENCTRL);
  368. /* clear the W1C bits */
  369. pdata->pm_portsc &= cpu_to_hc32(ehci, ~PORT_RWC_BITS);
  370. pdata->suspended = 1;
  371. /* clear PP to cut power to the port */
  372. tmp = ehci_readl(ehci, &ehci->regs->port_status[0]);
  373. tmp &= ~PORT_POWER;
  374. ehci_writel(ehci, tmp, &ehci->regs->port_status[0]);
  375. return 0;
  376. }
  377. static int ehci_fsl_mpc512x_drv_resume(struct device *dev)
  378. {
  379. struct usb_hcd *hcd = dev_get_drvdata(dev);
  380. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  381. struct fsl_usb2_platform_data *pdata = dev->platform_data;
  382. u32 tmp;
  383. dev_dbg(dev, "suspend=%d already_suspended=%d\n",
  384. pdata->suspended, pdata->already_suspended);
  385. /*
  386. * If the controller was already suspended at suspend time,
  387. * then don't resume it now.
  388. */
  389. if (pdata->already_suspended) {
  390. dev_dbg(dev, "already suspended, leaving early\n");
  391. pdata->already_suspended = 0;
  392. return 0;
  393. }
  394. if (!pdata->suspended) {
  395. dev_dbg(dev, "not suspended, leaving early\n");
  396. return 0;
  397. }
  398. pdata->suspended = 0;
  399. dev_dbg(dev, "resuming...\n");
  400. /* set host mode */
  401. tmp = USBMODE_CM_HOST | (pdata->es ? USBMODE_ES : 0);
  402. ehci_writel(ehci, tmp, hcd->regs + FSL_SOC_USB_USBMODE);
  403. ehci_writel(ehci, pdata->pm_usbgenctrl,
  404. hcd->regs + FSL_SOC_USB_USBGENCTRL);
  405. ehci_writel(ehci, ISIPHYCTRL_PXE | ISIPHYCTRL_PHYE,
  406. hcd->regs + FSL_SOC_USB_ISIPHYCTRL);
  407. ehci_writel(ehci, SBUSCFG_INCR8, hcd->regs + FSL_SOC_USB_SBUSCFG);
  408. /* restore EHCI registers */
  409. ehci_writel(ehci, pdata->pm_command, &ehci->regs->command);
  410. ehci_writel(ehci, pdata->pm_intr_enable, &ehci->regs->intr_enable);
  411. ehci_writel(ehci, pdata->pm_frame_index, &ehci->regs->frame_index);
  412. ehci_writel(ehci, pdata->pm_segment, &ehci->regs->segment);
  413. ehci_writel(ehci, pdata->pm_frame_list, &ehci->regs->frame_list);
  414. ehci_writel(ehci, pdata->pm_async_next, &ehci->regs->async_next);
  415. ehci_writel(ehci, pdata->pm_configured_flag,
  416. &ehci->regs->configured_flag);
  417. ehci_writel(ehci, pdata->pm_portsc, &ehci->regs->port_status[0]);
  418. set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
  419. ehci->rh_state = EHCI_RH_RUNNING;
  420. dev->power.power_state = PMSG_ON;
  421. tmp = ehci_readl(ehci, &ehci->regs->command);
  422. tmp |= CMD_RUN;
  423. ehci_writel(ehci, tmp, &ehci->regs->command);
  424. usb_hcd_resume_root_hub(hcd);
  425. return 0;
  426. }
  427. #else
  428. static inline int ehci_fsl_mpc512x_drv_suspend(struct device *dev)
  429. {
  430. return 0;
  431. }
  432. static inline int ehci_fsl_mpc512x_drv_resume(struct device *dev)
  433. {
  434. return 0;
  435. }
  436. #endif /* CONFIG_PPC_MPC512x */
  437. static struct ehci_fsl *hcd_to_ehci_fsl(struct usb_hcd *hcd)
  438. {
  439. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  440. return container_of(ehci, struct ehci_fsl, ehci);
  441. }
  442. static int ehci_fsl_drv_suspend(struct device *dev)
  443. {
  444. struct usb_hcd *hcd = dev_get_drvdata(dev);
  445. struct ehci_fsl *ehci_fsl = hcd_to_ehci_fsl(hcd);
  446. void __iomem *non_ehci = hcd->regs;
  447. if (of_device_is_compatible(dev->parent->of_node,
  448. "fsl,mpc5121-usb2-dr")) {
  449. return ehci_fsl_mpc512x_drv_suspend(dev);
  450. }
  451. ehci_prepare_ports_for_controller_suspend(hcd_to_ehci(hcd),
  452. device_may_wakeup(dev));
  453. if (!fsl_deep_sleep())
  454. return 0;
  455. ehci_fsl->usb_ctrl = in_be32(non_ehci + FSL_SOC_USB_CTRL);
  456. return 0;
  457. }
  458. static int ehci_fsl_drv_resume(struct device *dev)
  459. {
  460. struct usb_hcd *hcd = dev_get_drvdata(dev);
  461. struct ehci_fsl *ehci_fsl = hcd_to_ehci_fsl(hcd);
  462. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  463. void __iomem *non_ehci = hcd->regs;
  464. if (of_device_is_compatible(dev->parent->of_node,
  465. "fsl,mpc5121-usb2-dr")) {
  466. return ehci_fsl_mpc512x_drv_resume(dev);
  467. }
  468. ehci_prepare_ports_for_controller_resume(ehci);
  469. if (!fsl_deep_sleep())
  470. return 0;
  471. usb_root_hub_lost_power(hcd->self.root_hub);
  472. /* Restore USB PHY settings and enable the controller. */
  473. out_be32(non_ehci + FSL_SOC_USB_CTRL, ehci_fsl->usb_ctrl);
  474. ehci_reset(ehci);
  475. ehci_fsl_reinit(ehci);
  476. return 0;
  477. }
  478. static int ehci_fsl_drv_restore(struct device *dev)
  479. {
  480. struct usb_hcd *hcd = dev_get_drvdata(dev);
  481. usb_root_hub_lost_power(hcd->self.root_hub);
  482. return 0;
  483. }
  484. static struct dev_pm_ops ehci_fsl_pm_ops = {
  485. .suspend = ehci_fsl_drv_suspend,
  486. .resume = ehci_fsl_drv_resume,
  487. .restore = ehci_fsl_drv_restore,
  488. };
  489. #define EHCI_FSL_PM_OPS (&ehci_fsl_pm_ops)
  490. #else
  491. #define EHCI_FSL_PM_OPS NULL
  492. #endif /* CONFIG_PM */
  493. #ifdef CONFIG_USB_OTG
  494. static int ehci_start_port_reset(struct usb_hcd *hcd, unsigned port)
  495. {
  496. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  497. u32 status;
  498. if (!port)
  499. return -EINVAL;
  500. port--;
  501. /* start port reset before HNP protocol time out */
  502. status = readl(&ehci->regs->port_status[port]);
  503. if (!(status & PORT_CONNECT))
  504. return -ENODEV;
  505. /* khubd will finish the reset later */
  506. if (ehci_is_TDI(ehci)) {
  507. writel(PORT_RESET |
  508. (status & ~(PORT_CSC | PORT_PEC | PORT_OCC)),
  509. &ehci->regs->port_status[port]);
  510. } else {
  511. writel(PORT_RESET, &ehci->regs->port_status[port]);
  512. }
  513. return 0;
  514. }
  515. #else
  516. #define ehci_start_port_reset NULL
  517. #endif /* CONFIG_USB_OTG */
  518. static const struct hc_driver ehci_fsl_hc_driver = {
  519. .description = hcd_name,
  520. .product_desc = "Freescale On-Chip EHCI Host Controller",
  521. .hcd_priv_size = sizeof(struct ehci_fsl),
  522. /*
  523. * generic hardware linkage
  524. */
  525. .irq = ehci_irq,
  526. .flags = HCD_USB2 | HCD_MEMORY,
  527. /*
  528. * basic lifecycle operations
  529. */
  530. .reset = ehci_fsl_setup,
  531. .start = ehci_run,
  532. .stop = ehci_stop,
  533. .shutdown = ehci_shutdown,
  534. /*
  535. * managing i/o requests and associated device resources
  536. */
  537. .urb_enqueue = ehci_urb_enqueue,
  538. .urb_dequeue = ehci_urb_dequeue,
  539. .endpoint_disable = ehci_endpoint_disable,
  540. .endpoint_reset = ehci_endpoint_reset,
  541. /*
  542. * scheduling support
  543. */
  544. .get_frame_number = ehci_get_frame,
  545. /*
  546. * root hub support
  547. */
  548. .hub_status_data = ehci_hub_status_data,
  549. .hub_control = ehci_hub_control,
  550. .bus_suspend = ehci_bus_suspend,
  551. .bus_resume = ehci_bus_resume,
  552. .start_port_reset = ehci_start_port_reset,
  553. .relinquish_port = ehci_relinquish_port,
  554. .port_handed_over = ehci_port_handed_over,
  555. .clear_tt_buffer_complete = ehci_clear_tt_buffer_complete,
  556. };
  557. static int ehci_fsl_drv_probe(struct platform_device *pdev)
  558. {
  559. if (usb_disabled())
  560. return -ENODEV;
  561. /* FIXME we only want one one probe() not two */
  562. return usb_hcd_fsl_probe(&ehci_fsl_hc_driver, pdev);
  563. }
  564. static int ehci_fsl_drv_remove(struct platform_device *pdev)
  565. {
  566. struct usb_hcd *hcd = platform_get_drvdata(pdev);
  567. /* FIXME we only want one one remove() not two */
  568. usb_hcd_fsl_remove(hcd, pdev);
  569. return 0;
  570. }
  571. MODULE_ALIAS("platform:fsl-ehci");
  572. static struct platform_driver ehci_fsl_driver = {
  573. .probe = ehci_fsl_drv_probe,
  574. .remove = ehci_fsl_drv_remove,
  575. .shutdown = usb_hcd_platform_shutdown,
  576. .driver = {
  577. .name = "fsl-ehci",
  578. .pm = EHCI_FSL_PM_OPS,
  579. },
  580. };