s3c-hsudc.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413
  1. /* linux/drivers/usb/gadget/s3c-hsudc.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S3C24XX USB 2.0 High-speed USB controller gadget driver
  7. *
  8. * The S3C24XX USB 2.0 high-speed USB controller supports upto 9 endpoints.
  9. * Each endpoint can be configured as either in or out endpoint. Endpoints
  10. * can be configured for Bulk or Interrupt transfer mode.
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/module.h>
  18. #include <linux/spinlock.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/dma-mapping.h>
  22. #include <linux/delay.h>
  23. #include <linux/io.h>
  24. #include <linux/slab.h>
  25. #include <linux/clk.h>
  26. #include <linux/usb/ch9.h>
  27. #include <linux/usb/gadget.h>
  28. #include <linux/usb/otg.h>
  29. #include <linux/prefetch.h>
  30. #include <linux/platform_data/s3c-hsudc.h>
  31. #include <linux/regulator/consumer.h>
  32. #include <linux/pm_runtime.h>
  33. #include <mach/regs-s3c2443-clock.h>
  34. #define S3C_HSUDC_REG(x) (x)
  35. /* Non-Indexed Registers */
  36. #define S3C_IR S3C_HSUDC_REG(0x00) /* Index Register */
  37. #define S3C_EIR S3C_HSUDC_REG(0x04) /* EP Intr Status */
  38. #define S3C_EIR_EP0 (1<<0)
  39. #define S3C_EIER S3C_HSUDC_REG(0x08) /* EP Intr Enable */
  40. #define S3C_FAR S3C_HSUDC_REG(0x0c) /* Gadget Address */
  41. #define S3C_FNR S3C_HSUDC_REG(0x10) /* Frame Number */
  42. #define S3C_EDR S3C_HSUDC_REG(0x14) /* EP Direction */
  43. #define S3C_TR S3C_HSUDC_REG(0x18) /* Test Register */
  44. #define S3C_SSR S3C_HSUDC_REG(0x1c) /* System Status */
  45. #define S3C_SSR_DTZIEN_EN (0xff8f)
  46. #define S3C_SSR_ERR (0xff80)
  47. #define S3C_SSR_VBUSON (1 << 8)
  48. #define S3C_SSR_HSP (1 << 4)
  49. #define S3C_SSR_SDE (1 << 3)
  50. #define S3C_SSR_RESUME (1 << 2)
  51. #define S3C_SSR_SUSPEND (1 << 1)
  52. #define S3C_SSR_RESET (1 << 0)
  53. #define S3C_SCR S3C_HSUDC_REG(0x20) /* System Control */
  54. #define S3C_SCR_DTZIEN_EN (1 << 14)
  55. #define S3C_SCR_RRD_EN (1 << 5)
  56. #define S3C_SCR_SUS_EN (1 << 1)
  57. #define S3C_SCR_RST_EN (1 << 0)
  58. #define S3C_EP0SR S3C_HSUDC_REG(0x24) /* EP0 Status */
  59. #define S3C_EP0SR_EP0_LWO (1 << 6)
  60. #define S3C_EP0SR_STALL (1 << 4)
  61. #define S3C_EP0SR_TX_SUCCESS (1 << 1)
  62. #define S3C_EP0SR_RX_SUCCESS (1 << 0)
  63. #define S3C_EP0CR S3C_HSUDC_REG(0x28) /* EP0 Control */
  64. #define S3C_BR(_x) S3C_HSUDC_REG(0x60 + (_x * 4))
  65. /* Indexed Registers */
  66. #define S3C_ESR S3C_HSUDC_REG(0x2c) /* EPn Status */
  67. #define S3C_ESR_FLUSH (1 << 6)
  68. #define S3C_ESR_STALL (1 << 5)
  69. #define S3C_ESR_LWO (1 << 4)
  70. #define S3C_ESR_PSIF_ONE (1 << 2)
  71. #define S3C_ESR_PSIF_TWO (2 << 2)
  72. #define S3C_ESR_TX_SUCCESS (1 << 1)
  73. #define S3C_ESR_RX_SUCCESS (1 << 0)
  74. #define S3C_ECR S3C_HSUDC_REG(0x30) /* EPn Control */
  75. #define S3C_ECR_DUEN (1 << 7)
  76. #define S3C_ECR_FLUSH (1 << 6)
  77. #define S3C_ECR_STALL (1 << 1)
  78. #define S3C_ECR_IEMS (1 << 0)
  79. #define S3C_BRCR S3C_HSUDC_REG(0x34) /* Read Count */
  80. #define S3C_BWCR S3C_HSUDC_REG(0x38) /* Write Count */
  81. #define S3C_MPR S3C_HSUDC_REG(0x3c) /* Max Pkt Size */
  82. #define WAIT_FOR_SETUP (0)
  83. #define DATA_STATE_XMIT (1)
  84. #define DATA_STATE_RECV (2)
  85. static const char * const s3c_hsudc_supply_names[] = {
  86. "vdda", /* analog phy supply, 3.3V */
  87. "vddi", /* digital phy supply, 1.2V */
  88. "vddosc", /* oscillator supply, 1.8V - 3.3V */
  89. };
  90. /**
  91. * struct s3c_hsudc_ep - Endpoint representation used by driver.
  92. * @ep: USB gadget layer representation of device endpoint.
  93. * @name: Endpoint name (as required by ep autoconfiguration).
  94. * @dev: Reference to the device controller to which this EP belongs.
  95. * @desc: Endpoint descriptor obtained from the gadget driver.
  96. * @queue: Transfer request queue for the endpoint.
  97. * @stopped: Maintains state of endpoint, set if EP is halted.
  98. * @bEndpointAddress: EP address (including direction bit).
  99. * @fifo: Base address of EP FIFO.
  100. */
  101. struct s3c_hsudc_ep {
  102. struct usb_ep ep;
  103. char name[20];
  104. struct s3c_hsudc *dev;
  105. const struct usb_endpoint_descriptor *desc;
  106. struct list_head queue;
  107. u8 stopped;
  108. u8 wedge;
  109. u8 bEndpointAddress;
  110. void __iomem *fifo;
  111. };
  112. /**
  113. * struct s3c_hsudc_req - Driver encapsulation of USB gadget transfer request.
  114. * @req: Reference to USB gadget transfer request.
  115. * @queue: Used for inserting this request to the endpoint request queue.
  116. */
  117. struct s3c_hsudc_req {
  118. struct usb_request req;
  119. struct list_head queue;
  120. };
  121. /**
  122. * struct s3c_hsudc - Driver's abstraction of the device controller.
  123. * @gadget: Instance of usb_gadget which is referenced by gadget driver.
  124. * @driver: Reference to currenty active gadget driver.
  125. * @dev: The device reference used by probe function.
  126. * @lock: Lock to synchronize the usage of Endpoints (EP's are indexed).
  127. * @regs: Remapped base address of controller's register space.
  128. * @mem_rsrc: Device memory resource used for remapping device register space.
  129. * irq: IRQ number used by the controller.
  130. * uclk: Reference to the controller clock.
  131. * ep0state: Current state of EP0.
  132. * ep: List of endpoints supported by the controller.
  133. */
  134. struct s3c_hsudc {
  135. struct usb_gadget gadget;
  136. struct usb_gadget_driver *driver;
  137. struct device *dev;
  138. struct s3c24xx_hsudc_platdata *pd;
  139. struct usb_phy *transceiver;
  140. struct regulator_bulk_data supplies[ARRAY_SIZE(s3c_hsudc_supply_names)];
  141. spinlock_t lock;
  142. void __iomem *regs;
  143. struct resource *mem_rsrc;
  144. int irq;
  145. struct clk *uclk;
  146. int ep0state;
  147. struct s3c_hsudc_ep ep[];
  148. };
  149. #define ep_maxpacket(_ep) ((_ep)->ep.maxpacket)
  150. #define ep_is_in(_ep) ((_ep)->bEndpointAddress & USB_DIR_IN)
  151. #define ep_index(_ep) ((_ep)->bEndpointAddress & \
  152. USB_ENDPOINT_NUMBER_MASK)
  153. static const char driver_name[] = "s3c-udc";
  154. static const char ep0name[] = "ep0-control";
  155. static inline struct s3c_hsudc_req *our_req(struct usb_request *req)
  156. {
  157. return container_of(req, struct s3c_hsudc_req, req);
  158. }
  159. static inline struct s3c_hsudc_ep *our_ep(struct usb_ep *ep)
  160. {
  161. return container_of(ep, struct s3c_hsudc_ep, ep);
  162. }
  163. static inline struct s3c_hsudc *to_hsudc(struct usb_gadget *gadget)
  164. {
  165. return container_of(gadget, struct s3c_hsudc, gadget);
  166. }
  167. static inline void set_index(struct s3c_hsudc *hsudc, int ep_addr)
  168. {
  169. ep_addr &= USB_ENDPOINT_NUMBER_MASK;
  170. writel(ep_addr, hsudc->regs + S3C_IR);
  171. }
  172. static inline void __orr32(void __iomem *ptr, u32 val)
  173. {
  174. writel(readl(ptr) | val, ptr);
  175. }
  176. static void s3c_hsudc_init_phy(void)
  177. {
  178. u32 cfg;
  179. cfg = readl(S3C2443_PWRCFG) | S3C2443_PWRCFG_USBPHY;
  180. writel(cfg, S3C2443_PWRCFG);
  181. cfg = readl(S3C2443_URSTCON);
  182. cfg |= (S3C2443_URSTCON_FUNCRST | S3C2443_URSTCON_PHYRST);
  183. writel(cfg, S3C2443_URSTCON);
  184. mdelay(1);
  185. cfg = readl(S3C2443_URSTCON);
  186. cfg &= ~(S3C2443_URSTCON_FUNCRST | S3C2443_URSTCON_PHYRST);
  187. writel(cfg, S3C2443_URSTCON);
  188. cfg = readl(S3C2443_PHYCTRL);
  189. cfg &= ~(S3C2443_PHYCTRL_CLKSEL | S3C2443_PHYCTRL_DSPORT);
  190. cfg |= (S3C2443_PHYCTRL_EXTCLK | S3C2443_PHYCTRL_PLLSEL);
  191. writel(cfg, S3C2443_PHYCTRL);
  192. cfg = readl(S3C2443_PHYPWR);
  193. cfg &= ~(S3C2443_PHYPWR_FSUSPEND | S3C2443_PHYPWR_PLL_PWRDN |
  194. S3C2443_PHYPWR_XO_ON | S3C2443_PHYPWR_PLL_REFCLK |
  195. S3C2443_PHYPWR_ANALOG_PD);
  196. cfg |= S3C2443_PHYPWR_COMMON_ON;
  197. writel(cfg, S3C2443_PHYPWR);
  198. cfg = readl(S3C2443_UCLKCON);
  199. cfg |= (S3C2443_UCLKCON_DETECT_VBUS | S3C2443_UCLKCON_FUNC_CLKEN |
  200. S3C2443_UCLKCON_TCLKEN);
  201. writel(cfg, S3C2443_UCLKCON);
  202. }
  203. static void s3c_hsudc_uninit_phy(void)
  204. {
  205. u32 cfg;
  206. cfg = readl(S3C2443_PWRCFG) & ~S3C2443_PWRCFG_USBPHY;
  207. writel(cfg, S3C2443_PWRCFG);
  208. writel(S3C2443_PHYPWR_FSUSPEND, S3C2443_PHYPWR);
  209. cfg = readl(S3C2443_UCLKCON) & ~S3C2443_UCLKCON_FUNC_CLKEN;
  210. writel(cfg, S3C2443_UCLKCON);
  211. }
  212. /**
  213. * s3c_hsudc_complete_request - Complete a transfer request.
  214. * @hsep: Endpoint to which the request belongs.
  215. * @hsreq: Transfer request to be completed.
  216. * @status: Transfer completion status for the transfer request.
  217. */
  218. static void s3c_hsudc_complete_request(struct s3c_hsudc_ep *hsep,
  219. struct s3c_hsudc_req *hsreq, int status)
  220. {
  221. unsigned int stopped = hsep->stopped;
  222. struct s3c_hsudc *hsudc = hsep->dev;
  223. list_del_init(&hsreq->queue);
  224. hsreq->req.status = status;
  225. if (!ep_index(hsep)) {
  226. hsudc->ep0state = WAIT_FOR_SETUP;
  227. hsep->bEndpointAddress &= ~USB_DIR_IN;
  228. }
  229. hsep->stopped = 1;
  230. spin_unlock(&hsudc->lock);
  231. if (hsreq->req.complete != NULL)
  232. hsreq->req.complete(&hsep->ep, &hsreq->req);
  233. spin_lock(&hsudc->lock);
  234. hsep->stopped = stopped;
  235. }
  236. /**
  237. * s3c_hsudc_nuke_ep - Terminate all requests queued for a endpoint.
  238. * @hsep: Endpoint for which queued requests have to be terminated.
  239. * @status: Transfer completion status for the transfer request.
  240. */
  241. static void s3c_hsudc_nuke_ep(struct s3c_hsudc_ep *hsep, int status)
  242. {
  243. struct s3c_hsudc_req *hsreq;
  244. while (!list_empty(&hsep->queue)) {
  245. hsreq = list_entry(hsep->queue.next,
  246. struct s3c_hsudc_req, queue);
  247. s3c_hsudc_complete_request(hsep, hsreq, status);
  248. }
  249. }
  250. /**
  251. * s3c_hsudc_stop_activity - Stop activity on all endpoints.
  252. * @hsudc: Device controller for which EP activity is to be stopped.
  253. * @driver: Reference to the gadget driver which is currently active.
  254. *
  255. * All the endpoints are stopped and any pending transfer requests if any on
  256. * the endpoint are terminated.
  257. */
  258. static void s3c_hsudc_stop_activity(struct s3c_hsudc *hsudc)
  259. {
  260. struct s3c_hsudc_ep *hsep;
  261. int epnum;
  262. hsudc->gadget.speed = USB_SPEED_UNKNOWN;
  263. for (epnum = 0; epnum < hsudc->pd->epnum; epnum++) {
  264. hsep = &hsudc->ep[epnum];
  265. hsep->stopped = 1;
  266. s3c_hsudc_nuke_ep(hsep, -ESHUTDOWN);
  267. }
  268. }
  269. /**
  270. * s3c_hsudc_read_setup_pkt - Read the received setup packet from EP0 fifo.
  271. * @hsudc: Device controller from which setup packet is to be read.
  272. * @buf: The buffer into which the setup packet is read.
  273. *
  274. * The setup packet received in the EP0 fifo is read and stored into a
  275. * given buffer address.
  276. */
  277. static void s3c_hsudc_read_setup_pkt(struct s3c_hsudc *hsudc, u16 *buf)
  278. {
  279. int count;
  280. count = readl(hsudc->regs + S3C_BRCR);
  281. while (count--)
  282. *buf++ = (u16)readl(hsudc->regs + S3C_BR(0));
  283. writel(S3C_EP0SR_RX_SUCCESS, hsudc->regs + S3C_EP0SR);
  284. }
  285. /**
  286. * s3c_hsudc_write_fifo - Write next chunk of transfer data to EP fifo.
  287. * @hsep: Endpoint to which the data is to be written.
  288. * @hsreq: Transfer request from which the next chunk of data is written.
  289. *
  290. * Write the next chunk of data from a transfer request to the endpoint FIFO.
  291. * If the transfer request completes, 1 is returned, otherwise 0 is returned.
  292. */
  293. static int s3c_hsudc_write_fifo(struct s3c_hsudc_ep *hsep,
  294. struct s3c_hsudc_req *hsreq)
  295. {
  296. u16 *buf;
  297. u32 max = ep_maxpacket(hsep);
  298. u32 count, length;
  299. bool is_last;
  300. void __iomem *fifo = hsep->fifo;
  301. buf = hsreq->req.buf + hsreq->req.actual;
  302. prefetch(buf);
  303. length = hsreq->req.length - hsreq->req.actual;
  304. length = min(length, max);
  305. hsreq->req.actual += length;
  306. writel(length, hsep->dev->regs + S3C_BWCR);
  307. for (count = 0; count < length; count += 2)
  308. writel(*buf++, fifo);
  309. if (count != max) {
  310. is_last = true;
  311. } else {
  312. if (hsreq->req.length != hsreq->req.actual || hsreq->req.zero)
  313. is_last = false;
  314. else
  315. is_last = true;
  316. }
  317. if (is_last) {
  318. s3c_hsudc_complete_request(hsep, hsreq, 0);
  319. return 1;
  320. }
  321. return 0;
  322. }
  323. /**
  324. * s3c_hsudc_read_fifo - Read the next chunk of data from EP fifo.
  325. * @hsep: Endpoint from which the data is to be read.
  326. * @hsreq: Transfer request to which the next chunk of data read is written.
  327. *
  328. * Read the next chunk of data from the endpoint FIFO and a write it to the
  329. * transfer request buffer. If the transfer request completes, 1 is returned,
  330. * otherwise 0 is returned.
  331. */
  332. static int s3c_hsudc_read_fifo(struct s3c_hsudc_ep *hsep,
  333. struct s3c_hsudc_req *hsreq)
  334. {
  335. struct s3c_hsudc *hsudc = hsep->dev;
  336. u32 csr, offset;
  337. u16 *buf, word;
  338. u32 buflen, rcnt, rlen;
  339. void __iomem *fifo = hsep->fifo;
  340. u32 is_short = 0;
  341. offset = (ep_index(hsep)) ? S3C_ESR : S3C_EP0SR;
  342. csr = readl(hsudc->regs + offset);
  343. if (!(csr & S3C_ESR_RX_SUCCESS))
  344. return -EINVAL;
  345. buf = hsreq->req.buf + hsreq->req.actual;
  346. prefetchw(buf);
  347. buflen = hsreq->req.length - hsreq->req.actual;
  348. rcnt = readl(hsudc->regs + S3C_BRCR);
  349. rlen = (csr & S3C_ESR_LWO) ? (rcnt * 2 - 1) : (rcnt * 2);
  350. hsreq->req.actual += min(rlen, buflen);
  351. is_short = (rlen < hsep->ep.maxpacket);
  352. while (rcnt-- != 0) {
  353. word = (u16)readl(fifo);
  354. if (buflen) {
  355. *buf++ = word;
  356. buflen--;
  357. } else {
  358. hsreq->req.status = -EOVERFLOW;
  359. }
  360. }
  361. writel(S3C_ESR_RX_SUCCESS, hsudc->regs + offset);
  362. if (is_short || hsreq->req.actual == hsreq->req.length) {
  363. s3c_hsudc_complete_request(hsep, hsreq, 0);
  364. return 1;
  365. }
  366. return 0;
  367. }
  368. /**
  369. * s3c_hsudc_epin_intr - Handle in-endpoint interrupt.
  370. * @hsudc - Device controller for which the interrupt is to be handled.
  371. * @ep_idx - Endpoint number on which an interrupt is pending.
  372. *
  373. * Handles interrupt for a in-endpoint. The interrupts that are handled are
  374. * stall and data transmit complete interrupt.
  375. */
  376. static void s3c_hsudc_epin_intr(struct s3c_hsudc *hsudc, u32 ep_idx)
  377. {
  378. struct s3c_hsudc_ep *hsep = &hsudc->ep[ep_idx];
  379. struct s3c_hsudc_req *hsreq;
  380. u32 csr;
  381. csr = readl((u32)hsudc->regs + S3C_ESR);
  382. if (csr & S3C_ESR_STALL) {
  383. writel(S3C_ESR_STALL, hsudc->regs + S3C_ESR);
  384. return;
  385. }
  386. if (csr & S3C_ESR_TX_SUCCESS) {
  387. writel(S3C_ESR_TX_SUCCESS, hsudc->regs + S3C_ESR);
  388. if (list_empty(&hsep->queue))
  389. return;
  390. hsreq = list_entry(hsep->queue.next,
  391. struct s3c_hsudc_req, queue);
  392. if ((s3c_hsudc_write_fifo(hsep, hsreq) == 0) &&
  393. (csr & S3C_ESR_PSIF_TWO))
  394. s3c_hsudc_write_fifo(hsep, hsreq);
  395. }
  396. }
  397. /**
  398. * s3c_hsudc_epout_intr - Handle out-endpoint interrupt.
  399. * @hsudc - Device controller for which the interrupt is to be handled.
  400. * @ep_idx - Endpoint number on which an interrupt is pending.
  401. *
  402. * Handles interrupt for a out-endpoint. The interrupts that are handled are
  403. * stall, flush and data ready interrupt.
  404. */
  405. static void s3c_hsudc_epout_intr(struct s3c_hsudc *hsudc, u32 ep_idx)
  406. {
  407. struct s3c_hsudc_ep *hsep = &hsudc->ep[ep_idx];
  408. struct s3c_hsudc_req *hsreq;
  409. u32 csr;
  410. csr = readl((u32)hsudc->regs + S3C_ESR);
  411. if (csr & S3C_ESR_STALL) {
  412. writel(S3C_ESR_STALL, hsudc->regs + S3C_ESR);
  413. return;
  414. }
  415. if (csr & S3C_ESR_FLUSH) {
  416. __orr32(hsudc->regs + S3C_ECR, S3C_ECR_FLUSH);
  417. return;
  418. }
  419. if (csr & S3C_ESR_RX_SUCCESS) {
  420. if (list_empty(&hsep->queue))
  421. return;
  422. hsreq = list_entry(hsep->queue.next,
  423. struct s3c_hsudc_req, queue);
  424. if (((s3c_hsudc_read_fifo(hsep, hsreq)) == 0) &&
  425. (csr & S3C_ESR_PSIF_TWO))
  426. s3c_hsudc_read_fifo(hsep, hsreq);
  427. }
  428. }
  429. /** s3c_hsudc_set_halt - Set or clear a endpoint halt.
  430. * @_ep: Endpoint on which halt has to be set or cleared.
  431. * @value: 1 for setting halt on endpoint, 0 to clear halt.
  432. *
  433. * Set or clear endpoint halt. If halt is set, the endpoint is stopped.
  434. * If halt is cleared, for in-endpoints, if there are any pending
  435. * transfer requests, transfers are started.
  436. */
  437. static int s3c_hsudc_set_halt(struct usb_ep *_ep, int value)
  438. {
  439. struct s3c_hsudc_ep *hsep = our_ep(_ep);
  440. struct s3c_hsudc *hsudc = hsep->dev;
  441. struct s3c_hsudc_req *hsreq;
  442. unsigned long irqflags;
  443. u32 ecr;
  444. u32 offset;
  445. if (value && ep_is_in(hsep) && !list_empty(&hsep->queue))
  446. return -EAGAIN;
  447. spin_lock_irqsave(&hsudc->lock, irqflags);
  448. set_index(hsudc, ep_index(hsep));
  449. offset = (ep_index(hsep)) ? S3C_ECR : S3C_EP0CR;
  450. ecr = readl(hsudc->regs + offset);
  451. if (value) {
  452. ecr |= S3C_ECR_STALL;
  453. if (ep_index(hsep))
  454. ecr |= S3C_ECR_FLUSH;
  455. hsep->stopped = 1;
  456. } else {
  457. ecr &= ~S3C_ECR_STALL;
  458. hsep->stopped = hsep->wedge = 0;
  459. }
  460. writel(ecr, hsudc->regs + offset);
  461. if (ep_is_in(hsep) && !list_empty(&hsep->queue) && !value) {
  462. hsreq = list_entry(hsep->queue.next,
  463. struct s3c_hsudc_req, queue);
  464. if (hsreq)
  465. s3c_hsudc_write_fifo(hsep, hsreq);
  466. }
  467. spin_unlock_irqrestore(&hsudc->lock, irqflags);
  468. return 0;
  469. }
  470. /** s3c_hsudc_set_wedge - Sets the halt feature with the clear requests ignored
  471. * @_ep: Endpoint on which wedge has to be set.
  472. *
  473. * Sets the halt feature with the clear requests ignored.
  474. */
  475. static int s3c_hsudc_set_wedge(struct usb_ep *_ep)
  476. {
  477. struct s3c_hsudc_ep *hsep = our_ep(_ep);
  478. if (!hsep)
  479. return -EINVAL;
  480. hsep->wedge = 1;
  481. return usb_ep_set_halt(_ep);
  482. }
  483. /** s3c_hsudc_handle_reqfeat - Handle set feature or clear feature requests.
  484. * @_ep: Device controller on which the set/clear feature needs to be handled.
  485. * @ctrl: Control request as received on the endpoint 0.
  486. *
  487. * Handle set feature or clear feature control requests on the control endpoint.
  488. */
  489. static int s3c_hsudc_handle_reqfeat(struct s3c_hsudc *hsudc,
  490. struct usb_ctrlrequest *ctrl)
  491. {
  492. struct s3c_hsudc_ep *hsep;
  493. bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE);
  494. u8 ep_num = ctrl->wIndex & USB_ENDPOINT_NUMBER_MASK;
  495. if (ctrl->bRequestType == USB_RECIP_ENDPOINT) {
  496. hsep = &hsudc->ep[ep_num];
  497. switch (le16_to_cpu(ctrl->wValue)) {
  498. case USB_ENDPOINT_HALT:
  499. if (set || (!set && !hsep->wedge))
  500. s3c_hsudc_set_halt(&hsep->ep, set);
  501. return 0;
  502. }
  503. }
  504. return -ENOENT;
  505. }
  506. /**
  507. * s3c_hsudc_process_req_status - Handle get status control request.
  508. * @hsudc: Device controller on which get status request has be handled.
  509. * @ctrl: Control request as received on the endpoint 0.
  510. *
  511. * Handle get status control request received on control endpoint.
  512. */
  513. static void s3c_hsudc_process_req_status(struct s3c_hsudc *hsudc,
  514. struct usb_ctrlrequest *ctrl)
  515. {
  516. struct s3c_hsudc_ep *hsep0 = &hsudc->ep[0];
  517. struct s3c_hsudc_req hsreq;
  518. struct s3c_hsudc_ep *hsep;
  519. __le16 reply;
  520. u8 epnum;
  521. switch (ctrl->bRequestType & USB_RECIP_MASK) {
  522. case USB_RECIP_DEVICE:
  523. reply = cpu_to_le16(0);
  524. break;
  525. case USB_RECIP_INTERFACE:
  526. reply = cpu_to_le16(0);
  527. break;
  528. case USB_RECIP_ENDPOINT:
  529. epnum = le16_to_cpu(ctrl->wIndex) & USB_ENDPOINT_NUMBER_MASK;
  530. hsep = &hsudc->ep[epnum];
  531. reply = cpu_to_le16(hsep->stopped ? 1 : 0);
  532. break;
  533. }
  534. INIT_LIST_HEAD(&hsreq.queue);
  535. hsreq.req.length = 2;
  536. hsreq.req.buf = &reply;
  537. hsreq.req.actual = 0;
  538. hsreq.req.complete = NULL;
  539. s3c_hsudc_write_fifo(hsep0, &hsreq);
  540. }
  541. /**
  542. * s3c_hsudc_process_setup - Process control request received on endpoint 0.
  543. * @hsudc: Device controller on which control request has been received.
  544. *
  545. * Read the control request received on endpoint 0, decode it and handle
  546. * the request.
  547. */
  548. static void s3c_hsudc_process_setup(struct s3c_hsudc *hsudc)
  549. {
  550. struct s3c_hsudc_ep *hsep = &hsudc->ep[0];
  551. struct usb_ctrlrequest ctrl = {0};
  552. int ret;
  553. s3c_hsudc_nuke_ep(hsep, -EPROTO);
  554. s3c_hsudc_read_setup_pkt(hsudc, (u16 *)&ctrl);
  555. if (ctrl.bRequestType & USB_DIR_IN) {
  556. hsep->bEndpointAddress |= USB_DIR_IN;
  557. hsudc->ep0state = DATA_STATE_XMIT;
  558. } else {
  559. hsep->bEndpointAddress &= ~USB_DIR_IN;
  560. hsudc->ep0state = DATA_STATE_RECV;
  561. }
  562. switch (ctrl.bRequest) {
  563. case USB_REQ_SET_ADDRESS:
  564. if (ctrl.bRequestType != (USB_TYPE_STANDARD | USB_RECIP_DEVICE))
  565. break;
  566. hsudc->ep0state = WAIT_FOR_SETUP;
  567. return;
  568. case USB_REQ_GET_STATUS:
  569. if ((ctrl.bRequestType & USB_TYPE_MASK) != USB_TYPE_STANDARD)
  570. break;
  571. s3c_hsudc_process_req_status(hsudc, &ctrl);
  572. return;
  573. case USB_REQ_SET_FEATURE:
  574. case USB_REQ_CLEAR_FEATURE:
  575. if ((ctrl.bRequestType & USB_TYPE_MASK) != USB_TYPE_STANDARD)
  576. break;
  577. s3c_hsudc_handle_reqfeat(hsudc, &ctrl);
  578. hsudc->ep0state = WAIT_FOR_SETUP;
  579. return;
  580. }
  581. if (hsudc->driver) {
  582. spin_unlock(&hsudc->lock);
  583. ret = hsudc->driver->setup(&hsudc->gadget, &ctrl);
  584. spin_lock(&hsudc->lock);
  585. if (ctrl.bRequest == USB_REQ_SET_CONFIGURATION) {
  586. hsep->bEndpointAddress &= ~USB_DIR_IN;
  587. hsudc->ep0state = WAIT_FOR_SETUP;
  588. }
  589. if (ret < 0) {
  590. dev_err(hsudc->dev, "setup failed, returned %d\n",
  591. ret);
  592. s3c_hsudc_set_halt(&hsep->ep, 1);
  593. hsudc->ep0state = WAIT_FOR_SETUP;
  594. hsep->bEndpointAddress &= ~USB_DIR_IN;
  595. }
  596. }
  597. }
  598. /** s3c_hsudc_handle_ep0_intr - Handle endpoint 0 interrupt.
  599. * @hsudc: Device controller on which endpoint 0 interrupt has occured.
  600. *
  601. * Handle endpoint 0 interrupt when it occurs. EP0 interrupt could occur
  602. * when a stall handshake is sent to host or data is sent/received on
  603. * endpoint 0.
  604. */
  605. static void s3c_hsudc_handle_ep0_intr(struct s3c_hsudc *hsudc)
  606. {
  607. struct s3c_hsudc_ep *hsep = &hsudc->ep[0];
  608. struct s3c_hsudc_req *hsreq;
  609. u32 csr = readl(hsudc->regs + S3C_EP0SR);
  610. u32 ecr;
  611. if (csr & S3C_EP0SR_STALL) {
  612. ecr = readl(hsudc->regs + S3C_EP0CR);
  613. ecr &= ~(S3C_ECR_STALL | S3C_ECR_FLUSH);
  614. writel(ecr, hsudc->regs + S3C_EP0CR);
  615. writel(S3C_EP0SR_STALL, hsudc->regs + S3C_EP0SR);
  616. hsep->stopped = 0;
  617. s3c_hsudc_nuke_ep(hsep, -ECONNABORTED);
  618. hsudc->ep0state = WAIT_FOR_SETUP;
  619. hsep->bEndpointAddress &= ~USB_DIR_IN;
  620. return;
  621. }
  622. if (csr & S3C_EP0SR_TX_SUCCESS) {
  623. writel(S3C_EP0SR_TX_SUCCESS, hsudc->regs + S3C_EP0SR);
  624. if (ep_is_in(hsep)) {
  625. if (list_empty(&hsep->queue))
  626. return;
  627. hsreq = list_entry(hsep->queue.next,
  628. struct s3c_hsudc_req, queue);
  629. s3c_hsudc_write_fifo(hsep, hsreq);
  630. }
  631. }
  632. if (csr & S3C_EP0SR_RX_SUCCESS) {
  633. if (hsudc->ep0state == WAIT_FOR_SETUP)
  634. s3c_hsudc_process_setup(hsudc);
  635. else {
  636. if (!ep_is_in(hsep)) {
  637. if (list_empty(&hsep->queue))
  638. return;
  639. hsreq = list_entry(hsep->queue.next,
  640. struct s3c_hsudc_req, queue);
  641. s3c_hsudc_read_fifo(hsep, hsreq);
  642. }
  643. }
  644. }
  645. }
  646. /**
  647. * s3c_hsudc_ep_enable - Enable a endpoint.
  648. * @_ep: The endpoint to be enabled.
  649. * @desc: Endpoint descriptor.
  650. *
  651. * Enables a endpoint when called from the gadget driver. Endpoint stall if
  652. * any is cleared, transfer type is configured and endpoint interrupt is
  653. * enabled.
  654. */
  655. static int s3c_hsudc_ep_enable(struct usb_ep *_ep,
  656. const struct usb_endpoint_descriptor *desc)
  657. {
  658. struct s3c_hsudc_ep *hsep;
  659. struct s3c_hsudc *hsudc;
  660. unsigned long flags;
  661. u32 ecr = 0;
  662. hsep = our_ep(_ep);
  663. if (!_ep || !desc || hsep->desc || _ep->name == ep0name
  664. || desc->bDescriptorType != USB_DT_ENDPOINT
  665. || hsep->bEndpointAddress != desc->bEndpointAddress
  666. || ep_maxpacket(hsep) < usb_endpoint_maxp(desc))
  667. return -EINVAL;
  668. if ((desc->bmAttributes == USB_ENDPOINT_XFER_BULK
  669. && usb_endpoint_maxp(desc) != ep_maxpacket(hsep))
  670. || !desc->wMaxPacketSize)
  671. return -ERANGE;
  672. hsudc = hsep->dev;
  673. if (!hsudc->driver || hsudc->gadget.speed == USB_SPEED_UNKNOWN)
  674. return -ESHUTDOWN;
  675. spin_lock_irqsave(&hsudc->lock, flags);
  676. set_index(hsudc, hsep->bEndpointAddress);
  677. ecr |= ((usb_endpoint_xfer_int(desc)) ? S3C_ECR_IEMS : S3C_ECR_DUEN);
  678. writel(ecr, hsudc->regs + S3C_ECR);
  679. hsep->stopped = hsep->wedge = 0;
  680. hsep->desc = desc;
  681. hsep->ep.maxpacket = usb_endpoint_maxp(desc);
  682. s3c_hsudc_set_halt(_ep, 0);
  683. __set_bit(ep_index(hsep), hsudc->regs + S3C_EIER);
  684. spin_unlock_irqrestore(&hsudc->lock, flags);
  685. return 0;
  686. }
  687. /**
  688. * s3c_hsudc_ep_disable - Disable a endpoint.
  689. * @_ep: The endpoint to be disabled.
  690. * @desc: Endpoint descriptor.
  691. *
  692. * Disables a endpoint when called from the gadget driver.
  693. */
  694. static int s3c_hsudc_ep_disable(struct usb_ep *_ep)
  695. {
  696. struct s3c_hsudc_ep *hsep = our_ep(_ep);
  697. struct s3c_hsudc *hsudc = hsep->dev;
  698. unsigned long flags;
  699. if (!_ep || !hsep->desc)
  700. return -EINVAL;
  701. spin_lock_irqsave(&hsudc->lock, flags);
  702. set_index(hsudc, hsep->bEndpointAddress);
  703. __clear_bit(ep_index(hsep), hsudc->regs + S3C_EIER);
  704. s3c_hsudc_nuke_ep(hsep, -ESHUTDOWN);
  705. hsep->desc = 0;
  706. hsep->ep.desc = NULL;
  707. hsep->stopped = 1;
  708. spin_unlock_irqrestore(&hsudc->lock, flags);
  709. return 0;
  710. }
  711. /**
  712. * s3c_hsudc_alloc_request - Allocate a new request.
  713. * @_ep: Endpoint for which request is allocated (not used).
  714. * @gfp_flags: Flags used for the allocation.
  715. *
  716. * Allocates a single transfer request structure when called from gadget driver.
  717. */
  718. static struct usb_request *s3c_hsudc_alloc_request(struct usb_ep *_ep,
  719. gfp_t gfp_flags)
  720. {
  721. struct s3c_hsudc_req *hsreq;
  722. hsreq = kzalloc(sizeof *hsreq, gfp_flags);
  723. if (!hsreq)
  724. return 0;
  725. INIT_LIST_HEAD(&hsreq->queue);
  726. return &hsreq->req;
  727. }
  728. /**
  729. * s3c_hsudc_free_request - Deallocate a request.
  730. * @ep: Endpoint for which request is deallocated (not used).
  731. * @_req: Request to be deallocated.
  732. *
  733. * Allocates a single transfer request structure when called from gadget driver.
  734. */
  735. static void s3c_hsudc_free_request(struct usb_ep *ep, struct usb_request *_req)
  736. {
  737. struct s3c_hsudc_req *hsreq;
  738. hsreq = our_req(_req);
  739. WARN_ON(!list_empty(&hsreq->queue));
  740. kfree(hsreq);
  741. }
  742. /**
  743. * s3c_hsudc_queue - Queue a transfer request for the endpoint.
  744. * @_ep: Endpoint for which the request is queued.
  745. * @_req: Request to be queued.
  746. * @gfp_flags: Not used.
  747. *
  748. * Start or enqueue a request for a endpoint when called from gadget driver.
  749. */
  750. static int s3c_hsudc_queue(struct usb_ep *_ep, struct usb_request *_req,
  751. gfp_t gfp_flags)
  752. {
  753. struct s3c_hsudc_req *hsreq;
  754. struct s3c_hsudc_ep *hsep;
  755. struct s3c_hsudc *hsudc;
  756. unsigned long flags;
  757. u32 offset;
  758. u32 csr;
  759. hsreq = our_req(_req);
  760. if ((!_req || !_req->complete || !_req->buf ||
  761. !list_empty(&hsreq->queue)))
  762. return -EINVAL;
  763. hsep = our_ep(_ep);
  764. hsudc = hsep->dev;
  765. if (!hsudc->driver || hsudc->gadget.speed == USB_SPEED_UNKNOWN)
  766. return -ESHUTDOWN;
  767. spin_lock_irqsave(&hsudc->lock, flags);
  768. set_index(hsudc, hsep->bEndpointAddress);
  769. _req->status = -EINPROGRESS;
  770. _req->actual = 0;
  771. if (!ep_index(hsep) && _req->length == 0) {
  772. hsudc->ep0state = WAIT_FOR_SETUP;
  773. s3c_hsudc_complete_request(hsep, hsreq, 0);
  774. spin_unlock_irqrestore(&hsudc->lock, flags);
  775. return 0;
  776. }
  777. if (list_empty(&hsep->queue) && !hsep->stopped) {
  778. offset = (ep_index(hsep)) ? S3C_ESR : S3C_EP0SR;
  779. if (ep_is_in(hsep)) {
  780. csr = readl((u32)hsudc->regs + offset);
  781. if (!(csr & S3C_ESR_TX_SUCCESS) &&
  782. (s3c_hsudc_write_fifo(hsep, hsreq) == 1))
  783. hsreq = 0;
  784. } else {
  785. csr = readl((u32)hsudc->regs + offset);
  786. if ((csr & S3C_ESR_RX_SUCCESS)
  787. && (s3c_hsudc_read_fifo(hsep, hsreq) == 1))
  788. hsreq = 0;
  789. }
  790. }
  791. if (hsreq != 0)
  792. list_add_tail(&hsreq->queue, &hsep->queue);
  793. spin_unlock_irqrestore(&hsudc->lock, flags);
  794. return 0;
  795. }
  796. /**
  797. * s3c_hsudc_dequeue - Dequeue a transfer request from an endpoint.
  798. * @_ep: Endpoint from which the request is dequeued.
  799. * @_req: Request to be dequeued.
  800. *
  801. * Dequeue a request from a endpoint when called from gadget driver.
  802. */
  803. static int s3c_hsudc_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  804. {
  805. struct s3c_hsudc_ep *hsep = our_ep(_ep);
  806. struct s3c_hsudc *hsudc = hsep->dev;
  807. struct s3c_hsudc_req *hsreq;
  808. unsigned long flags;
  809. hsep = our_ep(_ep);
  810. if (!_ep || hsep->ep.name == ep0name)
  811. return -EINVAL;
  812. spin_lock_irqsave(&hsudc->lock, flags);
  813. list_for_each_entry(hsreq, &hsep->queue, queue) {
  814. if (&hsreq->req == _req)
  815. break;
  816. }
  817. if (&hsreq->req != _req) {
  818. spin_unlock_irqrestore(&hsudc->lock, flags);
  819. return -EINVAL;
  820. }
  821. set_index(hsudc, hsep->bEndpointAddress);
  822. s3c_hsudc_complete_request(hsep, hsreq, -ECONNRESET);
  823. spin_unlock_irqrestore(&hsudc->lock, flags);
  824. return 0;
  825. }
  826. static struct usb_ep_ops s3c_hsudc_ep_ops = {
  827. .enable = s3c_hsudc_ep_enable,
  828. .disable = s3c_hsudc_ep_disable,
  829. .alloc_request = s3c_hsudc_alloc_request,
  830. .free_request = s3c_hsudc_free_request,
  831. .queue = s3c_hsudc_queue,
  832. .dequeue = s3c_hsudc_dequeue,
  833. .set_halt = s3c_hsudc_set_halt,
  834. .set_wedge = s3c_hsudc_set_wedge,
  835. };
  836. /**
  837. * s3c_hsudc_initep - Initialize a endpoint to default state.
  838. * @hsudc - Reference to the device controller.
  839. * @hsep - Endpoint to be initialized.
  840. * @epnum - Address to be assigned to the endpoint.
  841. *
  842. * Initialize a endpoint with default configuration.
  843. */
  844. static void s3c_hsudc_initep(struct s3c_hsudc *hsudc,
  845. struct s3c_hsudc_ep *hsep, int epnum)
  846. {
  847. char *dir;
  848. if ((epnum % 2) == 0) {
  849. dir = "out";
  850. } else {
  851. dir = "in";
  852. hsep->bEndpointAddress = USB_DIR_IN;
  853. }
  854. hsep->bEndpointAddress |= epnum;
  855. if (epnum)
  856. snprintf(hsep->name, sizeof(hsep->name), "ep%d%s", epnum, dir);
  857. else
  858. snprintf(hsep->name, sizeof(hsep->name), "%s", ep0name);
  859. INIT_LIST_HEAD(&hsep->queue);
  860. INIT_LIST_HEAD(&hsep->ep.ep_list);
  861. if (epnum)
  862. list_add_tail(&hsep->ep.ep_list, &hsudc->gadget.ep_list);
  863. hsep->dev = hsudc;
  864. hsep->ep.name = hsep->name;
  865. hsep->ep.maxpacket = epnum ? 512 : 64;
  866. hsep->ep.ops = &s3c_hsudc_ep_ops;
  867. hsep->fifo = hsudc->regs + S3C_BR(epnum);
  868. hsep->desc = 0;
  869. hsep->ep.desc = NULL;
  870. hsep->stopped = 0;
  871. hsep->wedge = 0;
  872. set_index(hsudc, epnum);
  873. writel(hsep->ep.maxpacket, hsudc->regs + S3C_MPR);
  874. }
  875. /**
  876. * s3c_hsudc_setup_ep - Configure all endpoints to default state.
  877. * @hsudc: Reference to device controller.
  878. *
  879. * Configures all endpoints to default state.
  880. */
  881. static void s3c_hsudc_setup_ep(struct s3c_hsudc *hsudc)
  882. {
  883. int epnum;
  884. hsudc->ep0state = WAIT_FOR_SETUP;
  885. INIT_LIST_HEAD(&hsudc->gadget.ep_list);
  886. for (epnum = 0; epnum < hsudc->pd->epnum; epnum++)
  887. s3c_hsudc_initep(hsudc, &hsudc->ep[epnum], epnum);
  888. }
  889. /**
  890. * s3c_hsudc_reconfig - Reconfigure the device controller to default state.
  891. * @hsudc: Reference to device controller.
  892. *
  893. * Reconfigures the device controller registers to a default state.
  894. */
  895. static void s3c_hsudc_reconfig(struct s3c_hsudc *hsudc)
  896. {
  897. writel(0xAA, hsudc->regs + S3C_EDR);
  898. writel(1, hsudc->regs + S3C_EIER);
  899. writel(0, hsudc->regs + S3C_TR);
  900. writel(S3C_SCR_DTZIEN_EN | S3C_SCR_RRD_EN | S3C_SCR_SUS_EN |
  901. S3C_SCR_RST_EN, hsudc->regs + S3C_SCR);
  902. writel(0, hsudc->regs + S3C_EP0CR);
  903. s3c_hsudc_setup_ep(hsudc);
  904. }
  905. /**
  906. * s3c_hsudc_irq - Interrupt handler for device controller.
  907. * @irq: Not used.
  908. * @_dev: Reference to the device controller.
  909. *
  910. * Interrupt handler for the device controller. This handler handles controller
  911. * interrupts and endpoint interrupts.
  912. */
  913. static irqreturn_t s3c_hsudc_irq(int irq, void *_dev)
  914. {
  915. struct s3c_hsudc *hsudc = _dev;
  916. struct s3c_hsudc_ep *hsep;
  917. u32 ep_intr;
  918. u32 sys_status;
  919. u32 ep_idx;
  920. spin_lock(&hsudc->lock);
  921. sys_status = readl(hsudc->regs + S3C_SSR);
  922. ep_intr = readl(hsudc->regs + S3C_EIR) & 0x3FF;
  923. if (!ep_intr && !(sys_status & S3C_SSR_DTZIEN_EN)) {
  924. spin_unlock(&hsudc->lock);
  925. return IRQ_HANDLED;
  926. }
  927. if (sys_status) {
  928. if (sys_status & S3C_SSR_VBUSON)
  929. writel(S3C_SSR_VBUSON, hsudc->regs + S3C_SSR);
  930. if (sys_status & S3C_SSR_ERR)
  931. writel(S3C_SSR_ERR, hsudc->regs + S3C_SSR);
  932. if (sys_status & S3C_SSR_SDE) {
  933. writel(S3C_SSR_SDE, hsudc->regs + S3C_SSR);
  934. hsudc->gadget.speed = (sys_status & S3C_SSR_HSP) ?
  935. USB_SPEED_HIGH : USB_SPEED_FULL;
  936. }
  937. if (sys_status & S3C_SSR_SUSPEND) {
  938. writel(S3C_SSR_SUSPEND, hsudc->regs + S3C_SSR);
  939. if (hsudc->gadget.speed != USB_SPEED_UNKNOWN
  940. && hsudc->driver && hsudc->driver->suspend)
  941. hsudc->driver->suspend(&hsudc->gadget);
  942. }
  943. if (sys_status & S3C_SSR_RESUME) {
  944. writel(S3C_SSR_RESUME, hsudc->regs + S3C_SSR);
  945. if (hsudc->gadget.speed != USB_SPEED_UNKNOWN
  946. && hsudc->driver && hsudc->driver->resume)
  947. hsudc->driver->resume(&hsudc->gadget);
  948. }
  949. if (sys_status & S3C_SSR_RESET) {
  950. writel(S3C_SSR_RESET, hsudc->regs + S3C_SSR);
  951. for (ep_idx = 0; ep_idx < hsudc->pd->epnum; ep_idx++) {
  952. hsep = &hsudc->ep[ep_idx];
  953. hsep->stopped = 1;
  954. s3c_hsudc_nuke_ep(hsep, -ECONNRESET);
  955. }
  956. s3c_hsudc_reconfig(hsudc);
  957. hsudc->ep0state = WAIT_FOR_SETUP;
  958. }
  959. }
  960. if (ep_intr & S3C_EIR_EP0) {
  961. writel(S3C_EIR_EP0, hsudc->regs + S3C_EIR);
  962. set_index(hsudc, 0);
  963. s3c_hsudc_handle_ep0_intr(hsudc);
  964. }
  965. ep_intr >>= 1;
  966. ep_idx = 1;
  967. while (ep_intr) {
  968. if (ep_intr & 1) {
  969. hsep = &hsudc->ep[ep_idx];
  970. set_index(hsudc, ep_idx);
  971. writel(1 << ep_idx, hsudc->regs + S3C_EIR);
  972. if (ep_is_in(hsep))
  973. s3c_hsudc_epin_intr(hsudc, ep_idx);
  974. else
  975. s3c_hsudc_epout_intr(hsudc, ep_idx);
  976. }
  977. ep_intr >>= 1;
  978. ep_idx++;
  979. }
  980. spin_unlock(&hsudc->lock);
  981. return IRQ_HANDLED;
  982. }
  983. static int s3c_hsudc_start(struct usb_gadget *gadget,
  984. struct usb_gadget_driver *driver)
  985. {
  986. struct s3c_hsudc *hsudc = to_hsudc(gadget);
  987. int ret;
  988. if (!driver
  989. || driver->max_speed < USB_SPEED_FULL
  990. || !driver->setup)
  991. return -EINVAL;
  992. if (!hsudc)
  993. return -ENODEV;
  994. if (hsudc->driver)
  995. return -EBUSY;
  996. hsudc->driver = driver;
  997. hsudc->gadget.dev.driver = &driver->driver;
  998. ret = regulator_bulk_enable(ARRAY_SIZE(hsudc->supplies),
  999. hsudc->supplies);
  1000. if (ret != 0) {
  1001. dev_err(hsudc->dev, "failed to enable supplies: %d\n", ret);
  1002. goto err_supplies;
  1003. }
  1004. /* connect to bus through transceiver */
  1005. if (hsudc->transceiver) {
  1006. ret = otg_set_peripheral(hsudc->transceiver->otg,
  1007. &hsudc->gadget);
  1008. if (ret) {
  1009. dev_err(hsudc->dev, "%s: can't bind to transceiver\n",
  1010. hsudc->gadget.name);
  1011. goto err_otg;
  1012. }
  1013. }
  1014. enable_irq(hsudc->irq);
  1015. dev_info(hsudc->dev, "bound driver %s\n", driver->driver.name);
  1016. s3c_hsudc_reconfig(hsudc);
  1017. pm_runtime_get_sync(hsudc->dev);
  1018. s3c_hsudc_init_phy();
  1019. if (hsudc->pd->gpio_init)
  1020. hsudc->pd->gpio_init();
  1021. return 0;
  1022. err_otg:
  1023. regulator_bulk_disable(ARRAY_SIZE(hsudc->supplies), hsudc->supplies);
  1024. err_supplies:
  1025. hsudc->driver = NULL;
  1026. hsudc->gadget.dev.driver = NULL;
  1027. return ret;
  1028. }
  1029. static int s3c_hsudc_stop(struct usb_gadget *gadget,
  1030. struct usb_gadget_driver *driver)
  1031. {
  1032. struct s3c_hsudc *hsudc = to_hsudc(gadget);
  1033. unsigned long flags;
  1034. if (!hsudc)
  1035. return -ENODEV;
  1036. if (!driver || driver != hsudc->driver)
  1037. return -EINVAL;
  1038. spin_lock_irqsave(&hsudc->lock, flags);
  1039. hsudc->driver = NULL;
  1040. hsudc->gadget.dev.driver = NULL;
  1041. hsudc->gadget.speed = USB_SPEED_UNKNOWN;
  1042. s3c_hsudc_uninit_phy();
  1043. pm_runtime_put(hsudc->dev);
  1044. if (hsudc->pd->gpio_uninit)
  1045. hsudc->pd->gpio_uninit();
  1046. s3c_hsudc_stop_activity(hsudc);
  1047. spin_unlock_irqrestore(&hsudc->lock, flags);
  1048. if (hsudc->transceiver)
  1049. (void) otg_set_peripheral(hsudc->transceiver->otg, NULL);
  1050. disable_irq(hsudc->irq);
  1051. regulator_bulk_disable(ARRAY_SIZE(hsudc->supplies), hsudc->supplies);
  1052. dev_info(hsudc->dev, "unregistered gadget driver '%s'\n",
  1053. driver->driver.name);
  1054. return 0;
  1055. }
  1056. static inline u32 s3c_hsudc_read_frameno(struct s3c_hsudc *hsudc)
  1057. {
  1058. return readl(hsudc->regs + S3C_FNR) & 0x3FF;
  1059. }
  1060. static int s3c_hsudc_gadget_getframe(struct usb_gadget *gadget)
  1061. {
  1062. return s3c_hsudc_read_frameno(to_hsudc(gadget));
  1063. }
  1064. static int s3c_hsudc_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  1065. {
  1066. struct s3c_hsudc *hsudc = to_hsudc(gadget);
  1067. if (!hsudc)
  1068. return -ENODEV;
  1069. if (hsudc->transceiver)
  1070. return usb_phy_set_power(hsudc->transceiver, mA);
  1071. return -EOPNOTSUPP;
  1072. }
  1073. static struct usb_gadget_ops s3c_hsudc_gadget_ops = {
  1074. .get_frame = s3c_hsudc_gadget_getframe,
  1075. .udc_start = s3c_hsudc_start,
  1076. .udc_stop = s3c_hsudc_stop,
  1077. .vbus_draw = s3c_hsudc_vbus_draw,
  1078. };
  1079. static int __devinit s3c_hsudc_probe(struct platform_device *pdev)
  1080. {
  1081. struct device *dev = &pdev->dev;
  1082. struct resource *res;
  1083. struct s3c_hsudc *hsudc;
  1084. struct s3c24xx_hsudc_platdata *pd = pdev->dev.platform_data;
  1085. int ret, i;
  1086. hsudc = kzalloc(sizeof(struct s3c_hsudc) +
  1087. sizeof(struct s3c_hsudc_ep) * pd->epnum,
  1088. GFP_KERNEL);
  1089. if (!hsudc) {
  1090. dev_err(dev, "cannot allocate memory\n");
  1091. return -ENOMEM;
  1092. }
  1093. platform_set_drvdata(pdev, dev);
  1094. hsudc->dev = dev;
  1095. hsudc->pd = pdev->dev.platform_data;
  1096. hsudc->transceiver = usb_get_transceiver();
  1097. for (i = 0; i < ARRAY_SIZE(hsudc->supplies); i++)
  1098. hsudc->supplies[i].supply = s3c_hsudc_supply_names[i];
  1099. ret = regulator_bulk_get(dev, ARRAY_SIZE(hsudc->supplies),
  1100. hsudc->supplies);
  1101. if (ret != 0) {
  1102. dev_err(dev, "failed to request supplies: %d\n", ret);
  1103. goto err_supplies;
  1104. }
  1105. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1106. if (!res) {
  1107. dev_err(dev, "unable to obtain driver resource data\n");
  1108. ret = -ENODEV;
  1109. goto err_res;
  1110. }
  1111. hsudc->mem_rsrc = request_mem_region(res->start, resource_size(res),
  1112. dev_name(&pdev->dev));
  1113. if (!hsudc->mem_rsrc) {
  1114. dev_err(dev, "failed to reserve register area\n");
  1115. ret = -ENODEV;
  1116. goto err_res;
  1117. }
  1118. hsudc->regs = ioremap(res->start, resource_size(res));
  1119. if (!hsudc->regs) {
  1120. dev_err(dev, "error mapping device register area\n");
  1121. ret = -EBUSY;
  1122. goto err_remap;
  1123. }
  1124. spin_lock_init(&hsudc->lock);
  1125. dev_set_name(&hsudc->gadget.dev, "gadget");
  1126. hsudc->gadget.max_speed = USB_SPEED_HIGH;
  1127. hsudc->gadget.ops = &s3c_hsudc_gadget_ops;
  1128. hsudc->gadget.name = dev_name(dev);
  1129. hsudc->gadget.dev.parent = dev;
  1130. hsudc->gadget.dev.dma_mask = dev->dma_mask;
  1131. hsudc->gadget.ep0 = &hsudc->ep[0].ep;
  1132. hsudc->gadget.is_otg = 0;
  1133. hsudc->gadget.is_a_peripheral = 0;
  1134. hsudc->gadget.speed = USB_SPEED_UNKNOWN;
  1135. s3c_hsudc_setup_ep(hsudc);
  1136. ret = platform_get_irq(pdev, 0);
  1137. if (ret < 0) {
  1138. dev_err(dev, "unable to obtain IRQ number\n");
  1139. goto err_irq;
  1140. }
  1141. hsudc->irq = ret;
  1142. ret = request_irq(hsudc->irq, s3c_hsudc_irq, 0, driver_name, hsudc);
  1143. if (ret < 0) {
  1144. dev_err(dev, "irq request failed\n");
  1145. goto err_irq;
  1146. }
  1147. hsudc->uclk = clk_get(&pdev->dev, "usb-device");
  1148. if (IS_ERR(hsudc->uclk)) {
  1149. dev_err(dev, "failed to find usb-device clock source\n");
  1150. ret = PTR_ERR(hsudc->uclk);
  1151. goto err_clk;
  1152. }
  1153. clk_enable(hsudc->uclk);
  1154. local_irq_disable();
  1155. disable_irq(hsudc->irq);
  1156. local_irq_enable();
  1157. ret = device_register(&hsudc->gadget.dev);
  1158. if (ret) {
  1159. put_device(&hsudc->gadget.dev);
  1160. goto err_add_device;
  1161. }
  1162. ret = usb_add_gadget_udc(&pdev->dev, &hsudc->gadget);
  1163. if (ret)
  1164. goto err_add_udc;
  1165. pm_runtime_enable(dev);
  1166. return 0;
  1167. err_add_udc:
  1168. device_unregister(&hsudc->gadget.dev);
  1169. err_add_device:
  1170. clk_disable(hsudc->uclk);
  1171. clk_put(hsudc->uclk);
  1172. err_clk:
  1173. free_irq(hsudc->irq, hsudc);
  1174. err_irq:
  1175. iounmap(hsudc->regs);
  1176. err_remap:
  1177. release_mem_region(res->start, resource_size(res));
  1178. err_res:
  1179. if (hsudc->transceiver)
  1180. usb_put_transceiver(hsudc->transceiver);
  1181. regulator_bulk_free(ARRAY_SIZE(hsudc->supplies), hsudc->supplies);
  1182. err_supplies:
  1183. kfree(hsudc);
  1184. return ret;
  1185. }
  1186. static struct platform_driver s3c_hsudc_driver = {
  1187. .driver = {
  1188. .owner = THIS_MODULE,
  1189. .name = "s3c-hsudc",
  1190. },
  1191. .probe = s3c_hsudc_probe,
  1192. };
  1193. module_platform_driver(s3c_hsudc_driver);
  1194. MODULE_DESCRIPTION("Samsung S3C24XX USB high-speed controller driver");
  1195. MODULE_AUTHOR("Thomas Abraham <thomas.ab@samsung.com>");
  1196. MODULE_LICENSE("GPL");
  1197. MODULE_ALIAS("platform:s3c-hsudc");