langwell_udc.h 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224
  1. /*
  2. * Intel Langwell USB Device Controller driver
  3. * Copyright (C) 2008-2009, Intel Corporation.
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. */
  9. #include <linux/usb/langwell_udc.h>
  10. /*-------------------------------------------------------------------------*/
  11. /* driver data structures and utilities */
  12. /*
  13. * dTD: Device Endpoint Transfer Descriptor
  14. * describe to the device controller the location and quantity of
  15. * data to be send/received for given transfer
  16. */
  17. struct langwell_dtd {
  18. u32 dtd_next;
  19. /* bits 31:5, next transfer element pointer */
  20. #define DTD_NEXT(d) (((d)>>5)&0x7ffffff)
  21. #define DTD_NEXT_MASK (0x7ffffff << 5)
  22. /* terminate */
  23. #define DTD_TERM BIT(0)
  24. /* bits 7:0, execution back states */
  25. u32 dtd_status:8;
  26. #define DTD_STATUS(d) (((d)>>0)&0xff)
  27. #define DTD_STS_ACTIVE BIT(7) /* active */
  28. #define DTD_STS_HALTED BIT(6) /* halted */
  29. #define DTD_STS_DBE BIT(5) /* data buffer error */
  30. #define DTD_STS_TRE BIT(3) /* transaction error */
  31. /* bits 9:8 */
  32. u32 dtd_res0:2;
  33. /* bits 11:10, multipier override */
  34. u32 dtd_multo:2;
  35. #define DTD_MULTO (BIT(11) | BIT(10))
  36. /* bits 14:12 */
  37. u32 dtd_res1:3;
  38. /* bit 15, interrupt on complete */
  39. u32 dtd_ioc:1;
  40. #define DTD_IOC BIT(15)
  41. /* bits 30:16, total bytes */
  42. u32 dtd_total:15;
  43. #define DTD_TOTAL(d) (((d)>>16)&0x7fff)
  44. #define DTD_MAX_TRANSFER_LENGTH 0x4000
  45. /* bit 31 */
  46. u32 dtd_res2:1;
  47. /* dTD buffer pointer page 0 to 4 */
  48. u32 dtd_buf[5];
  49. #define DTD_OFFSET_MASK 0xfff
  50. /* bits 31:12, buffer pointer */
  51. #define DTD_BUFFER(d) (((d)>>12)&0x3ff)
  52. /* bits 11:0, current offset */
  53. #define DTD_C_OFFSET(d) (((d)>>0)&0xfff)
  54. /* bits 10:0, frame number */
  55. #define DTD_FRAME(d) (((d)>>0)&0x7ff)
  56. /* driver-private parts */
  57. /* dtd dma address */
  58. dma_addr_t dtd_dma;
  59. /* next dtd virtual address */
  60. struct langwell_dtd *next_dtd_virt;
  61. };
  62. /*
  63. * dQH: Device Endpoint Queue Head
  64. * describe where all transfers are managed
  65. * 48-byte data structure, aligned on 64-byte boundary
  66. *
  67. * These are associated with dTD structure
  68. */
  69. struct langwell_dqh {
  70. /* endpoint capabilities and characteristics */
  71. u32 dqh_res0:15; /* bits 14:0 */
  72. u32 dqh_ios:1; /* bit 15, interrupt on setup */
  73. #define DQH_IOS BIT(15)
  74. u32 dqh_mpl:11; /* bits 26:16, maximum packet length */
  75. #define DQH_MPL (0x7ff << 16)
  76. u32 dqh_res1:2; /* bits 28:27 */
  77. u32 dqh_zlt:1; /* bit 29, zero length termination */
  78. #define DQH_ZLT BIT(29)
  79. u32 dqh_mult:2; /* bits 31:30 */
  80. #define DQH_MULT (BIT(30) | BIT(31))
  81. /* current dTD pointer */
  82. u32 dqh_current; /* locate the transfer in progress */
  83. #define DQH_C_DTD(e) \
  84. (((e)>>5)&0x7ffffff) /* bits 31:5, current dTD pointer */
  85. /* transfer overlay, hardware parts of a struct langwell_dtd */
  86. u32 dtd_next;
  87. u32 dtd_status:8; /* bits 7:0, execution back states */
  88. u32 dtd_res0:2; /* bits 9:8 */
  89. u32 dtd_multo:2; /* bits 11:10, multipier override */
  90. u32 dtd_res1:3; /* bits 14:12 */
  91. u32 dtd_ioc:1; /* bit 15, interrupt on complete */
  92. u32 dtd_total:15; /* bits 30:16, total bytes */
  93. u32 dtd_res2:1; /* bit 31 */
  94. u32 dtd_buf[5]; /* dTD buffer pointer page 0 to 4 */
  95. u32 dqh_res2;
  96. struct usb_ctrlrequest dqh_setup; /* setup packet buffer */
  97. } __attribute__ ((aligned(64)));
  98. /* endpoint data structure */
  99. struct langwell_ep {
  100. struct usb_ep ep;
  101. dma_addr_t dma;
  102. struct langwell_udc *dev;
  103. unsigned long irqs;
  104. struct list_head queue;
  105. struct langwell_dqh *dqh;
  106. const struct usb_endpoint_descriptor *desc;
  107. char name[14];
  108. unsigned stopped:1,
  109. ep_type:2,
  110. ep_num:8;
  111. };
  112. /* request data structure */
  113. struct langwell_request {
  114. struct usb_request req;
  115. struct langwell_dtd *dtd, *head, *tail;
  116. struct langwell_ep *ep;
  117. dma_addr_t dtd_dma;
  118. struct list_head queue;
  119. unsigned dtd_count;
  120. unsigned mapped:1;
  121. };
  122. /* ep0 transfer state */
  123. enum ep0_state {
  124. WAIT_FOR_SETUP,
  125. DATA_STATE_XMIT,
  126. DATA_STATE_NEED_ZLP,
  127. WAIT_FOR_OUT_STATUS,
  128. DATA_STATE_RECV,
  129. };
  130. /* device suspend state */
  131. enum lpm_state {
  132. LPM_L0, /* on */
  133. LPM_L1, /* LPM L1 sleep */
  134. LPM_L2, /* suspend */
  135. LPM_L3, /* off */
  136. };
  137. /* device data structure */
  138. struct langwell_udc {
  139. /* each pci device provides one gadget, several endpoints */
  140. struct usb_gadget gadget;
  141. spinlock_t lock; /* device lock */
  142. struct langwell_ep *ep;
  143. struct usb_gadget_driver *driver;
  144. struct usb_phy *transceiver;
  145. u8 dev_addr;
  146. u32 usb_state;
  147. u32 resume_state;
  148. u32 bus_reset;
  149. enum lpm_state lpm_state;
  150. enum ep0_state ep0_state;
  151. u32 ep0_dir;
  152. u16 dciversion;
  153. unsigned ep_max;
  154. unsigned devcap:1,
  155. enabled:1,
  156. region:1,
  157. got_irq:1,
  158. powered:1,
  159. remote_wakeup:1,
  160. rate:1,
  161. is_reset:1,
  162. softconnected:1,
  163. vbus_active:1,
  164. suspended:1,
  165. stopped:1,
  166. lpm:1, /* LPM capability */
  167. has_sram:1, /* SRAM caching */
  168. got_sram:1;
  169. /* pci state used to access those endpoints */
  170. struct pci_dev *pdev;
  171. /* Langwell otg transceiver */
  172. struct langwell_otg *lotg;
  173. /* control registers */
  174. struct langwell_cap_regs __iomem *cap_regs;
  175. struct langwell_op_regs __iomem *op_regs;
  176. struct usb_ctrlrequest local_setup_buff;
  177. struct langwell_dqh *ep_dqh;
  178. size_t ep_dqh_size;
  179. dma_addr_t ep_dqh_dma;
  180. /* ep0 status request */
  181. struct langwell_request *status_req;
  182. /* dma pool */
  183. struct dma_pool *dtd_pool;
  184. /* make sure release() is done */
  185. struct completion *done;
  186. /* for private SRAM caching */
  187. unsigned int sram_addr;
  188. unsigned int sram_size;
  189. /* device status data for get_status request */
  190. u16 dev_status;
  191. };
  192. #define gadget_to_langwell(g) container_of((g), struct langwell_udc, gadget)