atmel_usba_udc.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118
  1. /*
  2. * Driver for the Atmel USBA high speed USB device controller
  3. *
  4. * Copyright (C) 2005-2007 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/module.h>
  12. #include <linux/init.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/io.h>
  15. #include <linux/slab.h>
  16. #include <linux/device.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/list.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/usb/ch9.h>
  21. #include <linux/usb/gadget.h>
  22. #include <linux/usb/atmel_usba_udc.h>
  23. #include <linux/delay.h>
  24. #include <asm/gpio.h>
  25. #include <mach/board.h>
  26. #include "atmel_usba_udc.h"
  27. static struct usba_udc the_udc;
  28. static struct usba_ep *usba_ep;
  29. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  30. #include <linux/debugfs.h>
  31. #include <linux/uaccess.h>
  32. static int queue_dbg_open(struct inode *inode, struct file *file)
  33. {
  34. struct usba_ep *ep = inode->i_private;
  35. struct usba_request *req, *req_copy;
  36. struct list_head *queue_data;
  37. queue_data = kmalloc(sizeof(*queue_data), GFP_KERNEL);
  38. if (!queue_data)
  39. return -ENOMEM;
  40. INIT_LIST_HEAD(queue_data);
  41. spin_lock_irq(&ep->udc->lock);
  42. list_for_each_entry(req, &ep->queue, queue) {
  43. req_copy = kmemdup(req, sizeof(*req_copy), GFP_ATOMIC);
  44. if (!req_copy)
  45. goto fail;
  46. list_add_tail(&req_copy->queue, queue_data);
  47. }
  48. spin_unlock_irq(&ep->udc->lock);
  49. file->private_data = queue_data;
  50. return 0;
  51. fail:
  52. spin_unlock_irq(&ep->udc->lock);
  53. list_for_each_entry_safe(req, req_copy, queue_data, queue) {
  54. list_del(&req->queue);
  55. kfree(req);
  56. }
  57. kfree(queue_data);
  58. return -ENOMEM;
  59. }
  60. /*
  61. * bbbbbbbb llllllll IZS sssss nnnn FDL\n\0
  62. *
  63. * b: buffer address
  64. * l: buffer length
  65. * I/i: interrupt/no interrupt
  66. * Z/z: zero/no zero
  67. * S/s: short ok/short not ok
  68. * s: status
  69. * n: nr_packets
  70. * F/f: submitted/not submitted to FIFO
  71. * D/d: using/not using DMA
  72. * L/l: last transaction/not last transaction
  73. */
  74. static ssize_t queue_dbg_read(struct file *file, char __user *buf,
  75. size_t nbytes, loff_t *ppos)
  76. {
  77. struct list_head *queue = file->private_data;
  78. struct usba_request *req, *tmp_req;
  79. size_t len, remaining, actual = 0;
  80. char tmpbuf[38];
  81. if (!access_ok(VERIFY_WRITE, buf, nbytes))
  82. return -EFAULT;
  83. mutex_lock(&file->f_dentry->d_inode->i_mutex);
  84. list_for_each_entry_safe(req, tmp_req, queue, queue) {
  85. len = snprintf(tmpbuf, sizeof(tmpbuf),
  86. "%8p %08x %c%c%c %5d %c%c%c\n",
  87. req->req.buf, req->req.length,
  88. req->req.no_interrupt ? 'i' : 'I',
  89. req->req.zero ? 'Z' : 'z',
  90. req->req.short_not_ok ? 's' : 'S',
  91. req->req.status,
  92. req->submitted ? 'F' : 'f',
  93. req->using_dma ? 'D' : 'd',
  94. req->last_transaction ? 'L' : 'l');
  95. len = min(len, sizeof(tmpbuf));
  96. if (len > nbytes)
  97. break;
  98. list_del(&req->queue);
  99. kfree(req);
  100. remaining = __copy_to_user(buf, tmpbuf, len);
  101. actual += len - remaining;
  102. if (remaining)
  103. break;
  104. nbytes -= len;
  105. buf += len;
  106. }
  107. mutex_unlock(&file->f_dentry->d_inode->i_mutex);
  108. return actual;
  109. }
  110. static int queue_dbg_release(struct inode *inode, struct file *file)
  111. {
  112. struct list_head *queue_data = file->private_data;
  113. struct usba_request *req, *tmp_req;
  114. list_for_each_entry_safe(req, tmp_req, queue_data, queue) {
  115. list_del(&req->queue);
  116. kfree(req);
  117. }
  118. kfree(queue_data);
  119. return 0;
  120. }
  121. static int regs_dbg_open(struct inode *inode, struct file *file)
  122. {
  123. struct usba_udc *udc;
  124. unsigned int i;
  125. u32 *data;
  126. int ret = -ENOMEM;
  127. mutex_lock(&inode->i_mutex);
  128. udc = inode->i_private;
  129. data = kmalloc(inode->i_size, GFP_KERNEL);
  130. if (!data)
  131. goto out;
  132. spin_lock_irq(&udc->lock);
  133. for (i = 0; i < inode->i_size / 4; i++)
  134. data[i] = __raw_readl(udc->regs + i * 4);
  135. spin_unlock_irq(&udc->lock);
  136. file->private_data = data;
  137. ret = 0;
  138. out:
  139. mutex_unlock(&inode->i_mutex);
  140. return ret;
  141. }
  142. static ssize_t regs_dbg_read(struct file *file, char __user *buf,
  143. size_t nbytes, loff_t *ppos)
  144. {
  145. struct inode *inode = file->f_dentry->d_inode;
  146. int ret;
  147. mutex_lock(&inode->i_mutex);
  148. ret = simple_read_from_buffer(buf, nbytes, ppos,
  149. file->private_data,
  150. file->f_dentry->d_inode->i_size);
  151. mutex_unlock(&inode->i_mutex);
  152. return ret;
  153. }
  154. static int regs_dbg_release(struct inode *inode, struct file *file)
  155. {
  156. kfree(file->private_data);
  157. return 0;
  158. }
  159. const struct file_operations queue_dbg_fops = {
  160. .owner = THIS_MODULE,
  161. .open = queue_dbg_open,
  162. .llseek = no_llseek,
  163. .read = queue_dbg_read,
  164. .release = queue_dbg_release,
  165. };
  166. const struct file_operations regs_dbg_fops = {
  167. .owner = THIS_MODULE,
  168. .open = regs_dbg_open,
  169. .llseek = generic_file_llseek,
  170. .read = regs_dbg_read,
  171. .release = regs_dbg_release,
  172. };
  173. static void usba_ep_init_debugfs(struct usba_udc *udc,
  174. struct usba_ep *ep)
  175. {
  176. struct dentry *ep_root;
  177. ep_root = debugfs_create_dir(ep->ep.name, udc->debugfs_root);
  178. if (!ep_root)
  179. goto err_root;
  180. ep->debugfs_dir = ep_root;
  181. ep->debugfs_queue = debugfs_create_file("queue", 0400, ep_root,
  182. ep, &queue_dbg_fops);
  183. if (!ep->debugfs_queue)
  184. goto err_queue;
  185. if (ep->can_dma) {
  186. ep->debugfs_dma_status
  187. = debugfs_create_u32("dma_status", 0400, ep_root,
  188. &ep->last_dma_status);
  189. if (!ep->debugfs_dma_status)
  190. goto err_dma_status;
  191. }
  192. if (ep_is_control(ep)) {
  193. ep->debugfs_state
  194. = debugfs_create_u32("state", 0400, ep_root,
  195. &ep->state);
  196. if (!ep->debugfs_state)
  197. goto err_state;
  198. }
  199. return;
  200. err_state:
  201. if (ep->can_dma)
  202. debugfs_remove(ep->debugfs_dma_status);
  203. err_dma_status:
  204. debugfs_remove(ep->debugfs_queue);
  205. err_queue:
  206. debugfs_remove(ep_root);
  207. err_root:
  208. dev_err(&ep->udc->pdev->dev,
  209. "failed to create debugfs directory for %s\n", ep->ep.name);
  210. }
  211. static void usba_ep_cleanup_debugfs(struct usba_ep *ep)
  212. {
  213. debugfs_remove(ep->debugfs_queue);
  214. debugfs_remove(ep->debugfs_dma_status);
  215. debugfs_remove(ep->debugfs_state);
  216. debugfs_remove(ep->debugfs_dir);
  217. ep->debugfs_dma_status = NULL;
  218. ep->debugfs_dir = NULL;
  219. }
  220. static void usba_init_debugfs(struct usba_udc *udc)
  221. {
  222. struct dentry *root, *regs;
  223. struct resource *regs_resource;
  224. root = debugfs_create_dir(udc->gadget.name, NULL);
  225. if (IS_ERR(root) || !root)
  226. goto err_root;
  227. udc->debugfs_root = root;
  228. regs = debugfs_create_file("regs", 0400, root, udc, &regs_dbg_fops);
  229. if (!regs)
  230. goto err_regs;
  231. regs_resource = platform_get_resource(udc->pdev, IORESOURCE_MEM,
  232. CTRL_IOMEM_ID);
  233. regs->d_inode->i_size = resource_size(regs_resource);
  234. udc->debugfs_regs = regs;
  235. usba_ep_init_debugfs(udc, to_usba_ep(udc->gadget.ep0));
  236. return;
  237. err_regs:
  238. debugfs_remove(root);
  239. err_root:
  240. udc->debugfs_root = NULL;
  241. dev_err(&udc->pdev->dev, "debugfs is not available\n");
  242. }
  243. static void usba_cleanup_debugfs(struct usba_udc *udc)
  244. {
  245. usba_ep_cleanup_debugfs(to_usba_ep(udc->gadget.ep0));
  246. debugfs_remove(udc->debugfs_regs);
  247. debugfs_remove(udc->debugfs_root);
  248. udc->debugfs_regs = NULL;
  249. udc->debugfs_root = NULL;
  250. }
  251. #else
  252. static inline void usba_ep_init_debugfs(struct usba_udc *udc,
  253. struct usba_ep *ep)
  254. {
  255. }
  256. static inline void usba_ep_cleanup_debugfs(struct usba_ep *ep)
  257. {
  258. }
  259. static inline void usba_init_debugfs(struct usba_udc *udc)
  260. {
  261. }
  262. static inline void usba_cleanup_debugfs(struct usba_udc *udc)
  263. {
  264. }
  265. #endif
  266. static int vbus_is_present(struct usba_udc *udc)
  267. {
  268. if (gpio_is_valid(udc->vbus_pin))
  269. return gpio_get_value(udc->vbus_pin) ^ udc->vbus_pin_inverted;
  270. /* No Vbus detection: Assume always present */
  271. return 1;
  272. }
  273. #if defined(CONFIG_ARCH_AT91SAM9RL)
  274. #include <mach/at91_pmc.h>
  275. static void toggle_bias(int is_on)
  276. {
  277. unsigned int uckr = at91_pmc_read(AT91_CKGR_UCKR);
  278. if (is_on)
  279. at91_pmc_write(AT91_CKGR_UCKR, uckr | AT91_PMC_BIASEN);
  280. else
  281. at91_pmc_write(AT91_CKGR_UCKR, uckr & ~(AT91_PMC_BIASEN));
  282. }
  283. #else
  284. static void toggle_bias(int is_on)
  285. {
  286. }
  287. #endif /* CONFIG_ARCH_AT91SAM9RL */
  288. static void next_fifo_transaction(struct usba_ep *ep, struct usba_request *req)
  289. {
  290. unsigned int transaction_len;
  291. transaction_len = req->req.length - req->req.actual;
  292. req->last_transaction = 1;
  293. if (transaction_len > ep->ep.maxpacket) {
  294. transaction_len = ep->ep.maxpacket;
  295. req->last_transaction = 0;
  296. } else if (transaction_len == ep->ep.maxpacket && req->req.zero)
  297. req->last_transaction = 0;
  298. DBG(DBG_QUEUE, "%s: submit_transaction, req %p (length %d)%s\n",
  299. ep->ep.name, req, transaction_len,
  300. req->last_transaction ? ", done" : "");
  301. memcpy_toio(ep->fifo, req->req.buf + req->req.actual, transaction_len);
  302. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  303. req->req.actual += transaction_len;
  304. }
  305. static void submit_request(struct usba_ep *ep, struct usba_request *req)
  306. {
  307. DBG(DBG_QUEUE, "%s: submit_request: req %p (length %d)\n",
  308. ep->ep.name, req, req->req.length);
  309. req->req.actual = 0;
  310. req->submitted = 1;
  311. if (req->using_dma) {
  312. if (req->req.length == 0) {
  313. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  314. return;
  315. }
  316. if (req->req.zero)
  317. usba_ep_writel(ep, CTL_ENB, USBA_SHORT_PACKET);
  318. else
  319. usba_ep_writel(ep, CTL_DIS, USBA_SHORT_PACKET);
  320. usba_dma_writel(ep, ADDRESS, req->req.dma);
  321. usba_dma_writel(ep, CONTROL, req->ctrl);
  322. } else {
  323. next_fifo_transaction(ep, req);
  324. if (req->last_transaction) {
  325. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  326. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  327. } else {
  328. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  329. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  330. }
  331. }
  332. }
  333. static void submit_next_request(struct usba_ep *ep)
  334. {
  335. struct usba_request *req;
  336. if (list_empty(&ep->queue)) {
  337. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY | USBA_RX_BK_RDY);
  338. return;
  339. }
  340. req = list_entry(ep->queue.next, struct usba_request, queue);
  341. if (!req->submitted)
  342. submit_request(ep, req);
  343. }
  344. static void send_status(struct usba_udc *udc, struct usba_ep *ep)
  345. {
  346. ep->state = STATUS_STAGE_IN;
  347. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  348. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  349. }
  350. static void receive_data(struct usba_ep *ep)
  351. {
  352. struct usba_udc *udc = ep->udc;
  353. struct usba_request *req;
  354. unsigned long status;
  355. unsigned int bytecount, nr_busy;
  356. int is_complete = 0;
  357. status = usba_ep_readl(ep, STA);
  358. nr_busy = USBA_BFEXT(BUSY_BANKS, status);
  359. DBG(DBG_QUEUE, "receive data: nr_busy=%u\n", nr_busy);
  360. while (nr_busy > 0) {
  361. if (list_empty(&ep->queue)) {
  362. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  363. break;
  364. }
  365. req = list_entry(ep->queue.next,
  366. struct usba_request, queue);
  367. bytecount = USBA_BFEXT(BYTE_COUNT, status);
  368. if (status & (1 << 31))
  369. is_complete = 1;
  370. if (req->req.actual + bytecount >= req->req.length) {
  371. is_complete = 1;
  372. bytecount = req->req.length - req->req.actual;
  373. }
  374. memcpy_fromio(req->req.buf + req->req.actual,
  375. ep->fifo, bytecount);
  376. req->req.actual += bytecount;
  377. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  378. if (is_complete) {
  379. DBG(DBG_QUEUE, "%s: request done\n", ep->ep.name);
  380. req->req.status = 0;
  381. list_del_init(&req->queue);
  382. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  383. spin_unlock(&udc->lock);
  384. req->req.complete(&ep->ep, &req->req);
  385. spin_lock(&udc->lock);
  386. }
  387. status = usba_ep_readl(ep, STA);
  388. nr_busy = USBA_BFEXT(BUSY_BANKS, status);
  389. if (is_complete && ep_is_control(ep)) {
  390. send_status(udc, ep);
  391. break;
  392. }
  393. }
  394. }
  395. static void
  396. request_complete(struct usba_ep *ep, struct usba_request *req, int status)
  397. {
  398. struct usba_udc *udc = ep->udc;
  399. WARN_ON(!list_empty(&req->queue));
  400. if (req->req.status == -EINPROGRESS)
  401. req->req.status = status;
  402. if (req->mapped) {
  403. dma_unmap_single(
  404. &udc->pdev->dev, req->req.dma, req->req.length,
  405. ep->is_in ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  406. req->req.dma = DMA_ADDR_INVALID;
  407. req->mapped = 0;
  408. }
  409. DBG(DBG_GADGET | DBG_REQ,
  410. "%s: req %p complete: status %d, actual %u\n",
  411. ep->ep.name, req, req->req.status, req->req.actual);
  412. spin_unlock(&udc->lock);
  413. req->req.complete(&ep->ep, &req->req);
  414. spin_lock(&udc->lock);
  415. }
  416. static void
  417. request_complete_list(struct usba_ep *ep, struct list_head *list, int status)
  418. {
  419. struct usba_request *req, *tmp_req;
  420. list_for_each_entry_safe(req, tmp_req, list, queue) {
  421. list_del_init(&req->queue);
  422. request_complete(ep, req, status);
  423. }
  424. }
  425. static int
  426. usba_ep_enable(struct usb_ep *_ep, const struct usb_endpoint_descriptor *desc)
  427. {
  428. struct usba_ep *ep = to_usba_ep(_ep);
  429. struct usba_udc *udc = ep->udc;
  430. unsigned long flags, ept_cfg, maxpacket;
  431. unsigned int nr_trans;
  432. DBG(DBG_GADGET, "%s: ep_enable: desc=%p\n", ep->ep.name, desc);
  433. maxpacket = usb_endpoint_maxp(desc) & 0x7ff;
  434. if (((desc->bEndpointAddress & USB_ENDPOINT_NUMBER_MASK) != ep->index)
  435. || ep->index == 0
  436. || desc->bDescriptorType != USB_DT_ENDPOINT
  437. || maxpacket == 0
  438. || maxpacket > ep->fifo_size) {
  439. DBG(DBG_ERR, "ep_enable: Invalid argument");
  440. return -EINVAL;
  441. }
  442. ep->is_isoc = 0;
  443. ep->is_in = 0;
  444. if (maxpacket <= 8)
  445. ept_cfg = USBA_BF(EPT_SIZE, USBA_EPT_SIZE_8);
  446. else
  447. /* LSB is bit 1, not 0 */
  448. ept_cfg = USBA_BF(EPT_SIZE, fls(maxpacket - 1) - 3);
  449. DBG(DBG_HW, "%s: EPT_SIZE = %lu (maxpacket = %lu)\n",
  450. ep->ep.name, ept_cfg, maxpacket);
  451. if (usb_endpoint_dir_in(desc)) {
  452. ep->is_in = 1;
  453. ept_cfg |= USBA_EPT_DIR_IN;
  454. }
  455. switch (usb_endpoint_type(desc)) {
  456. case USB_ENDPOINT_XFER_CONTROL:
  457. ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_CONTROL);
  458. ept_cfg |= USBA_BF(BK_NUMBER, USBA_BK_NUMBER_ONE);
  459. break;
  460. case USB_ENDPOINT_XFER_ISOC:
  461. if (!ep->can_isoc) {
  462. DBG(DBG_ERR, "ep_enable: %s is not isoc capable\n",
  463. ep->ep.name);
  464. return -EINVAL;
  465. }
  466. /*
  467. * Bits 11:12 specify number of _additional_
  468. * transactions per microframe.
  469. */
  470. nr_trans = ((usb_endpoint_maxp(desc) >> 11) & 3) + 1;
  471. if (nr_trans > 3)
  472. return -EINVAL;
  473. ep->is_isoc = 1;
  474. ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_ISO);
  475. /*
  476. * Do triple-buffering on high-bandwidth iso endpoints.
  477. */
  478. if (nr_trans > 1 && ep->nr_banks == 3)
  479. ept_cfg |= USBA_BF(BK_NUMBER, USBA_BK_NUMBER_TRIPLE);
  480. else
  481. ept_cfg |= USBA_BF(BK_NUMBER, USBA_BK_NUMBER_DOUBLE);
  482. ept_cfg |= USBA_BF(NB_TRANS, nr_trans);
  483. break;
  484. case USB_ENDPOINT_XFER_BULK:
  485. ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK);
  486. ept_cfg |= USBA_BF(BK_NUMBER, USBA_BK_NUMBER_DOUBLE);
  487. break;
  488. case USB_ENDPOINT_XFER_INT:
  489. ept_cfg |= USBA_BF(EPT_TYPE, USBA_EPT_TYPE_INT);
  490. ept_cfg |= USBA_BF(BK_NUMBER, USBA_BK_NUMBER_DOUBLE);
  491. break;
  492. }
  493. spin_lock_irqsave(&ep->udc->lock, flags);
  494. if (ep->desc) {
  495. spin_unlock_irqrestore(&ep->udc->lock, flags);
  496. DBG(DBG_ERR, "ep%d already enabled\n", ep->index);
  497. return -EBUSY;
  498. }
  499. ep->desc = desc;
  500. ep->ep.maxpacket = maxpacket;
  501. usba_ep_writel(ep, CFG, ept_cfg);
  502. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  503. if (ep->can_dma) {
  504. u32 ctrl;
  505. usba_writel(udc, INT_ENB,
  506. (usba_readl(udc, INT_ENB)
  507. | USBA_BF(EPT_INT, 1 << ep->index)
  508. | USBA_BF(DMA_INT, 1 << ep->index)));
  509. ctrl = USBA_AUTO_VALID | USBA_INTDIS_DMA;
  510. usba_ep_writel(ep, CTL_ENB, ctrl);
  511. } else {
  512. usba_writel(udc, INT_ENB,
  513. (usba_readl(udc, INT_ENB)
  514. | USBA_BF(EPT_INT, 1 << ep->index)));
  515. }
  516. spin_unlock_irqrestore(&udc->lock, flags);
  517. DBG(DBG_HW, "EPT_CFG%d after init: %#08lx\n", ep->index,
  518. (unsigned long)usba_ep_readl(ep, CFG));
  519. DBG(DBG_HW, "INT_ENB after init: %#08lx\n",
  520. (unsigned long)usba_readl(udc, INT_ENB));
  521. return 0;
  522. }
  523. static int usba_ep_disable(struct usb_ep *_ep)
  524. {
  525. struct usba_ep *ep = to_usba_ep(_ep);
  526. struct usba_udc *udc = ep->udc;
  527. LIST_HEAD(req_list);
  528. unsigned long flags;
  529. DBG(DBG_GADGET, "ep_disable: %s\n", ep->ep.name);
  530. spin_lock_irqsave(&udc->lock, flags);
  531. if (!ep->desc) {
  532. spin_unlock_irqrestore(&udc->lock, flags);
  533. /* REVISIT because this driver disables endpoints in
  534. * reset_all_endpoints() before calling disconnect(),
  535. * most gadget drivers would trigger this non-error ...
  536. */
  537. if (udc->gadget.speed != USB_SPEED_UNKNOWN)
  538. DBG(DBG_ERR, "ep_disable: %s not enabled\n",
  539. ep->ep.name);
  540. return -EINVAL;
  541. }
  542. ep->desc = NULL;
  543. ep->ep.desc = NULL;
  544. list_splice_init(&ep->queue, &req_list);
  545. if (ep->can_dma) {
  546. usba_dma_writel(ep, CONTROL, 0);
  547. usba_dma_writel(ep, ADDRESS, 0);
  548. usba_dma_readl(ep, STATUS);
  549. }
  550. usba_ep_writel(ep, CTL_DIS, USBA_EPT_ENABLE);
  551. usba_writel(udc, INT_ENB,
  552. usba_readl(udc, INT_ENB)
  553. & ~USBA_BF(EPT_INT, 1 << ep->index));
  554. request_complete_list(ep, &req_list, -ESHUTDOWN);
  555. spin_unlock_irqrestore(&udc->lock, flags);
  556. return 0;
  557. }
  558. static struct usb_request *
  559. usba_ep_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  560. {
  561. struct usba_request *req;
  562. DBG(DBG_GADGET, "ep_alloc_request: %p, 0x%x\n", _ep, gfp_flags);
  563. req = kzalloc(sizeof(*req), gfp_flags);
  564. if (!req)
  565. return NULL;
  566. INIT_LIST_HEAD(&req->queue);
  567. req->req.dma = DMA_ADDR_INVALID;
  568. return &req->req;
  569. }
  570. static void
  571. usba_ep_free_request(struct usb_ep *_ep, struct usb_request *_req)
  572. {
  573. struct usba_request *req = to_usba_req(_req);
  574. DBG(DBG_GADGET, "ep_free_request: %p, %p\n", _ep, _req);
  575. kfree(req);
  576. }
  577. static int queue_dma(struct usba_udc *udc, struct usba_ep *ep,
  578. struct usba_request *req, gfp_t gfp_flags)
  579. {
  580. unsigned long flags;
  581. int ret;
  582. DBG(DBG_DMA, "%s: req l/%u d/%08x %c%c%c\n",
  583. ep->ep.name, req->req.length, req->req.dma,
  584. req->req.zero ? 'Z' : 'z',
  585. req->req.short_not_ok ? 'S' : 's',
  586. req->req.no_interrupt ? 'I' : 'i');
  587. if (req->req.length > 0x10000) {
  588. /* Lengths from 0 to 65536 (inclusive) are supported */
  589. DBG(DBG_ERR, "invalid request length %u\n", req->req.length);
  590. return -EINVAL;
  591. }
  592. req->using_dma = 1;
  593. if (req->req.dma == DMA_ADDR_INVALID) {
  594. req->req.dma = dma_map_single(
  595. &udc->pdev->dev, req->req.buf, req->req.length,
  596. ep->is_in ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  597. req->mapped = 1;
  598. } else {
  599. dma_sync_single_for_device(
  600. &udc->pdev->dev, req->req.dma, req->req.length,
  601. ep->is_in ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  602. req->mapped = 0;
  603. }
  604. req->ctrl = USBA_BF(DMA_BUF_LEN, req->req.length)
  605. | USBA_DMA_CH_EN | USBA_DMA_END_BUF_IE
  606. | USBA_DMA_END_TR_EN | USBA_DMA_END_TR_IE;
  607. if (ep->is_in)
  608. req->ctrl |= USBA_DMA_END_BUF_EN;
  609. /*
  610. * Add this request to the queue and submit for DMA if
  611. * possible. Check if we're still alive first -- we may have
  612. * received a reset since last time we checked.
  613. */
  614. ret = -ESHUTDOWN;
  615. spin_lock_irqsave(&udc->lock, flags);
  616. if (ep->desc) {
  617. if (list_empty(&ep->queue))
  618. submit_request(ep, req);
  619. list_add_tail(&req->queue, &ep->queue);
  620. ret = 0;
  621. }
  622. spin_unlock_irqrestore(&udc->lock, flags);
  623. return ret;
  624. }
  625. static int
  626. usba_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  627. {
  628. struct usba_request *req = to_usba_req(_req);
  629. struct usba_ep *ep = to_usba_ep(_ep);
  630. struct usba_udc *udc = ep->udc;
  631. unsigned long flags;
  632. int ret;
  633. DBG(DBG_GADGET | DBG_QUEUE | DBG_REQ, "%s: queue req %p, len %u\n",
  634. ep->ep.name, req, _req->length);
  635. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN || !ep->desc)
  636. return -ESHUTDOWN;
  637. req->submitted = 0;
  638. req->using_dma = 0;
  639. req->last_transaction = 0;
  640. _req->status = -EINPROGRESS;
  641. _req->actual = 0;
  642. if (ep->can_dma)
  643. return queue_dma(udc, ep, req, gfp_flags);
  644. /* May have received a reset since last time we checked */
  645. ret = -ESHUTDOWN;
  646. spin_lock_irqsave(&udc->lock, flags);
  647. if (ep->desc) {
  648. list_add_tail(&req->queue, &ep->queue);
  649. if ((!ep_is_control(ep) && ep->is_in) ||
  650. (ep_is_control(ep)
  651. && (ep->state == DATA_STAGE_IN
  652. || ep->state == STATUS_STAGE_IN)))
  653. usba_ep_writel(ep, CTL_ENB, USBA_TX_PK_RDY);
  654. else
  655. usba_ep_writel(ep, CTL_ENB, USBA_RX_BK_RDY);
  656. ret = 0;
  657. }
  658. spin_unlock_irqrestore(&udc->lock, flags);
  659. return ret;
  660. }
  661. static void
  662. usba_update_req(struct usba_ep *ep, struct usba_request *req, u32 status)
  663. {
  664. req->req.actual = req->req.length - USBA_BFEXT(DMA_BUF_LEN, status);
  665. }
  666. static int stop_dma(struct usba_ep *ep, u32 *pstatus)
  667. {
  668. unsigned int timeout;
  669. u32 status;
  670. /*
  671. * Stop the DMA controller. When writing both CH_EN
  672. * and LINK to 0, the other bits are not affected.
  673. */
  674. usba_dma_writel(ep, CONTROL, 0);
  675. /* Wait for the FIFO to empty */
  676. for (timeout = 40; timeout; --timeout) {
  677. status = usba_dma_readl(ep, STATUS);
  678. if (!(status & USBA_DMA_CH_EN))
  679. break;
  680. udelay(1);
  681. }
  682. if (pstatus)
  683. *pstatus = status;
  684. if (timeout == 0) {
  685. dev_err(&ep->udc->pdev->dev,
  686. "%s: timed out waiting for DMA FIFO to empty\n",
  687. ep->ep.name);
  688. return -ETIMEDOUT;
  689. }
  690. return 0;
  691. }
  692. static int usba_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  693. {
  694. struct usba_ep *ep = to_usba_ep(_ep);
  695. struct usba_udc *udc = ep->udc;
  696. struct usba_request *req = to_usba_req(_req);
  697. unsigned long flags;
  698. u32 status;
  699. DBG(DBG_GADGET | DBG_QUEUE, "ep_dequeue: %s, req %p\n",
  700. ep->ep.name, req);
  701. spin_lock_irqsave(&udc->lock, flags);
  702. if (req->using_dma) {
  703. /*
  704. * If this request is currently being transferred,
  705. * stop the DMA controller and reset the FIFO.
  706. */
  707. if (ep->queue.next == &req->queue) {
  708. status = usba_dma_readl(ep, STATUS);
  709. if (status & USBA_DMA_CH_EN)
  710. stop_dma(ep, &status);
  711. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  712. ep->last_dma_status = status;
  713. #endif
  714. usba_writel(udc, EPT_RST, 1 << ep->index);
  715. usba_update_req(ep, req, status);
  716. }
  717. }
  718. /*
  719. * Errors should stop the queue from advancing until the
  720. * completion function returns.
  721. */
  722. list_del_init(&req->queue);
  723. request_complete(ep, req, -ECONNRESET);
  724. /* Process the next request if any */
  725. submit_next_request(ep);
  726. spin_unlock_irqrestore(&udc->lock, flags);
  727. return 0;
  728. }
  729. static int usba_ep_set_halt(struct usb_ep *_ep, int value)
  730. {
  731. struct usba_ep *ep = to_usba_ep(_ep);
  732. struct usba_udc *udc = ep->udc;
  733. unsigned long flags;
  734. int ret = 0;
  735. DBG(DBG_GADGET, "endpoint %s: %s HALT\n", ep->ep.name,
  736. value ? "set" : "clear");
  737. if (!ep->desc) {
  738. DBG(DBG_ERR, "Attempted to halt uninitialized ep %s\n",
  739. ep->ep.name);
  740. return -ENODEV;
  741. }
  742. if (ep->is_isoc) {
  743. DBG(DBG_ERR, "Attempted to halt isochronous ep %s\n",
  744. ep->ep.name);
  745. return -ENOTTY;
  746. }
  747. spin_lock_irqsave(&udc->lock, flags);
  748. /*
  749. * We can't halt IN endpoints while there are still data to be
  750. * transferred
  751. */
  752. if (!list_empty(&ep->queue)
  753. || ((value && ep->is_in && (usba_ep_readl(ep, STA)
  754. & USBA_BF(BUSY_BANKS, -1L))))) {
  755. ret = -EAGAIN;
  756. } else {
  757. if (value)
  758. usba_ep_writel(ep, SET_STA, USBA_FORCE_STALL);
  759. else
  760. usba_ep_writel(ep, CLR_STA,
  761. USBA_FORCE_STALL | USBA_TOGGLE_CLR);
  762. usba_ep_readl(ep, STA);
  763. }
  764. spin_unlock_irqrestore(&udc->lock, flags);
  765. return ret;
  766. }
  767. static int usba_ep_fifo_status(struct usb_ep *_ep)
  768. {
  769. struct usba_ep *ep = to_usba_ep(_ep);
  770. return USBA_BFEXT(BYTE_COUNT, usba_ep_readl(ep, STA));
  771. }
  772. static void usba_ep_fifo_flush(struct usb_ep *_ep)
  773. {
  774. struct usba_ep *ep = to_usba_ep(_ep);
  775. struct usba_udc *udc = ep->udc;
  776. usba_writel(udc, EPT_RST, 1 << ep->index);
  777. }
  778. static const struct usb_ep_ops usba_ep_ops = {
  779. .enable = usba_ep_enable,
  780. .disable = usba_ep_disable,
  781. .alloc_request = usba_ep_alloc_request,
  782. .free_request = usba_ep_free_request,
  783. .queue = usba_ep_queue,
  784. .dequeue = usba_ep_dequeue,
  785. .set_halt = usba_ep_set_halt,
  786. .fifo_status = usba_ep_fifo_status,
  787. .fifo_flush = usba_ep_fifo_flush,
  788. };
  789. static int usba_udc_get_frame(struct usb_gadget *gadget)
  790. {
  791. struct usba_udc *udc = to_usba_udc(gadget);
  792. return USBA_BFEXT(FRAME_NUMBER, usba_readl(udc, FNUM));
  793. }
  794. static int usba_udc_wakeup(struct usb_gadget *gadget)
  795. {
  796. struct usba_udc *udc = to_usba_udc(gadget);
  797. unsigned long flags;
  798. u32 ctrl;
  799. int ret = -EINVAL;
  800. spin_lock_irqsave(&udc->lock, flags);
  801. if (udc->devstatus & (1 << USB_DEVICE_REMOTE_WAKEUP)) {
  802. ctrl = usba_readl(udc, CTRL);
  803. usba_writel(udc, CTRL, ctrl | USBA_REMOTE_WAKE_UP);
  804. ret = 0;
  805. }
  806. spin_unlock_irqrestore(&udc->lock, flags);
  807. return ret;
  808. }
  809. static int
  810. usba_udc_set_selfpowered(struct usb_gadget *gadget, int is_selfpowered)
  811. {
  812. struct usba_udc *udc = to_usba_udc(gadget);
  813. unsigned long flags;
  814. spin_lock_irqsave(&udc->lock, flags);
  815. if (is_selfpowered)
  816. udc->devstatus |= 1 << USB_DEVICE_SELF_POWERED;
  817. else
  818. udc->devstatus &= ~(1 << USB_DEVICE_SELF_POWERED);
  819. spin_unlock_irqrestore(&udc->lock, flags);
  820. return 0;
  821. }
  822. static int atmel_usba_start(struct usb_gadget_driver *driver,
  823. int (*bind)(struct usb_gadget *));
  824. static int atmel_usba_stop(struct usb_gadget_driver *driver);
  825. static const struct usb_gadget_ops usba_udc_ops = {
  826. .get_frame = usba_udc_get_frame,
  827. .wakeup = usba_udc_wakeup,
  828. .set_selfpowered = usba_udc_set_selfpowered,
  829. .start = atmel_usba_start,
  830. .stop = atmel_usba_stop,
  831. };
  832. static struct usb_endpoint_descriptor usba_ep0_desc = {
  833. .bLength = USB_DT_ENDPOINT_SIZE,
  834. .bDescriptorType = USB_DT_ENDPOINT,
  835. .bEndpointAddress = 0,
  836. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  837. .wMaxPacketSize = cpu_to_le16(64),
  838. /* FIXME: I have no idea what to put here */
  839. .bInterval = 1,
  840. };
  841. static void nop_release(struct device *dev)
  842. {
  843. }
  844. static struct usba_udc the_udc = {
  845. .gadget = {
  846. .ops = &usba_udc_ops,
  847. .ep_list = LIST_HEAD_INIT(the_udc.gadget.ep_list),
  848. .max_speed = USB_SPEED_HIGH,
  849. .name = "atmel_usba_udc",
  850. .dev = {
  851. .init_name = "gadget",
  852. .release = nop_release,
  853. },
  854. },
  855. };
  856. /*
  857. * Called with interrupts disabled and udc->lock held.
  858. */
  859. static void reset_all_endpoints(struct usba_udc *udc)
  860. {
  861. struct usba_ep *ep;
  862. struct usba_request *req, *tmp_req;
  863. usba_writel(udc, EPT_RST, ~0UL);
  864. ep = to_usba_ep(udc->gadget.ep0);
  865. list_for_each_entry_safe(req, tmp_req, &ep->queue, queue) {
  866. list_del_init(&req->queue);
  867. request_complete(ep, req, -ECONNRESET);
  868. }
  869. /* NOTE: normally, the next call to the gadget driver is in
  870. * charge of disabling endpoints... usually disconnect().
  871. * The exception would be entering a high speed test mode.
  872. *
  873. * FIXME remove this code ... and retest thoroughly.
  874. */
  875. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  876. if (ep->desc) {
  877. spin_unlock(&udc->lock);
  878. usba_ep_disable(&ep->ep);
  879. spin_lock(&udc->lock);
  880. }
  881. }
  882. }
  883. static struct usba_ep *get_ep_by_addr(struct usba_udc *udc, u16 wIndex)
  884. {
  885. struct usba_ep *ep;
  886. if ((wIndex & USB_ENDPOINT_NUMBER_MASK) == 0)
  887. return to_usba_ep(udc->gadget.ep0);
  888. list_for_each_entry (ep, &udc->gadget.ep_list, ep.ep_list) {
  889. u8 bEndpointAddress;
  890. if (!ep->desc)
  891. continue;
  892. bEndpointAddress = ep->desc->bEndpointAddress;
  893. if ((wIndex ^ bEndpointAddress) & USB_DIR_IN)
  894. continue;
  895. if ((bEndpointAddress & USB_ENDPOINT_NUMBER_MASK)
  896. == (wIndex & USB_ENDPOINT_NUMBER_MASK))
  897. return ep;
  898. }
  899. return NULL;
  900. }
  901. /* Called with interrupts disabled and udc->lock held */
  902. static inline void set_protocol_stall(struct usba_udc *udc, struct usba_ep *ep)
  903. {
  904. usba_ep_writel(ep, SET_STA, USBA_FORCE_STALL);
  905. ep->state = WAIT_FOR_SETUP;
  906. }
  907. static inline int is_stalled(struct usba_udc *udc, struct usba_ep *ep)
  908. {
  909. if (usba_ep_readl(ep, STA) & USBA_FORCE_STALL)
  910. return 1;
  911. return 0;
  912. }
  913. static inline void set_address(struct usba_udc *udc, unsigned int addr)
  914. {
  915. u32 regval;
  916. DBG(DBG_BUS, "setting address %u...\n", addr);
  917. regval = usba_readl(udc, CTRL);
  918. regval = USBA_BFINS(DEV_ADDR, addr, regval);
  919. usba_writel(udc, CTRL, regval);
  920. }
  921. static int do_test_mode(struct usba_udc *udc)
  922. {
  923. static const char test_packet_buffer[] = {
  924. /* JKJKJKJK * 9 */
  925. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  926. /* JJKKJJKK * 8 */
  927. 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA, 0xAA,
  928. /* JJKKJJKK * 8 */
  929. 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE, 0xEE,
  930. /* JJJJJJJKKKKKKK * 8 */
  931. 0xFE, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF,
  932. 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF,
  933. /* JJJJJJJK * 8 */
  934. 0x7F, 0xBF, 0xDF, 0xEF, 0xF7, 0xFB, 0xFD,
  935. /* {JKKKKKKK * 10}, JK */
  936. 0xFC, 0x7E, 0xBF, 0xDF, 0xEF, 0xF7, 0xFB, 0xFD, 0x7E
  937. };
  938. struct usba_ep *ep;
  939. struct device *dev = &udc->pdev->dev;
  940. int test_mode;
  941. test_mode = udc->test_mode;
  942. /* Start from a clean slate */
  943. reset_all_endpoints(udc);
  944. switch (test_mode) {
  945. case 0x0100:
  946. /* Test_J */
  947. usba_writel(udc, TST, USBA_TST_J_MODE);
  948. dev_info(dev, "Entering Test_J mode...\n");
  949. break;
  950. case 0x0200:
  951. /* Test_K */
  952. usba_writel(udc, TST, USBA_TST_K_MODE);
  953. dev_info(dev, "Entering Test_K mode...\n");
  954. break;
  955. case 0x0300:
  956. /*
  957. * Test_SE0_NAK: Force high-speed mode and set up ep0
  958. * for Bulk IN transfers
  959. */
  960. ep = &usba_ep[0];
  961. usba_writel(udc, TST,
  962. USBA_BF(SPEED_CFG, USBA_SPEED_CFG_FORCE_HIGH));
  963. usba_ep_writel(ep, CFG,
  964. USBA_BF(EPT_SIZE, USBA_EPT_SIZE_64)
  965. | USBA_EPT_DIR_IN
  966. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK)
  967. | USBA_BF(BK_NUMBER, 1));
  968. if (!(usba_ep_readl(ep, CFG) & USBA_EPT_MAPPED)) {
  969. set_protocol_stall(udc, ep);
  970. dev_err(dev, "Test_SE0_NAK: ep0 not mapped\n");
  971. } else {
  972. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  973. dev_info(dev, "Entering Test_SE0_NAK mode...\n");
  974. }
  975. break;
  976. case 0x0400:
  977. /* Test_Packet */
  978. ep = &usba_ep[0];
  979. usba_ep_writel(ep, CFG,
  980. USBA_BF(EPT_SIZE, USBA_EPT_SIZE_64)
  981. | USBA_EPT_DIR_IN
  982. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_BULK)
  983. | USBA_BF(BK_NUMBER, 1));
  984. if (!(usba_ep_readl(ep, CFG) & USBA_EPT_MAPPED)) {
  985. set_protocol_stall(udc, ep);
  986. dev_err(dev, "Test_Packet: ep0 not mapped\n");
  987. } else {
  988. usba_ep_writel(ep, CTL_ENB, USBA_EPT_ENABLE);
  989. usba_writel(udc, TST, USBA_TST_PKT_MODE);
  990. memcpy_toio(ep->fifo, test_packet_buffer,
  991. sizeof(test_packet_buffer));
  992. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  993. dev_info(dev, "Entering Test_Packet mode...\n");
  994. }
  995. break;
  996. default:
  997. dev_err(dev, "Invalid test mode: 0x%04x\n", test_mode);
  998. return -EINVAL;
  999. }
  1000. return 0;
  1001. }
  1002. /* Avoid overly long expressions */
  1003. static inline bool feature_is_dev_remote_wakeup(struct usb_ctrlrequest *crq)
  1004. {
  1005. if (crq->wValue == cpu_to_le16(USB_DEVICE_REMOTE_WAKEUP))
  1006. return true;
  1007. return false;
  1008. }
  1009. static inline bool feature_is_dev_test_mode(struct usb_ctrlrequest *crq)
  1010. {
  1011. if (crq->wValue == cpu_to_le16(USB_DEVICE_TEST_MODE))
  1012. return true;
  1013. return false;
  1014. }
  1015. static inline bool feature_is_ep_halt(struct usb_ctrlrequest *crq)
  1016. {
  1017. if (crq->wValue == cpu_to_le16(USB_ENDPOINT_HALT))
  1018. return true;
  1019. return false;
  1020. }
  1021. static int handle_ep0_setup(struct usba_udc *udc, struct usba_ep *ep,
  1022. struct usb_ctrlrequest *crq)
  1023. {
  1024. int retval = 0;
  1025. switch (crq->bRequest) {
  1026. case USB_REQ_GET_STATUS: {
  1027. u16 status;
  1028. if (crq->bRequestType == (USB_DIR_IN | USB_RECIP_DEVICE)) {
  1029. status = cpu_to_le16(udc->devstatus);
  1030. } else if (crq->bRequestType
  1031. == (USB_DIR_IN | USB_RECIP_INTERFACE)) {
  1032. status = cpu_to_le16(0);
  1033. } else if (crq->bRequestType
  1034. == (USB_DIR_IN | USB_RECIP_ENDPOINT)) {
  1035. struct usba_ep *target;
  1036. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1037. if (!target)
  1038. goto stall;
  1039. status = 0;
  1040. if (is_stalled(udc, target))
  1041. status |= cpu_to_le16(1);
  1042. } else
  1043. goto delegate;
  1044. /* Write directly to the FIFO. No queueing is done. */
  1045. if (crq->wLength != cpu_to_le16(sizeof(status)))
  1046. goto stall;
  1047. ep->state = DATA_STAGE_IN;
  1048. __raw_writew(status, ep->fifo);
  1049. usba_ep_writel(ep, SET_STA, USBA_TX_PK_RDY);
  1050. break;
  1051. }
  1052. case USB_REQ_CLEAR_FEATURE: {
  1053. if (crq->bRequestType == USB_RECIP_DEVICE) {
  1054. if (feature_is_dev_remote_wakeup(crq))
  1055. udc->devstatus
  1056. &= ~(1 << USB_DEVICE_REMOTE_WAKEUP);
  1057. else
  1058. /* Can't CLEAR_FEATURE TEST_MODE */
  1059. goto stall;
  1060. } else if (crq->bRequestType == USB_RECIP_ENDPOINT) {
  1061. struct usba_ep *target;
  1062. if (crq->wLength != cpu_to_le16(0)
  1063. || !feature_is_ep_halt(crq))
  1064. goto stall;
  1065. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1066. if (!target)
  1067. goto stall;
  1068. usba_ep_writel(target, CLR_STA, USBA_FORCE_STALL);
  1069. if (target->index != 0)
  1070. usba_ep_writel(target, CLR_STA,
  1071. USBA_TOGGLE_CLR);
  1072. } else {
  1073. goto delegate;
  1074. }
  1075. send_status(udc, ep);
  1076. break;
  1077. }
  1078. case USB_REQ_SET_FEATURE: {
  1079. if (crq->bRequestType == USB_RECIP_DEVICE) {
  1080. if (feature_is_dev_test_mode(crq)) {
  1081. send_status(udc, ep);
  1082. ep->state = STATUS_STAGE_TEST;
  1083. udc->test_mode = le16_to_cpu(crq->wIndex);
  1084. return 0;
  1085. } else if (feature_is_dev_remote_wakeup(crq)) {
  1086. udc->devstatus |= 1 << USB_DEVICE_REMOTE_WAKEUP;
  1087. } else {
  1088. goto stall;
  1089. }
  1090. } else if (crq->bRequestType == USB_RECIP_ENDPOINT) {
  1091. struct usba_ep *target;
  1092. if (crq->wLength != cpu_to_le16(0)
  1093. || !feature_is_ep_halt(crq))
  1094. goto stall;
  1095. target = get_ep_by_addr(udc, le16_to_cpu(crq->wIndex));
  1096. if (!target)
  1097. goto stall;
  1098. usba_ep_writel(target, SET_STA, USBA_FORCE_STALL);
  1099. } else
  1100. goto delegate;
  1101. send_status(udc, ep);
  1102. break;
  1103. }
  1104. case USB_REQ_SET_ADDRESS:
  1105. if (crq->bRequestType != (USB_DIR_OUT | USB_RECIP_DEVICE))
  1106. goto delegate;
  1107. set_address(udc, le16_to_cpu(crq->wValue));
  1108. send_status(udc, ep);
  1109. ep->state = STATUS_STAGE_ADDR;
  1110. break;
  1111. default:
  1112. delegate:
  1113. spin_unlock(&udc->lock);
  1114. retval = udc->driver->setup(&udc->gadget, crq);
  1115. spin_lock(&udc->lock);
  1116. }
  1117. return retval;
  1118. stall:
  1119. pr_err("udc: %s: Invalid setup request: %02x.%02x v%04x i%04x l%d, "
  1120. "halting endpoint...\n",
  1121. ep->ep.name, crq->bRequestType, crq->bRequest,
  1122. le16_to_cpu(crq->wValue), le16_to_cpu(crq->wIndex),
  1123. le16_to_cpu(crq->wLength));
  1124. set_protocol_stall(udc, ep);
  1125. return -1;
  1126. }
  1127. static void usba_control_irq(struct usba_udc *udc, struct usba_ep *ep)
  1128. {
  1129. struct usba_request *req;
  1130. u32 epstatus;
  1131. u32 epctrl;
  1132. restart:
  1133. epstatus = usba_ep_readl(ep, STA);
  1134. epctrl = usba_ep_readl(ep, CTL);
  1135. DBG(DBG_INT, "%s [%d]: s/%08x c/%08x\n",
  1136. ep->ep.name, ep->state, epstatus, epctrl);
  1137. req = NULL;
  1138. if (!list_empty(&ep->queue))
  1139. req = list_entry(ep->queue.next,
  1140. struct usba_request, queue);
  1141. if ((epctrl & USBA_TX_PK_RDY) && !(epstatus & USBA_TX_PK_RDY)) {
  1142. if (req->submitted)
  1143. next_fifo_transaction(ep, req);
  1144. else
  1145. submit_request(ep, req);
  1146. if (req->last_transaction) {
  1147. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  1148. usba_ep_writel(ep, CTL_ENB, USBA_TX_COMPLETE);
  1149. }
  1150. goto restart;
  1151. }
  1152. if ((epstatus & epctrl) & USBA_TX_COMPLETE) {
  1153. usba_ep_writel(ep, CLR_STA, USBA_TX_COMPLETE);
  1154. switch (ep->state) {
  1155. case DATA_STAGE_IN:
  1156. usba_ep_writel(ep, CTL_ENB, USBA_RX_BK_RDY);
  1157. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1158. ep->state = STATUS_STAGE_OUT;
  1159. break;
  1160. case STATUS_STAGE_ADDR:
  1161. /* Activate our new address */
  1162. usba_writel(udc, CTRL, (usba_readl(udc, CTRL)
  1163. | USBA_FADDR_EN));
  1164. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1165. ep->state = WAIT_FOR_SETUP;
  1166. break;
  1167. case STATUS_STAGE_IN:
  1168. if (req) {
  1169. list_del_init(&req->queue);
  1170. request_complete(ep, req, 0);
  1171. submit_next_request(ep);
  1172. }
  1173. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1174. ep->state = WAIT_FOR_SETUP;
  1175. break;
  1176. case STATUS_STAGE_TEST:
  1177. usba_ep_writel(ep, CTL_DIS, USBA_TX_COMPLETE);
  1178. ep->state = WAIT_FOR_SETUP;
  1179. if (do_test_mode(udc))
  1180. set_protocol_stall(udc, ep);
  1181. break;
  1182. default:
  1183. pr_err("udc: %s: TXCOMP: Invalid endpoint state %d, "
  1184. "halting endpoint...\n",
  1185. ep->ep.name, ep->state);
  1186. set_protocol_stall(udc, ep);
  1187. break;
  1188. }
  1189. goto restart;
  1190. }
  1191. if ((epstatus & epctrl) & USBA_RX_BK_RDY) {
  1192. switch (ep->state) {
  1193. case STATUS_STAGE_OUT:
  1194. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  1195. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1196. if (req) {
  1197. list_del_init(&req->queue);
  1198. request_complete(ep, req, 0);
  1199. }
  1200. ep->state = WAIT_FOR_SETUP;
  1201. break;
  1202. case DATA_STAGE_OUT:
  1203. receive_data(ep);
  1204. break;
  1205. default:
  1206. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  1207. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1208. pr_err("udc: %s: RXRDY: Invalid endpoint state %d, "
  1209. "halting endpoint...\n",
  1210. ep->ep.name, ep->state);
  1211. set_protocol_stall(udc, ep);
  1212. break;
  1213. }
  1214. goto restart;
  1215. }
  1216. if (epstatus & USBA_RX_SETUP) {
  1217. union {
  1218. struct usb_ctrlrequest crq;
  1219. unsigned long data[2];
  1220. } crq;
  1221. unsigned int pkt_len;
  1222. int ret;
  1223. if (ep->state != WAIT_FOR_SETUP) {
  1224. /*
  1225. * Didn't expect a SETUP packet at this
  1226. * point. Clean up any pending requests (which
  1227. * may be successful).
  1228. */
  1229. int status = -EPROTO;
  1230. /*
  1231. * RXRDY and TXCOMP are dropped when SETUP
  1232. * packets arrive. Just pretend we received
  1233. * the status packet.
  1234. */
  1235. if (ep->state == STATUS_STAGE_OUT
  1236. || ep->state == STATUS_STAGE_IN) {
  1237. usba_ep_writel(ep, CTL_DIS, USBA_RX_BK_RDY);
  1238. status = 0;
  1239. }
  1240. if (req) {
  1241. list_del_init(&req->queue);
  1242. request_complete(ep, req, status);
  1243. }
  1244. }
  1245. pkt_len = USBA_BFEXT(BYTE_COUNT, usba_ep_readl(ep, STA));
  1246. DBG(DBG_HW, "Packet length: %u\n", pkt_len);
  1247. if (pkt_len != sizeof(crq)) {
  1248. pr_warning("udc: Invalid packet length %u "
  1249. "(expected %zu)\n", pkt_len, sizeof(crq));
  1250. set_protocol_stall(udc, ep);
  1251. return;
  1252. }
  1253. DBG(DBG_FIFO, "Copying ctrl request from 0x%p:\n", ep->fifo);
  1254. memcpy_fromio(crq.data, ep->fifo, sizeof(crq));
  1255. /* Free up one bank in the FIFO so that we can
  1256. * generate or receive a reply right away. */
  1257. usba_ep_writel(ep, CLR_STA, USBA_RX_SETUP);
  1258. /* printk(KERN_DEBUG "setup: %d: %02x.%02x\n",
  1259. ep->state, crq.crq.bRequestType,
  1260. crq.crq.bRequest); */
  1261. if (crq.crq.bRequestType & USB_DIR_IN) {
  1262. /*
  1263. * The USB 2.0 spec states that "if wLength is
  1264. * zero, there is no data transfer phase."
  1265. * However, testusb #14 seems to actually
  1266. * expect a data phase even if wLength = 0...
  1267. */
  1268. ep->state = DATA_STAGE_IN;
  1269. } else {
  1270. if (crq.crq.wLength != cpu_to_le16(0))
  1271. ep->state = DATA_STAGE_OUT;
  1272. else
  1273. ep->state = STATUS_STAGE_IN;
  1274. }
  1275. ret = -1;
  1276. if (ep->index == 0)
  1277. ret = handle_ep0_setup(udc, ep, &crq.crq);
  1278. else {
  1279. spin_unlock(&udc->lock);
  1280. ret = udc->driver->setup(&udc->gadget, &crq.crq);
  1281. spin_lock(&udc->lock);
  1282. }
  1283. DBG(DBG_BUS, "req %02x.%02x, length %d, state %d, ret %d\n",
  1284. crq.crq.bRequestType, crq.crq.bRequest,
  1285. le16_to_cpu(crq.crq.wLength), ep->state, ret);
  1286. if (ret < 0) {
  1287. /* Let the host know that we failed */
  1288. set_protocol_stall(udc, ep);
  1289. }
  1290. }
  1291. }
  1292. static void usba_ep_irq(struct usba_udc *udc, struct usba_ep *ep)
  1293. {
  1294. struct usba_request *req;
  1295. u32 epstatus;
  1296. u32 epctrl;
  1297. epstatus = usba_ep_readl(ep, STA);
  1298. epctrl = usba_ep_readl(ep, CTL);
  1299. DBG(DBG_INT, "%s: interrupt, status: 0x%08x\n", ep->ep.name, epstatus);
  1300. while ((epctrl & USBA_TX_PK_RDY) && !(epstatus & USBA_TX_PK_RDY)) {
  1301. DBG(DBG_BUS, "%s: TX PK ready\n", ep->ep.name);
  1302. if (list_empty(&ep->queue)) {
  1303. dev_warn(&udc->pdev->dev, "ep_irq: queue empty\n");
  1304. usba_ep_writel(ep, CTL_DIS, USBA_TX_PK_RDY);
  1305. return;
  1306. }
  1307. req = list_entry(ep->queue.next, struct usba_request, queue);
  1308. if (req->using_dma) {
  1309. /* Send a zero-length packet */
  1310. usba_ep_writel(ep, SET_STA,
  1311. USBA_TX_PK_RDY);
  1312. usba_ep_writel(ep, CTL_DIS,
  1313. USBA_TX_PK_RDY);
  1314. list_del_init(&req->queue);
  1315. submit_next_request(ep);
  1316. request_complete(ep, req, 0);
  1317. } else {
  1318. if (req->submitted)
  1319. next_fifo_transaction(ep, req);
  1320. else
  1321. submit_request(ep, req);
  1322. if (req->last_transaction) {
  1323. list_del_init(&req->queue);
  1324. submit_next_request(ep);
  1325. request_complete(ep, req, 0);
  1326. }
  1327. }
  1328. epstatus = usba_ep_readl(ep, STA);
  1329. epctrl = usba_ep_readl(ep, CTL);
  1330. }
  1331. if ((epstatus & epctrl) & USBA_RX_BK_RDY) {
  1332. DBG(DBG_BUS, "%s: RX data ready\n", ep->ep.name);
  1333. receive_data(ep);
  1334. usba_ep_writel(ep, CLR_STA, USBA_RX_BK_RDY);
  1335. }
  1336. }
  1337. static void usba_dma_irq(struct usba_udc *udc, struct usba_ep *ep)
  1338. {
  1339. struct usba_request *req;
  1340. u32 status, control, pending;
  1341. status = usba_dma_readl(ep, STATUS);
  1342. control = usba_dma_readl(ep, CONTROL);
  1343. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  1344. ep->last_dma_status = status;
  1345. #endif
  1346. pending = status & control;
  1347. DBG(DBG_INT | DBG_DMA, "dma irq, s/%#08x, c/%#08x\n", status, control);
  1348. if (status & USBA_DMA_CH_EN) {
  1349. dev_err(&udc->pdev->dev,
  1350. "DMA_CH_EN is set after transfer is finished!\n");
  1351. dev_err(&udc->pdev->dev,
  1352. "status=%#08x, pending=%#08x, control=%#08x\n",
  1353. status, pending, control);
  1354. /*
  1355. * try to pretend nothing happened. We might have to
  1356. * do something here...
  1357. */
  1358. }
  1359. if (list_empty(&ep->queue))
  1360. /* Might happen if a reset comes along at the right moment */
  1361. return;
  1362. if (pending & (USBA_DMA_END_TR_ST | USBA_DMA_END_BUF_ST)) {
  1363. req = list_entry(ep->queue.next, struct usba_request, queue);
  1364. usba_update_req(ep, req, status);
  1365. list_del_init(&req->queue);
  1366. submit_next_request(ep);
  1367. request_complete(ep, req, 0);
  1368. }
  1369. }
  1370. static irqreturn_t usba_udc_irq(int irq, void *devid)
  1371. {
  1372. struct usba_udc *udc = devid;
  1373. u32 status;
  1374. u32 dma_status;
  1375. u32 ep_status;
  1376. spin_lock(&udc->lock);
  1377. status = usba_readl(udc, INT_STA);
  1378. DBG(DBG_INT, "irq, status=%#08x\n", status);
  1379. if (status & USBA_DET_SUSPEND) {
  1380. toggle_bias(0);
  1381. usba_writel(udc, INT_CLR, USBA_DET_SUSPEND);
  1382. DBG(DBG_BUS, "Suspend detected\n");
  1383. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1384. && udc->driver && udc->driver->suspend) {
  1385. spin_unlock(&udc->lock);
  1386. udc->driver->suspend(&udc->gadget);
  1387. spin_lock(&udc->lock);
  1388. }
  1389. }
  1390. if (status & USBA_WAKE_UP) {
  1391. toggle_bias(1);
  1392. usba_writel(udc, INT_CLR, USBA_WAKE_UP);
  1393. DBG(DBG_BUS, "Wake Up CPU detected\n");
  1394. }
  1395. if (status & USBA_END_OF_RESUME) {
  1396. usba_writel(udc, INT_CLR, USBA_END_OF_RESUME);
  1397. DBG(DBG_BUS, "Resume detected\n");
  1398. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1399. && udc->driver && udc->driver->resume) {
  1400. spin_unlock(&udc->lock);
  1401. udc->driver->resume(&udc->gadget);
  1402. spin_lock(&udc->lock);
  1403. }
  1404. }
  1405. dma_status = USBA_BFEXT(DMA_INT, status);
  1406. if (dma_status) {
  1407. int i;
  1408. for (i = 1; i < USBA_NR_ENDPOINTS; i++)
  1409. if (dma_status & (1 << i))
  1410. usba_dma_irq(udc, &usba_ep[i]);
  1411. }
  1412. ep_status = USBA_BFEXT(EPT_INT, status);
  1413. if (ep_status) {
  1414. int i;
  1415. for (i = 0; i < USBA_NR_ENDPOINTS; i++)
  1416. if (ep_status & (1 << i)) {
  1417. if (ep_is_control(&usba_ep[i]))
  1418. usba_control_irq(udc, &usba_ep[i]);
  1419. else
  1420. usba_ep_irq(udc, &usba_ep[i]);
  1421. }
  1422. }
  1423. if (status & USBA_END_OF_RESET) {
  1424. struct usba_ep *ep0;
  1425. usba_writel(udc, INT_CLR, USBA_END_OF_RESET);
  1426. reset_all_endpoints(udc);
  1427. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  1428. && udc->driver->disconnect) {
  1429. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1430. spin_unlock(&udc->lock);
  1431. udc->driver->disconnect(&udc->gadget);
  1432. spin_lock(&udc->lock);
  1433. }
  1434. if (status & USBA_HIGH_SPEED)
  1435. udc->gadget.speed = USB_SPEED_HIGH;
  1436. else
  1437. udc->gadget.speed = USB_SPEED_FULL;
  1438. DBG(DBG_BUS, "%s bus reset detected\n",
  1439. usb_speed_string(udc->gadget.speed));
  1440. ep0 = &usba_ep[0];
  1441. ep0->desc = &usba_ep0_desc;
  1442. ep0->state = WAIT_FOR_SETUP;
  1443. usba_ep_writel(ep0, CFG,
  1444. (USBA_BF(EPT_SIZE, EP0_EPT_SIZE)
  1445. | USBA_BF(EPT_TYPE, USBA_EPT_TYPE_CONTROL)
  1446. | USBA_BF(BK_NUMBER, USBA_BK_NUMBER_ONE)));
  1447. usba_ep_writel(ep0, CTL_ENB,
  1448. USBA_EPT_ENABLE | USBA_RX_SETUP);
  1449. usba_writel(udc, INT_ENB,
  1450. (usba_readl(udc, INT_ENB)
  1451. | USBA_BF(EPT_INT, 1)
  1452. | USBA_DET_SUSPEND
  1453. | USBA_END_OF_RESUME));
  1454. /*
  1455. * Unclear why we hit this irregularly, e.g. in usbtest,
  1456. * but it's clearly harmless...
  1457. */
  1458. if (!(usba_ep_readl(ep0, CFG) & USBA_EPT_MAPPED))
  1459. dev_dbg(&udc->pdev->dev,
  1460. "ODD: EP0 configuration is invalid!\n");
  1461. }
  1462. spin_unlock(&udc->lock);
  1463. return IRQ_HANDLED;
  1464. }
  1465. static irqreturn_t usba_vbus_irq(int irq, void *devid)
  1466. {
  1467. struct usba_udc *udc = devid;
  1468. int vbus;
  1469. /* debounce */
  1470. udelay(10);
  1471. spin_lock(&udc->lock);
  1472. /* May happen if Vbus pin toggles during probe() */
  1473. if (!udc->driver)
  1474. goto out;
  1475. vbus = vbus_is_present(udc);
  1476. if (vbus != udc->vbus_prev) {
  1477. if (vbus) {
  1478. toggle_bias(1);
  1479. usba_writel(udc, CTRL, USBA_ENABLE_MASK);
  1480. usba_writel(udc, INT_ENB, USBA_END_OF_RESET);
  1481. } else {
  1482. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1483. reset_all_endpoints(udc);
  1484. toggle_bias(0);
  1485. usba_writel(udc, CTRL, USBA_DISABLE_MASK);
  1486. if (udc->driver->disconnect) {
  1487. spin_unlock(&udc->lock);
  1488. udc->driver->disconnect(&udc->gadget);
  1489. spin_lock(&udc->lock);
  1490. }
  1491. }
  1492. udc->vbus_prev = vbus;
  1493. }
  1494. out:
  1495. spin_unlock(&udc->lock);
  1496. return IRQ_HANDLED;
  1497. }
  1498. static int atmel_usba_start(struct usb_gadget_driver *driver,
  1499. int (*bind)(struct usb_gadget *))
  1500. {
  1501. struct usba_udc *udc = &the_udc;
  1502. unsigned long flags;
  1503. int ret;
  1504. if (!udc->pdev)
  1505. return -ENODEV;
  1506. spin_lock_irqsave(&udc->lock, flags);
  1507. if (udc->driver) {
  1508. spin_unlock_irqrestore(&udc->lock, flags);
  1509. return -EBUSY;
  1510. }
  1511. udc->devstatus = 1 << USB_DEVICE_SELF_POWERED;
  1512. udc->driver = driver;
  1513. udc->gadget.dev.driver = &driver->driver;
  1514. spin_unlock_irqrestore(&udc->lock, flags);
  1515. clk_enable(udc->pclk);
  1516. clk_enable(udc->hclk);
  1517. ret = bind(&udc->gadget);
  1518. if (ret) {
  1519. DBG(DBG_ERR, "Could not bind to driver %s: error %d\n",
  1520. driver->driver.name, ret);
  1521. goto err_driver_bind;
  1522. }
  1523. DBG(DBG_GADGET, "registered driver `%s'\n", driver->driver.name);
  1524. udc->vbus_prev = 0;
  1525. if (gpio_is_valid(udc->vbus_pin))
  1526. enable_irq(gpio_to_irq(udc->vbus_pin));
  1527. /* If Vbus is present, enable the controller and wait for reset */
  1528. spin_lock_irqsave(&udc->lock, flags);
  1529. if (vbus_is_present(udc) && udc->vbus_prev == 0) {
  1530. toggle_bias(1);
  1531. usba_writel(udc, CTRL, USBA_ENABLE_MASK);
  1532. usba_writel(udc, INT_ENB, USBA_END_OF_RESET);
  1533. }
  1534. spin_unlock_irqrestore(&udc->lock, flags);
  1535. return 0;
  1536. err_driver_bind:
  1537. udc->driver = NULL;
  1538. udc->gadget.dev.driver = NULL;
  1539. return ret;
  1540. }
  1541. static int atmel_usba_stop(struct usb_gadget_driver *driver)
  1542. {
  1543. struct usba_udc *udc = &the_udc;
  1544. unsigned long flags;
  1545. if (!udc->pdev)
  1546. return -ENODEV;
  1547. if (driver != udc->driver || !driver->unbind)
  1548. return -EINVAL;
  1549. if (gpio_is_valid(udc->vbus_pin))
  1550. disable_irq(gpio_to_irq(udc->vbus_pin));
  1551. spin_lock_irqsave(&udc->lock, flags);
  1552. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1553. reset_all_endpoints(udc);
  1554. spin_unlock_irqrestore(&udc->lock, flags);
  1555. /* This will also disable the DP pullup */
  1556. toggle_bias(0);
  1557. usba_writel(udc, CTRL, USBA_DISABLE_MASK);
  1558. if (udc->driver->disconnect)
  1559. udc->driver->disconnect(&udc->gadget);
  1560. driver->unbind(&udc->gadget);
  1561. udc->gadget.dev.driver = NULL;
  1562. udc->driver = NULL;
  1563. clk_disable(udc->hclk);
  1564. clk_disable(udc->pclk);
  1565. DBG(DBG_GADGET, "unregistered driver `%s'\n", driver->driver.name);
  1566. return 0;
  1567. }
  1568. static int __init usba_udc_probe(struct platform_device *pdev)
  1569. {
  1570. struct usba_platform_data *pdata = pdev->dev.platform_data;
  1571. struct resource *regs, *fifo;
  1572. struct clk *pclk, *hclk;
  1573. struct usba_udc *udc = &the_udc;
  1574. int irq, ret, i;
  1575. regs = platform_get_resource(pdev, IORESOURCE_MEM, CTRL_IOMEM_ID);
  1576. fifo = platform_get_resource(pdev, IORESOURCE_MEM, FIFO_IOMEM_ID);
  1577. if (!regs || !fifo || !pdata)
  1578. return -ENXIO;
  1579. irq = platform_get_irq(pdev, 0);
  1580. if (irq < 0)
  1581. return irq;
  1582. pclk = clk_get(&pdev->dev, "pclk");
  1583. if (IS_ERR(pclk))
  1584. return PTR_ERR(pclk);
  1585. hclk = clk_get(&pdev->dev, "hclk");
  1586. if (IS_ERR(hclk)) {
  1587. ret = PTR_ERR(hclk);
  1588. goto err_get_hclk;
  1589. }
  1590. spin_lock_init(&udc->lock);
  1591. udc->pdev = pdev;
  1592. udc->pclk = pclk;
  1593. udc->hclk = hclk;
  1594. udc->vbus_pin = -ENODEV;
  1595. ret = -ENOMEM;
  1596. udc->regs = ioremap(regs->start, resource_size(regs));
  1597. if (!udc->regs) {
  1598. dev_err(&pdev->dev, "Unable to map I/O memory, aborting.\n");
  1599. goto err_map_regs;
  1600. }
  1601. dev_info(&pdev->dev, "MMIO registers at 0x%08lx mapped at %p\n",
  1602. (unsigned long)regs->start, udc->regs);
  1603. udc->fifo = ioremap(fifo->start, resource_size(fifo));
  1604. if (!udc->fifo) {
  1605. dev_err(&pdev->dev, "Unable to map FIFO, aborting.\n");
  1606. goto err_map_fifo;
  1607. }
  1608. dev_info(&pdev->dev, "FIFO at 0x%08lx mapped at %p\n",
  1609. (unsigned long)fifo->start, udc->fifo);
  1610. device_initialize(&udc->gadget.dev);
  1611. udc->gadget.dev.parent = &pdev->dev;
  1612. udc->gadget.dev.dma_mask = pdev->dev.dma_mask;
  1613. platform_set_drvdata(pdev, udc);
  1614. /* Make sure we start from a clean slate */
  1615. clk_enable(pclk);
  1616. toggle_bias(0);
  1617. usba_writel(udc, CTRL, USBA_DISABLE_MASK);
  1618. clk_disable(pclk);
  1619. usba_ep = kzalloc(sizeof(struct usba_ep) * pdata->num_ep,
  1620. GFP_KERNEL);
  1621. if (!usba_ep)
  1622. goto err_alloc_ep;
  1623. the_udc.gadget.ep0 = &usba_ep[0].ep;
  1624. INIT_LIST_HEAD(&usba_ep[0].ep.ep_list);
  1625. usba_ep[0].ep_regs = udc->regs + USBA_EPT_BASE(0);
  1626. usba_ep[0].dma_regs = udc->regs + USBA_DMA_BASE(0);
  1627. usba_ep[0].fifo = udc->fifo + USBA_FIFO_BASE(0);
  1628. usba_ep[0].ep.ops = &usba_ep_ops;
  1629. usba_ep[0].ep.name = pdata->ep[0].name;
  1630. usba_ep[0].ep.maxpacket = pdata->ep[0].fifo_size;
  1631. usba_ep[0].udc = &the_udc;
  1632. INIT_LIST_HEAD(&usba_ep[0].queue);
  1633. usba_ep[0].fifo_size = pdata->ep[0].fifo_size;
  1634. usba_ep[0].nr_banks = pdata->ep[0].nr_banks;
  1635. usba_ep[0].index = pdata->ep[0].index;
  1636. usba_ep[0].can_dma = pdata->ep[0].can_dma;
  1637. usba_ep[0].can_isoc = pdata->ep[0].can_isoc;
  1638. for (i = 1; i < pdata->num_ep; i++) {
  1639. struct usba_ep *ep = &usba_ep[i];
  1640. ep->ep_regs = udc->regs + USBA_EPT_BASE(i);
  1641. ep->dma_regs = udc->regs + USBA_DMA_BASE(i);
  1642. ep->fifo = udc->fifo + USBA_FIFO_BASE(i);
  1643. ep->ep.ops = &usba_ep_ops;
  1644. ep->ep.name = pdata->ep[i].name;
  1645. ep->ep.maxpacket = pdata->ep[i].fifo_size;
  1646. ep->udc = &the_udc;
  1647. INIT_LIST_HEAD(&ep->queue);
  1648. ep->fifo_size = pdata->ep[i].fifo_size;
  1649. ep->nr_banks = pdata->ep[i].nr_banks;
  1650. ep->index = pdata->ep[i].index;
  1651. ep->can_dma = pdata->ep[i].can_dma;
  1652. ep->can_isoc = pdata->ep[i].can_isoc;
  1653. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1654. }
  1655. ret = request_irq(irq, usba_udc_irq, 0, "atmel_usba_udc", udc);
  1656. if (ret) {
  1657. dev_err(&pdev->dev, "Cannot request irq %d (error %d)\n",
  1658. irq, ret);
  1659. goto err_request_irq;
  1660. }
  1661. udc->irq = irq;
  1662. ret = device_add(&udc->gadget.dev);
  1663. if (ret) {
  1664. dev_dbg(&pdev->dev, "Could not add gadget: %d\n", ret);
  1665. goto err_device_add;
  1666. }
  1667. if (gpio_is_valid(pdata->vbus_pin)) {
  1668. if (!gpio_request(pdata->vbus_pin, "atmel_usba_udc")) {
  1669. udc->vbus_pin = pdata->vbus_pin;
  1670. udc->vbus_pin_inverted = pdata->vbus_pin_inverted;
  1671. ret = request_irq(gpio_to_irq(udc->vbus_pin),
  1672. usba_vbus_irq, 0,
  1673. "atmel_usba_udc", udc);
  1674. if (ret) {
  1675. gpio_free(udc->vbus_pin);
  1676. udc->vbus_pin = -ENODEV;
  1677. dev_warn(&udc->pdev->dev,
  1678. "failed to request vbus irq; "
  1679. "assuming always on\n");
  1680. } else {
  1681. disable_irq(gpio_to_irq(udc->vbus_pin));
  1682. }
  1683. } else {
  1684. /* gpio_request fail so use -EINVAL for gpio_is_valid */
  1685. udc->vbus_pin = -EINVAL;
  1686. }
  1687. }
  1688. ret = usb_add_gadget_udc(&pdev->dev, &udc->gadget);
  1689. if (ret)
  1690. goto err_add_udc;
  1691. usba_init_debugfs(udc);
  1692. for (i = 1; i < pdata->num_ep; i++)
  1693. usba_ep_init_debugfs(udc, &usba_ep[i]);
  1694. return 0;
  1695. err_add_udc:
  1696. if (gpio_is_valid(pdata->vbus_pin)) {
  1697. free_irq(gpio_to_irq(udc->vbus_pin), udc);
  1698. gpio_free(udc->vbus_pin);
  1699. }
  1700. device_unregister(&udc->gadget.dev);
  1701. err_device_add:
  1702. free_irq(irq, udc);
  1703. err_request_irq:
  1704. kfree(usba_ep);
  1705. err_alloc_ep:
  1706. iounmap(udc->fifo);
  1707. err_map_fifo:
  1708. iounmap(udc->regs);
  1709. err_map_regs:
  1710. clk_put(hclk);
  1711. err_get_hclk:
  1712. clk_put(pclk);
  1713. platform_set_drvdata(pdev, NULL);
  1714. return ret;
  1715. }
  1716. static int __exit usba_udc_remove(struct platform_device *pdev)
  1717. {
  1718. struct usba_udc *udc;
  1719. int i;
  1720. struct usba_platform_data *pdata = pdev->dev.platform_data;
  1721. udc = platform_get_drvdata(pdev);
  1722. usb_del_gadget_udc(&udc->gadget);
  1723. for (i = 1; i < pdata->num_ep; i++)
  1724. usba_ep_cleanup_debugfs(&usba_ep[i]);
  1725. usba_cleanup_debugfs(udc);
  1726. if (gpio_is_valid(udc->vbus_pin)) {
  1727. free_irq(gpio_to_irq(udc->vbus_pin), udc);
  1728. gpio_free(udc->vbus_pin);
  1729. }
  1730. free_irq(udc->irq, udc);
  1731. kfree(usba_ep);
  1732. iounmap(udc->fifo);
  1733. iounmap(udc->regs);
  1734. clk_put(udc->hclk);
  1735. clk_put(udc->pclk);
  1736. device_unregister(&udc->gadget.dev);
  1737. return 0;
  1738. }
  1739. static struct platform_driver udc_driver = {
  1740. .remove = __exit_p(usba_udc_remove),
  1741. .driver = {
  1742. .name = "atmel_usba_udc",
  1743. .owner = THIS_MODULE,
  1744. },
  1745. };
  1746. static int __init udc_init(void)
  1747. {
  1748. return platform_driver_probe(&udc_driver, usba_udc_probe);
  1749. }
  1750. module_init(udc_init);
  1751. static void __exit udc_exit(void)
  1752. {
  1753. platform_driver_unregister(&udc_driver);
  1754. }
  1755. module_exit(udc_exit);
  1756. MODULE_DESCRIPTION("Atmel USBA UDC driver");
  1757. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  1758. MODULE_LICENSE("GPL");
  1759. MODULE_ALIAS("platform:atmel_usba_udc");