spi-s3c64xx.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258
  1. /*
  2. * Copyright (C) 2009 Samsung Electronics Ltd.
  3. * Jaswinder Singh <jassi.brar@samsung.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  18. */
  19. #include <linux/init.h>
  20. #include <linux/module.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/delay.h>
  24. #include <linux/clk.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/spi/spi.h>
  29. #include <mach/dma.h>
  30. #include <plat/s3c64xx-spi.h>
  31. /* Registers and bit-fields */
  32. #define S3C64XX_SPI_CH_CFG 0x00
  33. #define S3C64XX_SPI_CLK_CFG 0x04
  34. #define S3C64XX_SPI_MODE_CFG 0x08
  35. #define S3C64XX_SPI_SLAVE_SEL 0x0C
  36. #define S3C64XX_SPI_INT_EN 0x10
  37. #define S3C64XX_SPI_STATUS 0x14
  38. #define S3C64XX_SPI_TX_DATA 0x18
  39. #define S3C64XX_SPI_RX_DATA 0x1C
  40. #define S3C64XX_SPI_PACKET_CNT 0x20
  41. #define S3C64XX_SPI_PENDING_CLR 0x24
  42. #define S3C64XX_SPI_SWAP_CFG 0x28
  43. #define S3C64XX_SPI_FB_CLK 0x2C
  44. #define S3C64XX_SPI_CH_HS_EN (1<<6) /* High Speed Enable */
  45. #define S3C64XX_SPI_CH_SW_RST (1<<5)
  46. #define S3C64XX_SPI_CH_SLAVE (1<<4)
  47. #define S3C64XX_SPI_CPOL_L (1<<3)
  48. #define S3C64XX_SPI_CPHA_B (1<<2)
  49. #define S3C64XX_SPI_CH_RXCH_ON (1<<1)
  50. #define S3C64XX_SPI_CH_TXCH_ON (1<<0)
  51. #define S3C64XX_SPI_CLKSEL_SRCMSK (3<<9)
  52. #define S3C64XX_SPI_CLKSEL_SRCSHFT 9
  53. #define S3C64XX_SPI_ENCLK_ENABLE (1<<8)
  54. #define S3C64XX_SPI_PSR_MASK 0xff
  55. #define S3C64XX_SPI_MODE_CH_TSZ_BYTE (0<<29)
  56. #define S3C64XX_SPI_MODE_CH_TSZ_HALFWORD (1<<29)
  57. #define S3C64XX_SPI_MODE_CH_TSZ_WORD (2<<29)
  58. #define S3C64XX_SPI_MODE_CH_TSZ_MASK (3<<29)
  59. #define S3C64XX_SPI_MODE_BUS_TSZ_BYTE (0<<17)
  60. #define S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD (1<<17)
  61. #define S3C64XX_SPI_MODE_BUS_TSZ_WORD (2<<17)
  62. #define S3C64XX_SPI_MODE_BUS_TSZ_MASK (3<<17)
  63. #define S3C64XX_SPI_MODE_RXDMA_ON (1<<2)
  64. #define S3C64XX_SPI_MODE_TXDMA_ON (1<<1)
  65. #define S3C64XX_SPI_MODE_4BURST (1<<0)
  66. #define S3C64XX_SPI_SLAVE_AUTO (1<<1)
  67. #define S3C64XX_SPI_SLAVE_SIG_INACT (1<<0)
  68. #define S3C64XX_SPI_ACT(c) writel(0, (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  69. #define S3C64XX_SPI_DEACT(c) writel(S3C64XX_SPI_SLAVE_SIG_INACT, \
  70. (c)->regs + S3C64XX_SPI_SLAVE_SEL)
  71. #define S3C64XX_SPI_INT_TRAILING_EN (1<<6)
  72. #define S3C64XX_SPI_INT_RX_OVERRUN_EN (1<<5)
  73. #define S3C64XX_SPI_INT_RX_UNDERRUN_EN (1<<4)
  74. #define S3C64XX_SPI_INT_TX_OVERRUN_EN (1<<3)
  75. #define S3C64XX_SPI_INT_TX_UNDERRUN_EN (1<<2)
  76. #define S3C64XX_SPI_INT_RX_FIFORDY_EN (1<<1)
  77. #define S3C64XX_SPI_INT_TX_FIFORDY_EN (1<<0)
  78. #define S3C64XX_SPI_ST_RX_OVERRUN_ERR (1<<5)
  79. #define S3C64XX_SPI_ST_RX_UNDERRUN_ERR (1<<4)
  80. #define S3C64XX_SPI_ST_TX_OVERRUN_ERR (1<<3)
  81. #define S3C64XX_SPI_ST_TX_UNDERRUN_ERR (1<<2)
  82. #define S3C64XX_SPI_ST_RX_FIFORDY (1<<1)
  83. #define S3C64XX_SPI_ST_TX_FIFORDY (1<<0)
  84. #define S3C64XX_SPI_PACKET_CNT_EN (1<<16)
  85. #define S3C64XX_SPI_PND_TX_UNDERRUN_CLR (1<<4)
  86. #define S3C64XX_SPI_PND_TX_OVERRUN_CLR (1<<3)
  87. #define S3C64XX_SPI_PND_RX_UNDERRUN_CLR (1<<2)
  88. #define S3C64XX_SPI_PND_RX_OVERRUN_CLR (1<<1)
  89. #define S3C64XX_SPI_PND_TRAILING_CLR (1<<0)
  90. #define S3C64XX_SPI_SWAP_RX_HALF_WORD (1<<7)
  91. #define S3C64XX_SPI_SWAP_RX_BYTE (1<<6)
  92. #define S3C64XX_SPI_SWAP_RX_BIT (1<<5)
  93. #define S3C64XX_SPI_SWAP_RX_EN (1<<4)
  94. #define S3C64XX_SPI_SWAP_TX_HALF_WORD (1<<3)
  95. #define S3C64XX_SPI_SWAP_TX_BYTE (1<<2)
  96. #define S3C64XX_SPI_SWAP_TX_BIT (1<<1)
  97. #define S3C64XX_SPI_SWAP_TX_EN (1<<0)
  98. #define S3C64XX_SPI_FBCLK_MSK (3<<0)
  99. #define S3C64XX_SPI_ST_TRLCNTZ(v, i) ((((v) >> (i)->rx_lvl_offset) & \
  100. (((i)->fifo_lvl_mask + 1))) \
  101. ? 1 : 0)
  102. #define S3C64XX_SPI_ST_TX_DONE(v, i) (((v) & (1 << (i)->tx_st_done)) ? 1 : 0)
  103. #define TX_FIFO_LVL(v, i) (((v) >> 6) & (i)->fifo_lvl_mask)
  104. #define RX_FIFO_LVL(v, i) (((v) >> (i)->rx_lvl_offset) & (i)->fifo_lvl_mask)
  105. #define S3C64XX_SPI_MAX_TRAILCNT 0x3ff
  106. #define S3C64XX_SPI_TRAILCNT_OFF 19
  107. #define S3C64XX_SPI_TRAILCNT S3C64XX_SPI_MAX_TRAILCNT
  108. #define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
  109. #define RXBUSY (1<<2)
  110. #define TXBUSY (1<<3)
  111. struct s3c64xx_spi_dma_data {
  112. unsigned ch;
  113. enum dma_data_direction direction;
  114. enum dma_ch dmach;
  115. };
  116. /**
  117. * struct s3c64xx_spi_driver_data - Runtime info holder for SPI driver.
  118. * @clk: Pointer to the spi clock.
  119. * @src_clk: Pointer to the clock used to generate SPI signals.
  120. * @master: Pointer to the SPI Protocol master.
  121. * @cntrlr_info: Platform specific data for the controller this driver manages.
  122. * @tgl_spi: Pointer to the last CS left untoggled by the cs_change hint.
  123. * @queue: To log SPI xfer requests.
  124. * @lock: Controller specific lock.
  125. * @state: Set of FLAGS to indicate status.
  126. * @rx_dmach: Controller's DMA channel for Rx.
  127. * @tx_dmach: Controller's DMA channel for Tx.
  128. * @sfr_start: BUS address of SPI controller regs.
  129. * @regs: Pointer to ioremap'ed controller registers.
  130. * @irq: interrupt
  131. * @xfer_completion: To indicate completion of xfer task.
  132. * @cur_mode: Stores the active configuration of the controller.
  133. * @cur_bpw: Stores the active bits per word settings.
  134. * @cur_speed: Stores the active xfer clock speed.
  135. */
  136. struct s3c64xx_spi_driver_data {
  137. void __iomem *regs;
  138. struct clk *clk;
  139. struct clk *src_clk;
  140. struct platform_device *pdev;
  141. struct spi_master *master;
  142. struct s3c64xx_spi_info *cntrlr_info;
  143. struct spi_device *tgl_spi;
  144. struct list_head queue;
  145. spinlock_t lock;
  146. unsigned long sfr_start;
  147. struct completion xfer_completion;
  148. unsigned state;
  149. unsigned cur_mode, cur_bpw;
  150. unsigned cur_speed;
  151. struct s3c64xx_spi_dma_data rx_dma;
  152. struct s3c64xx_spi_dma_data tx_dma;
  153. struct samsung_dma_ops *ops;
  154. };
  155. static struct s3c2410_dma_client s3c64xx_spi_dma_client = {
  156. .name = "samsung-spi-dma",
  157. };
  158. static void flush_fifo(struct s3c64xx_spi_driver_data *sdd)
  159. {
  160. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  161. void __iomem *regs = sdd->regs;
  162. unsigned long loops;
  163. u32 val;
  164. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  165. val = readl(regs + S3C64XX_SPI_CH_CFG);
  166. val |= S3C64XX_SPI_CH_SW_RST;
  167. val &= ~S3C64XX_SPI_CH_HS_EN;
  168. writel(val, regs + S3C64XX_SPI_CH_CFG);
  169. /* Flush TxFIFO*/
  170. loops = msecs_to_loops(1);
  171. do {
  172. val = readl(regs + S3C64XX_SPI_STATUS);
  173. } while (TX_FIFO_LVL(val, sci) && loops--);
  174. if (loops == 0)
  175. dev_warn(&sdd->pdev->dev, "Timed out flushing TX FIFO\n");
  176. /* Flush RxFIFO*/
  177. loops = msecs_to_loops(1);
  178. do {
  179. val = readl(regs + S3C64XX_SPI_STATUS);
  180. if (RX_FIFO_LVL(val, sci))
  181. readl(regs + S3C64XX_SPI_RX_DATA);
  182. else
  183. break;
  184. } while (loops--);
  185. if (loops == 0)
  186. dev_warn(&sdd->pdev->dev, "Timed out flushing RX FIFO\n");
  187. val = readl(regs + S3C64XX_SPI_CH_CFG);
  188. val &= ~S3C64XX_SPI_CH_SW_RST;
  189. writel(val, regs + S3C64XX_SPI_CH_CFG);
  190. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  191. val &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  192. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  193. val = readl(regs + S3C64XX_SPI_CH_CFG);
  194. val &= ~(S3C64XX_SPI_CH_RXCH_ON | S3C64XX_SPI_CH_TXCH_ON);
  195. writel(val, regs + S3C64XX_SPI_CH_CFG);
  196. }
  197. static void s3c64xx_spi_dmacb(void *data)
  198. {
  199. struct s3c64xx_spi_driver_data *sdd;
  200. struct s3c64xx_spi_dma_data *dma = data;
  201. unsigned long flags;
  202. if (dma->direction == DMA_DEV_TO_MEM)
  203. sdd = container_of(data,
  204. struct s3c64xx_spi_driver_data, rx_dma);
  205. else
  206. sdd = container_of(data,
  207. struct s3c64xx_spi_driver_data, tx_dma);
  208. spin_lock_irqsave(&sdd->lock, flags);
  209. if (dma->direction == DMA_DEV_TO_MEM) {
  210. sdd->state &= ~RXBUSY;
  211. if (!(sdd->state & TXBUSY))
  212. complete(&sdd->xfer_completion);
  213. } else {
  214. sdd->state &= ~TXBUSY;
  215. if (!(sdd->state & RXBUSY))
  216. complete(&sdd->xfer_completion);
  217. }
  218. spin_unlock_irqrestore(&sdd->lock, flags);
  219. }
  220. static void prepare_dma(struct s3c64xx_spi_dma_data *dma,
  221. unsigned len, dma_addr_t buf)
  222. {
  223. struct s3c64xx_spi_driver_data *sdd;
  224. struct samsung_dma_prep_info info;
  225. if (dma->direction == DMA_DEV_TO_MEM)
  226. sdd = container_of((void *)dma,
  227. struct s3c64xx_spi_driver_data, rx_dma);
  228. else
  229. sdd = container_of((void *)dma,
  230. struct s3c64xx_spi_driver_data, tx_dma);
  231. info.cap = DMA_SLAVE;
  232. info.len = len;
  233. info.fp = s3c64xx_spi_dmacb;
  234. info.fp_param = dma;
  235. info.direction = dma->direction;
  236. info.buf = buf;
  237. sdd->ops->prepare(dma->ch, &info);
  238. sdd->ops->trigger(dma->ch);
  239. }
  240. static int acquire_dma(struct s3c64xx_spi_driver_data *sdd)
  241. {
  242. struct samsung_dma_info info;
  243. sdd->ops = samsung_dma_get_ops();
  244. info.cap = DMA_SLAVE;
  245. info.client = &s3c64xx_spi_dma_client;
  246. info.width = sdd->cur_bpw / 8;
  247. info.direction = sdd->rx_dma.direction;
  248. info.fifo = sdd->sfr_start + S3C64XX_SPI_RX_DATA;
  249. sdd->rx_dma.ch = sdd->ops->request(sdd->rx_dma.dmach, &info);
  250. info.direction = sdd->tx_dma.direction;
  251. info.fifo = sdd->sfr_start + S3C64XX_SPI_TX_DATA;
  252. sdd->tx_dma.ch = sdd->ops->request(sdd->tx_dma.dmach, &info);
  253. return 1;
  254. }
  255. static void enable_datapath(struct s3c64xx_spi_driver_data *sdd,
  256. struct spi_device *spi,
  257. struct spi_transfer *xfer, int dma_mode)
  258. {
  259. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  260. void __iomem *regs = sdd->regs;
  261. u32 modecfg, chcfg;
  262. modecfg = readl(regs + S3C64XX_SPI_MODE_CFG);
  263. modecfg &= ~(S3C64XX_SPI_MODE_TXDMA_ON | S3C64XX_SPI_MODE_RXDMA_ON);
  264. chcfg = readl(regs + S3C64XX_SPI_CH_CFG);
  265. chcfg &= ~S3C64XX_SPI_CH_TXCH_ON;
  266. if (dma_mode) {
  267. chcfg &= ~S3C64XX_SPI_CH_RXCH_ON;
  268. } else {
  269. /* Always shift in data in FIFO, even if xfer is Tx only,
  270. * this helps setting PCKT_CNT value for generating clocks
  271. * as exactly needed.
  272. */
  273. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  274. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  275. | S3C64XX_SPI_PACKET_CNT_EN,
  276. regs + S3C64XX_SPI_PACKET_CNT);
  277. }
  278. if (xfer->tx_buf != NULL) {
  279. sdd->state |= TXBUSY;
  280. chcfg |= S3C64XX_SPI_CH_TXCH_ON;
  281. if (dma_mode) {
  282. modecfg |= S3C64XX_SPI_MODE_TXDMA_ON;
  283. prepare_dma(&sdd->tx_dma, xfer->len, xfer->tx_dma);
  284. } else {
  285. switch (sdd->cur_bpw) {
  286. case 32:
  287. iowrite32_rep(regs + S3C64XX_SPI_TX_DATA,
  288. xfer->tx_buf, xfer->len / 4);
  289. break;
  290. case 16:
  291. iowrite16_rep(regs + S3C64XX_SPI_TX_DATA,
  292. xfer->tx_buf, xfer->len / 2);
  293. break;
  294. default:
  295. iowrite8_rep(regs + S3C64XX_SPI_TX_DATA,
  296. xfer->tx_buf, xfer->len);
  297. break;
  298. }
  299. }
  300. }
  301. if (xfer->rx_buf != NULL) {
  302. sdd->state |= RXBUSY;
  303. if (sci->high_speed && sdd->cur_speed >= 30000000UL
  304. && !(sdd->cur_mode & SPI_CPHA))
  305. chcfg |= S3C64XX_SPI_CH_HS_EN;
  306. if (dma_mode) {
  307. modecfg |= S3C64XX_SPI_MODE_RXDMA_ON;
  308. chcfg |= S3C64XX_SPI_CH_RXCH_ON;
  309. writel(((xfer->len * 8 / sdd->cur_bpw) & 0xffff)
  310. | S3C64XX_SPI_PACKET_CNT_EN,
  311. regs + S3C64XX_SPI_PACKET_CNT);
  312. prepare_dma(&sdd->rx_dma, xfer->len, xfer->rx_dma);
  313. }
  314. }
  315. writel(modecfg, regs + S3C64XX_SPI_MODE_CFG);
  316. writel(chcfg, regs + S3C64XX_SPI_CH_CFG);
  317. }
  318. static inline void enable_cs(struct s3c64xx_spi_driver_data *sdd,
  319. struct spi_device *spi)
  320. {
  321. struct s3c64xx_spi_csinfo *cs;
  322. if (sdd->tgl_spi != NULL) { /* If last device toggled after mssg */
  323. if (sdd->tgl_spi != spi) { /* if last mssg on diff device */
  324. /* Deselect the last toggled device */
  325. cs = sdd->tgl_spi->controller_data;
  326. cs->set_level(cs->line,
  327. spi->mode & SPI_CS_HIGH ? 0 : 1);
  328. }
  329. sdd->tgl_spi = NULL;
  330. }
  331. cs = spi->controller_data;
  332. cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 1 : 0);
  333. }
  334. static int wait_for_xfer(struct s3c64xx_spi_driver_data *sdd,
  335. struct spi_transfer *xfer, int dma_mode)
  336. {
  337. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  338. void __iomem *regs = sdd->regs;
  339. unsigned long val;
  340. int ms;
  341. /* millisecs to xfer 'len' bytes @ 'cur_speed' */
  342. ms = xfer->len * 8 * 1000 / sdd->cur_speed;
  343. ms += 10; /* some tolerance */
  344. if (dma_mode) {
  345. val = msecs_to_jiffies(ms) + 10;
  346. val = wait_for_completion_timeout(&sdd->xfer_completion, val);
  347. } else {
  348. u32 status;
  349. val = msecs_to_loops(ms);
  350. do {
  351. status = readl(regs + S3C64XX_SPI_STATUS);
  352. } while (RX_FIFO_LVL(status, sci) < xfer->len && --val);
  353. }
  354. if (!val)
  355. return -EIO;
  356. if (dma_mode) {
  357. u32 status;
  358. /*
  359. * DmaTx returns after simply writing data in the FIFO,
  360. * w/o waiting for real transmission on the bus to finish.
  361. * DmaRx returns only after Dma read data from FIFO which
  362. * needs bus transmission to finish, so we don't worry if
  363. * Xfer involved Rx(with or without Tx).
  364. */
  365. if (xfer->rx_buf == NULL) {
  366. val = msecs_to_loops(10);
  367. status = readl(regs + S3C64XX_SPI_STATUS);
  368. while ((TX_FIFO_LVL(status, sci)
  369. || !S3C64XX_SPI_ST_TX_DONE(status, sci))
  370. && --val) {
  371. cpu_relax();
  372. status = readl(regs + S3C64XX_SPI_STATUS);
  373. }
  374. if (!val)
  375. return -EIO;
  376. }
  377. } else {
  378. /* If it was only Tx */
  379. if (xfer->rx_buf == NULL) {
  380. sdd->state &= ~TXBUSY;
  381. return 0;
  382. }
  383. switch (sdd->cur_bpw) {
  384. case 32:
  385. ioread32_rep(regs + S3C64XX_SPI_RX_DATA,
  386. xfer->rx_buf, xfer->len / 4);
  387. break;
  388. case 16:
  389. ioread16_rep(regs + S3C64XX_SPI_RX_DATA,
  390. xfer->rx_buf, xfer->len / 2);
  391. break;
  392. default:
  393. ioread8_rep(regs + S3C64XX_SPI_RX_DATA,
  394. xfer->rx_buf, xfer->len);
  395. break;
  396. }
  397. sdd->state &= ~RXBUSY;
  398. }
  399. return 0;
  400. }
  401. static inline void disable_cs(struct s3c64xx_spi_driver_data *sdd,
  402. struct spi_device *spi)
  403. {
  404. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  405. if (sdd->tgl_spi == spi)
  406. sdd->tgl_spi = NULL;
  407. cs->set_level(cs->line, spi->mode & SPI_CS_HIGH ? 0 : 1);
  408. }
  409. static void s3c64xx_spi_config(struct s3c64xx_spi_driver_data *sdd)
  410. {
  411. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  412. void __iomem *regs = sdd->regs;
  413. u32 val;
  414. /* Disable Clock */
  415. if (sci->clk_from_cmu) {
  416. clk_disable(sdd->src_clk);
  417. } else {
  418. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  419. val &= ~S3C64XX_SPI_ENCLK_ENABLE;
  420. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  421. }
  422. /* Set Polarity and Phase */
  423. val = readl(regs + S3C64XX_SPI_CH_CFG);
  424. val &= ~(S3C64XX_SPI_CH_SLAVE |
  425. S3C64XX_SPI_CPOL_L |
  426. S3C64XX_SPI_CPHA_B);
  427. if (sdd->cur_mode & SPI_CPOL)
  428. val |= S3C64XX_SPI_CPOL_L;
  429. if (sdd->cur_mode & SPI_CPHA)
  430. val |= S3C64XX_SPI_CPHA_B;
  431. writel(val, regs + S3C64XX_SPI_CH_CFG);
  432. /* Set Channel & DMA Mode */
  433. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  434. val &= ~(S3C64XX_SPI_MODE_BUS_TSZ_MASK
  435. | S3C64XX_SPI_MODE_CH_TSZ_MASK);
  436. switch (sdd->cur_bpw) {
  437. case 32:
  438. val |= S3C64XX_SPI_MODE_BUS_TSZ_WORD;
  439. val |= S3C64XX_SPI_MODE_CH_TSZ_WORD;
  440. break;
  441. case 16:
  442. val |= S3C64XX_SPI_MODE_BUS_TSZ_HALFWORD;
  443. val |= S3C64XX_SPI_MODE_CH_TSZ_HALFWORD;
  444. break;
  445. default:
  446. val |= S3C64XX_SPI_MODE_BUS_TSZ_BYTE;
  447. val |= S3C64XX_SPI_MODE_CH_TSZ_BYTE;
  448. break;
  449. }
  450. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  451. if (sci->clk_from_cmu) {
  452. /* Configure Clock */
  453. /* There is half-multiplier before the SPI */
  454. clk_set_rate(sdd->src_clk, sdd->cur_speed * 2);
  455. /* Enable Clock */
  456. clk_enable(sdd->src_clk);
  457. } else {
  458. /* Configure Clock */
  459. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  460. val &= ~S3C64XX_SPI_PSR_MASK;
  461. val |= ((clk_get_rate(sdd->src_clk) / sdd->cur_speed / 2 - 1)
  462. & S3C64XX_SPI_PSR_MASK);
  463. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  464. /* Enable Clock */
  465. val = readl(regs + S3C64XX_SPI_CLK_CFG);
  466. val |= S3C64XX_SPI_ENCLK_ENABLE;
  467. writel(val, regs + S3C64XX_SPI_CLK_CFG);
  468. }
  469. }
  470. #define XFER_DMAADDR_INVALID DMA_BIT_MASK(32)
  471. static int s3c64xx_spi_map_mssg(struct s3c64xx_spi_driver_data *sdd,
  472. struct spi_message *msg)
  473. {
  474. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  475. struct device *dev = &sdd->pdev->dev;
  476. struct spi_transfer *xfer;
  477. if (msg->is_dma_mapped)
  478. return 0;
  479. /* First mark all xfer unmapped */
  480. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  481. xfer->rx_dma = XFER_DMAADDR_INVALID;
  482. xfer->tx_dma = XFER_DMAADDR_INVALID;
  483. }
  484. /* Map until end or first fail */
  485. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  486. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  487. continue;
  488. if (xfer->tx_buf != NULL) {
  489. xfer->tx_dma = dma_map_single(dev,
  490. (void *)xfer->tx_buf, xfer->len,
  491. DMA_TO_DEVICE);
  492. if (dma_mapping_error(dev, xfer->tx_dma)) {
  493. dev_err(dev, "dma_map_single Tx failed\n");
  494. xfer->tx_dma = XFER_DMAADDR_INVALID;
  495. return -ENOMEM;
  496. }
  497. }
  498. if (xfer->rx_buf != NULL) {
  499. xfer->rx_dma = dma_map_single(dev, xfer->rx_buf,
  500. xfer->len, DMA_FROM_DEVICE);
  501. if (dma_mapping_error(dev, xfer->rx_dma)) {
  502. dev_err(dev, "dma_map_single Rx failed\n");
  503. dma_unmap_single(dev, xfer->tx_dma,
  504. xfer->len, DMA_TO_DEVICE);
  505. xfer->tx_dma = XFER_DMAADDR_INVALID;
  506. xfer->rx_dma = XFER_DMAADDR_INVALID;
  507. return -ENOMEM;
  508. }
  509. }
  510. }
  511. return 0;
  512. }
  513. static void s3c64xx_spi_unmap_mssg(struct s3c64xx_spi_driver_data *sdd,
  514. struct spi_message *msg)
  515. {
  516. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  517. struct device *dev = &sdd->pdev->dev;
  518. struct spi_transfer *xfer;
  519. if (msg->is_dma_mapped)
  520. return;
  521. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  522. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  523. continue;
  524. if (xfer->rx_buf != NULL
  525. && xfer->rx_dma != XFER_DMAADDR_INVALID)
  526. dma_unmap_single(dev, xfer->rx_dma,
  527. xfer->len, DMA_FROM_DEVICE);
  528. if (xfer->tx_buf != NULL
  529. && xfer->tx_dma != XFER_DMAADDR_INVALID)
  530. dma_unmap_single(dev, xfer->tx_dma,
  531. xfer->len, DMA_TO_DEVICE);
  532. }
  533. }
  534. static int s3c64xx_spi_transfer_one_message(struct spi_master *master,
  535. struct spi_message *msg)
  536. {
  537. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  538. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  539. struct spi_device *spi = msg->spi;
  540. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  541. struct spi_transfer *xfer;
  542. int status = 0, cs_toggle = 0;
  543. u32 speed;
  544. u8 bpw;
  545. /* If Master's(controller) state differs from that needed by Slave */
  546. if (sdd->cur_speed != spi->max_speed_hz
  547. || sdd->cur_mode != spi->mode
  548. || sdd->cur_bpw != spi->bits_per_word) {
  549. sdd->cur_bpw = spi->bits_per_word;
  550. sdd->cur_speed = spi->max_speed_hz;
  551. sdd->cur_mode = spi->mode;
  552. s3c64xx_spi_config(sdd);
  553. }
  554. /* Map all the transfers if needed */
  555. if (s3c64xx_spi_map_mssg(sdd, msg)) {
  556. dev_err(&spi->dev,
  557. "Xfer: Unable to map message buffers!\n");
  558. status = -ENOMEM;
  559. goto out;
  560. }
  561. /* Configure feedback delay */
  562. writel(cs->fb_delay & 0x3, sdd->regs + S3C64XX_SPI_FB_CLK);
  563. list_for_each_entry(xfer, &msg->transfers, transfer_list) {
  564. unsigned long flags;
  565. int use_dma;
  566. INIT_COMPLETION(sdd->xfer_completion);
  567. /* Only BPW and Speed may change across transfers */
  568. bpw = xfer->bits_per_word ? : spi->bits_per_word;
  569. speed = xfer->speed_hz ? : spi->max_speed_hz;
  570. if (xfer->len % (bpw / 8)) {
  571. dev_err(&spi->dev,
  572. "Xfer length(%u) not a multiple of word size(%u)\n",
  573. xfer->len, bpw / 8);
  574. status = -EIO;
  575. goto out;
  576. }
  577. if (bpw != sdd->cur_bpw || speed != sdd->cur_speed) {
  578. sdd->cur_bpw = bpw;
  579. sdd->cur_speed = speed;
  580. s3c64xx_spi_config(sdd);
  581. }
  582. /* Polling method for xfers not bigger than FIFO capacity */
  583. if (xfer->len <= ((sci->fifo_lvl_mask >> 1) + 1))
  584. use_dma = 0;
  585. else
  586. use_dma = 1;
  587. spin_lock_irqsave(&sdd->lock, flags);
  588. /* Pending only which is to be done */
  589. sdd->state &= ~RXBUSY;
  590. sdd->state &= ~TXBUSY;
  591. enable_datapath(sdd, spi, xfer, use_dma);
  592. /* Slave Select */
  593. enable_cs(sdd, spi);
  594. /* Start the signals */
  595. S3C64XX_SPI_ACT(sdd);
  596. spin_unlock_irqrestore(&sdd->lock, flags);
  597. status = wait_for_xfer(sdd, xfer, use_dma);
  598. /* Quiese the signals */
  599. S3C64XX_SPI_DEACT(sdd);
  600. if (status) {
  601. dev_err(&spi->dev, "I/O Error: "
  602. "rx-%d tx-%d res:rx-%c tx-%c len-%d\n",
  603. xfer->rx_buf ? 1 : 0, xfer->tx_buf ? 1 : 0,
  604. (sdd->state & RXBUSY) ? 'f' : 'p',
  605. (sdd->state & TXBUSY) ? 'f' : 'p',
  606. xfer->len);
  607. if (use_dma) {
  608. if (xfer->tx_buf != NULL
  609. && (sdd->state & TXBUSY))
  610. sdd->ops->stop(sdd->tx_dma.ch);
  611. if (xfer->rx_buf != NULL
  612. && (sdd->state & RXBUSY))
  613. sdd->ops->stop(sdd->rx_dma.ch);
  614. }
  615. goto out;
  616. }
  617. if (xfer->delay_usecs)
  618. udelay(xfer->delay_usecs);
  619. if (xfer->cs_change) {
  620. /* Hint that the next mssg is gonna be
  621. for the same device */
  622. if (list_is_last(&xfer->transfer_list,
  623. &msg->transfers))
  624. cs_toggle = 1;
  625. else
  626. disable_cs(sdd, spi);
  627. }
  628. msg->actual_length += xfer->len;
  629. flush_fifo(sdd);
  630. }
  631. out:
  632. if (!cs_toggle || status)
  633. disable_cs(sdd, spi);
  634. else
  635. sdd->tgl_spi = spi;
  636. s3c64xx_spi_unmap_mssg(sdd, msg);
  637. msg->status = status;
  638. spi_finalize_current_message(master);
  639. return 0;
  640. }
  641. static int s3c64xx_spi_prepare_transfer(struct spi_master *spi)
  642. {
  643. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  644. /* Acquire DMA channels */
  645. while (!acquire_dma(sdd))
  646. msleep(10);
  647. pm_runtime_get_sync(&sdd->pdev->dev);
  648. return 0;
  649. }
  650. static int s3c64xx_spi_unprepare_transfer(struct spi_master *spi)
  651. {
  652. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(spi);
  653. /* Free DMA channels */
  654. sdd->ops->release(sdd->rx_dma.ch, &s3c64xx_spi_dma_client);
  655. sdd->ops->release(sdd->tx_dma.ch, &s3c64xx_spi_dma_client);
  656. pm_runtime_put(&sdd->pdev->dev);
  657. return 0;
  658. }
  659. /*
  660. * Here we only check the validity of requested configuration
  661. * and save the configuration in a local data-structure.
  662. * The controller is actually configured only just before we
  663. * get a message to transfer.
  664. */
  665. static int s3c64xx_spi_setup(struct spi_device *spi)
  666. {
  667. struct s3c64xx_spi_csinfo *cs = spi->controller_data;
  668. struct s3c64xx_spi_driver_data *sdd;
  669. struct s3c64xx_spi_info *sci;
  670. struct spi_message *msg;
  671. unsigned long flags;
  672. int err = 0;
  673. if (cs == NULL || cs->set_level == NULL) {
  674. dev_err(&spi->dev, "No CS for SPI(%d)\n", spi->chip_select);
  675. return -ENODEV;
  676. }
  677. sdd = spi_master_get_devdata(spi->master);
  678. sci = sdd->cntrlr_info;
  679. spin_lock_irqsave(&sdd->lock, flags);
  680. list_for_each_entry(msg, &sdd->queue, queue) {
  681. /* Is some mssg is already queued for this device */
  682. if (msg->spi == spi) {
  683. dev_err(&spi->dev,
  684. "setup: attempt while mssg in queue!\n");
  685. spin_unlock_irqrestore(&sdd->lock, flags);
  686. return -EBUSY;
  687. }
  688. }
  689. spin_unlock_irqrestore(&sdd->lock, flags);
  690. if (spi->bits_per_word != 8
  691. && spi->bits_per_word != 16
  692. && spi->bits_per_word != 32) {
  693. dev_err(&spi->dev, "setup: %dbits/wrd not supported!\n",
  694. spi->bits_per_word);
  695. err = -EINVAL;
  696. goto setup_exit;
  697. }
  698. pm_runtime_get_sync(&sdd->pdev->dev);
  699. /* Check if we can provide the requested rate */
  700. if (!sci->clk_from_cmu) {
  701. u32 psr, speed;
  702. /* Max possible */
  703. speed = clk_get_rate(sdd->src_clk) / 2 / (0 + 1);
  704. if (spi->max_speed_hz > speed)
  705. spi->max_speed_hz = speed;
  706. psr = clk_get_rate(sdd->src_clk) / 2 / spi->max_speed_hz - 1;
  707. psr &= S3C64XX_SPI_PSR_MASK;
  708. if (psr == S3C64XX_SPI_PSR_MASK)
  709. psr--;
  710. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  711. if (spi->max_speed_hz < speed) {
  712. if (psr+1 < S3C64XX_SPI_PSR_MASK) {
  713. psr++;
  714. } else {
  715. err = -EINVAL;
  716. goto setup_exit;
  717. }
  718. }
  719. speed = clk_get_rate(sdd->src_clk) / 2 / (psr + 1);
  720. if (spi->max_speed_hz >= speed)
  721. spi->max_speed_hz = speed;
  722. else
  723. err = -EINVAL;
  724. }
  725. pm_runtime_put(&sdd->pdev->dev);
  726. setup_exit:
  727. /* setup() returns with device de-selected */
  728. disable_cs(sdd, spi);
  729. return err;
  730. }
  731. static irqreturn_t s3c64xx_spi_irq(int irq, void *data)
  732. {
  733. struct s3c64xx_spi_driver_data *sdd = data;
  734. struct spi_master *spi = sdd->master;
  735. unsigned int val;
  736. val = readl(sdd->regs + S3C64XX_SPI_PENDING_CLR);
  737. val &= S3C64XX_SPI_PND_RX_OVERRUN_CLR |
  738. S3C64XX_SPI_PND_RX_UNDERRUN_CLR |
  739. S3C64XX_SPI_PND_TX_OVERRUN_CLR |
  740. S3C64XX_SPI_PND_TX_UNDERRUN_CLR;
  741. writel(val, sdd->regs + S3C64XX_SPI_PENDING_CLR);
  742. if (val & S3C64XX_SPI_PND_RX_OVERRUN_CLR)
  743. dev_err(&spi->dev, "RX overrun\n");
  744. if (val & S3C64XX_SPI_PND_RX_UNDERRUN_CLR)
  745. dev_err(&spi->dev, "RX underrun\n");
  746. if (val & S3C64XX_SPI_PND_TX_OVERRUN_CLR)
  747. dev_err(&spi->dev, "TX overrun\n");
  748. if (val & S3C64XX_SPI_PND_TX_UNDERRUN_CLR)
  749. dev_err(&spi->dev, "TX underrun\n");
  750. return IRQ_HANDLED;
  751. }
  752. static void s3c64xx_spi_hwinit(struct s3c64xx_spi_driver_data *sdd, int channel)
  753. {
  754. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  755. void __iomem *regs = sdd->regs;
  756. unsigned int val;
  757. sdd->cur_speed = 0;
  758. S3C64XX_SPI_DEACT(sdd);
  759. /* Disable Interrupts - we use Polling if not DMA mode */
  760. writel(0, regs + S3C64XX_SPI_INT_EN);
  761. if (!sci->clk_from_cmu)
  762. writel(sci->src_clk_nr << S3C64XX_SPI_CLKSEL_SRCSHFT,
  763. regs + S3C64XX_SPI_CLK_CFG);
  764. writel(0, regs + S3C64XX_SPI_MODE_CFG);
  765. writel(0, regs + S3C64XX_SPI_PACKET_CNT);
  766. /* Clear any irq pending bits */
  767. writel(readl(regs + S3C64XX_SPI_PENDING_CLR),
  768. regs + S3C64XX_SPI_PENDING_CLR);
  769. writel(0, regs + S3C64XX_SPI_SWAP_CFG);
  770. val = readl(regs + S3C64XX_SPI_MODE_CFG);
  771. val &= ~S3C64XX_SPI_MODE_4BURST;
  772. val &= ~(S3C64XX_SPI_MAX_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  773. val |= (S3C64XX_SPI_TRAILCNT << S3C64XX_SPI_TRAILCNT_OFF);
  774. writel(val, regs + S3C64XX_SPI_MODE_CFG);
  775. flush_fifo(sdd);
  776. }
  777. static int __init s3c64xx_spi_probe(struct platform_device *pdev)
  778. {
  779. struct resource *mem_res, *dmatx_res, *dmarx_res;
  780. struct s3c64xx_spi_driver_data *sdd;
  781. struct s3c64xx_spi_info *sci;
  782. struct spi_master *master;
  783. int ret, irq;
  784. char clk_name[16];
  785. if (pdev->id < 0) {
  786. dev_err(&pdev->dev,
  787. "Invalid platform device id-%d\n", pdev->id);
  788. return -ENODEV;
  789. }
  790. if (pdev->dev.platform_data == NULL) {
  791. dev_err(&pdev->dev, "platform_data missing!\n");
  792. return -ENODEV;
  793. }
  794. sci = pdev->dev.platform_data;
  795. /* Check for availability of necessary resource */
  796. dmatx_res = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  797. if (dmatx_res == NULL) {
  798. dev_err(&pdev->dev, "Unable to get SPI-Tx dma resource\n");
  799. return -ENXIO;
  800. }
  801. dmarx_res = platform_get_resource(pdev, IORESOURCE_DMA, 1);
  802. if (dmarx_res == NULL) {
  803. dev_err(&pdev->dev, "Unable to get SPI-Rx dma resource\n");
  804. return -ENXIO;
  805. }
  806. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  807. if (mem_res == NULL) {
  808. dev_err(&pdev->dev, "Unable to get SPI MEM resource\n");
  809. return -ENXIO;
  810. }
  811. irq = platform_get_irq(pdev, 0);
  812. if (irq < 0) {
  813. dev_warn(&pdev->dev, "Failed to get IRQ: %d\n", irq);
  814. return irq;
  815. }
  816. master = spi_alloc_master(&pdev->dev,
  817. sizeof(struct s3c64xx_spi_driver_data));
  818. if (master == NULL) {
  819. dev_err(&pdev->dev, "Unable to allocate SPI Master\n");
  820. return -ENOMEM;
  821. }
  822. platform_set_drvdata(pdev, master);
  823. sdd = spi_master_get_devdata(master);
  824. sdd->master = master;
  825. sdd->cntrlr_info = sci;
  826. sdd->pdev = pdev;
  827. sdd->sfr_start = mem_res->start;
  828. sdd->tx_dma.dmach = dmatx_res->start;
  829. sdd->tx_dma.direction = DMA_MEM_TO_DEV;
  830. sdd->rx_dma.dmach = dmarx_res->start;
  831. sdd->rx_dma.direction = DMA_DEV_TO_MEM;
  832. sdd->cur_bpw = 8;
  833. master->bus_num = pdev->id;
  834. master->setup = s3c64xx_spi_setup;
  835. master->prepare_transfer_hardware = s3c64xx_spi_prepare_transfer;
  836. master->transfer_one_message = s3c64xx_spi_transfer_one_message;
  837. master->unprepare_transfer_hardware = s3c64xx_spi_unprepare_transfer;
  838. master->num_chipselect = sci->num_cs;
  839. master->dma_alignment = 8;
  840. /* the spi->mode bits understood by this driver: */
  841. master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH;
  842. if (request_mem_region(mem_res->start,
  843. resource_size(mem_res), pdev->name) == NULL) {
  844. dev_err(&pdev->dev, "Req mem region failed\n");
  845. ret = -ENXIO;
  846. goto err0;
  847. }
  848. sdd->regs = ioremap(mem_res->start, resource_size(mem_res));
  849. if (sdd->regs == NULL) {
  850. dev_err(&pdev->dev, "Unable to remap IO\n");
  851. ret = -ENXIO;
  852. goto err1;
  853. }
  854. if (sci->cfg_gpio == NULL || sci->cfg_gpio(pdev)) {
  855. dev_err(&pdev->dev, "Unable to config gpio\n");
  856. ret = -EBUSY;
  857. goto err2;
  858. }
  859. /* Setup clocks */
  860. sdd->clk = clk_get(&pdev->dev, "spi");
  861. if (IS_ERR(sdd->clk)) {
  862. dev_err(&pdev->dev, "Unable to acquire clock 'spi'\n");
  863. ret = PTR_ERR(sdd->clk);
  864. goto err3;
  865. }
  866. if (clk_enable(sdd->clk)) {
  867. dev_err(&pdev->dev, "Couldn't enable clock 'spi'\n");
  868. ret = -EBUSY;
  869. goto err4;
  870. }
  871. sprintf(clk_name, "spi_busclk%d", sci->src_clk_nr);
  872. sdd->src_clk = clk_get(&pdev->dev, clk_name);
  873. if (IS_ERR(sdd->src_clk)) {
  874. dev_err(&pdev->dev,
  875. "Unable to acquire clock '%s'\n", clk_name);
  876. ret = PTR_ERR(sdd->src_clk);
  877. goto err5;
  878. }
  879. if (clk_enable(sdd->src_clk)) {
  880. dev_err(&pdev->dev, "Couldn't enable clock '%s'\n", clk_name);
  881. ret = -EBUSY;
  882. goto err6;
  883. }
  884. /* Setup Deufult Mode */
  885. s3c64xx_spi_hwinit(sdd, pdev->id);
  886. spin_lock_init(&sdd->lock);
  887. init_completion(&sdd->xfer_completion);
  888. INIT_LIST_HEAD(&sdd->queue);
  889. ret = request_irq(irq, s3c64xx_spi_irq, 0, "spi-s3c64xx", sdd);
  890. if (ret != 0) {
  891. dev_err(&pdev->dev, "Failed to request IRQ %d: %d\n",
  892. irq, ret);
  893. goto err7;
  894. }
  895. writel(S3C64XX_SPI_INT_RX_OVERRUN_EN | S3C64XX_SPI_INT_RX_UNDERRUN_EN |
  896. S3C64XX_SPI_INT_TX_OVERRUN_EN | S3C64XX_SPI_INT_TX_UNDERRUN_EN,
  897. sdd->regs + S3C64XX_SPI_INT_EN);
  898. if (spi_register_master(master)) {
  899. dev_err(&pdev->dev, "cannot register SPI master\n");
  900. ret = -EBUSY;
  901. goto err8;
  902. }
  903. dev_dbg(&pdev->dev, "Samsung SoC SPI Driver loaded for Bus SPI-%d "
  904. "with %d Slaves attached\n",
  905. pdev->id, master->num_chipselect);
  906. dev_dbg(&pdev->dev, "\tIOmem=[0x%x-0x%x]\tDMA=[Rx-%d, Tx-%d]\n",
  907. mem_res->end, mem_res->start,
  908. sdd->rx_dma.dmach, sdd->tx_dma.dmach);
  909. pm_runtime_enable(&pdev->dev);
  910. return 0;
  911. err8:
  912. free_irq(irq, sdd);
  913. err7:
  914. clk_disable(sdd->src_clk);
  915. err6:
  916. clk_put(sdd->src_clk);
  917. err5:
  918. clk_disable(sdd->clk);
  919. err4:
  920. clk_put(sdd->clk);
  921. err3:
  922. err2:
  923. iounmap((void *) sdd->regs);
  924. err1:
  925. release_mem_region(mem_res->start, resource_size(mem_res));
  926. err0:
  927. platform_set_drvdata(pdev, NULL);
  928. spi_master_put(master);
  929. return ret;
  930. }
  931. static int s3c64xx_spi_remove(struct platform_device *pdev)
  932. {
  933. struct spi_master *master = spi_master_get(platform_get_drvdata(pdev));
  934. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  935. struct resource *mem_res;
  936. pm_runtime_disable(&pdev->dev);
  937. spi_unregister_master(master);
  938. writel(0, sdd->regs + S3C64XX_SPI_INT_EN);
  939. free_irq(platform_get_irq(pdev, 0), sdd);
  940. clk_disable(sdd->src_clk);
  941. clk_put(sdd->src_clk);
  942. clk_disable(sdd->clk);
  943. clk_put(sdd->clk);
  944. iounmap((void *) sdd->regs);
  945. mem_res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  946. if (mem_res != NULL)
  947. release_mem_region(mem_res->start, resource_size(mem_res));
  948. platform_set_drvdata(pdev, NULL);
  949. spi_master_put(master);
  950. return 0;
  951. }
  952. #ifdef CONFIG_PM
  953. static int s3c64xx_spi_suspend(struct device *dev)
  954. {
  955. struct spi_master *master = spi_master_get(dev_get_drvdata(dev));
  956. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  957. spi_master_suspend(master);
  958. /* Disable the clock */
  959. clk_disable(sdd->src_clk);
  960. clk_disable(sdd->clk);
  961. sdd->cur_speed = 0; /* Output Clock is stopped */
  962. return 0;
  963. }
  964. static int s3c64xx_spi_resume(struct device *dev)
  965. {
  966. struct platform_device *pdev = to_platform_device(dev);
  967. struct spi_master *master = spi_master_get(dev_get_drvdata(dev));
  968. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  969. struct s3c64xx_spi_info *sci = sdd->cntrlr_info;
  970. sci->cfg_gpio(pdev);
  971. /* Enable the clock */
  972. clk_enable(sdd->src_clk);
  973. clk_enable(sdd->clk);
  974. s3c64xx_spi_hwinit(sdd, pdev->id);
  975. spi_master_resume(master);
  976. return 0;
  977. }
  978. #endif /* CONFIG_PM */
  979. #ifdef CONFIG_PM_RUNTIME
  980. static int s3c64xx_spi_runtime_suspend(struct device *dev)
  981. {
  982. struct spi_master *master = spi_master_get(dev_get_drvdata(dev));
  983. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  984. clk_disable(sdd->clk);
  985. clk_disable(sdd->src_clk);
  986. return 0;
  987. }
  988. static int s3c64xx_spi_runtime_resume(struct device *dev)
  989. {
  990. struct spi_master *master = spi_master_get(dev_get_drvdata(dev));
  991. struct s3c64xx_spi_driver_data *sdd = spi_master_get_devdata(master);
  992. clk_enable(sdd->src_clk);
  993. clk_enable(sdd->clk);
  994. return 0;
  995. }
  996. #endif /* CONFIG_PM_RUNTIME */
  997. static const struct dev_pm_ops s3c64xx_spi_pm = {
  998. SET_SYSTEM_SLEEP_PM_OPS(s3c64xx_spi_suspend, s3c64xx_spi_resume)
  999. SET_RUNTIME_PM_OPS(s3c64xx_spi_runtime_suspend,
  1000. s3c64xx_spi_runtime_resume, NULL)
  1001. };
  1002. static struct platform_driver s3c64xx_spi_driver = {
  1003. .driver = {
  1004. .name = "s3c64xx-spi",
  1005. .owner = THIS_MODULE,
  1006. .pm = &s3c64xx_spi_pm,
  1007. },
  1008. .remove = s3c64xx_spi_remove,
  1009. };
  1010. MODULE_ALIAS("platform:s3c64xx-spi");
  1011. static int __init s3c64xx_spi_init(void)
  1012. {
  1013. return platform_driver_probe(&s3c64xx_spi_driver, s3c64xx_spi_probe);
  1014. }
  1015. subsys_initcall(s3c64xx_spi_init);
  1016. static void __exit s3c64xx_spi_exit(void)
  1017. {
  1018. platform_driver_unregister(&s3c64xx_spi_driver);
  1019. }
  1020. module_exit(s3c64xx_spi_exit);
  1021. MODULE_AUTHOR("Jaswinder Singh <jassi.brar@samsung.com>");
  1022. MODULE_DESCRIPTION("S3C64XX SPI Controller Driver");
  1023. MODULE_LICENSE("GPL");