qeth_core_main.c 153 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617
  1. /*
  2. * drivers/s390/net/qeth_core_main.c
  3. *
  4. * Copyright IBM Corp. 2007, 2009
  5. * Author(s): Utz Bacher <utz.bacher@de.ibm.com>,
  6. * Frank Pavlic <fpavlic@de.ibm.com>,
  7. * Thomas Spatzier <tspat@de.ibm.com>,
  8. * Frank Blaschka <frank.blaschka@de.ibm.com>
  9. */
  10. #define KMSG_COMPONENT "qeth"
  11. #define pr_fmt(fmt) KMSG_COMPONENT ": " fmt
  12. #include <linux/module.h>
  13. #include <linux/moduleparam.h>
  14. #include <linux/string.h>
  15. #include <linux/errno.h>
  16. #include <linux/kernel.h>
  17. #include <linux/ip.h>
  18. #include <linux/tcp.h>
  19. #include <linux/mii.h>
  20. #include <linux/kthread.h>
  21. #include <linux/slab.h>
  22. #include <net/iucv/af_iucv.h>
  23. #include <asm/ebcdic.h>
  24. #include <asm/io.h>
  25. #include <asm/sysinfo.h>
  26. #include <asm/compat.h>
  27. #include "qeth_core.h"
  28. struct qeth_dbf_info qeth_dbf[QETH_DBF_INFOS] = {
  29. /* define dbf - Name, Pages, Areas, Maxlen, Level, View, Handle */
  30. /* N P A M L V H */
  31. [QETH_DBF_SETUP] = {"qeth_setup",
  32. 8, 1, 8, 5, &debug_hex_ascii_view, NULL},
  33. [QETH_DBF_MSG] = {"qeth_msg",
  34. 8, 1, 128, 3, &debug_sprintf_view, NULL},
  35. [QETH_DBF_CTRL] = {"qeth_control",
  36. 8, 1, QETH_DBF_CTRL_LEN, 5, &debug_hex_ascii_view, NULL},
  37. };
  38. EXPORT_SYMBOL_GPL(qeth_dbf);
  39. struct qeth_card_list_struct qeth_core_card_list;
  40. EXPORT_SYMBOL_GPL(qeth_core_card_list);
  41. struct kmem_cache *qeth_core_header_cache;
  42. EXPORT_SYMBOL_GPL(qeth_core_header_cache);
  43. static struct kmem_cache *qeth_qdio_outbuf_cache;
  44. static struct device *qeth_core_root_dev;
  45. static unsigned int known_devices[][6] = QETH_MODELLIST_ARRAY;
  46. static struct lock_class_key qdio_out_skb_queue_key;
  47. static struct mutex qeth_mod_mutex;
  48. static void qeth_send_control_data_cb(struct qeth_channel *,
  49. struct qeth_cmd_buffer *);
  50. static int qeth_issue_next_read(struct qeth_card *);
  51. static struct qeth_cmd_buffer *qeth_get_buffer(struct qeth_channel *);
  52. static void qeth_setup_ccw(struct qeth_channel *, unsigned char *, __u32);
  53. static void qeth_free_buffer_pool(struct qeth_card *);
  54. static int qeth_qdio_establish(struct qeth_card *);
  55. static void qeth_free_qdio_buffers(struct qeth_card *);
  56. static void qeth_notify_skbs(struct qeth_qdio_out_q *queue,
  57. struct qeth_qdio_out_buffer *buf,
  58. enum iucv_tx_notify notification);
  59. static void qeth_release_skbs(struct qeth_qdio_out_buffer *buf);
  60. static void qeth_clear_output_buffer(struct qeth_qdio_out_q *queue,
  61. struct qeth_qdio_out_buffer *buf,
  62. enum qeth_qdio_buffer_states newbufstate);
  63. static int qeth_init_qdio_out_buf(struct qeth_qdio_out_q *, int);
  64. static inline const char *qeth_get_cardname(struct qeth_card *card)
  65. {
  66. if (card->info.guestlan) {
  67. switch (card->info.type) {
  68. case QETH_CARD_TYPE_OSD:
  69. return " Guest LAN QDIO";
  70. case QETH_CARD_TYPE_IQD:
  71. return " Guest LAN Hiper";
  72. case QETH_CARD_TYPE_OSM:
  73. return " Guest LAN QDIO - OSM";
  74. case QETH_CARD_TYPE_OSX:
  75. return " Guest LAN QDIO - OSX";
  76. default:
  77. return " unknown";
  78. }
  79. } else {
  80. switch (card->info.type) {
  81. case QETH_CARD_TYPE_OSD:
  82. return " OSD Express";
  83. case QETH_CARD_TYPE_IQD:
  84. return " HiperSockets";
  85. case QETH_CARD_TYPE_OSN:
  86. return " OSN QDIO";
  87. case QETH_CARD_TYPE_OSM:
  88. return " OSM QDIO";
  89. case QETH_CARD_TYPE_OSX:
  90. return " OSX QDIO";
  91. default:
  92. return " unknown";
  93. }
  94. }
  95. return " n/a";
  96. }
  97. /* max length to be returned: 14 */
  98. const char *qeth_get_cardname_short(struct qeth_card *card)
  99. {
  100. if (card->info.guestlan) {
  101. switch (card->info.type) {
  102. case QETH_CARD_TYPE_OSD:
  103. return "GuestLAN QDIO";
  104. case QETH_CARD_TYPE_IQD:
  105. return "GuestLAN Hiper";
  106. case QETH_CARD_TYPE_OSM:
  107. return "GuestLAN OSM";
  108. case QETH_CARD_TYPE_OSX:
  109. return "GuestLAN OSX";
  110. default:
  111. return "unknown";
  112. }
  113. } else {
  114. switch (card->info.type) {
  115. case QETH_CARD_TYPE_OSD:
  116. switch (card->info.link_type) {
  117. case QETH_LINK_TYPE_FAST_ETH:
  118. return "OSD_100";
  119. case QETH_LINK_TYPE_HSTR:
  120. return "HSTR";
  121. case QETH_LINK_TYPE_GBIT_ETH:
  122. return "OSD_1000";
  123. case QETH_LINK_TYPE_10GBIT_ETH:
  124. return "OSD_10GIG";
  125. case QETH_LINK_TYPE_LANE_ETH100:
  126. return "OSD_FE_LANE";
  127. case QETH_LINK_TYPE_LANE_TR:
  128. return "OSD_TR_LANE";
  129. case QETH_LINK_TYPE_LANE_ETH1000:
  130. return "OSD_GbE_LANE";
  131. case QETH_LINK_TYPE_LANE:
  132. return "OSD_ATM_LANE";
  133. default:
  134. return "OSD_Express";
  135. }
  136. case QETH_CARD_TYPE_IQD:
  137. return "HiperSockets";
  138. case QETH_CARD_TYPE_OSN:
  139. return "OSN";
  140. case QETH_CARD_TYPE_OSM:
  141. return "OSM_1000";
  142. case QETH_CARD_TYPE_OSX:
  143. return "OSX_10GIG";
  144. default:
  145. return "unknown";
  146. }
  147. }
  148. return "n/a";
  149. }
  150. void qeth_set_allowed_threads(struct qeth_card *card, unsigned long threads,
  151. int clear_start_mask)
  152. {
  153. unsigned long flags;
  154. spin_lock_irqsave(&card->thread_mask_lock, flags);
  155. card->thread_allowed_mask = threads;
  156. if (clear_start_mask)
  157. card->thread_start_mask &= threads;
  158. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  159. wake_up(&card->wait_q);
  160. }
  161. EXPORT_SYMBOL_GPL(qeth_set_allowed_threads);
  162. int qeth_threads_running(struct qeth_card *card, unsigned long threads)
  163. {
  164. unsigned long flags;
  165. int rc = 0;
  166. spin_lock_irqsave(&card->thread_mask_lock, flags);
  167. rc = (card->thread_running_mask & threads);
  168. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  169. return rc;
  170. }
  171. EXPORT_SYMBOL_GPL(qeth_threads_running);
  172. int qeth_wait_for_threads(struct qeth_card *card, unsigned long threads)
  173. {
  174. return wait_event_interruptible(card->wait_q,
  175. qeth_threads_running(card, threads) == 0);
  176. }
  177. EXPORT_SYMBOL_GPL(qeth_wait_for_threads);
  178. void qeth_clear_working_pool_list(struct qeth_card *card)
  179. {
  180. struct qeth_buffer_pool_entry *pool_entry, *tmp;
  181. QETH_CARD_TEXT(card, 5, "clwrklst");
  182. list_for_each_entry_safe(pool_entry, tmp,
  183. &card->qdio.in_buf_pool.entry_list, list){
  184. list_del(&pool_entry->list);
  185. }
  186. }
  187. EXPORT_SYMBOL_GPL(qeth_clear_working_pool_list);
  188. static int qeth_alloc_buffer_pool(struct qeth_card *card)
  189. {
  190. struct qeth_buffer_pool_entry *pool_entry;
  191. void *ptr;
  192. int i, j;
  193. QETH_CARD_TEXT(card, 5, "alocpool");
  194. for (i = 0; i < card->qdio.init_pool.buf_count; ++i) {
  195. pool_entry = kzalloc(sizeof(*pool_entry), GFP_KERNEL);
  196. if (!pool_entry) {
  197. qeth_free_buffer_pool(card);
  198. return -ENOMEM;
  199. }
  200. for (j = 0; j < QETH_MAX_BUFFER_ELEMENTS(card); ++j) {
  201. ptr = (void *) __get_free_page(GFP_KERNEL);
  202. if (!ptr) {
  203. while (j > 0)
  204. free_page((unsigned long)
  205. pool_entry->elements[--j]);
  206. kfree(pool_entry);
  207. qeth_free_buffer_pool(card);
  208. return -ENOMEM;
  209. }
  210. pool_entry->elements[j] = ptr;
  211. }
  212. list_add(&pool_entry->init_list,
  213. &card->qdio.init_pool.entry_list);
  214. }
  215. return 0;
  216. }
  217. int qeth_realloc_buffer_pool(struct qeth_card *card, int bufcnt)
  218. {
  219. QETH_CARD_TEXT(card, 2, "realcbp");
  220. if ((card->state != CARD_STATE_DOWN) &&
  221. (card->state != CARD_STATE_RECOVER))
  222. return -EPERM;
  223. /* TODO: steel/add buffers from/to a running card's buffer pool (?) */
  224. qeth_clear_working_pool_list(card);
  225. qeth_free_buffer_pool(card);
  226. card->qdio.in_buf_pool.buf_count = bufcnt;
  227. card->qdio.init_pool.buf_count = bufcnt;
  228. return qeth_alloc_buffer_pool(card);
  229. }
  230. EXPORT_SYMBOL_GPL(qeth_realloc_buffer_pool);
  231. static inline int qeth_cq_init(struct qeth_card *card)
  232. {
  233. int rc;
  234. if (card->options.cq == QETH_CQ_ENABLED) {
  235. QETH_DBF_TEXT(SETUP, 2, "cqinit");
  236. memset(card->qdio.c_q->qdio_bufs, 0,
  237. QDIO_MAX_BUFFERS_PER_Q * sizeof(struct qdio_buffer));
  238. card->qdio.c_q->next_buf_to_init = 127;
  239. rc = do_QDIO(CARD_DDEV(card), QDIO_FLAG_SYNC_INPUT,
  240. card->qdio.no_in_queues - 1, 0,
  241. 127);
  242. if (rc) {
  243. QETH_DBF_TEXT_(SETUP, 2, "1err%d", rc);
  244. goto out;
  245. }
  246. }
  247. rc = 0;
  248. out:
  249. return rc;
  250. }
  251. static inline int qeth_alloc_cq(struct qeth_card *card)
  252. {
  253. int rc;
  254. if (card->options.cq == QETH_CQ_ENABLED) {
  255. int i;
  256. struct qdio_outbuf_state *outbuf_states;
  257. QETH_DBF_TEXT(SETUP, 2, "cqon");
  258. card->qdio.c_q = kzalloc(sizeof(struct qeth_qdio_q),
  259. GFP_KERNEL);
  260. if (!card->qdio.c_q) {
  261. rc = -1;
  262. goto kmsg_out;
  263. }
  264. QETH_DBF_HEX(SETUP, 2, &card->qdio.c_q, sizeof(void *));
  265. for (i = 0; i < QDIO_MAX_BUFFERS_PER_Q; ++i) {
  266. card->qdio.c_q->bufs[i].buffer =
  267. &card->qdio.c_q->qdio_bufs[i];
  268. }
  269. card->qdio.no_in_queues = 2;
  270. card->qdio.out_bufstates = (struct qdio_outbuf_state *)
  271. kzalloc(card->qdio.no_out_queues *
  272. QDIO_MAX_BUFFERS_PER_Q *
  273. sizeof(struct qdio_outbuf_state), GFP_KERNEL);
  274. outbuf_states = card->qdio.out_bufstates;
  275. if (outbuf_states == NULL) {
  276. rc = -1;
  277. goto free_cq_out;
  278. }
  279. for (i = 0; i < card->qdio.no_out_queues; ++i) {
  280. card->qdio.out_qs[i]->bufstates = outbuf_states;
  281. outbuf_states += QDIO_MAX_BUFFERS_PER_Q;
  282. }
  283. } else {
  284. QETH_DBF_TEXT(SETUP, 2, "nocq");
  285. card->qdio.c_q = NULL;
  286. card->qdio.no_in_queues = 1;
  287. }
  288. QETH_DBF_TEXT_(SETUP, 2, "iqc%d", card->qdio.no_in_queues);
  289. rc = 0;
  290. out:
  291. return rc;
  292. free_cq_out:
  293. kfree(card->qdio.c_q);
  294. card->qdio.c_q = NULL;
  295. kmsg_out:
  296. dev_err(&card->gdev->dev, "Failed to create completion queue\n");
  297. goto out;
  298. }
  299. static inline void qeth_free_cq(struct qeth_card *card)
  300. {
  301. if (card->qdio.c_q) {
  302. --card->qdio.no_in_queues;
  303. kfree(card->qdio.c_q);
  304. card->qdio.c_q = NULL;
  305. }
  306. kfree(card->qdio.out_bufstates);
  307. card->qdio.out_bufstates = NULL;
  308. }
  309. static inline enum iucv_tx_notify qeth_compute_cq_notification(int sbalf15,
  310. int delayed) {
  311. enum iucv_tx_notify n;
  312. switch (sbalf15) {
  313. case 0:
  314. n = delayed ? TX_NOTIFY_DELAYED_OK : TX_NOTIFY_OK;
  315. break;
  316. case 4:
  317. case 16:
  318. case 17:
  319. case 18:
  320. n = delayed ? TX_NOTIFY_DELAYED_UNREACHABLE :
  321. TX_NOTIFY_UNREACHABLE;
  322. break;
  323. default:
  324. n = delayed ? TX_NOTIFY_DELAYED_GENERALERROR :
  325. TX_NOTIFY_GENERALERROR;
  326. break;
  327. }
  328. return n;
  329. }
  330. static inline void qeth_cleanup_handled_pending(struct qeth_qdio_out_q *q,
  331. int bidx, int forced_cleanup)
  332. {
  333. if (q->card->options.cq != QETH_CQ_ENABLED)
  334. return;
  335. if (q->bufs[bidx]->next_pending != NULL) {
  336. struct qeth_qdio_out_buffer *head = q->bufs[bidx];
  337. struct qeth_qdio_out_buffer *c = q->bufs[bidx]->next_pending;
  338. while (c) {
  339. if (forced_cleanup ||
  340. atomic_read(&c->state) ==
  341. QETH_QDIO_BUF_HANDLED_DELAYED) {
  342. struct qeth_qdio_out_buffer *f = c;
  343. QETH_CARD_TEXT(f->q->card, 5, "fp");
  344. QETH_CARD_TEXT_(f->q->card, 5, "%lx", (long) f);
  345. /* release here to avoid interleaving between
  346. outbound tasklet and inbound tasklet
  347. regarding notifications and lifecycle */
  348. qeth_release_skbs(c);
  349. c = f->next_pending;
  350. BUG_ON(head->next_pending != f);
  351. head->next_pending = c;
  352. kmem_cache_free(qeth_qdio_outbuf_cache, f);
  353. } else {
  354. head = c;
  355. c = c->next_pending;
  356. }
  357. }
  358. }
  359. if (forced_cleanup && (atomic_read(&(q->bufs[bidx]->state)) ==
  360. QETH_QDIO_BUF_HANDLED_DELAYED)) {
  361. /* for recovery situations */
  362. q->bufs[bidx]->aob = q->bufstates[bidx].aob;
  363. qeth_init_qdio_out_buf(q, bidx);
  364. QETH_CARD_TEXT(q->card, 2, "clprecov");
  365. }
  366. }
  367. static inline void qeth_qdio_handle_aob(struct qeth_card *card,
  368. unsigned long phys_aob_addr) {
  369. struct qaob *aob;
  370. struct qeth_qdio_out_buffer *buffer;
  371. enum iucv_tx_notify notification;
  372. aob = (struct qaob *) phys_to_virt(phys_aob_addr);
  373. QETH_CARD_TEXT(card, 5, "haob");
  374. QETH_CARD_TEXT_(card, 5, "%lx", phys_aob_addr);
  375. buffer = (struct qeth_qdio_out_buffer *) aob->user1;
  376. QETH_CARD_TEXT_(card, 5, "%lx", aob->user1);
  377. BUG_ON(buffer == NULL);
  378. if (atomic_cmpxchg(&buffer->state, QETH_QDIO_BUF_PRIMED,
  379. QETH_QDIO_BUF_IN_CQ) == QETH_QDIO_BUF_PRIMED) {
  380. notification = TX_NOTIFY_OK;
  381. } else {
  382. BUG_ON(atomic_read(&buffer->state) != QETH_QDIO_BUF_PENDING);
  383. atomic_set(&buffer->state, QETH_QDIO_BUF_IN_CQ);
  384. notification = TX_NOTIFY_DELAYED_OK;
  385. }
  386. if (aob->aorc != 0) {
  387. QETH_CARD_TEXT_(card, 2, "aorc%02X", aob->aorc);
  388. notification = qeth_compute_cq_notification(aob->aorc, 1);
  389. }
  390. qeth_notify_skbs(buffer->q, buffer, notification);
  391. buffer->aob = NULL;
  392. qeth_clear_output_buffer(buffer->q, buffer,
  393. QETH_QDIO_BUF_HANDLED_DELAYED);
  394. /* from here on: do not touch buffer anymore */
  395. qdio_release_aob(aob);
  396. }
  397. static inline int qeth_is_cq(struct qeth_card *card, unsigned int queue)
  398. {
  399. return card->options.cq == QETH_CQ_ENABLED &&
  400. card->qdio.c_q != NULL &&
  401. queue != 0 &&
  402. queue == card->qdio.no_in_queues - 1;
  403. }
  404. static int qeth_issue_next_read(struct qeth_card *card)
  405. {
  406. int rc;
  407. struct qeth_cmd_buffer *iob;
  408. QETH_CARD_TEXT(card, 5, "issnxrd");
  409. if (card->read.state != CH_STATE_UP)
  410. return -EIO;
  411. iob = qeth_get_buffer(&card->read);
  412. if (!iob) {
  413. dev_warn(&card->gdev->dev, "The qeth device driver "
  414. "failed to recover an error on the device\n");
  415. QETH_DBF_MESSAGE(2, "%s issue_next_read failed: no iob "
  416. "available\n", dev_name(&card->gdev->dev));
  417. return -ENOMEM;
  418. }
  419. qeth_setup_ccw(&card->read, iob->data, QETH_BUFSIZE);
  420. QETH_CARD_TEXT(card, 6, "noirqpnd");
  421. rc = ccw_device_start(card->read.ccwdev, &card->read.ccw,
  422. (addr_t) iob, 0, 0);
  423. if (rc) {
  424. QETH_DBF_MESSAGE(2, "%s error in starting next read ccw! "
  425. "rc=%i\n", dev_name(&card->gdev->dev), rc);
  426. atomic_set(&card->read.irq_pending, 0);
  427. card->read_or_write_problem = 1;
  428. qeth_schedule_recovery(card);
  429. wake_up(&card->wait_q);
  430. }
  431. return rc;
  432. }
  433. static struct qeth_reply *qeth_alloc_reply(struct qeth_card *card)
  434. {
  435. struct qeth_reply *reply;
  436. reply = kzalloc(sizeof(struct qeth_reply), GFP_ATOMIC);
  437. if (reply) {
  438. atomic_set(&reply->refcnt, 1);
  439. atomic_set(&reply->received, 0);
  440. reply->card = card;
  441. };
  442. return reply;
  443. }
  444. static void qeth_get_reply(struct qeth_reply *reply)
  445. {
  446. WARN_ON(atomic_read(&reply->refcnt) <= 0);
  447. atomic_inc(&reply->refcnt);
  448. }
  449. static void qeth_put_reply(struct qeth_reply *reply)
  450. {
  451. WARN_ON(atomic_read(&reply->refcnt) <= 0);
  452. if (atomic_dec_and_test(&reply->refcnt))
  453. kfree(reply);
  454. }
  455. static void qeth_issue_ipa_msg(struct qeth_ipa_cmd *cmd, int rc,
  456. struct qeth_card *card)
  457. {
  458. char *ipa_name;
  459. int com = cmd->hdr.command;
  460. ipa_name = qeth_get_ipa_cmd_name(com);
  461. if (rc)
  462. QETH_DBF_MESSAGE(2, "IPA: %s(x%X) for %s/%s returned "
  463. "x%X \"%s\"\n",
  464. ipa_name, com, dev_name(&card->gdev->dev),
  465. QETH_CARD_IFNAME(card), rc,
  466. qeth_get_ipa_msg(rc));
  467. else
  468. QETH_DBF_MESSAGE(5, "IPA: %s(x%X) for %s/%s succeeded\n",
  469. ipa_name, com, dev_name(&card->gdev->dev),
  470. QETH_CARD_IFNAME(card));
  471. }
  472. static struct qeth_ipa_cmd *qeth_check_ipa_data(struct qeth_card *card,
  473. struct qeth_cmd_buffer *iob)
  474. {
  475. struct qeth_ipa_cmd *cmd = NULL;
  476. QETH_CARD_TEXT(card, 5, "chkipad");
  477. if (IS_IPA(iob->data)) {
  478. cmd = (struct qeth_ipa_cmd *) PDU_ENCAPSULATION(iob->data);
  479. if (IS_IPA_REPLY(cmd)) {
  480. if (cmd->hdr.command != IPA_CMD_SETCCID &&
  481. cmd->hdr.command != IPA_CMD_DELCCID &&
  482. cmd->hdr.command != IPA_CMD_MODCCID &&
  483. cmd->hdr.command != IPA_CMD_SET_DIAG_ASS)
  484. qeth_issue_ipa_msg(cmd,
  485. cmd->hdr.return_code, card);
  486. return cmd;
  487. } else {
  488. switch (cmd->hdr.command) {
  489. case IPA_CMD_STOPLAN:
  490. dev_warn(&card->gdev->dev,
  491. "The link for interface %s on CHPID"
  492. " 0x%X failed\n",
  493. QETH_CARD_IFNAME(card),
  494. card->info.chpid);
  495. card->lan_online = 0;
  496. if (card->dev && netif_carrier_ok(card->dev))
  497. netif_carrier_off(card->dev);
  498. return NULL;
  499. case IPA_CMD_STARTLAN:
  500. dev_info(&card->gdev->dev,
  501. "The link for %s on CHPID 0x%X has"
  502. " been restored\n",
  503. QETH_CARD_IFNAME(card),
  504. card->info.chpid);
  505. netif_carrier_on(card->dev);
  506. card->lan_online = 1;
  507. if (card->info.hwtrap)
  508. card->info.hwtrap = 2;
  509. qeth_schedule_recovery(card);
  510. return NULL;
  511. case IPA_CMD_MODCCID:
  512. return cmd;
  513. case IPA_CMD_REGISTER_LOCAL_ADDR:
  514. QETH_CARD_TEXT(card, 3, "irla");
  515. break;
  516. case IPA_CMD_UNREGISTER_LOCAL_ADDR:
  517. QETH_CARD_TEXT(card, 3, "urla");
  518. break;
  519. default:
  520. QETH_DBF_MESSAGE(2, "Received data is IPA "
  521. "but not a reply!\n");
  522. break;
  523. }
  524. }
  525. }
  526. return cmd;
  527. }
  528. void qeth_clear_ipacmd_list(struct qeth_card *card)
  529. {
  530. struct qeth_reply *reply, *r;
  531. unsigned long flags;
  532. QETH_CARD_TEXT(card, 4, "clipalst");
  533. spin_lock_irqsave(&card->lock, flags);
  534. list_for_each_entry_safe(reply, r, &card->cmd_waiter_list, list) {
  535. qeth_get_reply(reply);
  536. reply->rc = -EIO;
  537. atomic_inc(&reply->received);
  538. list_del_init(&reply->list);
  539. wake_up(&reply->wait_q);
  540. qeth_put_reply(reply);
  541. }
  542. spin_unlock_irqrestore(&card->lock, flags);
  543. atomic_set(&card->write.irq_pending, 0);
  544. }
  545. EXPORT_SYMBOL_GPL(qeth_clear_ipacmd_list);
  546. static int qeth_check_idx_response(struct qeth_card *card,
  547. unsigned char *buffer)
  548. {
  549. if (!buffer)
  550. return 0;
  551. QETH_DBF_HEX(CTRL, 2, buffer, QETH_DBF_CTRL_LEN);
  552. if ((buffer[2] & 0xc0) == 0xc0) {
  553. QETH_DBF_MESSAGE(2, "received an IDX TERMINATE "
  554. "with cause code 0x%02x%s\n",
  555. buffer[4],
  556. ((buffer[4] == 0x22) ?
  557. " -- try another portname" : ""));
  558. QETH_CARD_TEXT(card, 2, "ckidxres");
  559. QETH_CARD_TEXT(card, 2, " idxterm");
  560. QETH_CARD_TEXT_(card, 2, " rc%d", -EIO);
  561. if (buffer[4] == 0xf6) {
  562. dev_err(&card->gdev->dev,
  563. "The qeth device is not configured "
  564. "for the OSI layer required by z/VM\n");
  565. return -EPERM;
  566. }
  567. return -EIO;
  568. }
  569. return 0;
  570. }
  571. static void qeth_setup_ccw(struct qeth_channel *channel, unsigned char *iob,
  572. __u32 len)
  573. {
  574. struct qeth_card *card;
  575. card = CARD_FROM_CDEV(channel->ccwdev);
  576. QETH_CARD_TEXT(card, 4, "setupccw");
  577. if (channel == &card->read)
  578. memcpy(&channel->ccw, READ_CCW, sizeof(struct ccw1));
  579. else
  580. memcpy(&channel->ccw, WRITE_CCW, sizeof(struct ccw1));
  581. channel->ccw.count = len;
  582. channel->ccw.cda = (__u32) __pa(iob);
  583. }
  584. static struct qeth_cmd_buffer *__qeth_get_buffer(struct qeth_channel *channel)
  585. {
  586. __u8 index;
  587. QETH_CARD_TEXT(CARD_FROM_CDEV(channel->ccwdev), 6, "getbuff");
  588. index = channel->io_buf_no;
  589. do {
  590. if (channel->iob[index].state == BUF_STATE_FREE) {
  591. channel->iob[index].state = BUF_STATE_LOCKED;
  592. channel->io_buf_no = (channel->io_buf_no + 1) %
  593. QETH_CMD_BUFFER_NO;
  594. memset(channel->iob[index].data, 0, QETH_BUFSIZE);
  595. return channel->iob + index;
  596. }
  597. index = (index + 1) % QETH_CMD_BUFFER_NO;
  598. } while (index != channel->io_buf_no);
  599. return NULL;
  600. }
  601. void qeth_release_buffer(struct qeth_channel *channel,
  602. struct qeth_cmd_buffer *iob)
  603. {
  604. unsigned long flags;
  605. QETH_CARD_TEXT(CARD_FROM_CDEV(channel->ccwdev), 6, "relbuff");
  606. spin_lock_irqsave(&channel->iob_lock, flags);
  607. memset(iob->data, 0, QETH_BUFSIZE);
  608. iob->state = BUF_STATE_FREE;
  609. iob->callback = qeth_send_control_data_cb;
  610. iob->rc = 0;
  611. spin_unlock_irqrestore(&channel->iob_lock, flags);
  612. wake_up(&channel->wait_q);
  613. }
  614. EXPORT_SYMBOL_GPL(qeth_release_buffer);
  615. static struct qeth_cmd_buffer *qeth_get_buffer(struct qeth_channel *channel)
  616. {
  617. struct qeth_cmd_buffer *buffer = NULL;
  618. unsigned long flags;
  619. spin_lock_irqsave(&channel->iob_lock, flags);
  620. buffer = __qeth_get_buffer(channel);
  621. spin_unlock_irqrestore(&channel->iob_lock, flags);
  622. return buffer;
  623. }
  624. struct qeth_cmd_buffer *qeth_wait_for_buffer(struct qeth_channel *channel)
  625. {
  626. struct qeth_cmd_buffer *buffer;
  627. wait_event(channel->wait_q,
  628. ((buffer = qeth_get_buffer(channel)) != NULL));
  629. return buffer;
  630. }
  631. EXPORT_SYMBOL_GPL(qeth_wait_for_buffer);
  632. void qeth_clear_cmd_buffers(struct qeth_channel *channel)
  633. {
  634. int cnt;
  635. for (cnt = 0; cnt < QETH_CMD_BUFFER_NO; cnt++)
  636. qeth_release_buffer(channel, &channel->iob[cnt]);
  637. channel->buf_no = 0;
  638. channel->io_buf_no = 0;
  639. }
  640. EXPORT_SYMBOL_GPL(qeth_clear_cmd_buffers);
  641. static void qeth_send_control_data_cb(struct qeth_channel *channel,
  642. struct qeth_cmd_buffer *iob)
  643. {
  644. struct qeth_card *card;
  645. struct qeth_reply *reply, *r;
  646. struct qeth_ipa_cmd *cmd;
  647. unsigned long flags;
  648. int keep_reply;
  649. int rc = 0;
  650. card = CARD_FROM_CDEV(channel->ccwdev);
  651. QETH_CARD_TEXT(card, 4, "sndctlcb");
  652. rc = qeth_check_idx_response(card, iob->data);
  653. switch (rc) {
  654. case 0:
  655. break;
  656. case -EIO:
  657. qeth_clear_ipacmd_list(card);
  658. qeth_schedule_recovery(card);
  659. /* fall through */
  660. default:
  661. goto out;
  662. }
  663. cmd = qeth_check_ipa_data(card, iob);
  664. if ((cmd == NULL) && (card->state != CARD_STATE_DOWN))
  665. goto out;
  666. /*in case of OSN : check if cmd is set */
  667. if (card->info.type == QETH_CARD_TYPE_OSN &&
  668. cmd &&
  669. cmd->hdr.command != IPA_CMD_STARTLAN &&
  670. card->osn_info.assist_cb != NULL) {
  671. card->osn_info.assist_cb(card->dev, cmd);
  672. goto out;
  673. }
  674. spin_lock_irqsave(&card->lock, flags);
  675. list_for_each_entry_safe(reply, r, &card->cmd_waiter_list, list) {
  676. if ((reply->seqno == QETH_IDX_COMMAND_SEQNO) ||
  677. ((cmd) && (reply->seqno == cmd->hdr.seqno))) {
  678. qeth_get_reply(reply);
  679. list_del_init(&reply->list);
  680. spin_unlock_irqrestore(&card->lock, flags);
  681. keep_reply = 0;
  682. if (reply->callback != NULL) {
  683. if (cmd) {
  684. reply->offset = (__u16)((char *)cmd -
  685. (char *)iob->data);
  686. keep_reply = reply->callback(card,
  687. reply,
  688. (unsigned long)cmd);
  689. } else
  690. keep_reply = reply->callback(card,
  691. reply,
  692. (unsigned long)iob);
  693. }
  694. if (cmd)
  695. reply->rc = (u16) cmd->hdr.return_code;
  696. else if (iob->rc)
  697. reply->rc = iob->rc;
  698. if (keep_reply) {
  699. spin_lock_irqsave(&card->lock, flags);
  700. list_add_tail(&reply->list,
  701. &card->cmd_waiter_list);
  702. spin_unlock_irqrestore(&card->lock, flags);
  703. } else {
  704. atomic_inc(&reply->received);
  705. wake_up(&reply->wait_q);
  706. }
  707. qeth_put_reply(reply);
  708. goto out;
  709. }
  710. }
  711. spin_unlock_irqrestore(&card->lock, flags);
  712. out:
  713. memcpy(&card->seqno.pdu_hdr_ack,
  714. QETH_PDU_HEADER_SEQ_NO(iob->data),
  715. QETH_SEQ_NO_LENGTH);
  716. qeth_release_buffer(channel, iob);
  717. }
  718. static int qeth_setup_channel(struct qeth_channel *channel)
  719. {
  720. int cnt;
  721. QETH_DBF_TEXT(SETUP, 2, "setupch");
  722. for (cnt = 0; cnt < QETH_CMD_BUFFER_NO; cnt++) {
  723. channel->iob[cnt].data =
  724. kzalloc(QETH_BUFSIZE, GFP_DMA|GFP_KERNEL);
  725. if (channel->iob[cnt].data == NULL)
  726. break;
  727. channel->iob[cnt].state = BUF_STATE_FREE;
  728. channel->iob[cnt].channel = channel;
  729. channel->iob[cnt].callback = qeth_send_control_data_cb;
  730. channel->iob[cnt].rc = 0;
  731. }
  732. if (cnt < QETH_CMD_BUFFER_NO) {
  733. while (cnt-- > 0)
  734. kfree(channel->iob[cnt].data);
  735. return -ENOMEM;
  736. }
  737. channel->buf_no = 0;
  738. channel->io_buf_no = 0;
  739. atomic_set(&channel->irq_pending, 0);
  740. spin_lock_init(&channel->iob_lock);
  741. init_waitqueue_head(&channel->wait_q);
  742. return 0;
  743. }
  744. static int qeth_set_thread_start_bit(struct qeth_card *card,
  745. unsigned long thread)
  746. {
  747. unsigned long flags;
  748. spin_lock_irqsave(&card->thread_mask_lock, flags);
  749. if (!(card->thread_allowed_mask & thread) ||
  750. (card->thread_start_mask & thread)) {
  751. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  752. return -EPERM;
  753. }
  754. card->thread_start_mask |= thread;
  755. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  756. return 0;
  757. }
  758. void qeth_clear_thread_start_bit(struct qeth_card *card, unsigned long thread)
  759. {
  760. unsigned long flags;
  761. spin_lock_irqsave(&card->thread_mask_lock, flags);
  762. card->thread_start_mask &= ~thread;
  763. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  764. wake_up(&card->wait_q);
  765. }
  766. EXPORT_SYMBOL_GPL(qeth_clear_thread_start_bit);
  767. void qeth_clear_thread_running_bit(struct qeth_card *card, unsigned long thread)
  768. {
  769. unsigned long flags;
  770. spin_lock_irqsave(&card->thread_mask_lock, flags);
  771. card->thread_running_mask &= ~thread;
  772. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  773. wake_up(&card->wait_q);
  774. }
  775. EXPORT_SYMBOL_GPL(qeth_clear_thread_running_bit);
  776. static int __qeth_do_run_thread(struct qeth_card *card, unsigned long thread)
  777. {
  778. unsigned long flags;
  779. int rc = 0;
  780. spin_lock_irqsave(&card->thread_mask_lock, flags);
  781. if (card->thread_start_mask & thread) {
  782. if ((card->thread_allowed_mask & thread) &&
  783. !(card->thread_running_mask & thread)) {
  784. rc = 1;
  785. card->thread_start_mask &= ~thread;
  786. card->thread_running_mask |= thread;
  787. } else
  788. rc = -EPERM;
  789. }
  790. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  791. return rc;
  792. }
  793. int qeth_do_run_thread(struct qeth_card *card, unsigned long thread)
  794. {
  795. int rc = 0;
  796. wait_event(card->wait_q,
  797. (rc = __qeth_do_run_thread(card, thread)) >= 0);
  798. return rc;
  799. }
  800. EXPORT_SYMBOL_GPL(qeth_do_run_thread);
  801. void qeth_schedule_recovery(struct qeth_card *card)
  802. {
  803. QETH_CARD_TEXT(card, 2, "startrec");
  804. if (qeth_set_thread_start_bit(card, QETH_RECOVER_THREAD) == 0)
  805. schedule_work(&card->kernel_thread_starter);
  806. }
  807. EXPORT_SYMBOL_GPL(qeth_schedule_recovery);
  808. static int qeth_get_problem(struct ccw_device *cdev, struct irb *irb)
  809. {
  810. int dstat, cstat;
  811. char *sense;
  812. struct qeth_card *card;
  813. sense = (char *) irb->ecw;
  814. cstat = irb->scsw.cmd.cstat;
  815. dstat = irb->scsw.cmd.dstat;
  816. card = CARD_FROM_CDEV(cdev);
  817. if (cstat & (SCHN_STAT_CHN_CTRL_CHK | SCHN_STAT_INTF_CTRL_CHK |
  818. SCHN_STAT_CHN_DATA_CHK | SCHN_STAT_CHAIN_CHECK |
  819. SCHN_STAT_PROT_CHECK | SCHN_STAT_PROG_CHECK)) {
  820. QETH_CARD_TEXT(card, 2, "CGENCHK");
  821. dev_warn(&cdev->dev, "The qeth device driver "
  822. "failed to recover an error on the device\n");
  823. QETH_DBF_MESSAGE(2, "%s check on device dstat=x%x, cstat=x%x\n",
  824. dev_name(&cdev->dev), dstat, cstat);
  825. print_hex_dump(KERN_WARNING, "qeth: irb ", DUMP_PREFIX_OFFSET,
  826. 16, 1, irb, 64, 1);
  827. return 1;
  828. }
  829. if (dstat & DEV_STAT_UNIT_CHECK) {
  830. if (sense[SENSE_RESETTING_EVENT_BYTE] &
  831. SENSE_RESETTING_EVENT_FLAG) {
  832. QETH_CARD_TEXT(card, 2, "REVIND");
  833. return 1;
  834. }
  835. if (sense[SENSE_COMMAND_REJECT_BYTE] &
  836. SENSE_COMMAND_REJECT_FLAG) {
  837. QETH_CARD_TEXT(card, 2, "CMDREJi");
  838. return 1;
  839. }
  840. if ((sense[2] == 0xaf) && (sense[3] == 0xfe)) {
  841. QETH_CARD_TEXT(card, 2, "AFFE");
  842. return 1;
  843. }
  844. if ((!sense[0]) && (!sense[1]) && (!sense[2]) && (!sense[3])) {
  845. QETH_CARD_TEXT(card, 2, "ZEROSEN");
  846. return 0;
  847. }
  848. QETH_CARD_TEXT(card, 2, "DGENCHK");
  849. return 1;
  850. }
  851. return 0;
  852. }
  853. static long __qeth_check_irb_error(struct ccw_device *cdev,
  854. unsigned long intparm, struct irb *irb)
  855. {
  856. struct qeth_card *card;
  857. card = CARD_FROM_CDEV(cdev);
  858. if (!IS_ERR(irb))
  859. return 0;
  860. switch (PTR_ERR(irb)) {
  861. case -EIO:
  862. QETH_DBF_MESSAGE(2, "%s i/o-error on device\n",
  863. dev_name(&cdev->dev));
  864. QETH_CARD_TEXT(card, 2, "ckirberr");
  865. QETH_CARD_TEXT_(card, 2, " rc%d", -EIO);
  866. break;
  867. case -ETIMEDOUT:
  868. dev_warn(&cdev->dev, "A hardware operation timed out"
  869. " on the device\n");
  870. QETH_CARD_TEXT(card, 2, "ckirberr");
  871. QETH_CARD_TEXT_(card, 2, " rc%d", -ETIMEDOUT);
  872. if (intparm == QETH_RCD_PARM) {
  873. if (card && (card->data.ccwdev == cdev)) {
  874. card->data.state = CH_STATE_DOWN;
  875. wake_up(&card->wait_q);
  876. }
  877. }
  878. break;
  879. default:
  880. QETH_DBF_MESSAGE(2, "%s unknown error %ld on device\n",
  881. dev_name(&cdev->dev), PTR_ERR(irb));
  882. QETH_CARD_TEXT(card, 2, "ckirberr");
  883. QETH_CARD_TEXT(card, 2, " rc???");
  884. }
  885. return PTR_ERR(irb);
  886. }
  887. static void qeth_irq(struct ccw_device *cdev, unsigned long intparm,
  888. struct irb *irb)
  889. {
  890. int rc;
  891. int cstat, dstat;
  892. struct qeth_cmd_buffer *buffer;
  893. struct qeth_channel *channel;
  894. struct qeth_card *card;
  895. struct qeth_cmd_buffer *iob;
  896. __u8 index;
  897. if (__qeth_check_irb_error(cdev, intparm, irb))
  898. return;
  899. cstat = irb->scsw.cmd.cstat;
  900. dstat = irb->scsw.cmd.dstat;
  901. card = CARD_FROM_CDEV(cdev);
  902. if (!card)
  903. return;
  904. QETH_CARD_TEXT(card, 5, "irq");
  905. if (card->read.ccwdev == cdev) {
  906. channel = &card->read;
  907. QETH_CARD_TEXT(card, 5, "read");
  908. } else if (card->write.ccwdev == cdev) {
  909. channel = &card->write;
  910. QETH_CARD_TEXT(card, 5, "write");
  911. } else {
  912. channel = &card->data;
  913. QETH_CARD_TEXT(card, 5, "data");
  914. }
  915. atomic_set(&channel->irq_pending, 0);
  916. if (irb->scsw.cmd.fctl & (SCSW_FCTL_CLEAR_FUNC))
  917. channel->state = CH_STATE_STOPPED;
  918. if (irb->scsw.cmd.fctl & (SCSW_FCTL_HALT_FUNC))
  919. channel->state = CH_STATE_HALTED;
  920. /*let's wake up immediately on data channel*/
  921. if ((channel == &card->data) && (intparm != 0) &&
  922. (intparm != QETH_RCD_PARM))
  923. goto out;
  924. if (intparm == QETH_CLEAR_CHANNEL_PARM) {
  925. QETH_CARD_TEXT(card, 6, "clrchpar");
  926. /* we don't have to handle this further */
  927. intparm = 0;
  928. }
  929. if (intparm == QETH_HALT_CHANNEL_PARM) {
  930. QETH_CARD_TEXT(card, 6, "hltchpar");
  931. /* we don't have to handle this further */
  932. intparm = 0;
  933. }
  934. if ((dstat & DEV_STAT_UNIT_EXCEP) ||
  935. (dstat & DEV_STAT_UNIT_CHECK) ||
  936. (cstat)) {
  937. if (irb->esw.esw0.erw.cons) {
  938. dev_warn(&channel->ccwdev->dev,
  939. "The qeth device driver failed to recover "
  940. "an error on the device\n");
  941. QETH_DBF_MESSAGE(2, "%s sense data available. cstat "
  942. "0x%X dstat 0x%X\n",
  943. dev_name(&channel->ccwdev->dev), cstat, dstat);
  944. print_hex_dump(KERN_WARNING, "qeth: irb ",
  945. DUMP_PREFIX_OFFSET, 16, 1, irb, 32, 1);
  946. print_hex_dump(KERN_WARNING, "qeth: sense data ",
  947. DUMP_PREFIX_OFFSET, 16, 1, irb->ecw, 32, 1);
  948. }
  949. if (intparm == QETH_RCD_PARM) {
  950. channel->state = CH_STATE_DOWN;
  951. goto out;
  952. }
  953. rc = qeth_get_problem(cdev, irb);
  954. if (rc) {
  955. qeth_clear_ipacmd_list(card);
  956. qeth_schedule_recovery(card);
  957. goto out;
  958. }
  959. }
  960. if (intparm == QETH_RCD_PARM) {
  961. channel->state = CH_STATE_RCD_DONE;
  962. goto out;
  963. }
  964. if (intparm) {
  965. buffer = (struct qeth_cmd_buffer *) __va((addr_t)intparm);
  966. buffer->state = BUF_STATE_PROCESSED;
  967. }
  968. if (channel == &card->data)
  969. return;
  970. if (channel == &card->read &&
  971. channel->state == CH_STATE_UP)
  972. qeth_issue_next_read(card);
  973. iob = channel->iob;
  974. index = channel->buf_no;
  975. while (iob[index].state == BUF_STATE_PROCESSED) {
  976. if (iob[index].callback != NULL)
  977. iob[index].callback(channel, iob + index);
  978. index = (index + 1) % QETH_CMD_BUFFER_NO;
  979. }
  980. channel->buf_no = index;
  981. out:
  982. wake_up(&card->wait_q);
  983. return;
  984. }
  985. static void qeth_notify_skbs(struct qeth_qdio_out_q *q,
  986. struct qeth_qdio_out_buffer *buf,
  987. enum iucv_tx_notify notification)
  988. {
  989. struct sk_buff *skb;
  990. if (skb_queue_empty(&buf->skb_list))
  991. goto out;
  992. skb = skb_peek(&buf->skb_list);
  993. while (skb) {
  994. QETH_CARD_TEXT_(q->card, 5, "skbn%d", notification);
  995. QETH_CARD_TEXT_(q->card, 5, "%lx", (long) skb);
  996. if (skb->protocol == ETH_P_AF_IUCV) {
  997. if (skb->sk) {
  998. struct iucv_sock *iucv = iucv_sk(skb->sk);
  999. iucv->sk_txnotify(skb, notification);
  1000. }
  1001. }
  1002. if (skb_queue_is_last(&buf->skb_list, skb))
  1003. skb = NULL;
  1004. else
  1005. skb = skb_queue_next(&buf->skb_list, skb);
  1006. }
  1007. out:
  1008. return;
  1009. }
  1010. static void qeth_release_skbs(struct qeth_qdio_out_buffer *buf)
  1011. {
  1012. struct sk_buff *skb;
  1013. struct iucv_sock *iucv;
  1014. int notify_general_error = 0;
  1015. if (atomic_read(&buf->state) == QETH_QDIO_BUF_PENDING)
  1016. notify_general_error = 1;
  1017. /* release may never happen from within CQ tasklet scope */
  1018. BUG_ON(atomic_read(&buf->state) == QETH_QDIO_BUF_IN_CQ);
  1019. skb = skb_dequeue(&buf->skb_list);
  1020. while (skb) {
  1021. QETH_CARD_TEXT(buf->q->card, 5, "skbr");
  1022. QETH_CARD_TEXT_(buf->q->card, 5, "%lx", (long) skb);
  1023. if (notify_general_error && skb->protocol == ETH_P_AF_IUCV) {
  1024. if (skb->sk) {
  1025. iucv = iucv_sk(skb->sk);
  1026. iucv->sk_txnotify(skb, TX_NOTIFY_GENERALERROR);
  1027. }
  1028. }
  1029. atomic_dec(&skb->users);
  1030. dev_kfree_skb_any(skb);
  1031. skb = skb_dequeue(&buf->skb_list);
  1032. }
  1033. }
  1034. static void qeth_clear_output_buffer(struct qeth_qdio_out_q *queue,
  1035. struct qeth_qdio_out_buffer *buf,
  1036. enum qeth_qdio_buffer_states newbufstate)
  1037. {
  1038. int i;
  1039. /* is PCI flag set on buffer? */
  1040. if (buf->buffer->element[0].sflags & SBAL_SFLAGS0_PCI_REQ)
  1041. atomic_dec(&queue->set_pci_flags_count);
  1042. if (newbufstate == QETH_QDIO_BUF_EMPTY) {
  1043. qeth_release_skbs(buf);
  1044. }
  1045. for (i = 0; i < QETH_MAX_BUFFER_ELEMENTS(queue->card); ++i) {
  1046. if (buf->buffer->element[i].addr && buf->is_header[i])
  1047. kmem_cache_free(qeth_core_header_cache,
  1048. buf->buffer->element[i].addr);
  1049. buf->is_header[i] = 0;
  1050. buf->buffer->element[i].length = 0;
  1051. buf->buffer->element[i].addr = NULL;
  1052. buf->buffer->element[i].eflags = 0;
  1053. buf->buffer->element[i].sflags = 0;
  1054. }
  1055. buf->buffer->element[15].eflags = 0;
  1056. buf->buffer->element[15].sflags = 0;
  1057. buf->next_element_to_fill = 0;
  1058. atomic_set(&buf->state, newbufstate);
  1059. }
  1060. static void qeth_clear_outq_buffers(struct qeth_qdio_out_q *q, int free)
  1061. {
  1062. int j;
  1063. for (j = 0; j < QDIO_MAX_BUFFERS_PER_Q; ++j) {
  1064. if (!q->bufs[j])
  1065. continue;
  1066. qeth_cleanup_handled_pending(q, j, 1);
  1067. qeth_clear_output_buffer(q, q->bufs[j], QETH_QDIO_BUF_EMPTY);
  1068. if (free) {
  1069. kmem_cache_free(qeth_qdio_outbuf_cache, q->bufs[j]);
  1070. q->bufs[j] = NULL;
  1071. }
  1072. }
  1073. }
  1074. void qeth_clear_qdio_buffers(struct qeth_card *card)
  1075. {
  1076. int i;
  1077. QETH_CARD_TEXT(card, 2, "clearqdbf");
  1078. /* clear outbound buffers to free skbs */
  1079. for (i = 0; i < card->qdio.no_out_queues; ++i) {
  1080. if (card->qdio.out_qs[i]) {
  1081. qeth_clear_outq_buffers(card->qdio.out_qs[i], 0);
  1082. }
  1083. }
  1084. }
  1085. EXPORT_SYMBOL_GPL(qeth_clear_qdio_buffers);
  1086. static void qeth_free_buffer_pool(struct qeth_card *card)
  1087. {
  1088. struct qeth_buffer_pool_entry *pool_entry, *tmp;
  1089. int i = 0;
  1090. list_for_each_entry_safe(pool_entry, tmp,
  1091. &card->qdio.init_pool.entry_list, init_list){
  1092. for (i = 0; i < QETH_MAX_BUFFER_ELEMENTS(card); ++i)
  1093. free_page((unsigned long)pool_entry->elements[i]);
  1094. list_del(&pool_entry->init_list);
  1095. kfree(pool_entry);
  1096. }
  1097. }
  1098. static void qeth_free_qdio_buffers(struct qeth_card *card)
  1099. {
  1100. int i, j;
  1101. if (atomic_xchg(&card->qdio.state, QETH_QDIO_UNINITIALIZED) ==
  1102. QETH_QDIO_UNINITIALIZED)
  1103. return;
  1104. qeth_free_cq(card);
  1105. cancel_delayed_work_sync(&card->buffer_reclaim_work);
  1106. for (j = 0; j < QDIO_MAX_BUFFERS_PER_Q; ++j)
  1107. dev_kfree_skb_any(card->qdio.in_q->bufs[j].rx_skb);
  1108. kfree(card->qdio.in_q);
  1109. card->qdio.in_q = NULL;
  1110. /* inbound buffer pool */
  1111. qeth_free_buffer_pool(card);
  1112. /* free outbound qdio_qs */
  1113. if (card->qdio.out_qs) {
  1114. for (i = 0; i < card->qdio.no_out_queues; ++i) {
  1115. qeth_clear_outq_buffers(card->qdio.out_qs[i], 1);
  1116. kfree(card->qdio.out_qs[i]);
  1117. }
  1118. kfree(card->qdio.out_qs);
  1119. card->qdio.out_qs = NULL;
  1120. }
  1121. }
  1122. static void qeth_clean_channel(struct qeth_channel *channel)
  1123. {
  1124. int cnt;
  1125. QETH_DBF_TEXT(SETUP, 2, "freech");
  1126. for (cnt = 0; cnt < QETH_CMD_BUFFER_NO; cnt++)
  1127. kfree(channel->iob[cnt].data);
  1128. }
  1129. static void qeth_get_channel_path_desc(struct qeth_card *card)
  1130. {
  1131. struct ccw_device *ccwdev;
  1132. struct channelPath_dsc {
  1133. u8 flags;
  1134. u8 lsn;
  1135. u8 desc;
  1136. u8 chpid;
  1137. u8 swla;
  1138. u8 zeroes;
  1139. u8 chla;
  1140. u8 chpp;
  1141. } *chp_dsc;
  1142. QETH_DBF_TEXT(SETUP, 2, "chp_desc");
  1143. ccwdev = card->data.ccwdev;
  1144. chp_dsc = (struct channelPath_dsc *)ccw_device_get_chp_desc(ccwdev, 0);
  1145. if (chp_dsc != NULL) {
  1146. if (card->info.type != QETH_CARD_TYPE_IQD) {
  1147. /* CHPP field bit 6 == 1 -> single queue */
  1148. if ((chp_dsc->chpp & 0x02) == 0x02) {
  1149. if ((atomic_read(&card->qdio.state) !=
  1150. QETH_QDIO_UNINITIALIZED) &&
  1151. (card->qdio.no_out_queues == 4))
  1152. /* change from 4 to 1 outbound queues */
  1153. qeth_free_qdio_buffers(card);
  1154. card->qdio.no_out_queues = 1;
  1155. if (card->qdio.default_out_queue != 0)
  1156. dev_info(&card->gdev->dev,
  1157. "Priority Queueing not supported\n");
  1158. card->qdio.default_out_queue = 0;
  1159. } else {
  1160. if ((atomic_read(&card->qdio.state) !=
  1161. QETH_QDIO_UNINITIALIZED) &&
  1162. (card->qdio.no_out_queues == 1)) {
  1163. /* change from 1 to 4 outbound queues */
  1164. qeth_free_qdio_buffers(card);
  1165. card->qdio.default_out_queue = 2;
  1166. }
  1167. card->qdio.no_out_queues = 4;
  1168. }
  1169. }
  1170. card->info.func_level = 0x4100 + chp_dsc->desc;
  1171. kfree(chp_dsc);
  1172. }
  1173. QETH_DBF_TEXT_(SETUP, 2, "nr:%x", card->qdio.no_out_queues);
  1174. QETH_DBF_TEXT_(SETUP, 2, "lvl:%02x", card->info.func_level);
  1175. return;
  1176. }
  1177. static void qeth_init_qdio_info(struct qeth_card *card)
  1178. {
  1179. QETH_DBF_TEXT(SETUP, 4, "intqdinf");
  1180. atomic_set(&card->qdio.state, QETH_QDIO_UNINITIALIZED);
  1181. /* inbound */
  1182. card->qdio.in_buf_size = QETH_IN_BUF_SIZE_DEFAULT;
  1183. if (card->info.type == QETH_CARD_TYPE_IQD)
  1184. card->qdio.init_pool.buf_count = QETH_IN_BUF_COUNT_HSDEFAULT;
  1185. else
  1186. card->qdio.init_pool.buf_count = QETH_IN_BUF_COUNT_DEFAULT;
  1187. card->qdio.in_buf_pool.buf_count = card->qdio.init_pool.buf_count;
  1188. INIT_LIST_HEAD(&card->qdio.in_buf_pool.entry_list);
  1189. INIT_LIST_HEAD(&card->qdio.init_pool.entry_list);
  1190. }
  1191. static void qeth_set_intial_options(struct qeth_card *card)
  1192. {
  1193. card->options.route4.type = NO_ROUTER;
  1194. card->options.route6.type = NO_ROUTER;
  1195. card->options.broadcast_mode = QETH_TR_BROADCAST_ALLRINGS;
  1196. card->options.macaddr_mode = QETH_TR_MACADDR_NONCANONICAL;
  1197. card->options.fake_broadcast = 0;
  1198. card->options.add_hhlen = DEFAULT_ADD_HHLEN;
  1199. card->options.performance_stats = 0;
  1200. card->options.rx_sg_cb = QETH_RX_SG_CB;
  1201. card->options.isolation = ISOLATION_MODE_NONE;
  1202. card->options.cq = QETH_CQ_DISABLED;
  1203. }
  1204. static int qeth_do_start_thread(struct qeth_card *card, unsigned long thread)
  1205. {
  1206. unsigned long flags;
  1207. int rc = 0;
  1208. spin_lock_irqsave(&card->thread_mask_lock, flags);
  1209. QETH_CARD_TEXT_(card, 4, " %02x%02x%02x",
  1210. (u8) card->thread_start_mask,
  1211. (u8) card->thread_allowed_mask,
  1212. (u8) card->thread_running_mask);
  1213. rc = (card->thread_start_mask & thread);
  1214. spin_unlock_irqrestore(&card->thread_mask_lock, flags);
  1215. return rc;
  1216. }
  1217. static void qeth_start_kernel_thread(struct work_struct *work)
  1218. {
  1219. struct task_struct *ts;
  1220. struct qeth_card *card = container_of(work, struct qeth_card,
  1221. kernel_thread_starter);
  1222. QETH_CARD_TEXT(card , 2, "strthrd");
  1223. if (card->read.state != CH_STATE_UP &&
  1224. card->write.state != CH_STATE_UP)
  1225. return;
  1226. if (qeth_do_start_thread(card, QETH_RECOVER_THREAD)) {
  1227. ts = kthread_run(card->discipline.recover, (void *)card,
  1228. "qeth_recover");
  1229. if (IS_ERR(ts)) {
  1230. qeth_clear_thread_start_bit(card, QETH_RECOVER_THREAD);
  1231. qeth_clear_thread_running_bit(card,
  1232. QETH_RECOVER_THREAD);
  1233. }
  1234. }
  1235. }
  1236. static int qeth_setup_card(struct qeth_card *card)
  1237. {
  1238. QETH_DBF_TEXT(SETUP, 2, "setupcrd");
  1239. QETH_DBF_HEX(SETUP, 2, &card, sizeof(void *));
  1240. card->read.state = CH_STATE_DOWN;
  1241. card->write.state = CH_STATE_DOWN;
  1242. card->data.state = CH_STATE_DOWN;
  1243. card->state = CARD_STATE_DOWN;
  1244. card->lan_online = 0;
  1245. card->read_or_write_problem = 0;
  1246. card->dev = NULL;
  1247. spin_lock_init(&card->vlanlock);
  1248. spin_lock_init(&card->mclock);
  1249. spin_lock_init(&card->lock);
  1250. spin_lock_init(&card->ip_lock);
  1251. spin_lock_init(&card->thread_mask_lock);
  1252. mutex_init(&card->conf_mutex);
  1253. mutex_init(&card->discipline_mutex);
  1254. card->thread_start_mask = 0;
  1255. card->thread_allowed_mask = 0;
  1256. card->thread_running_mask = 0;
  1257. INIT_WORK(&card->kernel_thread_starter, qeth_start_kernel_thread);
  1258. INIT_LIST_HEAD(&card->ip_list);
  1259. INIT_LIST_HEAD(card->ip_tbd_list);
  1260. INIT_LIST_HEAD(&card->cmd_waiter_list);
  1261. init_waitqueue_head(&card->wait_q);
  1262. /* initial options */
  1263. qeth_set_intial_options(card);
  1264. /* IP address takeover */
  1265. INIT_LIST_HEAD(&card->ipato.entries);
  1266. card->ipato.enabled = 0;
  1267. card->ipato.invert4 = 0;
  1268. card->ipato.invert6 = 0;
  1269. /* init QDIO stuff */
  1270. qeth_init_qdio_info(card);
  1271. INIT_DELAYED_WORK(&card->buffer_reclaim_work, qeth_buffer_reclaim_work);
  1272. return 0;
  1273. }
  1274. static void qeth_core_sl_print(struct seq_file *m, struct service_level *slr)
  1275. {
  1276. struct qeth_card *card = container_of(slr, struct qeth_card,
  1277. qeth_service_level);
  1278. if (card->info.mcl_level[0])
  1279. seq_printf(m, "qeth: %s firmware level %s\n",
  1280. CARD_BUS_ID(card), card->info.mcl_level);
  1281. }
  1282. static struct qeth_card *qeth_alloc_card(void)
  1283. {
  1284. struct qeth_card *card;
  1285. QETH_DBF_TEXT(SETUP, 2, "alloccrd");
  1286. card = kzalloc(sizeof(struct qeth_card), GFP_DMA|GFP_KERNEL);
  1287. if (!card)
  1288. goto out;
  1289. QETH_DBF_HEX(SETUP, 2, &card, sizeof(void *));
  1290. card->ip_tbd_list = kzalloc(sizeof(struct list_head), GFP_KERNEL);
  1291. if (!card->ip_tbd_list) {
  1292. QETH_DBF_TEXT(SETUP, 0, "iptbdnom");
  1293. goto out_card;
  1294. }
  1295. if (qeth_setup_channel(&card->read))
  1296. goto out_ip;
  1297. if (qeth_setup_channel(&card->write))
  1298. goto out_channel;
  1299. card->options.layer2 = -1;
  1300. card->qeth_service_level.seq_print = qeth_core_sl_print;
  1301. register_service_level(&card->qeth_service_level);
  1302. return card;
  1303. out_channel:
  1304. qeth_clean_channel(&card->read);
  1305. out_ip:
  1306. kfree(card->ip_tbd_list);
  1307. out_card:
  1308. kfree(card);
  1309. out:
  1310. return NULL;
  1311. }
  1312. static int qeth_determine_card_type(struct qeth_card *card)
  1313. {
  1314. int i = 0;
  1315. QETH_DBF_TEXT(SETUP, 2, "detcdtyp");
  1316. card->qdio.do_prio_queueing = QETH_PRIOQ_DEFAULT;
  1317. card->qdio.default_out_queue = QETH_DEFAULT_QUEUE;
  1318. while (known_devices[i][QETH_DEV_MODEL_IND]) {
  1319. if ((CARD_RDEV(card)->id.dev_type ==
  1320. known_devices[i][QETH_DEV_TYPE_IND]) &&
  1321. (CARD_RDEV(card)->id.dev_model ==
  1322. known_devices[i][QETH_DEV_MODEL_IND])) {
  1323. card->info.type = known_devices[i][QETH_DEV_MODEL_IND];
  1324. card->qdio.no_out_queues =
  1325. known_devices[i][QETH_QUEUE_NO_IND];
  1326. card->qdio.no_in_queues = 1;
  1327. card->info.is_multicast_different =
  1328. known_devices[i][QETH_MULTICAST_IND];
  1329. qeth_get_channel_path_desc(card);
  1330. return 0;
  1331. }
  1332. i++;
  1333. }
  1334. card->info.type = QETH_CARD_TYPE_UNKNOWN;
  1335. dev_err(&card->gdev->dev, "The adapter hardware is of an "
  1336. "unknown type\n");
  1337. return -ENOENT;
  1338. }
  1339. static int qeth_clear_channel(struct qeth_channel *channel)
  1340. {
  1341. unsigned long flags;
  1342. struct qeth_card *card;
  1343. int rc;
  1344. card = CARD_FROM_CDEV(channel->ccwdev);
  1345. QETH_CARD_TEXT(card, 3, "clearch");
  1346. spin_lock_irqsave(get_ccwdev_lock(channel->ccwdev), flags);
  1347. rc = ccw_device_clear(channel->ccwdev, QETH_CLEAR_CHANNEL_PARM);
  1348. spin_unlock_irqrestore(get_ccwdev_lock(channel->ccwdev), flags);
  1349. if (rc)
  1350. return rc;
  1351. rc = wait_event_interruptible_timeout(card->wait_q,
  1352. channel->state == CH_STATE_STOPPED, QETH_TIMEOUT);
  1353. if (rc == -ERESTARTSYS)
  1354. return rc;
  1355. if (channel->state != CH_STATE_STOPPED)
  1356. return -ETIME;
  1357. channel->state = CH_STATE_DOWN;
  1358. return 0;
  1359. }
  1360. static int qeth_halt_channel(struct qeth_channel *channel)
  1361. {
  1362. unsigned long flags;
  1363. struct qeth_card *card;
  1364. int rc;
  1365. card = CARD_FROM_CDEV(channel->ccwdev);
  1366. QETH_CARD_TEXT(card, 3, "haltch");
  1367. spin_lock_irqsave(get_ccwdev_lock(channel->ccwdev), flags);
  1368. rc = ccw_device_halt(channel->ccwdev, QETH_HALT_CHANNEL_PARM);
  1369. spin_unlock_irqrestore(get_ccwdev_lock(channel->ccwdev), flags);
  1370. if (rc)
  1371. return rc;
  1372. rc = wait_event_interruptible_timeout(card->wait_q,
  1373. channel->state == CH_STATE_HALTED, QETH_TIMEOUT);
  1374. if (rc == -ERESTARTSYS)
  1375. return rc;
  1376. if (channel->state != CH_STATE_HALTED)
  1377. return -ETIME;
  1378. return 0;
  1379. }
  1380. static int qeth_halt_channels(struct qeth_card *card)
  1381. {
  1382. int rc1 = 0, rc2 = 0, rc3 = 0;
  1383. QETH_CARD_TEXT(card, 3, "haltchs");
  1384. rc1 = qeth_halt_channel(&card->read);
  1385. rc2 = qeth_halt_channel(&card->write);
  1386. rc3 = qeth_halt_channel(&card->data);
  1387. if (rc1)
  1388. return rc1;
  1389. if (rc2)
  1390. return rc2;
  1391. return rc3;
  1392. }
  1393. static int qeth_clear_channels(struct qeth_card *card)
  1394. {
  1395. int rc1 = 0, rc2 = 0, rc3 = 0;
  1396. QETH_CARD_TEXT(card, 3, "clearchs");
  1397. rc1 = qeth_clear_channel(&card->read);
  1398. rc2 = qeth_clear_channel(&card->write);
  1399. rc3 = qeth_clear_channel(&card->data);
  1400. if (rc1)
  1401. return rc1;
  1402. if (rc2)
  1403. return rc2;
  1404. return rc3;
  1405. }
  1406. static int qeth_clear_halt_card(struct qeth_card *card, int halt)
  1407. {
  1408. int rc = 0;
  1409. QETH_CARD_TEXT(card, 3, "clhacrd");
  1410. if (halt)
  1411. rc = qeth_halt_channels(card);
  1412. if (rc)
  1413. return rc;
  1414. return qeth_clear_channels(card);
  1415. }
  1416. int qeth_qdio_clear_card(struct qeth_card *card, int use_halt)
  1417. {
  1418. int rc = 0;
  1419. QETH_CARD_TEXT(card, 3, "qdioclr");
  1420. switch (atomic_cmpxchg(&card->qdio.state, QETH_QDIO_ESTABLISHED,
  1421. QETH_QDIO_CLEANING)) {
  1422. case QETH_QDIO_ESTABLISHED:
  1423. if (card->info.type == QETH_CARD_TYPE_IQD)
  1424. rc = qdio_shutdown(CARD_DDEV(card),
  1425. QDIO_FLAG_CLEANUP_USING_HALT);
  1426. else
  1427. rc = qdio_shutdown(CARD_DDEV(card),
  1428. QDIO_FLAG_CLEANUP_USING_CLEAR);
  1429. if (rc)
  1430. QETH_CARD_TEXT_(card, 3, "1err%d", rc);
  1431. qdio_free(CARD_DDEV(card));
  1432. atomic_set(&card->qdio.state, QETH_QDIO_ALLOCATED);
  1433. break;
  1434. case QETH_QDIO_CLEANING:
  1435. return rc;
  1436. default:
  1437. break;
  1438. }
  1439. rc = qeth_clear_halt_card(card, use_halt);
  1440. if (rc)
  1441. QETH_CARD_TEXT_(card, 3, "2err%d", rc);
  1442. card->state = CARD_STATE_DOWN;
  1443. return rc;
  1444. }
  1445. EXPORT_SYMBOL_GPL(qeth_qdio_clear_card);
  1446. static int qeth_read_conf_data(struct qeth_card *card, void **buffer,
  1447. int *length)
  1448. {
  1449. struct ciw *ciw;
  1450. char *rcd_buf;
  1451. int ret;
  1452. struct qeth_channel *channel = &card->data;
  1453. unsigned long flags;
  1454. /*
  1455. * scan for RCD command in extended SenseID data
  1456. */
  1457. ciw = ccw_device_get_ciw(channel->ccwdev, CIW_TYPE_RCD);
  1458. if (!ciw || ciw->cmd == 0)
  1459. return -EOPNOTSUPP;
  1460. rcd_buf = kzalloc(ciw->count, GFP_KERNEL | GFP_DMA);
  1461. if (!rcd_buf)
  1462. return -ENOMEM;
  1463. channel->ccw.cmd_code = ciw->cmd;
  1464. channel->ccw.cda = (__u32) __pa(rcd_buf);
  1465. channel->ccw.count = ciw->count;
  1466. channel->ccw.flags = CCW_FLAG_SLI;
  1467. channel->state = CH_STATE_RCD;
  1468. spin_lock_irqsave(get_ccwdev_lock(channel->ccwdev), flags);
  1469. ret = ccw_device_start_timeout(channel->ccwdev, &channel->ccw,
  1470. QETH_RCD_PARM, LPM_ANYPATH, 0,
  1471. QETH_RCD_TIMEOUT);
  1472. spin_unlock_irqrestore(get_ccwdev_lock(channel->ccwdev), flags);
  1473. if (!ret)
  1474. wait_event(card->wait_q,
  1475. (channel->state == CH_STATE_RCD_DONE ||
  1476. channel->state == CH_STATE_DOWN));
  1477. if (channel->state == CH_STATE_DOWN)
  1478. ret = -EIO;
  1479. else
  1480. channel->state = CH_STATE_DOWN;
  1481. if (ret) {
  1482. kfree(rcd_buf);
  1483. *buffer = NULL;
  1484. *length = 0;
  1485. } else {
  1486. *length = ciw->count;
  1487. *buffer = rcd_buf;
  1488. }
  1489. return ret;
  1490. }
  1491. static void qeth_configure_unitaddr(struct qeth_card *card, char *prcd)
  1492. {
  1493. QETH_DBF_TEXT(SETUP, 2, "cfgunit");
  1494. card->info.chpid = prcd[30];
  1495. card->info.unit_addr2 = prcd[31];
  1496. card->info.cula = prcd[63];
  1497. card->info.guestlan = ((prcd[0x10] == _ascebc['V']) &&
  1498. (prcd[0x11] == _ascebc['M']));
  1499. }
  1500. static void qeth_configure_blkt_default(struct qeth_card *card, char *prcd)
  1501. {
  1502. QETH_DBF_TEXT(SETUP, 2, "cfgblkt");
  1503. if (prcd[74] == 0xF0 && prcd[75] == 0xF0 && prcd[76] == 0xF5) {
  1504. card->info.blkt.time_total = 250;
  1505. card->info.blkt.inter_packet = 5;
  1506. card->info.blkt.inter_packet_jumbo = 15;
  1507. } else {
  1508. card->info.blkt.time_total = 0;
  1509. card->info.blkt.inter_packet = 0;
  1510. card->info.blkt.inter_packet_jumbo = 0;
  1511. }
  1512. }
  1513. static void qeth_init_tokens(struct qeth_card *card)
  1514. {
  1515. card->token.issuer_rm_w = 0x00010103UL;
  1516. card->token.cm_filter_w = 0x00010108UL;
  1517. card->token.cm_connection_w = 0x0001010aUL;
  1518. card->token.ulp_filter_w = 0x0001010bUL;
  1519. card->token.ulp_connection_w = 0x0001010dUL;
  1520. }
  1521. static void qeth_init_func_level(struct qeth_card *card)
  1522. {
  1523. switch (card->info.type) {
  1524. case QETH_CARD_TYPE_IQD:
  1525. card->info.func_level = QETH_IDX_FUNC_LEVEL_IQD;
  1526. break;
  1527. case QETH_CARD_TYPE_OSD:
  1528. case QETH_CARD_TYPE_OSN:
  1529. card->info.func_level = QETH_IDX_FUNC_LEVEL_OSD;
  1530. break;
  1531. default:
  1532. break;
  1533. }
  1534. }
  1535. static int qeth_idx_activate_get_answer(struct qeth_channel *channel,
  1536. void (*idx_reply_cb)(struct qeth_channel *,
  1537. struct qeth_cmd_buffer *))
  1538. {
  1539. struct qeth_cmd_buffer *iob;
  1540. unsigned long flags;
  1541. int rc;
  1542. struct qeth_card *card;
  1543. QETH_DBF_TEXT(SETUP, 2, "idxanswr");
  1544. card = CARD_FROM_CDEV(channel->ccwdev);
  1545. iob = qeth_get_buffer(channel);
  1546. iob->callback = idx_reply_cb;
  1547. memcpy(&channel->ccw, READ_CCW, sizeof(struct ccw1));
  1548. channel->ccw.count = QETH_BUFSIZE;
  1549. channel->ccw.cda = (__u32) __pa(iob->data);
  1550. wait_event(card->wait_q,
  1551. atomic_cmpxchg(&channel->irq_pending, 0, 1) == 0);
  1552. QETH_DBF_TEXT(SETUP, 6, "noirqpnd");
  1553. spin_lock_irqsave(get_ccwdev_lock(channel->ccwdev), flags);
  1554. rc = ccw_device_start(channel->ccwdev,
  1555. &channel->ccw, (addr_t) iob, 0, 0);
  1556. spin_unlock_irqrestore(get_ccwdev_lock(channel->ccwdev), flags);
  1557. if (rc) {
  1558. QETH_DBF_MESSAGE(2, "Error2 in activating channel rc=%d\n", rc);
  1559. QETH_DBF_TEXT_(SETUP, 2, "2err%d", rc);
  1560. atomic_set(&channel->irq_pending, 0);
  1561. wake_up(&card->wait_q);
  1562. return rc;
  1563. }
  1564. rc = wait_event_interruptible_timeout(card->wait_q,
  1565. channel->state == CH_STATE_UP, QETH_TIMEOUT);
  1566. if (rc == -ERESTARTSYS)
  1567. return rc;
  1568. if (channel->state != CH_STATE_UP) {
  1569. rc = -ETIME;
  1570. QETH_DBF_TEXT_(SETUP, 2, "3err%d", rc);
  1571. qeth_clear_cmd_buffers(channel);
  1572. } else
  1573. rc = 0;
  1574. return rc;
  1575. }
  1576. static int qeth_idx_activate_channel(struct qeth_channel *channel,
  1577. void (*idx_reply_cb)(struct qeth_channel *,
  1578. struct qeth_cmd_buffer *))
  1579. {
  1580. struct qeth_card *card;
  1581. struct qeth_cmd_buffer *iob;
  1582. unsigned long flags;
  1583. __u16 temp;
  1584. __u8 tmp;
  1585. int rc;
  1586. struct ccw_dev_id temp_devid;
  1587. card = CARD_FROM_CDEV(channel->ccwdev);
  1588. QETH_DBF_TEXT(SETUP, 2, "idxactch");
  1589. iob = qeth_get_buffer(channel);
  1590. iob->callback = idx_reply_cb;
  1591. memcpy(&channel->ccw, WRITE_CCW, sizeof(struct ccw1));
  1592. channel->ccw.count = IDX_ACTIVATE_SIZE;
  1593. channel->ccw.cda = (__u32) __pa(iob->data);
  1594. if (channel == &card->write) {
  1595. memcpy(iob->data, IDX_ACTIVATE_WRITE, IDX_ACTIVATE_SIZE);
  1596. memcpy(QETH_TRANSPORT_HEADER_SEQ_NO(iob->data),
  1597. &card->seqno.trans_hdr, QETH_SEQ_NO_LENGTH);
  1598. card->seqno.trans_hdr++;
  1599. } else {
  1600. memcpy(iob->data, IDX_ACTIVATE_READ, IDX_ACTIVATE_SIZE);
  1601. memcpy(QETH_TRANSPORT_HEADER_SEQ_NO(iob->data),
  1602. &card->seqno.trans_hdr, QETH_SEQ_NO_LENGTH);
  1603. }
  1604. tmp = ((__u8)card->info.portno) | 0x80;
  1605. memcpy(QETH_IDX_ACT_PNO(iob->data), &tmp, 1);
  1606. memcpy(QETH_IDX_ACT_ISSUER_RM_TOKEN(iob->data),
  1607. &card->token.issuer_rm_w, QETH_MPC_TOKEN_LENGTH);
  1608. memcpy(QETH_IDX_ACT_FUNC_LEVEL(iob->data),
  1609. &card->info.func_level, sizeof(__u16));
  1610. ccw_device_get_id(CARD_DDEV(card), &temp_devid);
  1611. memcpy(QETH_IDX_ACT_QDIO_DEV_CUA(iob->data), &temp_devid.devno, 2);
  1612. temp = (card->info.cula << 8) + card->info.unit_addr2;
  1613. memcpy(QETH_IDX_ACT_QDIO_DEV_REALADDR(iob->data), &temp, 2);
  1614. wait_event(card->wait_q,
  1615. atomic_cmpxchg(&channel->irq_pending, 0, 1) == 0);
  1616. QETH_DBF_TEXT(SETUP, 6, "noirqpnd");
  1617. spin_lock_irqsave(get_ccwdev_lock(channel->ccwdev), flags);
  1618. rc = ccw_device_start(channel->ccwdev,
  1619. &channel->ccw, (addr_t) iob, 0, 0);
  1620. spin_unlock_irqrestore(get_ccwdev_lock(channel->ccwdev), flags);
  1621. if (rc) {
  1622. QETH_DBF_MESSAGE(2, "Error1 in activating channel. rc=%d\n",
  1623. rc);
  1624. QETH_DBF_TEXT_(SETUP, 2, "1err%d", rc);
  1625. atomic_set(&channel->irq_pending, 0);
  1626. wake_up(&card->wait_q);
  1627. return rc;
  1628. }
  1629. rc = wait_event_interruptible_timeout(card->wait_q,
  1630. channel->state == CH_STATE_ACTIVATING, QETH_TIMEOUT);
  1631. if (rc == -ERESTARTSYS)
  1632. return rc;
  1633. if (channel->state != CH_STATE_ACTIVATING) {
  1634. dev_warn(&channel->ccwdev->dev, "The qeth device driver"
  1635. " failed to recover an error on the device\n");
  1636. QETH_DBF_MESSAGE(2, "%s IDX activate timed out\n",
  1637. dev_name(&channel->ccwdev->dev));
  1638. QETH_DBF_TEXT_(SETUP, 2, "2err%d", -ETIME);
  1639. qeth_clear_cmd_buffers(channel);
  1640. return -ETIME;
  1641. }
  1642. return qeth_idx_activate_get_answer(channel, idx_reply_cb);
  1643. }
  1644. static int qeth_peer_func_level(int level)
  1645. {
  1646. if ((level & 0xff) == 8)
  1647. return (level & 0xff) + 0x400;
  1648. if (((level >> 8) & 3) == 1)
  1649. return (level & 0xff) + 0x200;
  1650. return level;
  1651. }
  1652. static void qeth_idx_write_cb(struct qeth_channel *channel,
  1653. struct qeth_cmd_buffer *iob)
  1654. {
  1655. struct qeth_card *card;
  1656. __u16 temp;
  1657. QETH_DBF_TEXT(SETUP , 2, "idxwrcb");
  1658. if (channel->state == CH_STATE_DOWN) {
  1659. channel->state = CH_STATE_ACTIVATING;
  1660. goto out;
  1661. }
  1662. card = CARD_FROM_CDEV(channel->ccwdev);
  1663. if (!(QETH_IS_IDX_ACT_POS_REPLY(iob->data))) {
  1664. if (QETH_IDX_ACT_CAUSE_CODE(iob->data) == QETH_IDX_ACT_ERR_EXCL)
  1665. dev_err(&card->write.ccwdev->dev,
  1666. "The adapter is used exclusively by another "
  1667. "host\n");
  1668. else
  1669. QETH_DBF_MESSAGE(2, "%s IDX_ACTIVATE on write channel:"
  1670. " negative reply\n",
  1671. dev_name(&card->write.ccwdev->dev));
  1672. goto out;
  1673. }
  1674. memcpy(&temp, QETH_IDX_ACT_FUNC_LEVEL(iob->data), 2);
  1675. if ((temp & ~0x0100) != qeth_peer_func_level(card->info.func_level)) {
  1676. QETH_DBF_MESSAGE(2, "%s IDX_ACTIVATE on write channel: "
  1677. "function level mismatch (sent: 0x%x, received: "
  1678. "0x%x)\n", dev_name(&card->write.ccwdev->dev),
  1679. card->info.func_level, temp);
  1680. goto out;
  1681. }
  1682. channel->state = CH_STATE_UP;
  1683. out:
  1684. qeth_release_buffer(channel, iob);
  1685. }
  1686. static void qeth_idx_read_cb(struct qeth_channel *channel,
  1687. struct qeth_cmd_buffer *iob)
  1688. {
  1689. struct qeth_card *card;
  1690. __u16 temp;
  1691. QETH_DBF_TEXT(SETUP , 2, "idxrdcb");
  1692. if (channel->state == CH_STATE_DOWN) {
  1693. channel->state = CH_STATE_ACTIVATING;
  1694. goto out;
  1695. }
  1696. card = CARD_FROM_CDEV(channel->ccwdev);
  1697. if (qeth_check_idx_response(card, iob->data))
  1698. goto out;
  1699. if (!(QETH_IS_IDX_ACT_POS_REPLY(iob->data))) {
  1700. switch (QETH_IDX_ACT_CAUSE_CODE(iob->data)) {
  1701. case QETH_IDX_ACT_ERR_EXCL:
  1702. dev_err(&card->write.ccwdev->dev,
  1703. "The adapter is used exclusively by another "
  1704. "host\n");
  1705. break;
  1706. case QETH_IDX_ACT_ERR_AUTH:
  1707. case QETH_IDX_ACT_ERR_AUTH_USER:
  1708. dev_err(&card->read.ccwdev->dev,
  1709. "Setting the device online failed because of "
  1710. "insufficient authorization\n");
  1711. break;
  1712. default:
  1713. QETH_DBF_MESSAGE(2, "%s IDX_ACTIVATE on read channel:"
  1714. " negative reply\n",
  1715. dev_name(&card->read.ccwdev->dev));
  1716. }
  1717. QETH_CARD_TEXT_(card, 2, "idxread%c",
  1718. QETH_IDX_ACT_CAUSE_CODE(iob->data));
  1719. goto out;
  1720. }
  1721. /**
  1722. * * temporary fix for microcode bug
  1723. * * to revert it,replace OR by AND
  1724. * */
  1725. if ((!QETH_IDX_NO_PORTNAME_REQUIRED(iob->data)) ||
  1726. (card->info.type == QETH_CARD_TYPE_OSD))
  1727. card->info.portname_required = 1;
  1728. memcpy(&temp, QETH_IDX_ACT_FUNC_LEVEL(iob->data), 2);
  1729. if (temp != qeth_peer_func_level(card->info.func_level)) {
  1730. QETH_DBF_MESSAGE(2, "%s IDX_ACTIVATE on read channel: function "
  1731. "level mismatch (sent: 0x%x, received: 0x%x)\n",
  1732. dev_name(&card->read.ccwdev->dev),
  1733. card->info.func_level, temp);
  1734. goto out;
  1735. }
  1736. memcpy(&card->token.issuer_rm_r,
  1737. QETH_IDX_ACT_ISSUER_RM_TOKEN(iob->data),
  1738. QETH_MPC_TOKEN_LENGTH);
  1739. memcpy(&card->info.mcl_level[0],
  1740. QETH_IDX_REPLY_LEVEL(iob->data), QETH_MCL_LENGTH);
  1741. channel->state = CH_STATE_UP;
  1742. out:
  1743. qeth_release_buffer(channel, iob);
  1744. }
  1745. void qeth_prepare_control_data(struct qeth_card *card, int len,
  1746. struct qeth_cmd_buffer *iob)
  1747. {
  1748. qeth_setup_ccw(&card->write, iob->data, len);
  1749. iob->callback = qeth_release_buffer;
  1750. memcpy(QETH_TRANSPORT_HEADER_SEQ_NO(iob->data),
  1751. &card->seqno.trans_hdr, QETH_SEQ_NO_LENGTH);
  1752. card->seqno.trans_hdr++;
  1753. memcpy(QETH_PDU_HEADER_SEQ_NO(iob->data),
  1754. &card->seqno.pdu_hdr, QETH_SEQ_NO_LENGTH);
  1755. card->seqno.pdu_hdr++;
  1756. memcpy(QETH_PDU_HEADER_ACK_SEQ_NO(iob->data),
  1757. &card->seqno.pdu_hdr_ack, QETH_SEQ_NO_LENGTH);
  1758. QETH_DBF_HEX(CTRL, 2, iob->data, QETH_DBF_CTRL_LEN);
  1759. }
  1760. EXPORT_SYMBOL_GPL(qeth_prepare_control_data);
  1761. int qeth_send_control_data(struct qeth_card *card, int len,
  1762. struct qeth_cmd_buffer *iob,
  1763. int (*reply_cb)(struct qeth_card *, struct qeth_reply *,
  1764. unsigned long),
  1765. void *reply_param)
  1766. {
  1767. int rc;
  1768. unsigned long flags;
  1769. struct qeth_reply *reply = NULL;
  1770. unsigned long timeout, event_timeout;
  1771. struct qeth_ipa_cmd *cmd;
  1772. QETH_CARD_TEXT(card, 2, "sendctl");
  1773. if (card->read_or_write_problem) {
  1774. qeth_release_buffer(iob->channel, iob);
  1775. return -EIO;
  1776. }
  1777. reply = qeth_alloc_reply(card);
  1778. if (!reply) {
  1779. return -ENOMEM;
  1780. }
  1781. reply->callback = reply_cb;
  1782. reply->param = reply_param;
  1783. if (card->state == CARD_STATE_DOWN)
  1784. reply->seqno = QETH_IDX_COMMAND_SEQNO;
  1785. else
  1786. reply->seqno = card->seqno.ipa++;
  1787. init_waitqueue_head(&reply->wait_q);
  1788. spin_lock_irqsave(&card->lock, flags);
  1789. list_add_tail(&reply->list, &card->cmd_waiter_list);
  1790. spin_unlock_irqrestore(&card->lock, flags);
  1791. QETH_DBF_HEX(CTRL, 2, iob->data, QETH_DBF_CTRL_LEN);
  1792. while (atomic_cmpxchg(&card->write.irq_pending, 0, 1)) ;
  1793. qeth_prepare_control_data(card, len, iob);
  1794. if (IS_IPA(iob->data))
  1795. event_timeout = QETH_IPA_TIMEOUT;
  1796. else
  1797. event_timeout = QETH_TIMEOUT;
  1798. timeout = jiffies + event_timeout;
  1799. QETH_CARD_TEXT(card, 6, "noirqpnd");
  1800. spin_lock_irqsave(get_ccwdev_lock(card->write.ccwdev), flags);
  1801. rc = ccw_device_start(card->write.ccwdev, &card->write.ccw,
  1802. (addr_t) iob, 0, 0);
  1803. spin_unlock_irqrestore(get_ccwdev_lock(card->write.ccwdev), flags);
  1804. if (rc) {
  1805. QETH_DBF_MESSAGE(2, "%s qeth_send_control_data: "
  1806. "ccw_device_start rc = %i\n",
  1807. dev_name(&card->write.ccwdev->dev), rc);
  1808. QETH_CARD_TEXT_(card, 2, " err%d", rc);
  1809. spin_lock_irqsave(&card->lock, flags);
  1810. list_del_init(&reply->list);
  1811. qeth_put_reply(reply);
  1812. spin_unlock_irqrestore(&card->lock, flags);
  1813. qeth_release_buffer(iob->channel, iob);
  1814. atomic_set(&card->write.irq_pending, 0);
  1815. wake_up(&card->wait_q);
  1816. return rc;
  1817. }
  1818. /* we have only one long running ipassist, since we can ensure
  1819. process context of this command we can sleep */
  1820. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  1821. if ((cmd->hdr.command == IPA_CMD_SETIP) &&
  1822. (cmd->hdr.prot_version == QETH_PROT_IPV4)) {
  1823. if (!wait_event_timeout(reply->wait_q,
  1824. atomic_read(&reply->received), event_timeout))
  1825. goto time_err;
  1826. } else {
  1827. while (!atomic_read(&reply->received)) {
  1828. if (time_after(jiffies, timeout))
  1829. goto time_err;
  1830. cpu_relax();
  1831. };
  1832. }
  1833. if (reply->rc == -EIO)
  1834. goto error;
  1835. rc = reply->rc;
  1836. qeth_put_reply(reply);
  1837. return rc;
  1838. time_err:
  1839. reply->rc = -ETIME;
  1840. spin_lock_irqsave(&reply->card->lock, flags);
  1841. list_del_init(&reply->list);
  1842. spin_unlock_irqrestore(&reply->card->lock, flags);
  1843. atomic_inc(&reply->received);
  1844. error:
  1845. atomic_set(&card->write.irq_pending, 0);
  1846. qeth_release_buffer(iob->channel, iob);
  1847. card->write.buf_no = (card->write.buf_no + 1) % QETH_CMD_BUFFER_NO;
  1848. rc = reply->rc;
  1849. qeth_put_reply(reply);
  1850. return rc;
  1851. }
  1852. EXPORT_SYMBOL_GPL(qeth_send_control_data);
  1853. static int qeth_cm_enable_cb(struct qeth_card *card, struct qeth_reply *reply,
  1854. unsigned long data)
  1855. {
  1856. struct qeth_cmd_buffer *iob;
  1857. QETH_DBF_TEXT(SETUP, 2, "cmenblcb");
  1858. iob = (struct qeth_cmd_buffer *) data;
  1859. memcpy(&card->token.cm_filter_r,
  1860. QETH_CM_ENABLE_RESP_FILTER_TOKEN(iob->data),
  1861. QETH_MPC_TOKEN_LENGTH);
  1862. QETH_DBF_TEXT_(SETUP, 2, " rc%d", iob->rc);
  1863. return 0;
  1864. }
  1865. static int qeth_cm_enable(struct qeth_card *card)
  1866. {
  1867. int rc;
  1868. struct qeth_cmd_buffer *iob;
  1869. QETH_DBF_TEXT(SETUP, 2, "cmenable");
  1870. iob = qeth_wait_for_buffer(&card->write);
  1871. memcpy(iob->data, CM_ENABLE, CM_ENABLE_SIZE);
  1872. memcpy(QETH_CM_ENABLE_ISSUER_RM_TOKEN(iob->data),
  1873. &card->token.issuer_rm_r, QETH_MPC_TOKEN_LENGTH);
  1874. memcpy(QETH_CM_ENABLE_FILTER_TOKEN(iob->data),
  1875. &card->token.cm_filter_w, QETH_MPC_TOKEN_LENGTH);
  1876. rc = qeth_send_control_data(card, CM_ENABLE_SIZE, iob,
  1877. qeth_cm_enable_cb, NULL);
  1878. return rc;
  1879. }
  1880. static int qeth_cm_setup_cb(struct qeth_card *card, struct qeth_reply *reply,
  1881. unsigned long data)
  1882. {
  1883. struct qeth_cmd_buffer *iob;
  1884. QETH_DBF_TEXT(SETUP, 2, "cmsetpcb");
  1885. iob = (struct qeth_cmd_buffer *) data;
  1886. memcpy(&card->token.cm_connection_r,
  1887. QETH_CM_SETUP_RESP_DEST_ADDR(iob->data),
  1888. QETH_MPC_TOKEN_LENGTH);
  1889. QETH_DBF_TEXT_(SETUP, 2, " rc%d", iob->rc);
  1890. return 0;
  1891. }
  1892. static int qeth_cm_setup(struct qeth_card *card)
  1893. {
  1894. int rc;
  1895. struct qeth_cmd_buffer *iob;
  1896. QETH_DBF_TEXT(SETUP, 2, "cmsetup");
  1897. iob = qeth_wait_for_buffer(&card->write);
  1898. memcpy(iob->data, CM_SETUP, CM_SETUP_SIZE);
  1899. memcpy(QETH_CM_SETUP_DEST_ADDR(iob->data),
  1900. &card->token.issuer_rm_r, QETH_MPC_TOKEN_LENGTH);
  1901. memcpy(QETH_CM_SETUP_CONNECTION_TOKEN(iob->data),
  1902. &card->token.cm_connection_w, QETH_MPC_TOKEN_LENGTH);
  1903. memcpy(QETH_CM_SETUP_FILTER_TOKEN(iob->data),
  1904. &card->token.cm_filter_r, QETH_MPC_TOKEN_LENGTH);
  1905. rc = qeth_send_control_data(card, CM_SETUP_SIZE, iob,
  1906. qeth_cm_setup_cb, NULL);
  1907. return rc;
  1908. }
  1909. static inline int qeth_get_initial_mtu_for_card(struct qeth_card *card)
  1910. {
  1911. switch (card->info.type) {
  1912. case QETH_CARD_TYPE_UNKNOWN:
  1913. return 1500;
  1914. case QETH_CARD_TYPE_IQD:
  1915. return card->info.max_mtu;
  1916. case QETH_CARD_TYPE_OSD:
  1917. switch (card->info.link_type) {
  1918. case QETH_LINK_TYPE_HSTR:
  1919. case QETH_LINK_TYPE_LANE_TR:
  1920. return 2000;
  1921. default:
  1922. return 1492;
  1923. }
  1924. case QETH_CARD_TYPE_OSM:
  1925. case QETH_CARD_TYPE_OSX:
  1926. return 1492;
  1927. default:
  1928. return 1500;
  1929. }
  1930. }
  1931. static inline int qeth_get_mtu_outof_framesize(int framesize)
  1932. {
  1933. switch (framesize) {
  1934. case 0x4000:
  1935. return 8192;
  1936. case 0x6000:
  1937. return 16384;
  1938. case 0xa000:
  1939. return 32768;
  1940. case 0xffff:
  1941. return 57344;
  1942. default:
  1943. return 0;
  1944. }
  1945. }
  1946. static inline int qeth_mtu_is_valid(struct qeth_card *card, int mtu)
  1947. {
  1948. switch (card->info.type) {
  1949. case QETH_CARD_TYPE_OSD:
  1950. case QETH_CARD_TYPE_OSM:
  1951. case QETH_CARD_TYPE_OSX:
  1952. case QETH_CARD_TYPE_IQD:
  1953. return ((mtu >= 576) &&
  1954. (mtu <= card->info.max_mtu));
  1955. case QETH_CARD_TYPE_OSN:
  1956. case QETH_CARD_TYPE_UNKNOWN:
  1957. default:
  1958. return 1;
  1959. }
  1960. }
  1961. static int qeth_ulp_enable_cb(struct qeth_card *card, struct qeth_reply *reply,
  1962. unsigned long data)
  1963. {
  1964. __u16 mtu, framesize;
  1965. __u16 len;
  1966. __u8 link_type;
  1967. struct qeth_cmd_buffer *iob;
  1968. QETH_DBF_TEXT(SETUP, 2, "ulpenacb");
  1969. iob = (struct qeth_cmd_buffer *) data;
  1970. memcpy(&card->token.ulp_filter_r,
  1971. QETH_ULP_ENABLE_RESP_FILTER_TOKEN(iob->data),
  1972. QETH_MPC_TOKEN_LENGTH);
  1973. if (card->info.type == QETH_CARD_TYPE_IQD) {
  1974. memcpy(&framesize, QETH_ULP_ENABLE_RESP_MAX_MTU(iob->data), 2);
  1975. mtu = qeth_get_mtu_outof_framesize(framesize);
  1976. if (!mtu) {
  1977. iob->rc = -EINVAL;
  1978. QETH_DBF_TEXT_(SETUP, 2, " rc%d", iob->rc);
  1979. return 0;
  1980. }
  1981. if (card->info.initial_mtu && (card->info.initial_mtu != mtu)) {
  1982. /* frame size has changed */
  1983. if (card->dev &&
  1984. ((card->dev->mtu == card->info.initial_mtu) ||
  1985. (card->dev->mtu > mtu)))
  1986. card->dev->mtu = mtu;
  1987. qeth_free_qdio_buffers(card);
  1988. }
  1989. card->info.initial_mtu = mtu;
  1990. card->info.max_mtu = mtu;
  1991. card->qdio.in_buf_size = mtu + 2 * PAGE_SIZE;
  1992. } else {
  1993. card->info.initial_mtu = qeth_get_initial_mtu_for_card(card);
  1994. card->info.max_mtu = *(__u16 *)QETH_ULP_ENABLE_RESP_MAX_MTU(
  1995. iob->data);
  1996. card->qdio.in_buf_size = QETH_IN_BUF_SIZE_DEFAULT;
  1997. }
  1998. memcpy(&len, QETH_ULP_ENABLE_RESP_DIFINFO_LEN(iob->data), 2);
  1999. if (len >= QETH_MPC_DIFINFO_LEN_INDICATES_LINK_TYPE) {
  2000. memcpy(&link_type,
  2001. QETH_ULP_ENABLE_RESP_LINK_TYPE(iob->data), 1);
  2002. card->info.link_type = link_type;
  2003. } else
  2004. card->info.link_type = 0;
  2005. QETH_DBF_TEXT_(SETUP, 2, "link%d", card->info.link_type);
  2006. QETH_DBF_TEXT_(SETUP, 2, " rc%d", iob->rc);
  2007. return 0;
  2008. }
  2009. static int qeth_ulp_enable(struct qeth_card *card)
  2010. {
  2011. int rc;
  2012. char prot_type;
  2013. struct qeth_cmd_buffer *iob;
  2014. /*FIXME: trace view callbacks*/
  2015. QETH_DBF_TEXT(SETUP, 2, "ulpenabl");
  2016. iob = qeth_wait_for_buffer(&card->write);
  2017. memcpy(iob->data, ULP_ENABLE, ULP_ENABLE_SIZE);
  2018. *(QETH_ULP_ENABLE_LINKNUM(iob->data)) =
  2019. (__u8) card->info.portno;
  2020. if (card->options.layer2)
  2021. if (card->info.type == QETH_CARD_TYPE_OSN)
  2022. prot_type = QETH_PROT_OSN2;
  2023. else
  2024. prot_type = QETH_PROT_LAYER2;
  2025. else
  2026. prot_type = QETH_PROT_TCPIP;
  2027. memcpy(QETH_ULP_ENABLE_PROT_TYPE(iob->data), &prot_type, 1);
  2028. memcpy(QETH_ULP_ENABLE_DEST_ADDR(iob->data),
  2029. &card->token.cm_connection_r, QETH_MPC_TOKEN_LENGTH);
  2030. memcpy(QETH_ULP_ENABLE_FILTER_TOKEN(iob->data),
  2031. &card->token.ulp_filter_w, QETH_MPC_TOKEN_LENGTH);
  2032. memcpy(QETH_ULP_ENABLE_PORTNAME_AND_LL(iob->data),
  2033. card->info.portname, 9);
  2034. rc = qeth_send_control_data(card, ULP_ENABLE_SIZE, iob,
  2035. qeth_ulp_enable_cb, NULL);
  2036. return rc;
  2037. }
  2038. static int qeth_ulp_setup_cb(struct qeth_card *card, struct qeth_reply *reply,
  2039. unsigned long data)
  2040. {
  2041. struct qeth_cmd_buffer *iob;
  2042. int rc = 0;
  2043. QETH_DBF_TEXT(SETUP, 2, "ulpstpcb");
  2044. iob = (struct qeth_cmd_buffer *) data;
  2045. memcpy(&card->token.ulp_connection_r,
  2046. QETH_ULP_SETUP_RESP_CONNECTION_TOKEN(iob->data),
  2047. QETH_MPC_TOKEN_LENGTH);
  2048. if (!strncmp("00S", QETH_ULP_SETUP_RESP_CONNECTION_TOKEN(iob->data),
  2049. 3)) {
  2050. QETH_DBF_TEXT(SETUP, 2, "olmlimit");
  2051. dev_err(&card->gdev->dev, "A connection could not be "
  2052. "established because of an OLM limit\n");
  2053. iob->rc = -EMLINK;
  2054. }
  2055. QETH_DBF_TEXT_(SETUP, 2, " rc%d", iob->rc);
  2056. return rc;
  2057. }
  2058. static int qeth_ulp_setup(struct qeth_card *card)
  2059. {
  2060. int rc;
  2061. __u16 temp;
  2062. struct qeth_cmd_buffer *iob;
  2063. struct ccw_dev_id dev_id;
  2064. QETH_DBF_TEXT(SETUP, 2, "ulpsetup");
  2065. iob = qeth_wait_for_buffer(&card->write);
  2066. memcpy(iob->data, ULP_SETUP, ULP_SETUP_SIZE);
  2067. memcpy(QETH_ULP_SETUP_DEST_ADDR(iob->data),
  2068. &card->token.cm_connection_r, QETH_MPC_TOKEN_LENGTH);
  2069. memcpy(QETH_ULP_SETUP_CONNECTION_TOKEN(iob->data),
  2070. &card->token.ulp_connection_w, QETH_MPC_TOKEN_LENGTH);
  2071. memcpy(QETH_ULP_SETUP_FILTER_TOKEN(iob->data),
  2072. &card->token.ulp_filter_r, QETH_MPC_TOKEN_LENGTH);
  2073. ccw_device_get_id(CARD_DDEV(card), &dev_id);
  2074. memcpy(QETH_ULP_SETUP_CUA(iob->data), &dev_id.devno, 2);
  2075. temp = (card->info.cula << 8) + card->info.unit_addr2;
  2076. memcpy(QETH_ULP_SETUP_REAL_DEVADDR(iob->data), &temp, 2);
  2077. rc = qeth_send_control_data(card, ULP_SETUP_SIZE, iob,
  2078. qeth_ulp_setup_cb, NULL);
  2079. return rc;
  2080. }
  2081. static int qeth_init_qdio_out_buf(struct qeth_qdio_out_q *q, int bidx)
  2082. {
  2083. int rc;
  2084. struct qeth_qdio_out_buffer *newbuf;
  2085. rc = 0;
  2086. newbuf = kmem_cache_zalloc(qeth_qdio_outbuf_cache, GFP_ATOMIC);
  2087. if (!newbuf) {
  2088. rc = -ENOMEM;
  2089. goto out;
  2090. }
  2091. newbuf->buffer = &q->qdio_bufs[bidx];
  2092. skb_queue_head_init(&newbuf->skb_list);
  2093. lockdep_set_class(&newbuf->skb_list.lock, &qdio_out_skb_queue_key);
  2094. newbuf->q = q;
  2095. newbuf->aob = NULL;
  2096. newbuf->next_pending = q->bufs[bidx];
  2097. atomic_set(&newbuf->state, QETH_QDIO_BUF_EMPTY);
  2098. q->bufs[bidx] = newbuf;
  2099. if (q->bufstates) {
  2100. q->bufstates[bidx].user = newbuf;
  2101. QETH_CARD_TEXT_(q->card, 2, "nbs%d", bidx);
  2102. QETH_CARD_TEXT_(q->card, 2, "%lx", (long) newbuf);
  2103. QETH_CARD_TEXT_(q->card, 2, "%lx",
  2104. (long) newbuf->next_pending);
  2105. }
  2106. out:
  2107. return rc;
  2108. }
  2109. static int qeth_alloc_qdio_buffers(struct qeth_card *card)
  2110. {
  2111. int i, j;
  2112. QETH_DBF_TEXT(SETUP, 2, "allcqdbf");
  2113. if (atomic_cmpxchg(&card->qdio.state, QETH_QDIO_UNINITIALIZED,
  2114. QETH_QDIO_ALLOCATED) != QETH_QDIO_UNINITIALIZED)
  2115. return 0;
  2116. card->qdio.in_q = kzalloc(sizeof(struct qeth_qdio_q),
  2117. GFP_KERNEL);
  2118. if (!card->qdio.in_q)
  2119. goto out_nomem;
  2120. QETH_DBF_TEXT(SETUP, 2, "inq");
  2121. QETH_DBF_HEX(SETUP, 2, &card->qdio.in_q, sizeof(void *));
  2122. memset(card->qdio.in_q, 0, sizeof(struct qeth_qdio_q));
  2123. /* give inbound qeth_qdio_buffers their qdio_buffers */
  2124. for (i = 0; i < QDIO_MAX_BUFFERS_PER_Q; ++i) {
  2125. card->qdio.in_q->bufs[i].buffer =
  2126. &card->qdio.in_q->qdio_bufs[i];
  2127. card->qdio.in_q->bufs[i].rx_skb = NULL;
  2128. }
  2129. /* inbound buffer pool */
  2130. if (qeth_alloc_buffer_pool(card))
  2131. goto out_freeinq;
  2132. /* outbound */
  2133. card->qdio.out_qs =
  2134. kzalloc(card->qdio.no_out_queues *
  2135. sizeof(struct qeth_qdio_out_q *), GFP_KERNEL);
  2136. if (!card->qdio.out_qs)
  2137. goto out_freepool;
  2138. for (i = 0; i < card->qdio.no_out_queues; ++i) {
  2139. card->qdio.out_qs[i] = kzalloc(sizeof(struct qeth_qdio_out_q),
  2140. GFP_KERNEL);
  2141. if (!card->qdio.out_qs[i])
  2142. goto out_freeoutq;
  2143. QETH_DBF_TEXT_(SETUP, 2, "outq %i", i);
  2144. QETH_DBF_HEX(SETUP, 2, &card->qdio.out_qs[i], sizeof(void *));
  2145. card->qdio.out_qs[i]->queue_no = i;
  2146. /* give outbound qeth_qdio_buffers their qdio_buffers */
  2147. for (j = 0; j < QDIO_MAX_BUFFERS_PER_Q; ++j) {
  2148. BUG_ON(card->qdio.out_qs[i]->bufs[j] != NULL);
  2149. if (qeth_init_qdio_out_buf(card->qdio.out_qs[i], j))
  2150. goto out_freeoutqbufs;
  2151. }
  2152. }
  2153. /* completion */
  2154. if (qeth_alloc_cq(card))
  2155. goto out_freeoutq;
  2156. return 0;
  2157. out_freeoutqbufs:
  2158. while (j > 0) {
  2159. --j;
  2160. kmem_cache_free(qeth_qdio_outbuf_cache,
  2161. card->qdio.out_qs[i]->bufs[j]);
  2162. card->qdio.out_qs[i]->bufs[j] = NULL;
  2163. }
  2164. out_freeoutq:
  2165. while (i > 0) {
  2166. kfree(card->qdio.out_qs[--i]);
  2167. qeth_clear_outq_buffers(card->qdio.out_qs[i], 1);
  2168. }
  2169. kfree(card->qdio.out_qs);
  2170. card->qdio.out_qs = NULL;
  2171. out_freepool:
  2172. qeth_free_buffer_pool(card);
  2173. out_freeinq:
  2174. kfree(card->qdio.in_q);
  2175. card->qdio.in_q = NULL;
  2176. out_nomem:
  2177. atomic_set(&card->qdio.state, QETH_QDIO_UNINITIALIZED);
  2178. return -ENOMEM;
  2179. }
  2180. static void qeth_create_qib_param_field(struct qeth_card *card,
  2181. char *param_field)
  2182. {
  2183. param_field[0] = _ascebc['P'];
  2184. param_field[1] = _ascebc['C'];
  2185. param_field[2] = _ascebc['I'];
  2186. param_field[3] = _ascebc['T'];
  2187. *((unsigned int *) (&param_field[4])) = QETH_PCI_THRESHOLD_A(card);
  2188. *((unsigned int *) (&param_field[8])) = QETH_PCI_THRESHOLD_B(card);
  2189. *((unsigned int *) (&param_field[12])) = QETH_PCI_TIMER_VALUE(card);
  2190. }
  2191. static void qeth_create_qib_param_field_blkt(struct qeth_card *card,
  2192. char *param_field)
  2193. {
  2194. param_field[16] = _ascebc['B'];
  2195. param_field[17] = _ascebc['L'];
  2196. param_field[18] = _ascebc['K'];
  2197. param_field[19] = _ascebc['T'];
  2198. *((unsigned int *) (&param_field[20])) = card->info.blkt.time_total;
  2199. *((unsigned int *) (&param_field[24])) = card->info.blkt.inter_packet;
  2200. *((unsigned int *) (&param_field[28])) =
  2201. card->info.blkt.inter_packet_jumbo;
  2202. }
  2203. static int qeth_qdio_activate(struct qeth_card *card)
  2204. {
  2205. QETH_DBF_TEXT(SETUP, 3, "qdioact");
  2206. return qdio_activate(CARD_DDEV(card));
  2207. }
  2208. static int qeth_dm_act(struct qeth_card *card)
  2209. {
  2210. int rc;
  2211. struct qeth_cmd_buffer *iob;
  2212. QETH_DBF_TEXT(SETUP, 2, "dmact");
  2213. iob = qeth_wait_for_buffer(&card->write);
  2214. memcpy(iob->data, DM_ACT, DM_ACT_SIZE);
  2215. memcpy(QETH_DM_ACT_DEST_ADDR(iob->data),
  2216. &card->token.cm_connection_r, QETH_MPC_TOKEN_LENGTH);
  2217. memcpy(QETH_DM_ACT_CONNECTION_TOKEN(iob->data),
  2218. &card->token.ulp_connection_r, QETH_MPC_TOKEN_LENGTH);
  2219. rc = qeth_send_control_data(card, DM_ACT_SIZE, iob, NULL, NULL);
  2220. return rc;
  2221. }
  2222. static int qeth_mpc_initialize(struct qeth_card *card)
  2223. {
  2224. int rc;
  2225. QETH_DBF_TEXT(SETUP, 2, "mpcinit");
  2226. rc = qeth_issue_next_read(card);
  2227. if (rc) {
  2228. QETH_DBF_TEXT_(SETUP, 2, "1err%d", rc);
  2229. return rc;
  2230. }
  2231. rc = qeth_cm_enable(card);
  2232. if (rc) {
  2233. QETH_DBF_TEXT_(SETUP, 2, "2err%d", rc);
  2234. goto out_qdio;
  2235. }
  2236. rc = qeth_cm_setup(card);
  2237. if (rc) {
  2238. QETH_DBF_TEXT_(SETUP, 2, "3err%d", rc);
  2239. goto out_qdio;
  2240. }
  2241. rc = qeth_ulp_enable(card);
  2242. if (rc) {
  2243. QETH_DBF_TEXT_(SETUP, 2, "4err%d", rc);
  2244. goto out_qdio;
  2245. }
  2246. rc = qeth_ulp_setup(card);
  2247. if (rc) {
  2248. QETH_DBF_TEXT_(SETUP, 2, "5err%d", rc);
  2249. goto out_qdio;
  2250. }
  2251. rc = qeth_alloc_qdio_buffers(card);
  2252. if (rc) {
  2253. QETH_DBF_TEXT_(SETUP, 2, "5err%d", rc);
  2254. goto out_qdio;
  2255. }
  2256. rc = qeth_qdio_establish(card);
  2257. if (rc) {
  2258. QETH_DBF_TEXT_(SETUP, 2, "6err%d", rc);
  2259. qeth_free_qdio_buffers(card);
  2260. goto out_qdio;
  2261. }
  2262. rc = qeth_qdio_activate(card);
  2263. if (rc) {
  2264. QETH_DBF_TEXT_(SETUP, 2, "7err%d", rc);
  2265. goto out_qdio;
  2266. }
  2267. rc = qeth_dm_act(card);
  2268. if (rc) {
  2269. QETH_DBF_TEXT_(SETUP, 2, "8err%d", rc);
  2270. goto out_qdio;
  2271. }
  2272. return 0;
  2273. out_qdio:
  2274. qeth_qdio_clear_card(card, card->info.type != QETH_CARD_TYPE_IQD);
  2275. return rc;
  2276. }
  2277. static void qeth_print_status_with_portname(struct qeth_card *card)
  2278. {
  2279. char dbf_text[15];
  2280. int i;
  2281. sprintf(dbf_text, "%s", card->info.portname + 1);
  2282. for (i = 0; i < 8; i++)
  2283. dbf_text[i] =
  2284. (char) _ebcasc[(__u8) dbf_text[i]];
  2285. dbf_text[8] = 0;
  2286. dev_info(&card->gdev->dev, "Device is a%s card%s%s%s\n"
  2287. "with link type %s (portname: %s)\n",
  2288. qeth_get_cardname(card),
  2289. (card->info.mcl_level[0]) ? " (level: " : "",
  2290. (card->info.mcl_level[0]) ? card->info.mcl_level : "",
  2291. (card->info.mcl_level[0]) ? ")" : "",
  2292. qeth_get_cardname_short(card),
  2293. dbf_text);
  2294. }
  2295. static void qeth_print_status_no_portname(struct qeth_card *card)
  2296. {
  2297. if (card->info.portname[0])
  2298. dev_info(&card->gdev->dev, "Device is a%s "
  2299. "card%s%s%s\nwith link type %s "
  2300. "(no portname needed by interface).\n",
  2301. qeth_get_cardname(card),
  2302. (card->info.mcl_level[0]) ? " (level: " : "",
  2303. (card->info.mcl_level[0]) ? card->info.mcl_level : "",
  2304. (card->info.mcl_level[0]) ? ")" : "",
  2305. qeth_get_cardname_short(card));
  2306. else
  2307. dev_info(&card->gdev->dev, "Device is a%s "
  2308. "card%s%s%s\nwith link type %s.\n",
  2309. qeth_get_cardname(card),
  2310. (card->info.mcl_level[0]) ? " (level: " : "",
  2311. (card->info.mcl_level[0]) ? card->info.mcl_level : "",
  2312. (card->info.mcl_level[0]) ? ")" : "",
  2313. qeth_get_cardname_short(card));
  2314. }
  2315. void qeth_print_status_message(struct qeth_card *card)
  2316. {
  2317. switch (card->info.type) {
  2318. case QETH_CARD_TYPE_OSD:
  2319. case QETH_CARD_TYPE_OSM:
  2320. case QETH_CARD_TYPE_OSX:
  2321. /* VM will use a non-zero first character
  2322. * to indicate a HiperSockets like reporting
  2323. * of the level OSA sets the first character to zero
  2324. * */
  2325. if (!card->info.mcl_level[0]) {
  2326. sprintf(card->info.mcl_level, "%02x%02x",
  2327. card->info.mcl_level[2],
  2328. card->info.mcl_level[3]);
  2329. card->info.mcl_level[QETH_MCL_LENGTH] = 0;
  2330. break;
  2331. }
  2332. /* fallthrough */
  2333. case QETH_CARD_TYPE_IQD:
  2334. if ((card->info.guestlan) ||
  2335. (card->info.mcl_level[0] & 0x80)) {
  2336. card->info.mcl_level[0] = (char) _ebcasc[(__u8)
  2337. card->info.mcl_level[0]];
  2338. card->info.mcl_level[1] = (char) _ebcasc[(__u8)
  2339. card->info.mcl_level[1]];
  2340. card->info.mcl_level[2] = (char) _ebcasc[(__u8)
  2341. card->info.mcl_level[2]];
  2342. card->info.mcl_level[3] = (char) _ebcasc[(__u8)
  2343. card->info.mcl_level[3]];
  2344. card->info.mcl_level[QETH_MCL_LENGTH] = 0;
  2345. }
  2346. break;
  2347. default:
  2348. memset(&card->info.mcl_level[0], 0, QETH_MCL_LENGTH + 1);
  2349. }
  2350. if (card->info.portname_required)
  2351. qeth_print_status_with_portname(card);
  2352. else
  2353. qeth_print_status_no_portname(card);
  2354. }
  2355. EXPORT_SYMBOL_GPL(qeth_print_status_message);
  2356. static void qeth_initialize_working_pool_list(struct qeth_card *card)
  2357. {
  2358. struct qeth_buffer_pool_entry *entry;
  2359. QETH_CARD_TEXT(card, 5, "inwrklst");
  2360. list_for_each_entry(entry,
  2361. &card->qdio.init_pool.entry_list, init_list) {
  2362. qeth_put_buffer_pool_entry(card, entry);
  2363. }
  2364. }
  2365. static inline struct qeth_buffer_pool_entry *qeth_find_free_buffer_pool_entry(
  2366. struct qeth_card *card)
  2367. {
  2368. struct list_head *plh;
  2369. struct qeth_buffer_pool_entry *entry;
  2370. int i, free;
  2371. struct page *page;
  2372. if (list_empty(&card->qdio.in_buf_pool.entry_list))
  2373. return NULL;
  2374. list_for_each(plh, &card->qdio.in_buf_pool.entry_list) {
  2375. entry = list_entry(plh, struct qeth_buffer_pool_entry, list);
  2376. free = 1;
  2377. for (i = 0; i < QETH_MAX_BUFFER_ELEMENTS(card); ++i) {
  2378. if (page_count(virt_to_page(entry->elements[i])) > 1) {
  2379. free = 0;
  2380. break;
  2381. }
  2382. }
  2383. if (free) {
  2384. list_del_init(&entry->list);
  2385. return entry;
  2386. }
  2387. }
  2388. /* no free buffer in pool so take first one and swap pages */
  2389. entry = list_entry(card->qdio.in_buf_pool.entry_list.next,
  2390. struct qeth_buffer_pool_entry, list);
  2391. for (i = 0; i < QETH_MAX_BUFFER_ELEMENTS(card); ++i) {
  2392. if (page_count(virt_to_page(entry->elements[i])) > 1) {
  2393. page = alloc_page(GFP_ATOMIC);
  2394. if (!page) {
  2395. return NULL;
  2396. } else {
  2397. free_page((unsigned long)entry->elements[i]);
  2398. entry->elements[i] = page_address(page);
  2399. if (card->options.performance_stats)
  2400. card->perf_stats.sg_alloc_page_rx++;
  2401. }
  2402. }
  2403. }
  2404. list_del_init(&entry->list);
  2405. return entry;
  2406. }
  2407. static int qeth_init_input_buffer(struct qeth_card *card,
  2408. struct qeth_qdio_buffer *buf)
  2409. {
  2410. struct qeth_buffer_pool_entry *pool_entry;
  2411. int i;
  2412. if ((card->options.cq == QETH_CQ_ENABLED) && (!buf->rx_skb)) {
  2413. buf->rx_skb = dev_alloc_skb(QETH_RX_PULL_LEN + ETH_HLEN);
  2414. if (!buf->rx_skb)
  2415. return 1;
  2416. }
  2417. pool_entry = qeth_find_free_buffer_pool_entry(card);
  2418. if (!pool_entry)
  2419. return 1;
  2420. /*
  2421. * since the buffer is accessed only from the input_tasklet
  2422. * there shouldn't be a need to synchronize; also, since we use
  2423. * the QETH_IN_BUF_REQUEUE_THRESHOLD we should never run out off
  2424. * buffers
  2425. */
  2426. buf->pool_entry = pool_entry;
  2427. for (i = 0; i < QETH_MAX_BUFFER_ELEMENTS(card); ++i) {
  2428. buf->buffer->element[i].length = PAGE_SIZE;
  2429. buf->buffer->element[i].addr = pool_entry->elements[i];
  2430. if (i == QETH_MAX_BUFFER_ELEMENTS(card) - 1)
  2431. buf->buffer->element[i].eflags = SBAL_EFLAGS_LAST_ENTRY;
  2432. else
  2433. buf->buffer->element[i].eflags = 0;
  2434. buf->buffer->element[i].sflags = 0;
  2435. }
  2436. return 0;
  2437. }
  2438. int qeth_init_qdio_queues(struct qeth_card *card)
  2439. {
  2440. int i, j;
  2441. int rc;
  2442. QETH_DBF_TEXT(SETUP, 2, "initqdqs");
  2443. /* inbound queue */
  2444. memset(card->qdio.in_q->qdio_bufs, 0,
  2445. QDIO_MAX_BUFFERS_PER_Q * sizeof(struct qdio_buffer));
  2446. qeth_initialize_working_pool_list(card);
  2447. /*give only as many buffers to hardware as we have buffer pool entries*/
  2448. for (i = 0; i < card->qdio.in_buf_pool.buf_count - 1; ++i)
  2449. qeth_init_input_buffer(card, &card->qdio.in_q->bufs[i]);
  2450. card->qdio.in_q->next_buf_to_init =
  2451. card->qdio.in_buf_pool.buf_count - 1;
  2452. rc = do_QDIO(CARD_DDEV(card), QDIO_FLAG_SYNC_INPUT, 0, 0,
  2453. card->qdio.in_buf_pool.buf_count - 1);
  2454. if (rc) {
  2455. QETH_DBF_TEXT_(SETUP, 2, "1err%d", rc);
  2456. return rc;
  2457. }
  2458. /* completion */
  2459. rc = qeth_cq_init(card);
  2460. if (rc) {
  2461. return rc;
  2462. }
  2463. /* outbound queue */
  2464. for (i = 0; i < card->qdio.no_out_queues; ++i) {
  2465. memset(card->qdio.out_qs[i]->qdio_bufs, 0,
  2466. QDIO_MAX_BUFFERS_PER_Q * sizeof(struct qdio_buffer));
  2467. for (j = 0; j < QDIO_MAX_BUFFERS_PER_Q; ++j) {
  2468. qeth_clear_output_buffer(card->qdio.out_qs[i],
  2469. card->qdio.out_qs[i]->bufs[j],
  2470. QETH_QDIO_BUF_EMPTY);
  2471. }
  2472. card->qdio.out_qs[i]->card = card;
  2473. card->qdio.out_qs[i]->next_buf_to_fill = 0;
  2474. card->qdio.out_qs[i]->do_pack = 0;
  2475. atomic_set(&card->qdio.out_qs[i]->used_buffers, 0);
  2476. atomic_set(&card->qdio.out_qs[i]->set_pci_flags_count, 0);
  2477. atomic_set(&card->qdio.out_qs[i]->state,
  2478. QETH_OUT_Q_UNLOCKED);
  2479. }
  2480. return 0;
  2481. }
  2482. EXPORT_SYMBOL_GPL(qeth_init_qdio_queues);
  2483. static inline __u8 qeth_get_ipa_adp_type(enum qeth_link_types link_type)
  2484. {
  2485. switch (link_type) {
  2486. case QETH_LINK_TYPE_HSTR:
  2487. return 2;
  2488. default:
  2489. return 1;
  2490. }
  2491. }
  2492. static void qeth_fill_ipacmd_header(struct qeth_card *card,
  2493. struct qeth_ipa_cmd *cmd, __u8 command,
  2494. enum qeth_prot_versions prot)
  2495. {
  2496. memset(cmd, 0, sizeof(struct qeth_ipa_cmd));
  2497. cmd->hdr.command = command;
  2498. cmd->hdr.initiator = IPA_CMD_INITIATOR_HOST;
  2499. cmd->hdr.seqno = card->seqno.ipa;
  2500. cmd->hdr.adapter_type = qeth_get_ipa_adp_type(card->info.link_type);
  2501. cmd->hdr.rel_adapter_no = (__u8) card->info.portno;
  2502. if (card->options.layer2)
  2503. cmd->hdr.prim_version_no = 2;
  2504. else
  2505. cmd->hdr.prim_version_no = 1;
  2506. cmd->hdr.param_count = 1;
  2507. cmd->hdr.prot_version = prot;
  2508. cmd->hdr.ipa_supported = 0;
  2509. cmd->hdr.ipa_enabled = 0;
  2510. }
  2511. struct qeth_cmd_buffer *qeth_get_ipacmd_buffer(struct qeth_card *card,
  2512. enum qeth_ipa_cmds ipacmd, enum qeth_prot_versions prot)
  2513. {
  2514. struct qeth_cmd_buffer *iob;
  2515. struct qeth_ipa_cmd *cmd;
  2516. iob = qeth_wait_for_buffer(&card->write);
  2517. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  2518. qeth_fill_ipacmd_header(card, cmd, ipacmd, prot);
  2519. return iob;
  2520. }
  2521. EXPORT_SYMBOL_GPL(qeth_get_ipacmd_buffer);
  2522. void qeth_prepare_ipa_cmd(struct qeth_card *card, struct qeth_cmd_buffer *iob,
  2523. char prot_type)
  2524. {
  2525. memcpy(iob->data, IPA_PDU_HEADER, IPA_PDU_HEADER_SIZE);
  2526. memcpy(QETH_IPA_CMD_PROT_TYPE(iob->data), &prot_type, 1);
  2527. memcpy(QETH_IPA_CMD_DEST_ADDR(iob->data),
  2528. &card->token.ulp_connection_r, QETH_MPC_TOKEN_LENGTH);
  2529. }
  2530. EXPORT_SYMBOL_GPL(qeth_prepare_ipa_cmd);
  2531. int qeth_send_ipa_cmd(struct qeth_card *card, struct qeth_cmd_buffer *iob,
  2532. int (*reply_cb)(struct qeth_card *, struct qeth_reply*,
  2533. unsigned long),
  2534. void *reply_param)
  2535. {
  2536. int rc;
  2537. char prot_type;
  2538. QETH_CARD_TEXT(card, 4, "sendipa");
  2539. if (card->options.layer2)
  2540. if (card->info.type == QETH_CARD_TYPE_OSN)
  2541. prot_type = QETH_PROT_OSN2;
  2542. else
  2543. prot_type = QETH_PROT_LAYER2;
  2544. else
  2545. prot_type = QETH_PROT_TCPIP;
  2546. qeth_prepare_ipa_cmd(card, iob, prot_type);
  2547. rc = qeth_send_control_data(card, IPA_CMD_LENGTH,
  2548. iob, reply_cb, reply_param);
  2549. if (rc == -ETIME) {
  2550. qeth_clear_ipacmd_list(card);
  2551. qeth_schedule_recovery(card);
  2552. }
  2553. return rc;
  2554. }
  2555. EXPORT_SYMBOL_GPL(qeth_send_ipa_cmd);
  2556. int qeth_send_startlan(struct qeth_card *card)
  2557. {
  2558. int rc;
  2559. struct qeth_cmd_buffer *iob;
  2560. QETH_DBF_TEXT(SETUP, 2, "strtlan");
  2561. iob = qeth_get_ipacmd_buffer(card, IPA_CMD_STARTLAN, 0);
  2562. rc = qeth_send_ipa_cmd(card, iob, NULL, NULL);
  2563. return rc;
  2564. }
  2565. EXPORT_SYMBOL_GPL(qeth_send_startlan);
  2566. int qeth_default_setadapterparms_cb(struct qeth_card *card,
  2567. struct qeth_reply *reply, unsigned long data)
  2568. {
  2569. struct qeth_ipa_cmd *cmd;
  2570. QETH_CARD_TEXT(card, 4, "defadpcb");
  2571. cmd = (struct qeth_ipa_cmd *) data;
  2572. if (cmd->hdr.return_code == 0)
  2573. cmd->hdr.return_code =
  2574. cmd->data.setadapterparms.hdr.return_code;
  2575. return 0;
  2576. }
  2577. EXPORT_SYMBOL_GPL(qeth_default_setadapterparms_cb);
  2578. static int qeth_query_setadapterparms_cb(struct qeth_card *card,
  2579. struct qeth_reply *reply, unsigned long data)
  2580. {
  2581. struct qeth_ipa_cmd *cmd;
  2582. QETH_CARD_TEXT(card, 3, "quyadpcb");
  2583. cmd = (struct qeth_ipa_cmd *) data;
  2584. if (cmd->data.setadapterparms.data.query_cmds_supp.lan_type & 0x7f) {
  2585. card->info.link_type =
  2586. cmd->data.setadapterparms.data.query_cmds_supp.lan_type;
  2587. QETH_DBF_TEXT_(SETUP, 2, "lnk %d", card->info.link_type);
  2588. }
  2589. card->options.adp.supported_funcs =
  2590. cmd->data.setadapterparms.data.query_cmds_supp.supported_cmds;
  2591. return qeth_default_setadapterparms_cb(card, reply, (unsigned long)cmd);
  2592. }
  2593. struct qeth_cmd_buffer *qeth_get_adapter_cmd(struct qeth_card *card,
  2594. __u32 command, __u32 cmdlen)
  2595. {
  2596. struct qeth_cmd_buffer *iob;
  2597. struct qeth_ipa_cmd *cmd;
  2598. iob = qeth_get_ipacmd_buffer(card, IPA_CMD_SETADAPTERPARMS,
  2599. QETH_PROT_IPV4);
  2600. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  2601. cmd->data.setadapterparms.hdr.cmdlength = cmdlen;
  2602. cmd->data.setadapterparms.hdr.command_code = command;
  2603. cmd->data.setadapterparms.hdr.used_total = 1;
  2604. cmd->data.setadapterparms.hdr.seq_no = 1;
  2605. return iob;
  2606. }
  2607. EXPORT_SYMBOL_GPL(qeth_get_adapter_cmd);
  2608. int qeth_query_setadapterparms(struct qeth_card *card)
  2609. {
  2610. int rc;
  2611. struct qeth_cmd_buffer *iob;
  2612. QETH_CARD_TEXT(card, 3, "queryadp");
  2613. iob = qeth_get_adapter_cmd(card, IPA_SETADP_QUERY_COMMANDS_SUPPORTED,
  2614. sizeof(struct qeth_ipacmd_setadpparms));
  2615. rc = qeth_send_ipa_cmd(card, iob, qeth_query_setadapterparms_cb, NULL);
  2616. return rc;
  2617. }
  2618. EXPORT_SYMBOL_GPL(qeth_query_setadapterparms);
  2619. static int qeth_query_ipassists_cb(struct qeth_card *card,
  2620. struct qeth_reply *reply, unsigned long data)
  2621. {
  2622. struct qeth_ipa_cmd *cmd;
  2623. QETH_DBF_TEXT(SETUP, 2, "qipasscb");
  2624. cmd = (struct qeth_ipa_cmd *) data;
  2625. if (cmd->hdr.prot_version == QETH_PROT_IPV4) {
  2626. card->options.ipa4.supported_funcs = cmd->hdr.ipa_supported;
  2627. card->options.ipa4.enabled_funcs = cmd->hdr.ipa_enabled;
  2628. } else {
  2629. card->options.ipa6.supported_funcs = cmd->hdr.ipa_supported;
  2630. card->options.ipa6.enabled_funcs = cmd->hdr.ipa_enabled;
  2631. }
  2632. QETH_DBF_TEXT(SETUP, 2, "suppenbl");
  2633. QETH_DBF_TEXT_(SETUP, 2, "%08x", (__u32)cmd->hdr.ipa_supported);
  2634. QETH_DBF_TEXT_(SETUP, 2, "%08x", (__u32)cmd->hdr.ipa_enabled);
  2635. return 0;
  2636. }
  2637. int qeth_query_ipassists(struct qeth_card *card, enum qeth_prot_versions prot)
  2638. {
  2639. int rc;
  2640. struct qeth_cmd_buffer *iob;
  2641. QETH_DBF_TEXT_(SETUP, 2, "qipassi%i", prot);
  2642. iob = qeth_get_ipacmd_buffer(card, IPA_CMD_QIPASSIST, prot);
  2643. rc = qeth_send_ipa_cmd(card, iob, qeth_query_ipassists_cb, NULL);
  2644. return rc;
  2645. }
  2646. EXPORT_SYMBOL_GPL(qeth_query_ipassists);
  2647. static int qeth_query_setdiagass_cb(struct qeth_card *card,
  2648. struct qeth_reply *reply, unsigned long data)
  2649. {
  2650. struct qeth_ipa_cmd *cmd;
  2651. __u16 rc;
  2652. cmd = (struct qeth_ipa_cmd *)data;
  2653. rc = cmd->hdr.return_code;
  2654. if (rc)
  2655. QETH_CARD_TEXT_(card, 2, "diagq:%x", rc);
  2656. else
  2657. card->info.diagass_support = cmd->data.diagass.ext;
  2658. return 0;
  2659. }
  2660. static int qeth_query_setdiagass(struct qeth_card *card)
  2661. {
  2662. struct qeth_cmd_buffer *iob;
  2663. struct qeth_ipa_cmd *cmd;
  2664. QETH_DBF_TEXT(SETUP, 2, "qdiagass");
  2665. iob = qeth_get_ipacmd_buffer(card, IPA_CMD_SET_DIAG_ASS, 0);
  2666. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  2667. cmd->data.diagass.subcmd_len = 16;
  2668. cmd->data.diagass.subcmd = QETH_DIAGS_CMD_QUERY;
  2669. return qeth_send_ipa_cmd(card, iob, qeth_query_setdiagass_cb, NULL);
  2670. }
  2671. static void qeth_get_trap_id(struct qeth_card *card, struct qeth_trap_id *tid)
  2672. {
  2673. unsigned long info = get_zeroed_page(GFP_KERNEL);
  2674. struct sysinfo_2_2_2 *info222 = (struct sysinfo_2_2_2 *)info;
  2675. struct sysinfo_3_2_2 *info322 = (struct sysinfo_3_2_2 *)info;
  2676. struct ccw_dev_id ccwid;
  2677. int level, rc;
  2678. tid->chpid = card->info.chpid;
  2679. ccw_device_get_id(CARD_RDEV(card), &ccwid);
  2680. tid->ssid = ccwid.ssid;
  2681. tid->devno = ccwid.devno;
  2682. if (!info)
  2683. return;
  2684. rc = stsi(NULL, 0, 0, 0);
  2685. if (rc == -ENOSYS)
  2686. level = rc;
  2687. else
  2688. level = (((unsigned int) rc) >> 28);
  2689. if ((level >= 2) && (stsi(info222, 2, 2, 2) != -ENOSYS))
  2690. tid->lparnr = info222->lpar_number;
  2691. if ((level >= 3) && (stsi(info322, 3, 2, 2) != -ENOSYS)) {
  2692. EBCASC(info322->vm[0].name, sizeof(info322->vm[0].name));
  2693. memcpy(tid->vmname, info322->vm[0].name, sizeof(tid->vmname));
  2694. }
  2695. free_page(info);
  2696. return;
  2697. }
  2698. static int qeth_hw_trap_cb(struct qeth_card *card,
  2699. struct qeth_reply *reply, unsigned long data)
  2700. {
  2701. struct qeth_ipa_cmd *cmd;
  2702. __u16 rc;
  2703. cmd = (struct qeth_ipa_cmd *)data;
  2704. rc = cmd->hdr.return_code;
  2705. if (rc)
  2706. QETH_CARD_TEXT_(card, 2, "trapc:%x", rc);
  2707. return 0;
  2708. }
  2709. int qeth_hw_trap(struct qeth_card *card, enum qeth_diags_trap_action action)
  2710. {
  2711. struct qeth_cmd_buffer *iob;
  2712. struct qeth_ipa_cmd *cmd;
  2713. QETH_DBF_TEXT(SETUP, 2, "diagtrap");
  2714. iob = qeth_get_ipacmd_buffer(card, IPA_CMD_SET_DIAG_ASS, 0);
  2715. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  2716. cmd->data.diagass.subcmd_len = 80;
  2717. cmd->data.diagass.subcmd = QETH_DIAGS_CMD_TRAP;
  2718. cmd->data.diagass.type = 1;
  2719. cmd->data.diagass.action = action;
  2720. switch (action) {
  2721. case QETH_DIAGS_TRAP_ARM:
  2722. cmd->data.diagass.options = 0x0003;
  2723. cmd->data.diagass.ext = 0x00010000 +
  2724. sizeof(struct qeth_trap_id);
  2725. qeth_get_trap_id(card,
  2726. (struct qeth_trap_id *)cmd->data.diagass.cdata);
  2727. break;
  2728. case QETH_DIAGS_TRAP_DISARM:
  2729. cmd->data.diagass.options = 0x0001;
  2730. break;
  2731. case QETH_DIAGS_TRAP_CAPTURE:
  2732. break;
  2733. }
  2734. return qeth_send_ipa_cmd(card, iob, qeth_hw_trap_cb, NULL);
  2735. }
  2736. EXPORT_SYMBOL_GPL(qeth_hw_trap);
  2737. int qeth_check_qdio_errors(struct qeth_card *card, struct qdio_buffer *buf,
  2738. unsigned int qdio_error, const char *dbftext)
  2739. {
  2740. if (qdio_error) {
  2741. QETH_CARD_TEXT(card, 2, dbftext);
  2742. QETH_CARD_TEXT_(card, 2, " F15=%02X",
  2743. buf->element[15].sflags);
  2744. QETH_CARD_TEXT_(card, 2, " F14=%02X",
  2745. buf->element[14].sflags);
  2746. QETH_CARD_TEXT_(card, 2, " qerr=%X", qdio_error);
  2747. if ((buf->element[15].sflags) == 0x12) {
  2748. card->stats.rx_dropped++;
  2749. return 0;
  2750. } else
  2751. return 1;
  2752. }
  2753. return 0;
  2754. }
  2755. EXPORT_SYMBOL_GPL(qeth_check_qdio_errors);
  2756. void qeth_buffer_reclaim_work(struct work_struct *work)
  2757. {
  2758. struct qeth_card *card = container_of(work, struct qeth_card,
  2759. buffer_reclaim_work.work);
  2760. QETH_CARD_TEXT_(card, 2, "brw:%x", card->reclaim_index);
  2761. qeth_queue_input_buffer(card, card->reclaim_index);
  2762. }
  2763. void qeth_queue_input_buffer(struct qeth_card *card, int index)
  2764. {
  2765. struct qeth_qdio_q *queue = card->qdio.in_q;
  2766. struct list_head *lh;
  2767. int count;
  2768. int i;
  2769. int rc;
  2770. int newcount = 0;
  2771. count = (index < queue->next_buf_to_init)?
  2772. card->qdio.in_buf_pool.buf_count -
  2773. (queue->next_buf_to_init - index) :
  2774. card->qdio.in_buf_pool.buf_count -
  2775. (queue->next_buf_to_init + QDIO_MAX_BUFFERS_PER_Q - index);
  2776. /* only requeue at a certain threshold to avoid SIGAs */
  2777. if (count >= QETH_IN_BUF_REQUEUE_THRESHOLD(card)) {
  2778. for (i = queue->next_buf_to_init;
  2779. i < queue->next_buf_to_init + count; ++i) {
  2780. if (qeth_init_input_buffer(card,
  2781. &queue->bufs[i % QDIO_MAX_BUFFERS_PER_Q])) {
  2782. break;
  2783. } else {
  2784. newcount++;
  2785. }
  2786. }
  2787. if (newcount < count) {
  2788. /* we are in memory shortage so we switch back to
  2789. traditional skb allocation and drop packages */
  2790. atomic_set(&card->force_alloc_skb, 3);
  2791. count = newcount;
  2792. } else {
  2793. atomic_add_unless(&card->force_alloc_skb, -1, 0);
  2794. }
  2795. if (!count) {
  2796. i = 0;
  2797. list_for_each(lh, &card->qdio.in_buf_pool.entry_list)
  2798. i++;
  2799. if (i == card->qdio.in_buf_pool.buf_count) {
  2800. QETH_CARD_TEXT(card, 2, "qsarbw");
  2801. card->reclaim_index = index;
  2802. schedule_delayed_work(
  2803. &card->buffer_reclaim_work,
  2804. QETH_RECLAIM_WORK_TIME);
  2805. }
  2806. return;
  2807. }
  2808. /*
  2809. * according to old code it should be avoided to requeue all
  2810. * 128 buffers in order to benefit from PCI avoidance.
  2811. * this function keeps at least one buffer (the buffer at
  2812. * 'index') un-requeued -> this buffer is the first buffer that
  2813. * will be requeued the next time
  2814. */
  2815. if (card->options.performance_stats) {
  2816. card->perf_stats.inbound_do_qdio_cnt++;
  2817. card->perf_stats.inbound_do_qdio_start_time =
  2818. qeth_get_micros();
  2819. }
  2820. rc = do_QDIO(CARD_DDEV(card), QDIO_FLAG_SYNC_INPUT, 0,
  2821. queue->next_buf_to_init, count);
  2822. if (card->options.performance_stats)
  2823. card->perf_stats.inbound_do_qdio_time +=
  2824. qeth_get_micros() -
  2825. card->perf_stats.inbound_do_qdio_start_time;
  2826. if (rc) {
  2827. QETH_CARD_TEXT(card, 2, "qinberr");
  2828. }
  2829. queue->next_buf_to_init = (queue->next_buf_to_init + count) %
  2830. QDIO_MAX_BUFFERS_PER_Q;
  2831. }
  2832. }
  2833. EXPORT_SYMBOL_GPL(qeth_queue_input_buffer);
  2834. static int qeth_handle_send_error(struct qeth_card *card,
  2835. struct qeth_qdio_out_buffer *buffer, unsigned int qdio_err)
  2836. {
  2837. int sbalf15 = buffer->buffer->element[15].sflags;
  2838. QETH_CARD_TEXT(card, 6, "hdsnderr");
  2839. if (card->info.type == QETH_CARD_TYPE_IQD) {
  2840. if (sbalf15 == 0) {
  2841. qdio_err = 0;
  2842. } else {
  2843. qdio_err = 1;
  2844. }
  2845. }
  2846. qeth_check_qdio_errors(card, buffer->buffer, qdio_err, "qouterr");
  2847. if (!qdio_err)
  2848. return QETH_SEND_ERROR_NONE;
  2849. if ((sbalf15 >= 15) && (sbalf15 <= 31))
  2850. return QETH_SEND_ERROR_RETRY;
  2851. QETH_CARD_TEXT(card, 1, "lnkfail");
  2852. QETH_CARD_TEXT_(card, 1, "%04x %02x",
  2853. (u16)qdio_err, (u8)sbalf15);
  2854. return QETH_SEND_ERROR_LINK_FAILURE;
  2855. }
  2856. /*
  2857. * Switched to packing state if the number of used buffers on a queue
  2858. * reaches a certain limit.
  2859. */
  2860. static void qeth_switch_to_packing_if_needed(struct qeth_qdio_out_q *queue)
  2861. {
  2862. if (!queue->do_pack) {
  2863. if (atomic_read(&queue->used_buffers)
  2864. >= QETH_HIGH_WATERMARK_PACK){
  2865. /* switch non-PACKING -> PACKING */
  2866. QETH_CARD_TEXT(queue->card, 6, "np->pack");
  2867. if (queue->card->options.performance_stats)
  2868. queue->card->perf_stats.sc_dp_p++;
  2869. queue->do_pack = 1;
  2870. }
  2871. }
  2872. }
  2873. /*
  2874. * Switches from packing to non-packing mode. If there is a packing
  2875. * buffer on the queue this buffer will be prepared to be flushed.
  2876. * In that case 1 is returned to inform the caller. If no buffer
  2877. * has to be flushed, zero is returned.
  2878. */
  2879. static int qeth_switch_to_nonpacking_if_needed(struct qeth_qdio_out_q *queue)
  2880. {
  2881. struct qeth_qdio_out_buffer *buffer;
  2882. int flush_count = 0;
  2883. if (queue->do_pack) {
  2884. if (atomic_read(&queue->used_buffers)
  2885. <= QETH_LOW_WATERMARK_PACK) {
  2886. /* switch PACKING -> non-PACKING */
  2887. QETH_CARD_TEXT(queue->card, 6, "pack->np");
  2888. if (queue->card->options.performance_stats)
  2889. queue->card->perf_stats.sc_p_dp++;
  2890. queue->do_pack = 0;
  2891. /* flush packing buffers */
  2892. buffer = queue->bufs[queue->next_buf_to_fill];
  2893. if ((atomic_read(&buffer->state) ==
  2894. QETH_QDIO_BUF_EMPTY) &&
  2895. (buffer->next_element_to_fill > 0)) {
  2896. atomic_set(&buffer->state,
  2897. QETH_QDIO_BUF_PRIMED);
  2898. flush_count++;
  2899. queue->next_buf_to_fill =
  2900. (queue->next_buf_to_fill + 1) %
  2901. QDIO_MAX_BUFFERS_PER_Q;
  2902. }
  2903. }
  2904. }
  2905. return flush_count;
  2906. }
  2907. /*
  2908. * Called to flush a packing buffer if no more pci flags are on the queue.
  2909. * Checks if there is a packing buffer and prepares it to be flushed.
  2910. * In that case returns 1, otherwise zero.
  2911. */
  2912. static int qeth_flush_buffers_on_no_pci(struct qeth_qdio_out_q *queue)
  2913. {
  2914. struct qeth_qdio_out_buffer *buffer;
  2915. buffer = queue->bufs[queue->next_buf_to_fill];
  2916. if ((atomic_read(&buffer->state) == QETH_QDIO_BUF_EMPTY) &&
  2917. (buffer->next_element_to_fill > 0)) {
  2918. /* it's a packing buffer */
  2919. atomic_set(&buffer->state, QETH_QDIO_BUF_PRIMED);
  2920. queue->next_buf_to_fill =
  2921. (queue->next_buf_to_fill + 1) % QDIO_MAX_BUFFERS_PER_Q;
  2922. return 1;
  2923. }
  2924. return 0;
  2925. }
  2926. static void qeth_flush_buffers(struct qeth_qdio_out_q *queue, int index,
  2927. int count)
  2928. {
  2929. struct qeth_qdio_out_buffer *buf;
  2930. int rc;
  2931. int i;
  2932. unsigned int qdio_flags;
  2933. for (i = index; i < index + count; ++i) {
  2934. int bidx = i % QDIO_MAX_BUFFERS_PER_Q;
  2935. buf = queue->bufs[bidx];
  2936. buf->buffer->element[buf->next_element_to_fill - 1].eflags |=
  2937. SBAL_EFLAGS_LAST_ENTRY;
  2938. if (queue->bufstates)
  2939. queue->bufstates[bidx].user = buf;
  2940. if (queue->card->info.type == QETH_CARD_TYPE_IQD)
  2941. continue;
  2942. if (!queue->do_pack) {
  2943. if ((atomic_read(&queue->used_buffers) >=
  2944. (QETH_HIGH_WATERMARK_PACK -
  2945. QETH_WATERMARK_PACK_FUZZ)) &&
  2946. !atomic_read(&queue->set_pci_flags_count)) {
  2947. /* it's likely that we'll go to packing
  2948. * mode soon */
  2949. atomic_inc(&queue->set_pci_flags_count);
  2950. buf->buffer->element[0].sflags |= SBAL_SFLAGS0_PCI_REQ;
  2951. }
  2952. } else {
  2953. if (!atomic_read(&queue->set_pci_flags_count)) {
  2954. /*
  2955. * there's no outstanding PCI any more, so we
  2956. * have to request a PCI to be sure the the PCI
  2957. * will wake at some time in the future then we
  2958. * can flush packed buffers that might still be
  2959. * hanging around, which can happen if no
  2960. * further send was requested by the stack
  2961. */
  2962. atomic_inc(&queue->set_pci_flags_count);
  2963. buf->buffer->element[0].sflags |= SBAL_SFLAGS0_PCI_REQ;
  2964. }
  2965. }
  2966. }
  2967. queue->card->dev->trans_start = jiffies;
  2968. if (queue->card->options.performance_stats) {
  2969. queue->card->perf_stats.outbound_do_qdio_cnt++;
  2970. queue->card->perf_stats.outbound_do_qdio_start_time =
  2971. qeth_get_micros();
  2972. }
  2973. qdio_flags = QDIO_FLAG_SYNC_OUTPUT;
  2974. if (atomic_read(&queue->set_pci_flags_count))
  2975. qdio_flags |= QDIO_FLAG_PCI_OUT;
  2976. rc = do_QDIO(CARD_DDEV(queue->card), qdio_flags,
  2977. queue->queue_no, index, count);
  2978. if (queue->card->options.performance_stats)
  2979. queue->card->perf_stats.outbound_do_qdio_time +=
  2980. qeth_get_micros() -
  2981. queue->card->perf_stats.outbound_do_qdio_start_time;
  2982. atomic_add(count, &queue->used_buffers);
  2983. if (rc) {
  2984. queue->card->stats.tx_errors += count;
  2985. /* ignore temporary SIGA errors without busy condition */
  2986. if (rc == QDIO_ERROR_SIGA_TARGET)
  2987. return;
  2988. QETH_CARD_TEXT(queue->card, 2, "flushbuf");
  2989. QETH_CARD_TEXT_(queue->card, 2, " q%d", queue->queue_no);
  2990. QETH_CARD_TEXT_(queue->card, 2, " idx%d", index);
  2991. QETH_CARD_TEXT_(queue->card, 2, " c%d", count);
  2992. QETH_CARD_TEXT_(queue->card, 2, " err%d", rc);
  2993. /* this must not happen under normal circumstances. if it
  2994. * happens something is really wrong -> recover */
  2995. qeth_schedule_recovery(queue->card);
  2996. return;
  2997. }
  2998. if (queue->card->options.performance_stats)
  2999. queue->card->perf_stats.bufs_sent += count;
  3000. }
  3001. static void qeth_check_outbound_queue(struct qeth_qdio_out_q *queue)
  3002. {
  3003. int index;
  3004. int flush_cnt = 0;
  3005. int q_was_packing = 0;
  3006. /*
  3007. * check if weed have to switch to non-packing mode or if
  3008. * we have to get a pci flag out on the queue
  3009. */
  3010. if ((atomic_read(&queue->used_buffers) <= QETH_LOW_WATERMARK_PACK) ||
  3011. !atomic_read(&queue->set_pci_flags_count)) {
  3012. if (atomic_xchg(&queue->state, QETH_OUT_Q_LOCKED_FLUSH) ==
  3013. QETH_OUT_Q_UNLOCKED) {
  3014. /*
  3015. * If we get in here, there was no action in
  3016. * do_send_packet. So, we check if there is a
  3017. * packing buffer to be flushed here.
  3018. */
  3019. netif_stop_queue(queue->card->dev);
  3020. index = queue->next_buf_to_fill;
  3021. q_was_packing = queue->do_pack;
  3022. /* queue->do_pack may change */
  3023. barrier();
  3024. flush_cnt += qeth_switch_to_nonpacking_if_needed(queue);
  3025. if (!flush_cnt &&
  3026. !atomic_read(&queue->set_pci_flags_count))
  3027. flush_cnt +=
  3028. qeth_flush_buffers_on_no_pci(queue);
  3029. if (queue->card->options.performance_stats &&
  3030. q_was_packing)
  3031. queue->card->perf_stats.bufs_sent_pack +=
  3032. flush_cnt;
  3033. if (flush_cnt)
  3034. qeth_flush_buffers(queue, index, flush_cnt);
  3035. atomic_set(&queue->state, QETH_OUT_Q_UNLOCKED);
  3036. }
  3037. }
  3038. }
  3039. void qeth_qdio_start_poll(struct ccw_device *ccwdev, int queue,
  3040. unsigned long card_ptr)
  3041. {
  3042. struct qeth_card *card = (struct qeth_card *)card_ptr;
  3043. if (card->dev && (card->dev->flags & IFF_UP))
  3044. napi_schedule(&card->napi);
  3045. }
  3046. EXPORT_SYMBOL_GPL(qeth_qdio_start_poll);
  3047. int qeth_configure_cq(struct qeth_card *card, enum qeth_cq cq)
  3048. {
  3049. int rc;
  3050. if (card->options.cq == QETH_CQ_NOTAVAILABLE) {
  3051. rc = -1;
  3052. goto out;
  3053. } else {
  3054. if (card->options.cq == cq) {
  3055. rc = 0;
  3056. goto out;
  3057. }
  3058. if (card->state != CARD_STATE_DOWN &&
  3059. card->state != CARD_STATE_RECOVER) {
  3060. rc = -1;
  3061. goto out;
  3062. }
  3063. qeth_free_qdio_buffers(card);
  3064. card->options.cq = cq;
  3065. rc = 0;
  3066. }
  3067. out:
  3068. return rc;
  3069. }
  3070. EXPORT_SYMBOL_GPL(qeth_configure_cq);
  3071. static void qeth_qdio_cq_handler(struct qeth_card *card,
  3072. unsigned int qdio_err,
  3073. unsigned int queue, int first_element, int count) {
  3074. struct qeth_qdio_q *cq = card->qdio.c_q;
  3075. int i;
  3076. int rc;
  3077. if (!qeth_is_cq(card, queue))
  3078. goto out;
  3079. QETH_CARD_TEXT_(card, 5, "qcqhe%d", first_element);
  3080. QETH_CARD_TEXT_(card, 5, "qcqhc%d", count);
  3081. QETH_CARD_TEXT_(card, 5, "qcqherr%d", qdio_err);
  3082. if (qdio_err) {
  3083. netif_stop_queue(card->dev);
  3084. qeth_schedule_recovery(card);
  3085. goto out;
  3086. }
  3087. if (card->options.performance_stats) {
  3088. card->perf_stats.cq_cnt++;
  3089. card->perf_stats.cq_start_time = qeth_get_micros();
  3090. }
  3091. for (i = first_element; i < first_element + count; ++i) {
  3092. int bidx = i % QDIO_MAX_BUFFERS_PER_Q;
  3093. struct qdio_buffer *buffer = &cq->qdio_bufs[bidx];
  3094. int e;
  3095. e = 0;
  3096. while (buffer->element[e].addr) {
  3097. unsigned long phys_aob_addr;
  3098. phys_aob_addr = (unsigned long) buffer->element[e].addr;
  3099. qeth_qdio_handle_aob(card, phys_aob_addr);
  3100. buffer->element[e].addr = NULL;
  3101. buffer->element[e].eflags = 0;
  3102. buffer->element[e].sflags = 0;
  3103. buffer->element[e].length = 0;
  3104. ++e;
  3105. }
  3106. buffer->element[15].eflags = 0;
  3107. buffer->element[15].sflags = 0;
  3108. }
  3109. rc = do_QDIO(CARD_DDEV(card), QDIO_FLAG_SYNC_INPUT, queue,
  3110. card->qdio.c_q->next_buf_to_init,
  3111. count);
  3112. if (rc) {
  3113. dev_warn(&card->gdev->dev,
  3114. "QDIO reported an error, rc=%i\n", rc);
  3115. QETH_CARD_TEXT(card, 2, "qcqherr");
  3116. }
  3117. card->qdio.c_q->next_buf_to_init = (card->qdio.c_q->next_buf_to_init
  3118. + count) % QDIO_MAX_BUFFERS_PER_Q;
  3119. netif_wake_queue(card->dev);
  3120. if (card->options.performance_stats) {
  3121. int delta_t = qeth_get_micros();
  3122. delta_t -= card->perf_stats.cq_start_time;
  3123. card->perf_stats.cq_time += delta_t;
  3124. }
  3125. out:
  3126. return;
  3127. }
  3128. void qeth_qdio_input_handler(struct ccw_device *ccwdev, unsigned int qdio_err,
  3129. unsigned int queue, int first_elem, int count,
  3130. unsigned long card_ptr)
  3131. {
  3132. struct qeth_card *card = (struct qeth_card *)card_ptr;
  3133. QETH_CARD_TEXT_(card, 2, "qihq%d", queue);
  3134. QETH_CARD_TEXT_(card, 2, "qiec%d", qdio_err);
  3135. if (qeth_is_cq(card, queue))
  3136. qeth_qdio_cq_handler(card, qdio_err, queue, first_elem, count);
  3137. else if (qdio_err)
  3138. qeth_schedule_recovery(card);
  3139. }
  3140. EXPORT_SYMBOL_GPL(qeth_qdio_input_handler);
  3141. void qeth_qdio_output_handler(struct ccw_device *ccwdev,
  3142. unsigned int qdio_error, int __queue, int first_element,
  3143. int count, unsigned long card_ptr)
  3144. {
  3145. struct qeth_card *card = (struct qeth_card *) card_ptr;
  3146. struct qeth_qdio_out_q *queue = card->qdio.out_qs[__queue];
  3147. struct qeth_qdio_out_buffer *buffer;
  3148. int i;
  3149. QETH_CARD_TEXT(card, 6, "qdouhdl");
  3150. if (qdio_error & QDIO_ERROR_ACTIVATE_CHECK_CONDITION) {
  3151. QETH_CARD_TEXT(card, 2, "achkcond");
  3152. netif_stop_queue(card->dev);
  3153. qeth_schedule_recovery(card);
  3154. return;
  3155. }
  3156. if (card->options.performance_stats) {
  3157. card->perf_stats.outbound_handler_cnt++;
  3158. card->perf_stats.outbound_handler_start_time =
  3159. qeth_get_micros();
  3160. }
  3161. for (i = first_element; i < (first_element + count); ++i) {
  3162. int bidx = i % QDIO_MAX_BUFFERS_PER_Q;
  3163. buffer = queue->bufs[bidx];
  3164. qeth_handle_send_error(card, buffer, qdio_error);
  3165. if (queue->bufstates &&
  3166. (queue->bufstates[bidx].flags &
  3167. QDIO_OUTBUF_STATE_FLAG_PENDING) != 0) {
  3168. BUG_ON(card->options.cq != QETH_CQ_ENABLED);
  3169. if (atomic_cmpxchg(&buffer->state,
  3170. QETH_QDIO_BUF_PRIMED,
  3171. QETH_QDIO_BUF_PENDING) ==
  3172. QETH_QDIO_BUF_PRIMED) {
  3173. qeth_notify_skbs(queue, buffer,
  3174. TX_NOTIFY_PENDING);
  3175. }
  3176. buffer->aob = queue->bufstates[bidx].aob;
  3177. QETH_CARD_TEXT_(queue->card, 5, "pel%d", bidx);
  3178. QETH_CARD_TEXT(queue->card, 5, "aob");
  3179. QETH_CARD_TEXT_(queue->card, 5, "%lx",
  3180. virt_to_phys(buffer->aob));
  3181. BUG_ON(bidx < 0 || bidx >= QDIO_MAX_BUFFERS_PER_Q);
  3182. if (qeth_init_qdio_out_buf(queue, bidx)) {
  3183. QETH_CARD_TEXT(card, 2, "outofbuf");
  3184. qeth_schedule_recovery(card);
  3185. }
  3186. } else {
  3187. if (card->options.cq == QETH_CQ_ENABLED) {
  3188. enum iucv_tx_notify n;
  3189. n = qeth_compute_cq_notification(
  3190. buffer->buffer->element[15].sflags, 0);
  3191. qeth_notify_skbs(queue, buffer, n);
  3192. }
  3193. qeth_clear_output_buffer(queue, buffer,
  3194. QETH_QDIO_BUF_EMPTY);
  3195. }
  3196. qeth_cleanup_handled_pending(queue, bidx, 0);
  3197. }
  3198. atomic_sub(count, &queue->used_buffers);
  3199. /* check if we need to do something on this outbound queue */
  3200. if (card->info.type != QETH_CARD_TYPE_IQD)
  3201. qeth_check_outbound_queue(queue);
  3202. netif_wake_queue(queue->card->dev);
  3203. if (card->options.performance_stats)
  3204. card->perf_stats.outbound_handler_time += qeth_get_micros() -
  3205. card->perf_stats.outbound_handler_start_time;
  3206. }
  3207. EXPORT_SYMBOL_GPL(qeth_qdio_output_handler);
  3208. int qeth_get_priority_queue(struct qeth_card *card, struct sk_buff *skb,
  3209. int ipv, int cast_type)
  3210. {
  3211. if (!ipv && (card->info.type == QETH_CARD_TYPE_OSD ||
  3212. card->info.type == QETH_CARD_TYPE_OSX))
  3213. return card->qdio.default_out_queue;
  3214. switch (card->qdio.no_out_queues) {
  3215. case 4:
  3216. if (cast_type && card->info.is_multicast_different)
  3217. return card->info.is_multicast_different &
  3218. (card->qdio.no_out_queues - 1);
  3219. if (card->qdio.do_prio_queueing && (ipv == 4)) {
  3220. const u8 tos = ip_hdr(skb)->tos;
  3221. if (card->qdio.do_prio_queueing ==
  3222. QETH_PRIO_Q_ING_TOS) {
  3223. if (tos & IP_TOS_NOTIMPORTANT)
  3224. return 3;
  3225. if (tos & IP_TOS_HIGHRELIABILITY)
  3226. return 2;
  3227. if (tos & IP_TOS_HIGHTHROUGHPUT)
  3228. return 1;
  3229. if (tos & IP_TOS_LOWDELAY)
  3230. return 0;
  3231. }
  3232. if (card->qdio.do_prio_queueing ==
  3233. QETH_PRIO_Q_ING_PREC)
  3234. return 3 - (tos >> 6);
  3235. } else if (card->qdio.do_prio_queueing && (ipv == 6)) {
  3236. /* TODO: IPv6!!! */
  3237. }
  3238. return card->qdio.default_out_queue;
  3239. case 1: /* fallthrough for single-out-queue 1920-device */
  3240. default:
  3241. return card->qdio.default_out_queue;
  3242. }
  3243. }
  3244. EXPORT_SYMBOL_GPL(qeth_get_priority_queue);
  3245. int qeth_get_elements_no(struct qeth_card *card, void *hdr,
  3246. struct sk_buff *skb, int elems)
  3247. {
  3248. int dlen = skb->len - skb->data_len;
  3249. int elements_needed = PFN_UP((unsigned long)skb->data + dlen - 1) -
  3250. PFN_DOWN((unsigned long)skb->data);
  3251. elements_needed += skb_shinfo(skb)->nr_frags;
  3252. if ((elements_needed + elems) > QETH_MAX_BUFFER_ELEMENTS(card)) {
  3253. QETH_DBF_MESSAGE(2, "Invalid size of IP packet "
  3254. "(Number=%d / Length=%d). Discarded.\n",
  3255. (elements_needed+elems), skb->len);
  3256. return 0;
  3257. }
  3258. return elements_needed;
  3259. }
  3260. EXPORT_SYMBOL_GPL(qeth_get_elements_no);
  3261. int qeth_hdr_chk_and_bounce(struct sk_buff *skb, int len)
  3262. {
  3263. int hroom, inpage, rest;
  3264. if (((unsigned long)skb->data & PAGE_MASK) !=
  3265. (((unsigned long)skb->data + len - 1) & PAGE_MASK)) {
  3266. hroom = skb_headroom(skb);
  3267. inpage = PAGE_SIZE - ((unsigned long) skb->data % PAGE_SIZE);
  3268. rest = len - inpage;
  3269. if (rest > hroom)
  3270. return 1;
  3271. memmove(skb->data - rest, skb->data, skb->len - skb->data_len);
  3272. skb->data -= rest;
  3273. QETH_DBF_MESSAGE(2, "skb bounce len: %d rest: %d\n", len, rest);
  3274. }
  3275. return 0;
  3276. }
  3277. EXPORT_SYMBOL_GPL(qeth_hdr_chk_and_bounce);
  3278. static inline void __qeth_fill_buffer(struct sk_buff *skb,
  3279. struct qdio_buffer *buffer, int is_tso, int *next_element_to_fill,
  3280. int offset)
  3281. {
  3282. int length = skb->len - skb->data_len;
  3283. int length_here;
  3284. int element;
  3285. char *data;
  3286. int first_lap, cnt;
  3287. struct skb_frag_struct *frag;
  3288. element = *next_element_to_fill;
  3289. data = skb->data;
  3290. first_lap = (is_tso == 0 ? 1 : 0);
  3291. if (offset >= 0) {
  3292. data = skb->data + offset;
  3293. length -= offset;
  3294. first_lap = 0;
  3295. }
  3296. while (length > 0) {
  3297. /* length_here is the remaining amount of data in this page */
  3298. length_here = PAGE_SIZE - ((unsigned long) data % PAGE_SIZE);
  3299. if (length < length_here)
  3300. length_here = length;
  3301. buffer->element[element].addr = data;
  3302. buffer->element[element].length = length_here;
  3303. length -= length_here;
  3304. if (!length) {
  3305. if (first_lap)
  3306. if (skb_shinfo(skb)->nr_frags)
  3307. buffer->element[element].eflags =
  3308. SBAL_EFLAGS_FIRST_FRAG;
  3309. else
  3310. buffer->element[element].eflags = 0;
  3311. else
  3312. buffer->element[element].eflags =
  3313. SBAL_EFLAGS_MIDDLE_FRAG;
  3314. } else {
  3315. if (first_lap)
  3316. buffer->element[element].eflags =
  3317. SBAL_EFLAGS_FIRST_FRAG;
  3318. else
  3319. buffer->element[element].eflags =
  3320. SBAL_EFLAGS_MIDDLE_FRAG;
  3321. }
  3322. data += length_here;
  3323. element++;
  3324. first_lap = 0;
  3325. }
  3326. for (cnt = 0; cnt < skb_shinfo(skb)->nr_frags; cnt++) {
  3327. frag = &skb_shinfo(skb)->frags[cnt];
  3328. buffer->element[element].addr = (char *)
  3329. page_to_phys(skb_frag_page(frag))
  3330. + frag->page_offset;
  3331. buffer->element[element].length = frag->size;
  3332. buffer->element[element].eflags = SBAL_EFLAGS_MIDDLE_FRAG;
  3333. element++;
  3334. }
  3335. if (buffer->element[element - 1].eflags)
  3336. buffer->element[element - 1].eflags = SBAL_EFLAGS_LAST_FRAG;
  3337. *next_element_to_fill = element;
  3338. }
  3339. static inline int qeth_fill_buffer(struct qeth_qdio_out_q *queue,
  3340. struct qeth_qdio_out_buffer *buf, struct sk_buff *skb,
  3341. struct qeth_hdr *hdr, int offset, int hd_len)
  3342. {
  3343. struct qdio_buffer *buffer;
  3344. int flush_cnt = 0, hdr_len, large_send = 0;
  3345. buffer = buf->buffer;
  3346. atomic_inc(&skb->users);
  3347. skb_queue_tail(&buf->skb_list, skb);
  3348. /*check first on TSO ....*/
  3349. if (hdr->hdr.l3.id == QETH_HEADER_TYPE_TSO) {
  3350. int element = buf->next_element_to_fill;
  3351. hdr_len = sizeof(struct qeth_hdr_tso) +
  3352. ((struct qeth_hdr_tso *)hdr)->ext.dg_hdr_len;
  3353. /*fill first buffer entry only with header information */
  3354. buffer->element[element].addr = skb->data;
  3355. buffer->element[element].length = hdr_len;
  3356. buffer->element[element].eflags = SBAL_EFLAGS_FIRST_FRAG;
  3357. buf->next_element_to_fill++;
  3358. skb->data += hdr_len;
  3359. skb->len -= hdr_len;
  3360. large_send = 1;
  3361. }
  3362. if (offset >= 0) {
  3363. int element = buf->next_element_to_fill;
  3364. buffer->element[element].addr = hdr;
  3365. buffer->element[element].length = sizeof(struct qeth_hdr) +
  3366. hd_len;
  3367. buffer->element[element].eflags = SBAL_EFLAGS_FIRST_FRAG;
  3368. buf->is_header[element] = 1;
  3369. buf->next_element_to_fill++;
  3370. }
  3371. __qeth_fill_buffer(skb, buffer, large_send,
  3372. (int *)&buf->next_element_to_fill, offset);
  3373. if (!queue->do_pack) {
  3374. QETH_CARD_TEXT(queue->card, 6, "fillbfnp");
  3375. /* set state to PRIMED -> will be flushed */
  3376. atomic_set(&buf->state, QETH_QDIO_BUF_PRIMED);
  3377. flush_cnt = 1;
  3378. } else {
  3379. QETH_CARD_TEXT(queue->card, 6, "fillbfpa");
  3380. if (queue->card->options.performance_stats)
  3381. queue->card->perf_stats.skbs_sent_pack++;
  3382. if (buf->next_element_to_fill >=
  3383. QETH_MAX_BUFFER_ELEMENTS(queue->card)) {
  3384. /*
  3385. * packed buffer if full -> set state PRIMED
  3386. * -> will be flushed
  3387. */
  3388. atomic_set(&buf->state, QETH_QDIO_BUF_PRIMED);
  3389. flush_cnt = 1;
  3390. }
  3391. }
  3392. return flush_cnt;
  3393. }
  3394. int qeth_do_send_packet_fast(struct qeth_card *card,
  3395. struct qeth_qdio_out_q *queue, struct sk_buff *skb,
  3396. struct qeth_hdr *hdr, int elements_needed,
  3397. int offset, int hd_len)
  3398. {
  3399. struct qeth_qdio_out_buffer *buffer;
  3400. int index;
  3401. /* spin until we get the queue ... */
  3402. while (atomic_cmpxchg(&queue->state, QETH_OUT_Q_UNLOCKED,
  3403. QETH_OUT_Q_LOCKED) != QETH_OUT_Q_UNLOCKED);
  3404. /* ... now we've got the queue */
  3405. index = queue->next_buf_to_fill;
  3406. buffer = queue->bufs[queue->next_buf_to_fill];
  3407. /*
  3408. * check if buffer is empty to make sure that we do not 'overtake'
  3409. * ourselves and try to fill a buffer that is already primed
  3410. */
  3411. if (atomic_read(&buffer->state) != QETH_QDIO_BUF_EMPTY)
  3412. goto out;
  3413. queue->next_buf_to_fill = (queue->next_buf_to_fill + 1) %
  3414. QDIO_MAX_BUFFERS_PER_Q;
  3415. atomic_set(&queue->state, QETH_OUT_Q_UNLOCKED);
  3416. qeth_fill_buffer(queue, buffer, skb, hdr, offset, hd_len);
  3417. qeth_flush_buffers(queue, index, 1);
  3418. return 0;
  3419. out:
  3420. atomic_set(&queue->state, QETH_OUT_Q_UNLOCKED);
  3421. return -EBUSY;
  3422. }
  3423. EXPORT_SYMBOL_GPL(qeth_do_send_packet_fast);
  3424. int qeth_do_send_packet(struct qeth_card *card, struct qeth_qdio_out_q *queue,
  3425. struct sk_buff *skb, struct qeth_hdr *hdr,
  3426. int elements_needed)
  3427. {
  3428. struct qeth_qdio_out_buffer *buffer;
  3429. int start_index;
  3430. int flush_count = 0;
  3431. int do_pack = 0;
  3432. int tmp;
  3433. int rc = 0;
  3434. /* spin until we get the queue ... */
  3435. while (atomic_cmpxchg(&queue->state, QETH_OUT_Q_UNLOCKED,
  3436. QETH_OUT_Q_LOCKED) != QETH_OUT_Q_UNLOCKED);
  3437. start_index = queue->next_buf_to_fill;
  3438. buffer = queue->bufs[queue->next_buf_to_fill];
  3439. /*
  3440. * check if buffer is empty to make sure that we do not 'overtake'
  3441. * ourselves and try to fill a buffer that is already primed
  3442. */
  3443. if (atomic_read(&buffer->state) != QETH_QDIO_BUF_EMPTY) {
  3444. atomic_set(&queue->state, QETH_OUT_Q_UNLOCKED);
  3445. return -EBUSY;
  3446. }
  3447. /* check if we need to switch packing state of this queue */
  3448. qeth_switch_to_packing_if_needed(queue);
  3449. if (queue->do_pack) {
  3450. do_pack = 1;
  3451. /* does packet fit in current buffer? */
  3452. if ((QETH_MAX_BUFFER_ELEMENTS(card) -
  3453. buffer->next_element_to_fill) < elements_needed) {
  3454. /* ... no -> set state PRIMED */
  3455. atomic_set(&buffer->state, QETH_QDIO_BUF_PRIMED);
  3456. flush_count++;
  3457. queue->next_buf_to_fill =
  3458. (queue->next_buf_to_fill + 1) %
  3459. QDIO_MAX_BUFFERS_PER_Q;
  3460. buffer = queue->bufs[queue->next_buf_to_fill];
  3461. /* we did a step forward, so check buffer state
  3462. * again */
  3463. if (atomic_read(&buffer->state) !=
  3464. QETH_QDIO_BUF_EMPTY) {
  3465. qeth_flush_buffers(queue, start_index,
  3466. flush_count);
  3467. atomic_set(&queue->state,
  3468. QETH_OUT_Q_UNLOCKED);
  3469. return -EBUSY;
  3470. }
  3471. }
  3472. }
  3473. tmp = qeth_fill_buffer(queue, buffer, skb, hdr, -1, 0);
  3474. queue->next_buf_to_fill = (queue->next_buf_to_fill + tmp) %
  3475. QDIO_MAX_BUFFERS_PER_Q;
  3476. flush_count += tmp;
  3477. if (flush_count)
  3478. qeth_flush_buffers(queue, start_index, flush_count);
  3479. else if (!atomic_read(&queue->set_pci_flags_count))
  3480. atomic_xchg(&queue->state, QETH_OUT_Q_LOCKED_FLUSH);
  3481. /*
  3482. * queue->state will go from LOCKED -> UNLOCKED or from
  3483. * LOCKED_FLUSH -> LOCKED if output_handler wanted to 'notify' us
  3484. * (switch packing state or flush buffer to get another pci flag out).
  3485. * In that case we will enter this loop
  3486. */
  3487. while (atomic_dec_return(&queue->state)) {
  3488. flush_count = 0;
  3489. start_index = queue->next_buf_to_fill;
  3490. /* check if we can go back to non-packing state */
  3491. flush_count += qeth_switch_to_nonpacking_if_needed(queue);
  3492. /*
  3493. * check if we need to flush a packing buffer to get a pci
  3494. * flag out on the queue
  3495. */
  3496. if (!flush_count && !atomic_read(&queue->set_pci_flags_count))
  3497. flush_count += qeth_flush_buffers_on_no_pci(queue);
  3498. if (flush_count)
  3499. qeth_flush_buffers(queue, start_index, flush_count);
  3500. }
  3501. /* at this point the queue is UNLOCKED again */
  3502. if (queue->card->options.performance_stats && do_pack)
  3503. queue->card->perf_stats.bufs_sent_pack += flush_count;
  3504. return rc;
  3505. }
  3506. EXPORT_SYMBOL_GPL(qeth_do_send_packet);
  3507. static int qeth_setadp_promisc_mode_cb(struct qeth_card *card,
  3508. struct qeth_reply *reply, unsigned long data)
  3509. {
  3510. struct qeth_ipa_cmd *cmd;
  3511. struct qeth_ipacmd_setadpparms *setparms;
  3512. QETH_CARD_TEXT(card, 4, "prmadpcb");
  3513. cmd = (struct qeth_ipa_cmd *) data;
  3514. setparms = &(cmd->data.setadapterparms);
  3515. qeth_default_setadapterparms_cb(card, reply, (unsigned long)cmd);
  3516. if (cmd->hdr.return_code) {
  3517. QETH_CARD_TEXT_(card, 4, "prmrc%2.2x", cmd->hdr.return_code);
  3518. setparms->data.mode = SET_PROMISC_MODE_OFF;
  3519. }
  3520. card->info.promisc_mode = setparms->data.mode;
  3521. return 0;
  3522. }
  3523. void qeth_setadp_promisc_mode(struct qeth_card *card)
  3524. {
  3525. enum qeth_ipa_promisc_modes mode;
  3526. struct net_device *dev = card->dev;
  3527. struct qeth_cmd_buffer *iob;
  3528. struct qeth_ipa_cmd *cmd;
  3529. QETH_CARD_TEXT(card, 4, "setprom");
  3530. if (((dev->flags & IFF_PROMISC) &&
  3531. (card->info.promisc_mode == SET_PROMISC_MODE_ON)) ||
  3532. (!(dev->flags & IFF_PROMISC) &&
  3533. (card->info.promisc_mode == SET_PROMISC_MODE_OFF)))
  3534. return;
  3535. mode = SET_PROMISC_MODE_OFF;
  3536. if (dev->flags & IFF_PROMISC)
  3537. mode = SET_PROMISC_MODE_ON;
  3538. QETH_CARD_TEXT_(card, 4, "mode:%x", mode);
  3539. iob = qeth_get_adapter_cmd(card, IPA_SETADP_SET_PROMISC_MODE,
  3540. sizeof(struct qeth_ipacmd_setadpparms));
  3541. cmd = (struct qeth_ipa_cmd *)(iob->data + IPA_PDU_HEADER_SIZE);
  3542. cmd->data.setadapterparms.data.mode = mode;
  3543. qeth_send_ipa_cmd(card, iob, qeth_setadp_promisc_mode_cb, NULL);
  3544. }
  3545. EXPORT_SYMBOL_GPL(qeth_setadp_promisc_mode);
  3546. int qeth_change_mtu(struct net_device *dev, int new_mtu)
  3547. {
  3548. struct qeth_card *card;
  3549. char dbf_text[15];
  3550. card = dev->ml_priv;
  3551. QETH_CARD_TEXT(card, 4, "chgmtu");
  3552. sprintf(dbf_text, "%8x", new_mtu);
  3553. QETH_CARD_TEXT(card, 4, dbf_text);
  3554. if (new_mtu < 64)
  3555. return -EINVAL;
  3556. if (new_mtu > 65535)
  3557. return -EINVAL;
  3558. if ((!qeth_is_supported(card, IPA_IP_FRAGMENTATION)) &&
  3559. (!qeth_mtu_is_valid(card, new_mtu)))
  3560. return -EINVAL;
  3561. dev->mtu = new_mtu;
  3562. return 0;
  3563. }
  3564. EXPORT_SYMBOL_GPL(qeth_change_mtu);
  3565. struct net_device_stats *qeth_get_stats(struct net_device *dev)
  3566. {
  3567. struct qeth_card *card;
  3568. card = dev->ml_priv;
  3569. QETH_CARD_TEXT(card, 5, "getstat");
  3570. return &card->stats;
  3571. }
  3572. EXPORT_SYMBOL_GPL(qeth_get_stats);
  3573. static int qeth_setadpparms_change_macaddr_cb(struct qeth_card *card,
  3574. struct qeth_reply *reply, unsigned long data)
  3575. {
  3576. struct qeth_ipa_cmd *cmd;
  3577. QETH_CARD_TEXT(card, 4, "chgmaccb");
  3578. cmd = (struct qeth_ipa_cmd *) data;
  3579. if (!card->options.layer2 ||
  3580. !(card->info.mac_bits & QETH_LAYER2_MAC_READ)) {
  3581. memcpy(card->dev->dev_addr,
  3582. &cmd->data.setadapterparms.data.change_addr.addr,
  3583. OSA_ADDR_LEN);
  3584. card->info.mac_bits |= QETH_LAYER2_MAC_READ;
  3585. }
  3586. qeth_default_setadapterparms_cb(card, reply, (unsigned long) cmd);
  3587. return 0;
  3588. }
  3589. int qeth_setadpparms_change_macaddr(struct qeth_card *card)
  3590. {
  3591. int rc;
  3592. struct qeth_cmd_buffer *iob;
  3593. struct qeth_ipa_cmd *cmd;
  3594. QETH_CARD_TEXT(card, 4, "chgmac");
  3595. iob = qeth_get_adapter_cmd(card, IPA_SETADP_ALTER_MAC_ADDRESS,
  3596. sizeof(struct qeth_ipacmd_setadpparms));
  3597. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  3598. cmd->data.setadapterparms.data.change_addr.cmd = CHANGE_ADDR_READ_MAC;
  3599. cmd->data.setadapterparms.data.change_addr.addr_size = OSA_ADDR_LEN;
  3600. memcpy(&cmd->data.setadapterparms.data.change_addr.addr,
  3601. card->dev->dev_addr, OSA_ADDR_LEN);
  3602. rc = qeth_send_ipa_cmd(card, iob, qeth_setadpparms_change_macaddr_cb,
  3603. NULL);
  3604. return rc;
  3605. }
  3606. EXPORT_SYMBOL_GPL(qeth_setadpparms_change_macaddr);
  3607. static int qeth_setadpparms_set_access_ctrl_cb(struct qeth_card *card,
  3608. struct qeth_reply *reply, unsigned long data)
  3609. {
  3610. struct qeth_ipa_cmd *cmd;
  3611. struct qeth_set_access_ctrl *access_ctrl_req;
  3612. QETH_CARD_TEXT(card, 4, "setaccb");
  3613. cmd = (struct qeth_ipa_cmd *) data;
  3614. access_ctrl_req = &cmd->data.setadapterparms.data.set_access_ctrl;
  3615. QETH_DBF_TEXT_(SETUP, 2, "setaccb");
  3616. QETH_DBF_TEXT_(SETUP, 2, "%s", card->gdev->dev.kobj.name);
  3617. QETH_DBF_TEXT_(SETUP, 2, "rc=%d",
  3618. cmd->data.setadapterparms.hdr.return_code);
  3619. switch (cmd->data.setadapterparms.hdr.return_code) {
  3620. case SET_ACCESS_CTRL_RC_SUCCESS:
  3621. case SET_ACCESS_CTRL_RC_ALREADY_NOT_ISOLATED:
  3622. case SET_ACCESS_CTRL_RC_ALREADY_ISOLATED:
  3623. {
  3624. card->options.isolation = access_ctrl_req->subcmd_code;
  3625. if (card->options.isolation == ISOLATION_MODE_NONE) {
  3626. dev_info(&card->gdev->dev,
  3627. "QDIO data connection isolation is deactivated\n");
  3628. } else {
  3629. dev_info(&card->gdev->dev,
  3630. "QDIO data connection isolation is activated\n");
  3631. }
  3632. QETH_DBF_MESSAGE(3, "OK:SET_ACCESS_CTRL(%s, %d)==%d\n",
  3633. card->gdev->dev.kobj.name,
  3634. access_ctrl_req->subcmd_code,
  3635. cmd->data.setadapterparms.hdr.return_code);
  3636. break;
  3637. }
  3638. case SET_ACCESS_CTRL_RC_NOT_SUPPORTED:
  3639. {
  3640. QETH_DBF_MESSAGE(3, "ERR:SET_ACCESS_CTRL(%s,%d)==%d\n",
  3641. card->gdev->dev.kobj.name,
  3642. access_ctrl_req->subcmd_code,
  3643. cmd->data.setadapterparms.hdr.return_code);
  3644. dev_err(&card->gdev->dev, "Adapter does not "
  3645. "support QDIO data connection isolation\n");
  3646. /* ensure isolation mode is "none" */
  3647. card->options.isolation = ISOLATION_MODE_NONE;
  3648. break;
  3649. }
  3650. case SET_ACCESS_CTRL_RC_NONE_SHARED_ADAPTER:
  3651. {
  3652. QETH_DBF_MESSAGE(3, "ERR:SET_ACCESS_MODE(%s,%d)==%d\n",
  3653. card->gdev->dev.kobj.name,
  3654. access_ctrl_req->subcmd_code,
  3655. cmd->data.setadapterparms.hdr.return_code);
  3656. dev_err(&card->gdev->dev,
  3657. "Adapter is dedicated. "
  3658. "QDIO data connection isolation not supported\n");
  3659. /* ensure isolation mode is "none" */
  3660. card->options.isolation = ISOLATION_MODE_NONE;
  3661. break;
  3662. }
  3663. case SET_ACCESS_CTRL_RC_ACTIVE_CHECKSUM_OFF:
  3664. {
  3665. QETH_DBF_MESSAGE(3, "ERR:SET_ACCESS_MODE(%s,%d)==%d\n",
  3666. card->gdev->dev.kobj.name,
  3667. access_ctrl_req->subcmd_code,
  3668. cmd->data.setadapterparms.hdr.return_code);
  3669. dev_err(&card->gdev->dev,
  3670. "TSO does not permit QDIO data connection isolation\n");
  3671. /* ensure isolation mode is "none" */
  3672. card->options.isolation = ISOLATION_MODE_NONE;
  3673. break;
  3674. }
  3675. default:
  3676. {
  3677. /* this should never happen */
  3678. QETH_DBF_MESSAGE(3, "ERR:SET_ACCESS_MODE(%s,%d)==%d"
  3679. "==UNKNOWN\n",
  3680. card->gdev->dev.kobj.name,
  3681. access_ctrl_req->subcmd_code,
  3682. cmd->data.setadapterparms.hdr.return_code);
  3683. /* ensure isolation mode is "none" */
  3684. card->options.isolation = ISOLATION_MODE_NONE;
  3685. break;
  3686. }
  3687. }
  3688. qeth_default_setadapterparms_cb(card, reply, (unsigned long) cmd);
  3689. return 0;
  3690. }
  3691. static int qeth_setadpparms_set_access_ctrl(struct qeth_card *card,
  3692. enum qeth_ipa_isolation_modes isolation)
  3693. {
  3694. int rc;
  3695. struct qeth_cmd_buffer *iob;
  3696. struct qeth_ipa_cmd *cmd;
  3697. struct qeth_set_access_ctrl *access_ctrl_req;
  3698. QETH_CARD_TEXT(card, 4, "setacctl");
  3699. QETH_DBF_TEXT_(SETUP, 2, "setacctl");
  3700. QETH_DBF_TEXT_(SETUP, 2, "%s", card->gdev->dev.kobj.name);
  3701. iob = qeth_get_adapter_cmd(card, IPA_SETADP_SET_ACCESS_CONTROL,
  3702. sizeof(struct qeth_ipacmd_setadpparms_hdr) +
  3703. sizeof(struct qeth_set_access_ctrl));
  3704. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  3705. access_ctrl_req = &cmd->data.setadapterparms.data.set_access_ctrl;
  3706. access_ctrl_req->subcmd_code = isolation;
  3707. rc = qeth_send_ipa_cmd(card, iob, qeth_setadpparms_set_access_ctrl_cb,
  3708. NULL);
  3709. QETH_DBF_TEXT_(SETUP, 2, "rc=%d", rc);
  3710. return rc;
  3711. }
  3712. int qeth_set_access_ctrl_online(struct qeth_card *card)
  3713. {
  3714. int rc = 0;
  3715. QETH_CARD_TEXT(card, 4, "setactlo");
  3716. if ((card->info.type == QETH_CARD_TYPE_OSD ||
  3717. card->info.type == QETH_CARD_TYPE_OSX) &&
  3718. qeth_adp_supported(card, IPA_SETADP_SET_ACCESS_CONTROL)) {
  3719. rc = qeth_setadpparms_set_access_ctrl(card,
  3720. card->options.isolation);
  3721. if (rc) {
  3722. QETH_DBF_MESSAGE(3,
  3723. "IPA(SET_ACCESS_CTRL,%s,%d) sent failed\n",
  3724. card->gdev->dev.kobj.name,
  3725. rc);
  3726. }
  3727. } else if (card->options.isolation != ISOLATION_MODE_NONE) {
  3728. card->options.isolation = ISOLATION_MODE_NONE;
  3729. dev_err(&card->gdev->dev, "Adapter does not "
  3730. "support QDIO data connection isolation\n");
  3731. rc = -EOPNOTSUPP;
  3732. }
  3733. return rc;
  3734. }
  3735. EXPORT_SYMBOL_GPL(qeth_set_access_ctrl_online);
  3736. void qeth_tx_timeout(struct net_device *dev)
  3737. {
  3738. struct qeth_card *card;
  3739. card = dev->ml_priv;
  3740. QETH_CARD_TEXT(card, 4, "txtimeo");
  3741. card->stats.tx_errors++;
  3742. qeth_schedule_recovery(card);
  3743. }
  3744. EXPORT_SYMBOL_GPL(qeth_tx_timeout);
  3745. int qeth_mdio_read(struct net_device *dev, int phy_id, int regnum)
  3746. {
  3747. struct qeth_card *card = dev->ml_priv;
  3748. int rc = 0;
  3749. switch (regnum) {
  3750. case MII_BMCR: /* Basic mode control register */
  3751. rc = BMCR_FULLDPLX;
  3752. if ((card->info.link_type != QETH_LINK_TYPE_GBIT_ETH) &&
  3753. (card->info.link_type != QETH_LINK_TYPE_OSN) &&
  3754. (card->info.link_type != QETH_LINK_TYPE_10GBIT_ETH))
  3755. rc |= BMCR_SPEED100;
  3756. break;
  3757. case MII_BMSR: /* Basic mode status register */
  3758. rc = BMSR_ERCAP | BMSR_ANEGCOMPLETE | BMSR_LSTATUS |
  3759. BMSR_10HALF | BMSR_10FULL | BMSR_100HALF | BMSR_100FULL |
  3760. BMSR_100BASE4;
  3761. break;
  3762. case MII_PHYSID1: /* PHYS ID 1 */
  3763. rc = (dev->dev_addr[0] << 16) | (dev->dev_addr[1] << 8) |
  3764. dev->dev_addr[2];
  3765. rc = (rc >> 5) & 0xFFFF;
  3766. break;
  3767. case MII_PHYSID2: /* PHYS ID 2 */
  3768. rc = (dev->dev_addr[2] << 10) & 0xFFFF;
  3769. break;
  3770. case MII_ADVERTISE: /* Advertisement control reg */
  3771. rc = ADVERTISE_ALL;
  3772. break;
  3773. case MII_LPA: /* Link partner ability reg */
  3774. rc = LPA_10HALF | LPA_10FULL | LPA_100HALF | LPA_100FULL |
  3775. LPA_100BASE4 | LPA_LPACK;
  3776. break;
  3777. case MII_EXPANSION: /* Expansion register */
  3778. break;
  3779. case MII_DCOUNTER: /* disconnect counter */
  3780. break;
  3781. case MII_FCSCOUNTER: /* false carrier counter */
  3782. break;
  3783. case MII_NWAYTEST: /* N-way auto-neg test register */
  3784. break;
  3785. case MII_RERRCOUNTER: /* rx error counter */
  3786. rc = card->stats.rx_errors;
  3787. break;
  3788. case MII_SREVISION: /* silicon revision */
  3789. break;
  3790. case MII_RESV1: /* reserved 1 */
  3791. break;
  3792. case MII_LBRERROR: /* loopback, rx, bypass error */
  3793. break;
  3794. case MII_PHYADDR: /* physical address */
  3795. break;
  3796. case MII_RESV2: /* reserved 2 */
  3797. break;
  3798. case MII_TPISTATUS: /* TPI status for 10mbps */
  3799. break;
  3800. case MII_NCONFIG: /* network interface config */
  3801. break;
  3802. default:
  3803. break;
  3804. }
  3805. return rc;
  3806. }
  3807. EXPORT_SYMBOL_GPL(qeth_mdio_read);
  3808. static int qeth_send_ipa_snmp_cmd(struct qeth_card *card,
  3809. struct qeth_cmd_buffer *iob, int len,
  3810. int (*reply_cb)(struct qeth_card *, struct qeth_reply *,
  3811. unsigned long),
  3812. void *reply_param)
  3813. {
  3814. u16 s1, s2;
  3815. QETH_CARD_TEXT(card, 4, "sendsnmp");
  3816. memcpy(iob->data, IPA_PDU_HEADER, IPA_PDU_HEADER_SIZE);
  3817. memcpy(QETH_IPA_CMD_DEST_ADDR(iob->data),
  3818. &card->token.ulp_connection_r, QETH_MPC_TOKEN_LENGTH);
  3819. /* adjust PDU length fields in IPA_PDU_HEADER */
  3820. s1 = (u32) IPA_PDU_HEADER_SIZE + len;
  3821. s2 = (u32) len;
  3822. memcpy(QETH_IPA_PDU_LEN_TOTAL(iob->data), &s1, 2);
  3823. memcpy(QETH_IPA_PDU_LEN_PDU1(iob->data), &s2, 2);
  3824. memcpy(QETH_IPA_PDU_LEN_PDU2(iob->data), &s2, 2);
  3825. memcpy(QETH_IPA_PDU_LEN_PDU3(iob->data), &s2, 2);
  3826. return qeth_send_control_data(card, IPA_PDU_HEADER_SIZE + len, iob,
  3827. reply_cb, reply_param);
  3828. }
  3829. static int qeth_snmp_command_cb(struct qeth_card *card,
  3830. struct qeth_reply *reply, unsigned long sdata)
  3831. {
  3832. struct qeth_ipa_cmd *cmd;
  3833. struct qeth_arp_query_info *qinfo;
  3834. struct qeth_snmp_cmd *snmp;
  3835. unsigned char *data;
  3836. __u16 data_len;
  3837. QETH_CARD_TEXT(card, 3, "snpcmdcb");
  3838. cmd = (struct qeth_ipa_cmd *) sdata;
  3839. data = (unsigned char *)((char *)cmd - reply->offset);
  3840. qinfo = (struct qeth_arp_query_info *) reply->param;
  3841. snmp = &cmd->data.setadapterparms.data.snmp;
  3842. if (cmd->hdr.return_code) {
  3843. QETH_CARD_TEXT_(card, 4, "scer1%i", cmd->hdr.return_code);
  3844. return 0;
  3845. }
  3846. if (cmd->data.setadapterparms.hdr.return_code) {
  3847. cmd->hdr.return_code =
  3848. cmd->data.setadapterparms.hdr.return_code;
  3849. QETH_CARD_TEXT_(card, 4, "scer2%i", cmd->hdr.return_code);
  3850. return 0;
  3851. }
  3852. data_len = *((__u16 *)QETH_IPA_PDU_LEN_PDU1(data));
  3853. if (cmd->data.setadapterparms.hdr.seq_no == 1)
  3854. data_len -= (__u16)((char *)&snmp->data - (char *)cmd);
  3855. else
  3856. data_len -= (__u16)((char *)&snmp->request - (char *)cmd);
  3857. /* check if there is enough room in userspace */
  3858. if ((qinfo->udata_len - qinfo->udata_offset) < data_len) {
  3859. QETH_CARD_TEXT_(card, 4, "scer3%i", -ENOMEM);
  3860. cmd->hdr.return_code = IPA_RC_ENOMEM;
  3861. return 0;
  3862. }
  3863. QETH_CARD_TEXT_(card, 4, "snore%i",
  3864. cmd->data.setadapterparms.hdr.used_total);
  3865. QETH_CARD_TEXT_(card, 4, "sseqn%i",
  3866. cmd->data.setadapterparms.hdr.seq_no);
  3867. /*copy entries to user buffer*/
  3868. if (cmd->data.setadapterparms.hdr.seq_no == 1) {
  3869. memcpy(qinfo->udata + qinfo->udata_offset,
  3870. (char *)snmp,
  3871. data_len + offsetof(struct qeth_snmp_cmd, data));
  3872. qinfo->udata_offset += offsetof(struct qeth_snmp_cmd, data);
  3873. } else {
  3874. memcpy(qinfo->udata + qinfo->udata_offset,
  3875. (char *)&snmp->request, data_len);
  3876. }
  3877. qinfo->udata_offset += data_len;
  3878. /* check if all replies received ... */
  3879. QETH_CARD_TEXT_(card, 4, "srtot%i",
  3880. cmd->data.setadapterparms.hdr.used_total);
  3881. QETH_CARD_TEXT_(card, 4, "srseq%i",
  3882. cmd->data.setadapterparms.hdr.seq_no);
  3883. if (cmd->data.setadapterparms.hdr.seq_no <
  3884. cmd->data.setadapterparms.hdr.used_total)
  3885. return 1;
  3886. return 0;
  3887. }
  3888. int qeth_snmp_command(struct qeth_card *card, char __user *udata)
  3889. {
  3890. struct qeth_cmd_buffer *iob;
  3891. struct qeth_ipa_cmd *cmd;
  3892. struct qeth_snmp_ureq *ureq;
  3893. int req_len;
  3894. struct qeth_arp_query_info qinfo = {0, };
  3895. int rc = 0;
  3896. QETH_CARD_TEXT(card, 3, "snmpcmd");
  3897. if (card->info.guestlan)
  3898. return -EOPNOTSUPP;
  3899. if ((!qeth_adp_supported(card, IPA_SETADP_SET_SNMP_CONTROL)) &&
  3900. (!card->options.layer2)) {
  3901. return -EOPNOTSUPP;
  3902. }
  3903. /* skip 4 bytes (data_len struct member) to get req_len */
  3904. if (copy_from_user(&req_len, udata + sizeof(int), sizeof(int)))
  3905. return -EFAULT;
  3906. ureq = memdup_user(udata, req_len + sizeof(struct qeth_snmp_ureq_hdr));
  3907. if (IS_ERR(ureq)) {
  3908. QETH_CARD_TEXT(card, 2, "snmpnome");
  3909. return PTR_ERR(ureq);
  3910. }
  3911. qinfo.udata_len = ureq->hdr.data_len;
  3912. qinfo.udata = kzalloc(qinfo.udata_len, GFP_KERNEL);
  3913. if (!qinfo.udata) {
  3914. kfree(ureq);
  3915. return -ENOMEM;
  3916. }
  3917. qinfo.udata_offset = sizeof(struct qeth_snmp_ureq_hdr);
  3918. iob = qeth_get_adapter_cmd(card, IPA_SETADP_SET_SNMP_CONTROL,
  3919. QETH_SNMP_SETADP_CMDLENGTH + req_len);
  3920. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  3921. memcpy(&cmd->data.setadapterparms.data.snmp, &ureq->cmd, req_len);
  3922. rc = qeth_send_ipa_snmp_cmd(card, iob, QETH_SETADP_BASE_LEN + req_len,
  3923. qeth_snmp_command_cb, (void *)&qinfo);
  3924. if (rc)
  3925. QETH_DBF_MESSAGE(2, "SNMP command failed on %s: (0x%x)\n",
  3926. QETH_CARD_IFNAME(card), rc);
  3927. else {
  3928. if (copy_to_user(udata, qinfo.udata, qinfo.udata_len))
  3929. rc = -EFAULT;
  3930. }
  3931. kfree(ureq);
  3932. kfree(qinfo.udata);
  3933. return rc;
  3934. }
  3935. EXPORT_SYMBOL_GPL(qeth_snmp_command);
  3936. static int qeth_setadpparms_query_oat_cb(struct qeth_card *card,
  3937. struct qeth_reply *reply, unsigned long data)
  3938. {
  3939. struct qeth_ipa_cmd *cmd;
  3940. struct qeth_qoat_priv *priv;
  3941. char *resdata;
  3942. int resdatalen;
  3943. QETH_CARD_TEXT(card, 3, "qoatcb");
  3944. cmd = (struct qeth_ipa_cmd *)data;
  3945. priv = (struct qeth_qoat_priv *)reply->param;
  3946. resdatalen = cmd->data.setadapterparms.hdr.cmdlength;
  3947. resdata = (char *)data + 28;
  3948. if (resdatalen > (priv->buffer_len - priv->response_len)) {
  3949. cmd->hdr.return_code = IPA_RC_FFFF;
  3950. return 0;
  3951. }
  3952. memcpy((priv->buffer + priv->response_len), resdata,
  3953. resdatalen);
  3954. priv->response_len += resdatalen;
  3955. if (cmd->data.setadapterparms.hdr.seq_no <
  3956. cmd->data.setadapterparms.hdr.used_total)
  3957. return 1;
  3958. return 0;
  3959. }
  3960. int qeth_query_oat_command(struct qeth_card *card, char __user *udata)
  3961. {
  3962. int rc = 0;
  3963. struct qeth_cmd_buffer *iob;
  3964. struct qeth_ipa_cmd *cmd;
  3965. struct qeth_query_oat *oat_req;
  3966. struct qeth_query_oat_data oat_data;
  3967. struct qeth_qoat_priv priv;
  3968. void __user *tmp;
  3969. QETH_CARD_TEXT(card, 3, "qoatcmd");
  3970. if (!qeth_adp_supported(card, IPA_SETADP_QUERY_OAT)) {
  3971. rc = -EOPNOTSUPP;
  3972. goto out;
  3973. }
  3974. if (copy_from_user(&oat_data, udata,
  3975. sizeof(struct qeth_query_oat_data))) {
  3976. rc = -EFAULT;
  3977. goto out;
  3978. }
  3979. priv.buffer_len = oat_data.buffer_len;
  3980. priv.response_len = 0;
  3981. priv.buffer = kzalloc(oat_data.buffer_len, GFP_KERNEL);
  3982. if (!priv.buffer) {
  3983. rc = -ENOMEM;
  3984. goto out;
  3985. }
  3986. iob = qeth_get_adapter_cmd(card, IPA_SETADP_QUERY_OAT,
  3987. sizeof(struct qeth_ipacmd_setadpparms_hdr) +
  3988. sizeof(struct qeth_query_oat));
  3989. cmd = (struct qeth_ipa_cmd *)(iob->data+IPA_PDU_HEADER_SIZE);
  3990. oat_req = &cmd->data.setadapterparms.data.query_oat;
  3991. oat_req->subcmd_code = oat_data.command;
  3992. rc = qeth_send_ipa_cmd(card, iob, qeth_setadpparms_query_oat_cb,
  3993. &priv);
  3994. if (!rc) {
  3995. if (is_compat_task())
  3996. tmp = compat_ptr(oat_data.ptr);
  3997. else
  3998. tmp = (void __user *)(unsigned long)oat_data.ptr;
  3999. if (copy_to_user(tmp, priv.buffer,
  4000. priv.response_len)) {
  4001. rc = -EFAULT;
  4002. goto out_free;
  4003. }
  4004. oat_data.response_len = priv.response_len;
  4005. if (copy_to_user(udata, &oat_data,
  4006. sizeof(struct qeth_query_oat_data)))
  4007. rc = -EFAULT;
  4008. } else
  4009. if (rc == IPA_RC_FFFF)
  4010. rc = -EFAULT;
  4011. out_free:
  4012. kfree(priv.buffer);
  4013. out:
  4014. return rc;
  4015. }
  4016. EXPORT_SYMBOL_GPL(qeth_query_oat_command);
  4017. static inline int qeth_get_qdio_q_format(struct qeth_card *card)
  4018. {
  4019. switch (card->info.type) {
  4020. case QETH_CARD_TYPE_IQD:
  4021. return 2;
  4022. default:
  4023. return 0;
  4024. }
  4025. }
  4026. static void qeth_determine_capabilities(struct qeth_card *card)
  4027. {
  4028. int rc;
  4029. int length;
  4030. char *prcd;
  4031. struct ccw_device *ddev;
  4032. int ddev_offline = 0;
  4033. QETH_DBF_TEXT(SETUP, 2, "detcapab");
  4034. ddev = CARD_DDEV(card);
  4035. if (!ddev->online) {
  4036. ddev_offline = 1;
  4037. rc = ccw_device_set_online(ddev);
  4038. if (rc) {
  4039. QETH_DBF_TEXT_(SETUP, 2, "3err%d", rc);
  4040. goto out;
  4041. }
  4042. }
  4043. rc = qeth_read_conf_data(card, (void **) &prcd, &length);
  4044. if (rc) {
  4045. QETH_DBF_MESSAGE(2, "%s qeth_read_conf_data returned %i\n",
  4046. dev_name(&card->gdev->dev), rc);
  4047. QETH_DBF_TEXT_(SETUP, 2, "5err%d", rc);
  4048. goto out_offline;
  4049. }
  4050. qeth_configure_unitaddr(card, prcd);
  4051. qeth_configure_blkt_default(card, prcd);
  4052. kfree(prcd);
  4053. rc = qdio_get_ssqd_desc(ddev, &card->ssqd);
  4054. if (rc)
  4055. QETH_DBF_TEXT_(SETUP, 2, "6err%d", rc);
  4056. QETH_DBF_TEXT_(SETUP, 2, "qfmt%d", card->ssqd.qfmt);
  4057. QETH_DBF_TEXT_(SETUP, 2, "%d", card->ssqd.qdioac1);
  4058. QETH_DBF_TEXT_(SETUP, 2, "%d", card->ssqd.qdioac3);
  4059. QETH_DBF_TEXT_(SETUP, 2, "icnt%d", card->ssqd.icnt);
  4060. if (!((card->ssqd.qfmt != QDIO_IQDIO_QFMT) ||
  4061. ((card->ssqd.qdioac1 & CHSC_AC1_INITIATE_INPUTQ) == 0) ||
  4062. ((card->ssqd.qdioac3 & CHSC_AC3_FORMAT2_CQ_AVAILABLE) == 0))) {
  4063. dev_info(&card->gdev->dev,
  4064. "Completion Queueing supported\n");
  4065. } else {
  4066. card->options.cq = QETH_CQ_NOTAVAILABLE;
  4067. }
  4068. out_offline:
  4069. if (ddev_offline == 1)
  4070. ccw_device_set_offline(ddev);
  4071. out:
  4072. return;
  4073. }
  4074. static inline void qeth_qdio_establish_cq(struct qeth_card *card,
  4075. struct qdio_buffer **in_sbal_ptrs,
  4076. void (**queue_start_poll) (struct ccw_device *, int, unsigned long)) {
  4077. int i;
  4078. if (card->options.cq == QETH_CQ_ENABLED) {
  4079. int offset = QDIO_MAX_BUFFERS_PER_Q *
  4080. (card->qdio.no_in_queues - 1);
  4081. i = QDIO_MAX_BUFFERS_PER_Q * (card->qdio.no_in_queues - 1);
  4082. for (i = 0; i < QDIO_MAX_BUFFERS_PER_Q; ++i) {
  4083. in_sbal_ptrs[offset + i] = (struct qdio_buffer *)
  4084. virt_to_phys(card->qdio.c_q->bufs[i].buffer);
  4085. }
  4086. queue_start_poll[card->qdio.no_in_queues - 1] = NULL;
  4087. }
  4088. }
  4089. static int qeth_qdio_establish(struct qeth_card *card)
  4090. {
  4091. struct qdio_initialize init_data;
  4092. char *qib_param_field;
  4093. struct qdio_buffer **in_sbal_ptrs;
  4094. void (**queue_start_poll) (struct ccw_device *, int, unsigned long);
  4095. struct qdio_buffer **out_sbal_ptrs;
  4096. int i, j, k;
  4097. int rc = 0;
  4098. QETH_DBF_TEXT(SETUP, 2, "qdioest");
  4099. qib_param_field = kzalloc(QDIO_MAX_BUFFERS_PER_Q * sizeof(char),
  4100. GFP_KERNEL);
  4101. if (!qib_param_field) {
  4102. rc = -ENOMEM;
  4103. goto out_free_nothing;
  4104. }
  4105. qeth_create_qib_param_field(card, qib_param_field);
  4106. qeth_create_qib_param_field_blkt(card, qib_param_field);
  4107. in_sbal_ptrs = kzalloc(card->qdio.no_in_queues *
  4108. QDIO_MAX_BUFFERS_PER_Q * sizeof(void *),
  4109. GFP_KERNEL);
  4110. if (!in_sbal_ptrs) {
  4111. rc = -ENOMEM;
  4112. goto out_free_qib_param;
  4113. }
  4114. for (i = 0; i < QDIO_MAX_BUFFERS_PER_Q; ++i) {
  4115. in_sbal_ptrs[i] = (struct qdio_buffer *)
  4116. virt_to_phys(card->qdio.in_q->bufs[i].buffer);
  4117. }
  4118. queue_start_poll = kzalloc(sizeof(void *) * card->qdio.no_in_queues,
  4119. GFP_KERNEL);
  4120. if (!queue_start_poll) {
  4121. rc = -ENOMEM;
  4122. goto out_free_in_sbals;
  4123. }
  4124. for (i = 0; i < card->qdio.no_in_queues; ++i)
  4125. queue_start_poll[i] = card->discipline.start_poll;
  4126. qeth_qdio_establish_cq(card, in_sbal_ptrs, queue_start_poll);
  4127. out_sbal_ptrs =
  4128. kzalloc(card->qdio.no_out_queues * QDIO_MAX_BUFFERS_PER_Q *
  4129. sizeof(void *), GFP_KERNEL);
  4130. if (!out_sbal_ptrs) {
  4131. rc = -ENOMEM;
  4132. goto out_free_queue_start_poll;
  4133. }
  4134. for (i = 0, k = 0; i < card->qdio.no_out_queues; ++i)
  4135. for (j = 0; j < QDIO_MAX_BUFFERS_PER_Q; ++j, ++k) {
  4136. out_sbal_ptrs[k] = (struct qdio_buffer *)virt_to_phys(
  4137. card->qdio.out_qs[i]->bufs[j]->buffer);
  4138. }
  4139. memset(&init_data, 0, sizeof(struct qdio_initialize));
  4140. init_data.cdev = CARD_DDEV(card);
  4141. init_data.q_format = qeth_get_qdio_q_format(card);
  4142. init_data.qib_param_field_format = 0;
  4143. init_data.qib_param_field = qib_param_field;
  4144. init_data.no_input_qs = card->qdio.no_in_queues;
  4145. init_data.no_output_qs = card->qdio.no_out_queues;
  4146. init_data.input_handler = card->discipline.input_handler;
  4147. init_data.output_handler = card->discipline.output_handler;
  4148. init_data.queue_start_poll_array = queue_start_poll;
  4149. init_data.int_parm = (unsigned long) card;
  4150. init_data.input_sbal_addr_array = (void **) in_sbal_ptrs;
  4151. init_data.output_sbal_addr_array = (void **) out_sbal_ptrs;
  4152. init_data.output_sbal_state_array = card->qdio.out_bufstates;
  4153. init_data.scan_threshold =
  4154. (card->info.type == QETH_CARD_TYPE_IQD) ? 8 : 32;
  4155. if (atomic_cmpxchg(&card->qdio.state, QETH_QDIO_ALLOCATED,
  4156. QETH_QDIO_ESTABLISHED) == QETH_QDIO_ALLOCATED) {
  4157. rc = qdio_allocate(&init_data);
  4158. if (rc) {
  4159. atomic_set(&card->qdio.state, QETH_QDIO_ALLOCATED);
  4160. goto out;
  4161. }
  4162. rc = qdio_establish(&init_data);
  4163. if (rc) {
  4164. atomic_set(&card->qdio.state, QETH_QDIO_ALLOCATED);
  4165. qdio_free(CARD_DDEV(card));
  4166. }
  4167. }
  4168. switch (card->options.cq) {
  4169. case QETH_CQ_ENABLED:
  4170. dev_info(&card->gdev->dev, "Completion Queue support enabled");
  4171. break;
  4172. case QETH_CQ_DISABLED:
  4173. dev_info(&card->gdev->dev, "Completion Queue support disabled");
  4174. break;
  4175. default:
  4176. break;
  4177. }
  4178. out:
  4179. kfree(out_sbal_ptrs);
  4180. out_free_queue_start_poll:
  4181. kfree(queue_start_poll);
  4182. out_free_in_sbals:
  4183. kfree(in_sbal_ptrs);
  4184. out_free_qib_param:
  4185. kfree(qib_param_field);
  4186. out_free_nothing:
  4187. return rc;
  4188. }
  4189. static void qeth_core_free_card(struct qeth_card *card)
  4190. {
  4191. QETH_DBF_TEXT(SETUP, 2, "freecrd");
  4192. QETH_DBF_HEX(SETUP, 2, &card, sizeof(void *));
  4193. qeth_clean_channel(&card->read);
  4194. qeth_clean_channel(&card->write);
  4195. if (card->dev)
  4196. free_netdev(card->dev);
  4197. kfree(card->ip_tbd_list);
  4198. qeth_free_qdio_buffers(card);
  4199. unregister_service_level(&card->qeth_service_level);
  4200. kfree(card);
  4201. }
  4202. static struct ccw_device_id qeth_ids[] = {
  4203. {CCW_DEVICE_DEVTYPE(0x1731, 0x01, 0x1732, 0x01),
  4204. .driver_info = QETH_CARD_TYPE_OSD},
  4205. {CCW_DEVICE_DEVTYPE(0x1731, 0x05, 0x1732, 0x05),
  4206. .driver_info = QETH_CARD_TYPE_IQD},
  4207. {CCW_DEVICE_DEVTYPE(0x1731, 0x06, 0x1732, 0x06),
  4208. .driver_info = QETH_CARD_TYPE_OSN},
  4209. {CCW_DEVICE_DEVTYPE(0x1731, 0x02, 0x1732, 0x03),
  4210. .driver_info = QETH_CARD_TYPE_OSM},
  4211. {CCW_DEVICE_DEVTYPE(0x1731, 0x02, 0x1732, 0x02),
  4212. .driver_info = QETH_CARD_TYPE_OSX},
  4213. {},
  4214. };
  4215. MODULE_DEVICE_TABLE(ccw, qeth_ids);
  4216. static struct ccw_driver qeth_ccw_driver = {
  4217. .driver = {
  4218. .owner = THIS_MODULE,
  4219. .name = "qeth",
  4220. },
  4221. .ids = qeth_ids,
  4222. .probe = ccwgroup_probe_ccwdev,
  4223. .remove = ccwgroup_remove_ccwdev,
  4224. };
  4225. static int qeth_core_driver_group(const char *buf, struct device *root_dev,
  4226. unsigned long driver_id)
  4227. {
  4228. return ccwgroup_create_from_string(root_dev, driver_id,
  4229. &qeth_ccw_driver, 3, buf);
  4230. }
  4231. int qeth_core_hardsetup_card(struct qeth_card *card)
  4232. {
  4233. int retries = 0;
  4234. int rc;
  4235. QETH_DBF_TEXT(SETUP, 2, "hrdsetup");
  4236. atomic_set(&card->force_alloc_skb, 0);
  4237. qeth_get_channel_path_desc(card);
  4238. retry:
  4239. if (retries)
  4240. QETH_DBF_MESSAGE(2, "%s Retrying to do IDX activates.\n",
  4241. dev_name(&card->gdev->dev));
  4242. ccw_device_set_offline(CARD_DDEV(card));
  4243. ccw_device_set_offline(CARD_WDEV(card));
  4244. ccw_device_set_offline(CARD_RDEV(card));
  4245. rc = ccw_device_set_online(CARD_RDEV(card));
  4246. if (rc)
  4247. goto retriable;
  4248. rc = ccw_device_set_online(CARD_WDEV(card));
  4249. if (rc)
  4250. goto retriable;
  4251. rc = ccw_device_set_online(CARD_DDEV(card));
  4252. if (rc)
  4253. goto retriable;
  4254. rc = qeth_qdio_clear_card(card, card->info.type != QETH_CARD_TYPE_IQD);
  4255. retriable:
  4256. if (rc == -ERESTARTSYS) {
  4257. QETH_DBF_TEXT(SETUP, 2, "break1");
  4258. return rc;
  4259. } else if (rc) {
  4260. QETH_DBF_TEXT_(SETUP, 2, "1err%d", rc);
  4261. if (++retries > 3)
  4262. goto out;
  4263. else
  4264. goto retry;
  4265. }
  4266. qeth_determine_capabilities(card);
  4267. qeth_init_tokens(card);
  4268. qeth_init_func_level(card);
  4269. rc = qeth_idx_activate_channel(&card->read, qeth_idx_read_cb);
  4270. if (rc == -ERESTARTSYS) {
  4271. QETH_DBF_TEXT(SETUP, 2, "break2");
  4272. return rc;
  4273. } else if (rc) {
  4274. QETH_DBF_TEXT_(SETUP, 2, "3err%d", rc);
  4275. if (--retries < 0)
  4276. goto out;
  4277. else
  4278. goto retry;
  4279. }
  4280. rc = qeth_idx_activate_channel(&card->write, qeth_idx_write_cb);
  4281. if (rc == -ERESTARTSYS) {
  4282. QETH_DBF_TEXT(SETUP, 2, "break3");
  4283. return rc;
  4284. } else if (rc) {
  4285. QETH_DBF_TEXT_(SETUP, 2, "4err%d", rc);
  4286. if (--retries < 0)
  4287. goto out;
  4288. else
  4289. goto retry;
  4290. }
  4291. card->read_or_write_problem = 0;
  4292. rc = qeth_mpc_initialize(card);
  4293. if (rc) {
  4294. QETH_DBF_TEXT_(SETUP, 2, "5err%d", rc);
  4295. goto out;
  4296. }
  4297. card->options.ipa4.supported_funcs = 0;
  4298. card->options.adp.supported_funcs = 0;
  4299. card->info.diagass_support = 0;
  4300. qeth_query_ipassists(card, QETH_PROT_IPV4);
  4301. if (qeth_is_supported(card, IPA_SETADAPTERPARMS))
  4302. qeth_query_setadapterparms(card);
  4303. if (qeth_adp_supported(card, IPA_SETADP_SET_DIAG_ASSIST))
  4304. qeth_query_setdiagass(card);
  4305. return 0;
  4306. out:
  4307. dev_warn(&card->gdev->dev, "The qeth device driver failed to recover "
  4308. "an error on the device\n");
  4309. QETH_DBF_MESSAGE(2, "%s Initialization in hardsetup failed! rc=%d\n",
  4310. dev_name(&card->gdev->dev), rc);
  4311. return rc;
  4312. }
  4313. EXPORT_SYMBOL_GPL(qeth_core_hardsetup_card);
  4314. static inline int qeth_create_skb_frag(struct qeth_qdio_buffer *qethbuffer,
  4315. struct qdio_buffer_element *element,
  4316. struct sk_buff **pskb, int offset, int *pfrag, int data_len)
  4317. {
  4318. struct page *page = virt_to_page(element->addr);
  4319. if (*pskb == NULL) {
  4320. if (qethbuffer->rx_skb) {
  4321. /* only if qeth_card.options.cq == QETH_CQ_ENABLED */
  4322. *pskb = qethbuffer->rx_skb;
  4323. qethbuffer->rx_skb = NULL;
  4324. } else {
  4325. *pskb = dev_alloc_skb(QETH_RX_PULL_LEN + ETH_HLEN);
  4326. if (!(*pskb))
  4327. return -ENOMEM;
  4328. }
  4329. skb_reserve(*pskb, ETH_HLEN);
  4330. if (data_len <= QETH_RX_PULL_LEN) {
  4331. memcpy(skb_put(*pskb, data_len), element->addr + offset,
  4332. data_len);
  4333. } else {
  4334. get_page(page);
  4335. memcpy(skb_put(*pskb, QETH_RX_PULL_LEN),
  4336. element->addr + offset, QETH_RX_PULL_LEN);
  4337. skb_fill_page_desc(*pskb, *pfrag, page,
  4338. offset + QETH_RX_PULL_LEN,
  4339. data_len - QETH_RX_PULL_LEN);
  4340. (*pskb)->data_len += data_len - QETH_RX_PULL_LEN;
  4341. (*pskb)->len += data_len - QETH_RX_PULL_LEN;
  4342. (*pskb)->truesize += data_len - QETH_RX_PULL_LEN;
  4343. (*pfrag)++;
  4344. }
  4345. } else {
  4346. get_page(page);
  4347. skb_fill_page_desc(*pskb, *pfrag, page, offset, data_len);
  4348. (*pskb)->data_len += data_len;
  4349. (*pskb)->len += data_len;
  4350. (*pskb)->truesize += data_len;
  4351. (*pfrag)++;
  4352. }
  4353. return 0;
  4354. }
  4355. struct sk_buff *qeth_core_get_next_skb(struct qeth_card *card,
  4356. struct qeth_qdio_buffer *qethbuffer,
  4357. struct qdio_buffer_element **__element, int *__offset,
  4358. struct qeth_hdr **hdr)
  4359. {
  4360. struct qdio_buffer_element *element = *__element;
  4361. struct qdio_buffer *buffer = qethbuffer->buffer;
  4362. int offset = *__offset;
  4363. struct sk_buff *skb = NULL;
  4364. int skb_len = 0;
  4365. void *data_ptr;
  4366. int data_len;
  4367. int headroom = 0;
  4368. int use_rx_sg = 0;
  4369. int frag = 0;
  4370. /* qeth_hdr must not cross element boundaries */
  4371. if (element->length < offset + sizeof(struct qeth_hdr)) {
  4372. if (qeth_is_last_sbale(element))
  4373. return NULL;
  4374. element++;
  4375. offset = 0;
  4376. if (element->length < sizeof(struct qeth_hdr))
  4377. return NULL;
  4378. }
  4379. *hdr = element->addr + offset;
  4380. offset += sizeof(struct qeth_hdr);
  4381. switch ((*hdr)->hdr.l2.id) {
  4382. case QETH_HEADER_TYPE_LAYER2:
  4383. skb_len = (*hdr)->hdr.l2.pkt_length;
  4384. break;
  4385. case QETH_HEADER_TYPE_LAYER3:
  4386. skb_len = (*hdr)->hdr.l3.length;
  4387. if ((card->info.link_type == QETH_LINK_TYPE_LANE_TR) ||
  4388. (card->info.link_type == QETH_LINK_TYPE_HSTR))
  4389. headroom = TR_HLEN;
  4390. else
  4391. headroom = ETH_HLEN;
  4392. break;
  4393. case QETH_HEADER_TYPE_OSN:
  4394. skb_len = (*hdr)->hdr.osn.pdu_length;
  4395. headroom = sizeof(struct qeth_hdr);
  4396. break;
  4397. default:
  4398. break;
  4399. }
  4400. if (!skb_len)
  4401. return NULL;
  4402. if (((skb_len >= card->options.rx_sg_cb) &&
  4403. (!(card->info.type == QETH_CARD_TYPE_OSN)) &&
  4404. (!atomic_read(&card->force_alloc_skb))) ||
  4405. (card->options.cq == QETH_CQ_ENABLED)) {
  4406. use_rx_sg = 1;
  4407. } else {
  4408. skb = dev_alloc_skb(skb_len + headroom);
  4409. if (!skb)
  4410. goto no_mem;
  4411. if (headroom)
  4412. skb_reserve(skb, headroom);
  4413. }
  4414. data_ptr = element->addr + offset;
  4415. while (skb_len) {
  4416. data_len = min(skb_len, (int)(element->length - offset));
  4417. if (data_len) {
  4418. if (use_rx_sg) {
  4419. if (qeth_create_skb_frag(qethbuffer, element,
  4420. &skb, offset, &frag, data_len))
  4421. goto no_mem;
  4422. } else {
  4423. memcpy(skb_put(skb, data_len), data_ptr,
  4424. data_len);
  4425. }
  4426. }
  4427. skb_len -= data_len;
  4428. if (skb_len) {
  4429. if (qeth_is_last_sbale(element)) {
  4430. QETH_CARD_TEXT(card, 4, "unexeob");
  4431. QETH_CARD_HEX(card, 2, buffer, sizeof(void *));
  4432. dev_kfree_skb_any(skb);
  4433. card->stats.rx_errors++;
  4434. return NULL;
  4435. }
  4436. element++;
  4437. offset = 0;
  4438. data_ptr = element->addr;
  4439. } else {
  4440. offset += data_len;
  4441. }
  4442. }
  4443. *__element = element;
  4444. *__offset = offset;
  4445. if (use_rx_sg && card->options.performance_stats) {
  4446. card->perf_stats.sg_skbs_rx++;
  4447. card->perf_stats.sg_frags_rx += skb_shinfo(skb)->nr_frags;
  4448. }
  4449. return skb;
  4450. no_mem:
  4451. if (net_ratelimit()) {
  4452. QETH_CARD_TEXT(card, 2, "noskbmem");
  4453. }
  4454. card->stats.rx_dropped++;
  4455. return NULL;
  4456. }
  4457. EXPORT_SYMBOL_GPL(qeth_core_get_next_skb);
  4458. static void qeth_unregister_dbf_views(void)
  4459. {
  4460. int x;
  4461. for (x = 0; x < QETH_DBF_INFOS; x++) {
  4462. debug_unregister(qeth_dbf[x].id);
  4463. qeth_dbf[x].id = NULL;
  4464. }
  4465. }
  4466. void qeth_dbf_longtext(debug_info_t *id, int level, char *fmt, ...)
  4467. {
  4468. char dbf_txt_buf[32];
  4469. va_list args;
  4470. if (level > id->level)
  4471. return;
  4472. va_start(args, fmt);
  4473. vsnprintf(dbf_txt_buf, sizeof(dbf_txt_buf), fmt, args);
  4474. va_end(args);
  4475. debug_text_event(id, level, dbf_txt_buf);
  4476. }
  4477. EXPORT_SYMBOL_GPL(qeth_dbf_longtext);
  4478. static int qeth_register_dbf_views(void)
  4479. {
  4480. int ret;
  4481. int x;
  4482. for (x = 0; x < QETH_DBF_INFOS; x++) {
  4483. /* register the areas */
  4484. qeth_dbf[x].id = debug_register(qeth_dbf[x].name,
  4485. qeth_dbf[x].pages,
  4486. qeth_dbf[x].areas,
  4487. qeth_dbf[x].len);
  4488. if (qeth_dbf[x].id == NULL) {
  4489. qeth_unregister_dbf_views();
  4490. return -ENOMEM;
  4491. }
  4492. /* register a view */
  4493. ret = debug_register_view(qeth_dbf[x].id, qeth_dbf[x].view);
  4494. if (ret) {
  4495. qeth_unregister_dbf_views();
  4496. return ret;
  4497. }
  4498. /* set a passing level */
  4499. debug_set_level(qeth_dbf[x].id, qeth_dbf[x].level);
  4500. }
  4501. return 0;
  4502. }
  4503. int qeth_core_load_discipline(struct qeth_card *card,
  4504. enum qeth_discipline_id discipline)
  4505. {
  4506. int rc = 0;
  4507. mutex_lock(&qeth_mod_mutex);
  4508. switch (discipline) {
  4509. case QETH_DISCIPLINE_LAYER3:
  4510. card->discipline.ccwgdriver = try_then_request_module(
  4511. symbol_get(qeth_l3_ccwgroup_driver),
  4512. "qeth_l3");
  4513. break;
  4514. case QETH_DISCIPLINE_LAYER2:
  4515. card->discipline.ccwgdriver = try_then_request_module(
  4516. symbol_get(qeth_l2_ccwgroup_driver),
  4517. "qeth_l2");
  4518. break;
  4519. }
  4520. if (!card->discipline.ccwgdriver) {
  4521. dev_err(&card->gdev->dev, "There is no kernel module to "
  4522. "support discipline %d\n", discipline);
  4523. rc = -EINVAL;
  4524. }
  4525. mutex_unlock(&qeth_mod_mutex);
  4526. return rc;
  4527. }
  4528. void qeth_core_free_discipline(struct qeth_card *card)
  4529. {
  4530. if (card->options.layer2)
  4531. symbol_put(qeth_l2_ccwgroup_driver);
  4532. else
  4533. symbol_put(qeth_l3_ccwgroup_driver);
  4534. card->discipline.ccwgdriver = NULL;
  4535. }
  4536. static int qeth_core_probe_device(struct ccwgroup_device *gdev)
  4537. {
  4538. struct qeth_card *card;
  4539. struct device *dev;
  4540. int rc;
  4541. unsigned long flags;
  4542. char dbf_name[20];
  4543. QETH_DBF_TEXT(SETUP, 2, "probedev");
  4544. dev = &gdev->dev;
  4545. if (!get_device(dev))
  4546. return -ENODEV;
  4547. QETH_DBF_TEXT_(SETUP, 2, "%s", dev_name(&gdev->dev));
  4548. card = qeth_alloc_card();
  4549. if (!card) {
  4550. QETH_DBF_TEXT_(SETUP, 2, "1err%d", -ENOMEM);
  4551. rc = -ENOMEM;
  4552. goto err_dev;
  4553. }
  4554. snprintf(dbf_name, sizeof(dbf_name), "qeth_card_%s",
  4555. dev_name(&gdev->dev));
  4556. card->debug = debug_register(dbf_name, 2, 1, 8);
  4557. if (!card->debug) {
  4558. QETH_DBF_TEXT_(SETUP, 2, "%s", "qcdbf");
  4559. rc = -ENOMEM;
  4560. goto err_card;
  4561. }
  4562. debug_register_view(card->debug, &debug_hex_ascii_view);
  4563. card->read.ccwdev = gdev->cdev[0];
  4564. card->write.ccwdev = gdev->cdev[1];
  4565. card->data.ccwdev = gdev->cdev[2];
  4566. dev_set_drvdata(&gdev->dev, card);
  4567. card->gdev = gdev;
  4568. gdev->cdev[0]->handler = qeth_irq;
  4569. gdev->cdev[1]->handler = qeth_irq;
  4570. gdev->cdev[2]->handler = qeth_irq;
  4571. rc = qeth_determine_card_type(card);
  4572. if (rc) {
  4573. QETH_DBF_TEXT_(SETUP, 2, "3err%d", rc);
  4574. goto err_dbf;
  4575. }
  4576. rc = qeth_setup_card(card);
  4577. if (rc) {
  4578. QETH_DBF_TEXT_(SETUP, 2, "2err%d", rc);
  4579. goto err_dbf;
  4580. }
  4581. if (card->info.type == QETH_CARD_TYPE_OSN)
  4582. rc = qeth_core_create_osn_attributes(dev);
  4583. else
  4584. rc = qeth_core_create_device_attributes(dev);
  4585. if (rc)
  4586. goto err_dbf;
  4587. switch (card->info.type) {
  4588. case QETH_CARD_TYPE_OSN:
  4589. case QETH_CARD_TYPE_OSM:
  4590. rc = qeth_core_load_discipline(card, QETH_DISCIPLINE_LAYER2);
  4591. if (rc)
  4592. goto err_attr;
  4593. rc = card->discipline.ccwgdriver->probe(card->gdev);
  4594. if (rc)
  4595. goto err_disc;
  4596. case QETH_CARD_TYPE_OSD:
  4597. case QETH_CARD_TYPE_OSX:
  4598. default:
  4599. break;
  4600. }
  4601. write_lock_irqsave(&qeth_core_card_list.rwlock, flags);
  4602. list_add_tail(&card->list, &qeth_core_card_list.list);
  4603. write_unlock_irqrestore(&qeth_core_card_list.rwlock, flags);
  4604. qeth_determine_capabilities(card);
  4605. return 0;
  4606. err_disc:
  4607. qeth_core_free_discipline(card);
  4608. err_attr:
  4609. if (card->info.type == QETH_CARD_TYPE_OSN)
  4610. qeth_core_remove_osn_attributes(dev);
  4611. else
  4612. qeth_core_remove_device_attributes(dev);
  4613. err_dbf:
  4614. debug_unregister(card->debug);
  4615. err_card:
  4616. qeth_core_free_card(card);
  4617. err_dev:
  4618. put_device(dev);
  4619. return rc;
  4620. }
  4621. static void qeth_core_remove_device(struct ccwgroup_device *gdev)
  4622. {
  4623. unsigned long flags;
  4624. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  4625. QETH_DBF_TEXT(SETUP, 2, "removedv");
  4626. if (card->info.type == QETH_CARD_TYPE_OSN) {
  4627. qeth_core_remove_osn_attributes(&gdev->dev);
  4628. } else {
  4629. qeth_core_remove_device_attributes(&gdev->dev);
  4630. }
  4631. if (card->discipline.ccwgdriver) {
  4632. card->discipline.ccwgdriver->remove(gdev);
  4633. qeth_core_free_discipline(card);
  4634. }
  4635. debug_unregister(card->debug);
  4636. write_lock_irqsave(&qeth_core_card_list.rwlock, flags);
  4637. list_del(&card->list);
  4638. write_unlock_irqrestore(&qeth_core_card_list.rwlock, flags);
  4639. qeth_core_free_card(card);
  4640. dev_set_drvdata(&gdev->dev, NULL);
  4641. put_device(&gdev->dev);
  4642. return;
  4643. }
  4644. static int qeth_core_set_online(struct ccwgroup_device *gdev)
  4645. {
  4646. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  4647. int rc = 0;
  4648. int def_discipline;
  4649. if (!card->discipline.ccwgdriver) {
  4650. if (card->info.type == QETH_CARD_TYPE_IQD)
  4651. def_discipline = QETH_DISCIPLINE_LAYER3;
  4652. else
  4653. def_discipline = QETH_DISCIPLINE_LAYER2;
  4654. rc = qeth_core_load_discipline(card, def_discipline);
  4655. if (rc)
  4656. goto err;
  4657. rc = card->discipline.ccwgdriver->probe(card->gdev);
  4658. if (rc)
  4659. goto err;
  4660. }
  4661. rc = card->discipline.ccwgdriver->set_online(gdev);
  4662. err:
  4663. return rc;
  4664. }
  4665. static int qeth_core_set_offline(struct ccwgroup_device *gdev)
  4666. {
  4667. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  4668. return card->discipline.ccwgdriver->set_offline(gdev);
  4669. }
  4670. static void qeth_core_shutdown(struct ccwgroup_device *gdev)
  4671. {
  4672. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  4673. if (card->discipline.ccwgdriver &&
  4674. card->discipline.ccwgdriver->shutdown)
  4675. card->discipline.ccwgdriver->shutdown(gdev);
  4676. }
  4677. static int qeth_core_prepare(struct ccwgroup_device *gdev)
  4678. {
  4679. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  4680. if (card->discipline.ccwgdriver &&
  4681. card->discipline.ccwgdriver->prepare)
  4682. return card->discipline.ccwgdriver->prepare(gdev);
  4683. return 0;
  4684. }
  4685. static void qeth_core_complete(struct ccwgroup_device *gdev)
  4686. {
  4687. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  4688. if (card->discipline.ccwgdriver &&
  4689. card->discipline.ccwgdriver->complete)
  4690. card->discipline.ccwgdriver->complete(gdev);
  4691. }
  4692. static int qeth_core_freeze(struct ccwgroup_device *gdev)
  4693. {
  4694. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  4695. if (card->discipline.ccwgdriver &&
  4696. card->discipline.ccwgdriver->freeze)
  4697. return card->discipline.ccwgdriver->freeze(gdev);
  4698. return 0;
  4699. }
  4700. static int qeth_core_thaw(struct ccwgroup_device *gdev)
  4701. {
  4702. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  4703. if (card->discipline.ccwgdriver &&
  4704. card->discipline.ccwgdriver->thaw)
  4705. return card->discipline.ccwgdriver->thaw(gdev);
  4706. return 0;
  4707. }
  4708. static int qeth_core_restore(struct ccwgroup_device *gdev)
  4709. {
  4710. struct qeth_card *card = dev_get_drvdata(&gdev->dev);
  4711. if (card->discipline.ccwgdriver &&
  4712. card->discipline.ccwgdriver->restore)
  4713. return card->discipline.ccwgdriver->restore(gdev);
  4714. return 0;
  4715. }
  4716. static struct ccwgroup_driver qeth_core_ccwgroup_driver = {
  4717. .driver = {
  4718. .owner = THIS_MODULE,
  4719. .name = "qeth",
  4720. },
  4721. .driver_id = 0xD8C5E3C8,
  4722. .probe = qeth_core_probe_device,
  4723. .remove = qeth_core_remove_device,
  4724. .set_online = qeth_core_set_online,
  4725. .set_offline = qeth_core_set_offline,
  4726. .shutdown = qeth_core_shutdown,
  4727. .prepare = qeth_core_prepare,
  4728. .complete = qeth_core_complete,
  4729. .freeze = qeth_core_freeze,
  4730. .thaw = qeth_core_thaw,
  4731. .restore = qeth_core_restore,
  4732. };
  4733. static ssize_t
  4734. qeth_core_driver_group_store(struct device_driver *ddrv, const char *buf,
  4735. size_t count)
  4736. {
  4737. int err;
  4738. err = qeth_core_driver_group(buf, qeth_core_root_dev,
  4739. qeth_core_ccwgroup_driver.driver_id);
  4740. if (err)
  4741. return err;
  4742. else
  4743. return count;
  4744. }
  4745. static DRIVER_ATTR(group, 0200, NULL, qeth_core_driver_group_store);
  4746. static struct {
  4747. const char str[ETH_GSTRING_LEN];
  4748. } qeth_ethtool_stats_keys[] = {
  4749. /* 0 */{"rx skbs"},
  4750. {"rx buffers"},
  4751. {"tx skbs"},
  4752. {"tx buffers"},
  4753. {"tx skbs no packing"},
  4754. {"tx buffers no packing"},
  4755. {"tx skbs packing"},
  4756. {"tx buffers packing"},
  4757. {"tx sg skbs"},
  4758. {"tx sg frags"},
  4759. /* 10 */{"rx sg skbs"},
  4760. {"rx sg frags"},
  4761. {"rx sg page allocs"},
  4762. {"tx large kbytes"},
  4763. {"tx large count"},
  4764. {"tx pk state ch n->p"},
  4765. {"tx pk state ch p->n"},
  4766. {"tx pk watermark low"},
  4767. {"tx pk watermark high"},
  4768. {"queue 0 buffer usage"},
  4769. /* 20 */{"queue 1 buffer usage"},
  4770. {"queue 2 buffer usage"},
  4771. {"queue 3 buffer usage"},
  4772. {"rx poll time"},
  4773. {"rx poll count"},
  4774. {"rx do_QDIO time"},
  4775. {"rx do_QDIO count"},
  4776. {"tx handler time"},
  4777. {"tx handler count"},
  4778. {"tx time"},
  4779. /* 30 */{"tx count"},
  4780. {"tx do_QDIO time"},
  4781. {"tx do_QDIO count"},
  4782. {"tx csum"},
  4783. {"tx lin"},
  4784. {"cq handler count"},
  4785. {"cq handler time"}
  4786. };
  4787. int qeth_core_get_sset_count(struct net_device *dev, int stringset)
  4788. {
  4789. switch (stringset) {
  4790. case ETH_SS_STATS:
  4791. return (sizeof(qeth_ethtool_stats_keys) / ETH_GSTRING_LEN);
  4792. default:
  4793. return -EINVAL;
  4794. }
  4795. }
  4796. EXPORT_SYMBOL_GPL(qeth_core_get_sset_count);
  4797. void qeth_core_get_ethtool_stats(struct net_device *dev,
  4798. struct ethtool_stats *stats, u64 *data)
  4799. {
  4800. struct qeth_card *card = dev->ml_priv;
  4801. data[0] = card->stats.rx_packets -
  4802. card->perf_stats.initial_rx_packets;
  4803. data[1] = card->perf_stats.bufs_rec;
  4804. data[2] = card->stats.tx_packets -
  4805. card->perf_stats.initial_tx_packets;
  4806. data[3] = card->perf_stats.bufs_sent;
  4807. data[4] = card->stats.tx_packets - card->perf_stats.initial_tx_packets
  4808. - card->perf_stats.skbs_sent_pack;
  4809. data[5] = card->perf_stats.bufs_sent - card->perf_stats.bufs_sent_pack;
  4810. data[6] = card->perf_stats.skbs_sent_pack;
  4811. data[7] = card->perf_stats.bufs_sent_pack;
  4812. data[8] = card->perf_stats.sg_skbs_sent;
  4813. data[9] = card->perf_stats.sg_frags_sent;
  4814. data[10] = card->perf_stats.sg_skbs_rx;
  4815. data[11] = card->perf_stats.sg_frags_rx;
  4816. data[12] = card->perf_stats.sg_alloc_page_rx;
  4817. data[13] = (card->perf_stats.large_send_bytes >> 10);
  4818. data[14] = card->perf_stats.large_send_cnt;
  4819. data[15] = card->perf_stats.sc_dp_p;
  4820. data[16] = card->perf_stats.sc_p_dp;
  4821. data[17] = QETH_LOW_WATERMARK_PACK;
  4822. data[18] = QETH_HIGH_WATERMARK_PACK;
  4823. data[19] = atomic_read(&card->qdio.out_qs[0]->used_buffers);
  4824. data[20] = (card->qdio.no_out_queues > 1) ?
  4825. atomic_read(&card->qdio.out_qs[1]->used_buffers) : 0;
  4826. data[21] = (card->qdio.no_out_queues > 2) ?
  4827. atomic_read(&card->qdio.out_qs[2]->used_buffers) : 0;
  4828. data[22] = (card->qdio.no_out_queues > 3) ?
  4829. atomic_read(&card->qdio.out_qs[3]->used_buffers) : 0;
  4830. data[23] = card->perf_stats.inbound_time;
  4831. data[24] = card->perf_stats.inbound_cnt;
  4832. data[25] = card->perf_stats.inbound_do_qdio_time;
  4833. data[26] = card->perf_stats.inbound_do_qdio_cnt;
  4834. data[27] = card->perf_stats.outbound_handler_time;
  4835. data[28] = card->perf_stats.outbound_handler_cnt;
  4836. data[29] = card->perf_stats.outbound_time;
  4837. data[30] = card->perf_stats.outbound_cnt;
  4838. data[31] = card->perf_stats.outbound_do_qdio_time;
  4839. data[32] = card->perf_stats.outbound_do_qdio_cnt;
  4840. data[33] = card->perf_stats.tx_csum;
  4841. data[34] = card->perf_stats.tx_lin;
  4842. data[35] = card->perf_stats.cq_cnt;
  4843. data[36] = card->perf_stats.cq_time;
  4844. }
  4845. EXPORT_SYMBOL_GPL(qeth_core_get_ethtool_stats);
  4846. void qeth_core_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  4847. {
  4848. switch (stringset) {
  4849. case ETH_SS_STATS:
  4850. memcpy(data, &qeth_ethtool_stats_keys,
  4851. sizeof(qeth_ethtool_stats_keys));
  4852. break;
  4853. default:
  4854. WARN_ON(1);
  4855. break;
  4856. }
  4857. }
  4858. EXPORT_SYMBOL_GPL(qeth_core_get_strings);
  4859. void qeth_core_get_drvinfo(struct net_device *dev,
  4860. struct ethtool_drvinfo *info)
  4861. {
  4862. struct qeth_card *card = dev->ml_priv;
  4863. if (card->options.layer2)
  4864. strcpy(info->driver, "qeth_l2");
  4865. else
  4866. strcpy(info->driver, "qeth_l3");
  4867. strcpy(info->version, "1.0");
  4868. strcpy(info->fw_version, card->info.mcl_level);
  4869. sprintf(info->bus_info, "%s/%s/%s",
  4870. CARD_RDEV_ID(card),
  4871. CARD_WDEV_ID(card),
  4872. CARD_DDEV_ID(card));
  4873. }
  4874. EXPORT_SYMBOL_GPL(qeth_core_get_drvinfo);
  4875. int qeth_core_ethtool_get_settings(struct net_device *netdev,
  4876. struct ethtool_cmd *ecmd)
  4877. {
  4878. struct qeth_card *card = netdev->ml_priv;
  4879. enum qeth_link_types link_type;
  4880. if ((card->info.type == QETH_CARD_TYPE_IQD) || (card->info.guestlan))
  4881. link_type = QETH_LINK_TYPE_10GBIT_ETH;
  4882. else
  4883. link_type = card->info.link_type;
  4884. ecmd->transceiver = XCVR_INTERNAL;
  4885. ecmd->supported = SUPPORTED_Autoneg;
  4886. ecmd->advertising = ADVERTISED_Autoneg;
  4887. ecmd->duplex = DUPLEX_FULL;
  4888. ecmd->autoneg = AUTONEG_ENABLE;
  4889. switch (link_type) {
  4890. case QETH_LINK_TYPE_FAST_ETH:
  4891. case QETH_LINK_TYPE_LANE_ETH100:
  4892. ecmd->supported |= SUPPORTED_10baseT_Half |
  4893. SUPPORTED_10baseT_Full |
  4894. SUPPORTED_100baseT_Half |
  4895. SUPPORTED_100baseT_Full |
  4896. SUPPORTED_TP;
  4897. ecmd->advertising |= ADVERTISED_10baseT_Half |
  4898. ADVERTISED_10baseT_Full |
  4899. ADVERTISED_100baseT_Half |
  4900. ADVERTISED_100baseT_Full |
  4901. ADVERTISED_TP;
  4902. ecmd->speed = SPEED_100;
  4903. ecmd->port = PORT_TP;
  4904. break;
  4905. case QETH_LINK_TYPE_GBIT_ETH:
  4906. case QETH_LINK_TYPE_LANE_ETH1000:
  4907. ecmd->supported |= SUPPORTED_10baseT_Half |
  4908. SUPPORTED_10baseT_Full |
  4909. SUPPORTED_100baseT_Half |
  4910. SUPPORTED_100baseT_Full |
  4911. SUPPORTED_1000baseT_Half |
  4912. SUPPORTED_1000baseT_Full |
  4913. SUPPORTED_FIBRE;
  4914. ecmd->advertising |= ADVERTISED_10baseT_Half |
  4915. ADVERTISED_10baseT_Full |
  4916. ADVERTISED_100baseT_Half |
  4917. ADVERTISED_100baseT_Full |
  4918. ADVERTISED_1000baseT_Half |
  4919. ADVERTISED_1000baseT_Full |
  4920. ADVERTISED_FIBRE;
  4921. ecmd->speed = SPEED_1000;
  4922. ecmd->port = PORT_FIBRE;
  4923. break;
  4924. case QETH_LINK_TYPE_10GBIT_ETH:
  4925. ecmd->supported |= SUPPORTED_10baseT_Half |
  4926. SUPPORTED_10baseT_Full |
  4927. SUPPORTED_100baseT_Half |
  4928. SUPPORTED_100baseT_Full |
  4929. SUPPORTED_1000baseT_Half |
  4930. SUPPORTED_1000baseT_Full |
  4931. SUPPORTED_10000baseT_Full |
  4932. SUPPORTED_FIBRE;
  4933. ecmd->advertising |= ADVERTISED_10baseT_Half |
  4934. ADVERTISED_10baseT_Full |
  4935. ADVERTISED_100baseT_Half |
  4936. ADVERTISED_100baseT_Full |
  4937. ADVERTISED_1000baseT_Half |
  4938. ADVERTISED_1000baseT_Full |
  4939. ADVERTISED_10000baseT_Full |
  4940. ADVERTISED_FIBRE;
  4941. ecmd->speed = SPEED_10000;
  4942. ecmd->port = PORT_FIBRE;
  4943. break;
  4944. default:
  4945. ecmd->supported |= SUPPORTED_10baseT_Half |
  4946. SUPPORTED_10baseT_Full |
  4947. SUPPORTED_TP;
  4948. ecmd->advertising |= ADVERTISED_10baseT_Half |
  4949. ADVERTISED_10baseT_Full |
  4950. ADVERTISED_TP;
  4951. ecmd->speed = SPEED_10;
  4952. ecmd->port = PORT_TP;
  4953. }
  4954. return 0;
  4955. }
  4956. EXPORT_SYMBOL_GPL(qeth_core_ethtool_get_settings);
  4957. static int __init qeth_core_init(void)
  4958. {
  4959. int rc;
  4960. pr_info("loading core functions\n");
  4961. INIT_LIST_HEAD(&qeth_core_card_list.list);
  4962. rwlock_init(&qeth_core_card_list.rwlock);
  4963. mutex_init(&qeth_mod_mutex);
  4964. rc = qeth_register_dbf_views();
  4965. if (rc)
  4966. goto out_err;
  4967. rc = ccw_driver_register(&qeth_ccw_driver);
  4968. if (rc)
  4969. goto ccw_err;
  4970. rc = ccwgroup_driver_register(&qeth_core_ccwgroup_driver);
  4971. if (rc)
  4972. goto ccwgroup_err;
  4973. rc = driver_create_file(&qeth_core_ccwgroup_driver.driver,
  4974. &driver_attr_group);
  4975. if (rc)
  4976. goto driver_err;
  4977. qeth_core_root_dev = root_device_register("qeth");
  4978. rc = IS_ERR(qeth_core_root_dev) ? PTR_ERR(qeth_core_root_dev) : 0;
  4979. if (rc)
  4980. goto register_err;
  4981. qeth_core_header_cache = kmem_cache_create("qeth_hdr",
  4982. sizeof(struct qeth_hdr) + ETH_HLEN, 64, 0, NULL);
  4983. if (!qeth_core_header_cache) {
  4984. rc = -ENOMEM;
  4985. goto slab_err;
  4986. }
  4987. qeth_qdio_outbuf_cache = kmem_cache_create("qeth_buf",
  4988. sizeof(struct qeth_qdio_out_buffer), 0, 0, NULL);
  4989. if (!qeth_qdio_outbuf_cache) {
  4990. rc = -ENOMEM;
  4991. goto cqslab_err;
  4992. }
  4993. return 0;
  4994. cqslab_err:
  4995. kmem_cache_destroy(qeth_core_header_cache);
  4996. slab_err:
  4997. root_device_unregister(qeth_core_root_dev);
  4998. register_err:
  4999. driver_remove_file(&qeth_core_ccwgroup_driver.driver,
  5000. &driver_attr_group);
  5001. driver_err:
  5002. ccwgroup_driver_unregister(&qeth_core_ccwgroup_driver);
  5003. ccwgroup_err:
  5004. ccw_driver_unregister(&qeth_ccw_driver);
  5005. ccw_err:
  5006. QETH_DBF_MESSAGE(2, "Initialization failed with code %d\n", rc);
  5007. qeth_unregister_dbf_views();
  5008. out_err:
  5009. pr_err("Initializing the qeth device driver failed\n");
  5010. return rc;
  5011. }
  5012. static void __exit qeth_core_exit(void)
  5013. {
  5014. root_device_unregister(qeth_core_root_dev);
  5015. driver_remove_file(&qeth_core_ccwgroup_driver.driver,
  5016. &driver_attr_group);
  5017. ccwgroup_driver_unregister(&qeth_core_ccwgroup_driver);
  5018. ccw_driver_unregister(&qeth_ccw_driver);
  5019. kmem_cache_destroy(qeth_qdio_outbuf_cache);
  5020. kmem_cache_destroy(qeth_core_header_cache);
  5021. qeth_unregister_dbf_views();
  5022. pr_info("core functions removed\n");
  5023. }
  5024. module_init(qeth_core_init);
  5025. module_exit(qeth_core_exit);
  5026. MODULE_AUTHOR("Frank Blaschka <frank.blaschka@de.ibm.com>");
  5027. MODULE_DESCRIPTION("qeth core functions");
  5028. MODULE_LICENSE("GPL");