pinctrl-tegra.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. /*
  2. * Driver for the NVIDIA Tegra pinmux
  3. *
  4. * Copyright (c) 2011, NVIDIA CORPORATION. All rights reserved.
  5. *
  6. * Derived from code:
  7. * Copyright (C) 2010 Google, Inc.
  8. * Copyright (C) 2010 NVIDIA Corporation
  9. * Copyright (C) 2009-2011 ST-Ericsson AB
  10. *
  11. * This program is free software; you can redistribute it and/or modify it
  12. * under the terms and conditions of the GNU General Public License,
  13. * version 2, as published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope it will be useful, but WITHOUT
  16. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  17. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  18. * more details.
  19. */
  20. #include <linux/err.h>
  21. #include <linux/init.h>
  22. #include <linux/io.h>
  23. #include <linux/module.h>
  24. #include <linux/of_device.h>
  25. #include <linux/pinctrl/pinctrl.h>
  26. #include <linux/pinctrl/pinmux.h>
  27. #include <linux/pinctrl/pinconf.h>
  28. #include <mach/pinconf-tegra.h>
  29. #include "pinctrl-tegra.h"
  30. #define DRIVER_NAME "tegra-pinmux-disabled"
  31. struct tegra_pmx {
  32. struct device *dev;
  33. struct pinctrl_dev *pctl;
  34. const struct tegra_pinctrl_soc_data *soc;
  35. int nbanks;
  36. void __iomem **regs;
  37. };
  38. static inline u32 pmx_readl(struct tegra_pmx *pmx, u32 bank, u32 reg)
  39. {
  40. return readl(pmx->regs[bank] + reg);
  41. }
  42. static inline void pmx_writel(struct tegra_pmx *pmx, u32 val, u32 bank, u32 reg)
  43. {
  44. writel(val, pmx->regs[bank] + reg);
  45. }
  46. static int tegra_pinctrl_list_groups(struct pinctrl_dev *pctldev,
  47. unsigned group)
  48. {
  49. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  50. if (group >= pmx->soc->ngroups)
  51. return -EINVAL;
  52. return 0;
  53. }
  54. static const char *tegra_pinctrl_get_group_name(struct pinctrl_dev *pctldev,
  55. unsigned group)
  56. {
  57. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  58. if (group >= pmx->soc->ngroups)
  59. return NULL;
  60. return pmx->soc->groups[group].name;
  61. }
  62. static int tegra_pinctrl_get_group_pins(struct pinctrl_dev *pctldev,
  63. unsigned group,
  64. const unsigned **pins,
  65. unsigned *num_pins)
  66. {
  67. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  68. if (group >= pmx->soc->ngroups)
  69. return -EINVAL;
  70. *pins = pmx->soc->groups[group].pins;
  71. *num_pins = pmx->soc->groups[group].npins;
  72. return 0;
  73. }
  74. static void tegra_pinctrl_pin_dbg_show(struct pinctrl_dev *pctldev,
  75. struct seq_file *s,
  76. unsigned offset)
  77. {
  78. seq_printf(s, " " DRIVER_NAME);
  79. }
  80. static struct pinctrl_ops tegra_pinctrl_ops = {
  81. .list_groups = tegra_pinctrl_list_groups,
  82. .get_group_name = tegra_pinctrl_get_group_name,
  83. .get_group_pins = tegra_pinctrl_get_group_pins,
  84. .pin_dbg_show = tegra_pinctrl_pin_dbg_show,
  85. };
  86. static int tegra_pinctrl_list_funcs(struct pinctrl_dev *pctldev,
  87. unsigned function)
  88. {
  89. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  90. if (function >= pmx->soc->nfunctions)
  91. return -EINVAL;
  92. return 0;
  93. }
  94. static const char *tegra_pinctrl_get_func_name(struct pinctrl_dev *pctldev,
  95. unsigned function)
  96. {
  97. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  98. if (function >= pmx->soc->nfunctions)
  99. return NULL;
  100. return pmx->soc->functions[function].name;
  101. }
  102. static int tegra_pinctrl_get_func_groups(struct pinctrl_dev *pctldev,
  103. unsigned function,
  104. const char * const **groups,
  105. unsigned * const num_groups)
  106. {
  107. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  108. if (function >= pmx->soc->nfunctions)
  109. return -EINVAL;
  110. *groups = pmx->soc->functions[function].groups;
  111. *num_groups = pmx->soc->functions[function].ngroups;
  112. return 0;
  113. }
  114. static int tegra_pinctrl_enable(struct pinctrl_dev *pctldev, unsigned function,
  115. unsigned group)
  116. {
  117. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  118. const struct tegra_pingroup *g;
  119. int i;
  120. u32 val;
  121. if (group >= pmx->soc->ngroups)
  122. return -EINVAL;
  123. g = &pmx->soc->groups[group];
  124. if (g->mux_reg < 0)
  125. return -EINVAL;
  126. for (i = 0; i < ARRAY_SIZE(g->funcs); i++) {
  127. if (g->funcs[i] == function)
  128. break;
  129. }
  130. if (i == ARRAY_SIZE(g->funcs))
  131. return -EINVAL;
  132. val = pmx_readl(pmx, g->mux_bank, g->mux_reg);
  133. val &= ~(0x3 << g->mux_bit);
  134. val |= i << g->mux_bit;
  135. pmx_writel(pmx, val, g->mux_bank, g->mux_reg);
  136. return 0;
  137. }
  138. static void tegra_pinctrl_disable(struct pinctrl_dev *pctldev,
  139. unsigned function, unsigned group)
  140. {
  141. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  142. const struct tegra_pingroup *g;
  143. u32 val;
  144. if (group >= pmx->soc->ngroups)
  145. return;
  146. g = &pmx->soc->groups[group];
  147. if (g->mux_reg < 0)
  148. return;
  149. val = pmx_readl(pmx, g->mux_bank, g->mux_reg);
  150. val &= ~(0x3 << g->mux_bit);
  151. val |= g->func_safe << g->mux_bit;
  152. pmx_writel(pmx, val, g->mux_bank, g->mux_reg);
  153. }
  154. static struct pinmux_ops tegra_pinmux_ops = {
  155. .list_functions = tegra_pinctrl_list_funcs,
  156. .get_function_name = tegra_pinctrl_get_func_name,
  157. .get_function_groups = tegra_pinctrl_get_func_groups,
  158. .enable = tegra_pinctrl_enable,
  159. .disable = tegra_pinctrl_disable,
  160. };
  161. static int tegra_pinconf_reg(struct tegra_pmx *pmx,
  162. const struct tegra_pingroup *g,
  163. enum tegra_pinconf_param param,
  164. s8 *bank, s16 *reg, s8 *bit, s8 *width)
  165. {
  166. switch (param) {
  167. case TEGRA_PINCONF_PARAM_PULL:
  168. *bank = g->pupd_bank;
  169. *reg = g->pupd_reg;
  170. *bit = g->pupd_bit;
  171. *width = 2;
  172. break;
  173. case TEGRA_PINCONF_PARAM_TRISTATE:
  174. *bank = g->tri_bank;
  175. *reg = g->tri_reg;
  176. *bit = g->tri_bit;
  177. *width = 1;
  178. break;
  179. case TEGRA_PINCONF_PARAM_ENABLE_INPUT:
  180. *bank = g->einput_bank;
  181. *reg = g->einput_reg;
  182. *bit = g->einput_bit;
  183. *width = 1;
  184. break;
  185. case TEGRA_PINCONF_PARAM_OPEN_DRAIN:
  186. *bank = g->odrain_bank;
  187. *reg = g->odrain_reg;
  188. *bit = g->odrain_bit;
  189. *width = 1;
  190. break;
  191. case TEGRA_PINCONF_PARAM_LOCK:
  192. *bank = g->lock_bank;
  193. *reg = g->lock_reg;
  194. *bit = g->lock_bit;
  195. *width = 1;
  196. break;
  197. case TEGRA_PINCONF_PARAM_IORESET:
  198. *bank = g->ioreset_bank;
  199. *reg = g->ioreset_reg;
  200. *bit = g->ioreset_bit;
  201. *width = 1;
  202. break;
  203. case TEGRA_PINCONF_PARAM_HIGH_SPEED_MODE:
  204. *bank = g->drv_bank;
  205. *reg = g->drv_reg;
  206. *bit = g->hsm_bit;
  207. *width = 1;
  208. break;
  209. case TEGRA_PINCONF_PARAM_SCHMITT:
  210. *bank = g->drv_bank;
  211. *reg = g->drv_reg;
  212. *bit = g->schmitt_bit;
  213. *width = 1;
  214. break;
  215. case TEGRA_PINCONF_PARAM_LOW_POWER_MODE:
  216. *bank = g->drv_bank;
  217. *reg = g->drv_reg;
  218. *bit = g->lpmd_bit;
  219. *width = 1;
  220. break;
  221. case TEGRA_PINCONF_PARAM_DRIVE_DOWN_STRENGTH:
  222. *bank = g->drv_bank;
  223. *reg = g->drv_reg;
  224. *bit = g->drvdn_bit;
  225. *width = g->drvdn_width;
  226. break;
  227. case TEGRA_PINCONF_PARAM_DRIVE_UP_STRENGTH:
  228. *bank = g->drv_bank;
  229. *reg = g->drv_reg;
  230. *bit = g->drvup_bit;
  231. *width = g->drvup_width;
  232. break;
  233. case TEGRA_PINCONF_PARAM_SLEW_RATE_FALLING:
  234. *bank = g->drv_bank;
  235. *reg = g->drv_reg;
  236. *bit = g->slwf_bit;
  237. *width = g->slwf_width;
  238. break;
  239. case TEGRA_PINCONF_PARAM_SLEW_RATE_RISING:
  240. *bank = g->drv_bank;
  241. *reg = g->drv_reg;
  242. *bit = g->slwr_bit;
  243. *width = g->slwr_width;
  244. break;
  245. default:
  246. dev_err(pmx->dev, "Invalid config param %04x\n", param);
  247. return -ENOTSUPP;
  248. }
  249. if (*reg < 0) {
  250. dev_err(pmx->dev,
  251. "Config param %04x not supported on group %s\n",
  252. param, g->name);
  253. return -ENOTSUPP;
  254. }
  255. return 0;
  256. }
  257. static int tegra_pinconf_get(struct pinctrl_dev *pctldev,
  258. unsigned pin, unsigned long *config)
  259. {
  260. return -ENOTSUPP;
  261. }
  262. static int tegra_pinconf_set(struct pinctrl_dev *pctldev,
  263. unsigned pin, unsigned long config)
  264. {
  265. return -ENOTSUPP;
  266. }
  267. static int tegra_pinconf_group_get(struct pinctrl_dev *pctldev,
  268. unsigned group, unsigned long *config)
  269. {
  270. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  271. enum tegra_pinconf_param param = TEGRA_PINCONF_UNPACK_PARAM(*config);
  272. u16 arg;
  273. const struct tegra_pingroup *g;
  274. int ret;
  275. s8 bank, bit, width;
  276. s16 reg;
  277. u32 val, mask;
  278. if (group >= pmx->soc->ngroups)
  279. return -EINVAL;
  280. g = &pmx->soc->groups[group];
  281. ret = tegra_pinconf_reg(pmx, g, param, &bank, &reg, &bit, &width);
  282. if (ret < 0)
  283. return ret;
  284. val = pmx_readl(pmx, bank, reg);
  285. mask = (1 << width) - 1;
  286. arg = (val >> bit) & mask;
  287. *config = TEGRA_PINCONF_PACK(param, arg);
  288. return 0;
  289. }
  290. static int tegra_pinconf_group_set(struct pinctrl_dev *pctldev,
  291. unsigned group, unsigned long config)
  292. {
  293. struct tegra_pmx *pmx = pinctrl_dev_get_drvdata(pctldev);
  294. enum tegra_pinconf_param param = TEGRA_PINCONF_UNPACK_PARAM(config);
  295. u16 arg = TEGRA_PINCONF_UNPACK_ARG(config);
  296. const struct tegra_pingroup *g;
  297. int ret;
  298. s8 bank, bit, width;
  299. s16 reg;
  300. u32 val, mask;
  301. if (group >= pmx->soc->ngroups)
  302. return -EINVAL;
  303. g = &pmx->soc->groups[group];
  304. ret = tegra_pinconf_reg(pmx, g, param, &bank, &reg, &bit, &width);
  305. if (ret < 0)
  306. return ret;
  307. val = pmx_readl(pmx, bank, reg);
  308. /* LOCK can't be cleared */
  309. if (param == TEGRA_PINCONF_PARAM_LOCK) {
  310. if ((val & BIT(bit)) && !arg)
  311. return -EINVAL;
  312. }
  313. /* Special-case Boolean values; allow any non-zero as true */
  314. if (width == 1)
  315. arg = !!arg;
  316. /* Range-check user-supplied value */
  317. mask = (1 << width) - 1;
  318. if (arg & ~mask)
  319. return -EINVAL;
  320. /* Update register */
  321. val &= ~(mask << bit);
  322. val |= arg << bit;
  323. pmx_writel(pmx, val, bank, reg);
  324. return 0;
  325. }
  326. static void tegra_pinconf_dbg_show(struct pinctrl_dev *pctldev,
  327. struct seq_file *s, unsigned offset)
  328. {
  329. }
  330. static void tegra_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
  331. struct seq_file *s, unsigned selector)
  332. {
  333. }
  334. struct pinconf_ops tegra_pinconf_ops = {
  335. .pin_config_get = tegra_pinconf_get,
  336. .pin_config_set = tegra_pinconf_set,
  337. .pin_config_group_get = tegra_pinconf_group_get,
  338. .pin_config_group_set = tegra_pinconf_group_set,
  339. .pin_config_dbg_show = tegra_pinconf_dbg_show,
  340. .pin_config_group_dbg_show = tegra_pinconf_group_dbg_show,
  341. };
  342. static struct pinctrl_gpio_range tegra_pinctrl_gpio_range = {
  343. .name = "Tegra GPIOs",
  344. .id = 0,
  345. .base = 0,
  346. };
  347. static struct pinctrl_desc tegra_pinctrl_desc = {
  348. .name = DRIVER_NAME,
  349. .pctlops = &tegra_pinctrl_ops,
  350. .pmxops = &tegra_pinmux_ops,
  351. .confops = &tegra_pinconf_ops,
  352. .owner = THIS_MODULE,
  353. };
  354. static struct of_device_id tegra_pinctrl_of_match[] __devinitdata = {
  355. #ifdef CONFIG_PINCTRL_TEGRA20
  356. {
  357. .compatible = "nvidia,tegra20-pinmux-disabled",
  358. .data = tegra20_pinctrl_init,
  359. },
  360. #endif
  361. #ifdef CONFIG_PINCTRL_TEGRA30
  362. {
  363. .compatible = "nvidia,tegra30-pinmux-disabled",
  364. .data = tegra30_pinctrl_init,
  365. },
  366. #endif
  367. {},
  368. };
  369. static int __devinit tegra_pinctrl_probe(struct platform_device *pdev)
  370. {
  371. const struct of_device_id *match;
  372. tegra_pinctrl_soc_initf initf = NULL;
  373. struct tegra_pmx *pmx;
  374. struct resource *res;
  375. int i;
  376. match = of_match_device(tegra_pinctrl_of_match, &pdev->dev);
  377. if (match)
  378. initf = (tegra_pinctrl_soc_initf)match->data;
  379. #ifdef CONFIG_PINCTRL_TEGRA20
  380. if (!initf)
  381. initf = tegra20_pinctrl_init;
  382. #endif
  383. if (!initf) {
  384. dev_err(&pdev->dev,
  385. "Could not determine SoC-specific init func\n");
  386. return -EINVAL;
  387. }
  388. pmx = devm_kzalloc(&pdev->dev, sizeof(*pmx), GFP_KERNEL);
  389. if (!pmx) {
  390. dev_err(&pdev->dev, "Can't alloc tegra_pmx\n");
  391. return -ENOMEM;
  392. }
  393. pmx->dev = &pdev->dev;
  394. (*initf)(&pmx->soc);
  395. tegra_pinctrl_gpio_range.npins = pmx->soc->ngpios;
  396. tegra_pinctrl_desc.pins = pmx->soc->pins;
  397. tegra_pinctrl_desc.npins = pmx->soc->npins;
  398. for (i = 0; ; i++) {
  399. res = platform_get_resource(pdev, IORESOURCE_MEM, i);
  400. if (!res)
  401. break;
  402. }
  403. pmx->nbanks = i;
  404. pmx->regs = devm_kzalloc(&pdev->dev, pmx->nbanks * sizeof(*pmx->regs),
  405. GFP_KERNEL);
  406. if (!pmx->regs) {
  407. dev_err(&pdev->dev, "Can't alloc regs pointer\n");
  408. return -ENODEV;
  409. }
  410. for (i = 0; i < pmx->nbanks; i++) {
  411. res = platform_get_resource(pdev, IORESOURCE_MEM, i);
  412. if (!res) {
  413. dev_err(&pdev->dev, "Missing MEM resource\n");
  414. return -ENODEV;
  415. }
  416. if (!devm_request_mem_region(&pdev->dev, res->start,
  417. resource_size(res),
  418. dev_name(&pdev->dev))) {
  419. dev_err(&pdev->dev,
  420. "Couldn't request MEM resource %d\n", i);
  421. return -ENODEV;
  422. }
  423. pmx->regs[i] = devm_ioremap(&pdev->dev, res->start,
  424. resource_size(res));
  425. if (!pmx->regs[i]) {
  426. dev_err(&pdev->dev, "Couldn't ioremap regs %d\n", i);
  427. return -ENODEV;
  428. }
  429. }
  430. pmx->pctl = pinctrl_register(&tegra_pinctrl_desc, &pdev->dev, pmx);
  431. if (IS_ERR(pmx->pctl)) {
  432. dev_err(&pdev->dev, "Couldn't register pinctrl driver\n");
  433. return PTR_ERR(pmx->pctl);
  434. }
  435. pinctrl_add_gpio_range(pmx->pctl, &tegra_pinctrl_gpio_range);
  436. platform_set_drvdata(pdev, pmx);
  437. dev_dbg(&pdev->dev, "Probed Tegra pinctrl driver\n");
  438. return 0;
  439. }
  440. static int __devexit tegra_pinctrl_remove(struct platform_device *pdev)
  441. {
  442. struct tegra_pmx *pmx = platform_get_drvdata(pdev);
  443. pinctrl_remove_gpio_range(pmx->pctl, &tegra_pinctrl_gpio_range);
  444. pinctrl_unregister(pmx->pctl);
  445. return 0;
  446. }
  447. static struct platform_driver tegra_pinctrl_driver = {
  448. .driver = {
  449. .name = DRIVER_NAME,
  450. .owner = THIS_MODULE,
  451. .of_match_table = tegra_pinctrl_of_match,
  452. },
  453. .probe = tegra_pinctrl_probe,
  454. .remove = __devexit_p(tegra_pinctrl_remove),
  455. };
  456. static int __init tegra_pinctrl_init(void)
  457. {
  458. return platform_driver_register(&tegra_pinctrl_driver);
  459. }
  460. arch_initcall(tegra_pinctrl_init);
  461. static void __exit tegra_pinctrl_exit(void)
  462. {
  463. platform_driver_unregister(&tegra_pinctrl_driver);
  464. }
  465. module_exit(tegra_pinctrl_exit);
  466. MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
  467. MODULE_DESCRIPTION("NVIDIA Tegra pinctrl driver");
  468. MODULE_LICENSE("GPL v2");
  469. MODULE_DEVICE_TABLE(of, tegra_pinctrl_of_match);