sdhci-esdhc-imx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614
  1. /*
  2. * Freescale eSDHC i.MX controller driver for the platform bus.
  3. *
  4. * derived from the OF-version.
  5. *
  6. * Copyright (c) 2010 Pengutronix e.K.
  7. * Author: Wolfram Sang <w.sang@pengutronix.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License.
  12. */
  13. #include <linux/io.h>
  14. #include <linux/delay.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/gpio.h>
  18. #include <linux/module.h>
  19. #include <linux/slab.h>
  20. #include <linux/mmc/host.h>
  21. #include <linux/mmc/mmc.h>
  22. #include <linux/mmc/sdio.h>
  23. #include <linux/of.h>
  24. #include <linux/of_device.h>
  25. #include <linux/of_gpio.h>
  26. #include <mach/esdhc.h>
  27. #include "sdhci-pltfm.h"
  28. #include "sdhci-esdhc.h"
  29. #define SDHCI_CTRL_D3CD 0x08
  30. /* VENDOR SPEC register */
  31. #define SDHCI_VENDOR_SPEC 0xC0
  32. #define SDHCI_VENDOR_SPEC_SDIO_QUIRK 0x00000002
  33. #define SDHCI_WTMK_LVL 0x44
  34. #define SDHCI_MIX_CTRL 0x48
  35. /*
  36. * There is an INT DMA ERR mis-match between eSDHC and STD SDHC SPEC:
  37. * Bit25 is used in STD SPEC, and is reserved in fsl eSDHC design,
  38. * but bit28 is used as the INT DMA ERR in fsl eSDHC design.
  39. * Define this macro DMA error INT for fsl eSDHC
  40. */
  41. #define SDHCI_INT_VENDOR_SPEC_DMA_ERR 0x10000000
  42. /*
  43. * The CMDTYPE of the CMD register (offset 0xE) should be set to
  44. * "11" when the STOP CMD12 is issued on imx53 to abort one
  45. * open ended multi-blk IO. Otherwise the TC INT wouldn't
  46. * be generated.
  47. * In exact block transfer, the controller doesn't complete the
  48. * operations automatically as required at the end of the
  49. * transfer and remains on hold if the abort command is not sent.
  50. * As a result, the TC flag is not asserted and SW received timeout
  51. * exeception. Bit1 of Vendor Spec registor is used to fix it.
  52. */
  53. #define ESDHC_FLAG_MULTIBLK_NO_INT (1 << 1)
  54. enum imx_esdhc_type {
  55. IMX25_ESDHC,
  56. IMX35_ESDHC,
  57. IMX51_ESDHC,
  58. IMX53_ESDHC,
  59. IMX6Q_USDHC,
  60. };
  61. struct pltfm_imx_data {
  62. int flags;
  63. u32 scratchpad;
  64. enum imx_esdhc_type devtype;
  65. struct esdhc_platform_data boarddata;
  66. };
  67. static struct platform_device_id imx_esdhc_devtype[] = {
  68. {
  69. .name = "sdhci-esdhc-imx25",
  70. .driver_data = IMX25_ESDHC,
  71. }, {
  72. .name = "sdhci-esdhc-imx35",
  73. .driver_data = IMX35_ESDHC,
  74. }, {
  75. .name = "sdhci-esdhc-imx51",
  76. .driver_data = IMX51_ESDHC,
  77. }, {
  78. .name = "sdhci-esdhc-imx53",
  79. .driver_data = IMX53_ESDHC,
  80. }, {
  81. .name = "sdhci-usdhc-imx6q",
  82. .driver_data = IMX6Q_USDHC,
  83. }, {
  84. /* sentinel */
  85. }
  86. };
  87. MODULE_DEVICE_TABLE(platform, imx_esdhc_devtype);
  88. static const struct of_device_id imx_esdhc_dt_ids[] = {
  89. { .compatible = "fsl,imx25-esdhc", .data = &imx_esdhc_devtype[IMX25_ESDHC], },
  90. { .compatible = "fsl,imx35-esdhc", .data = &imx_esdhc_devtype[IMX35_ESDHC], },
  91. { .compatible = "fsl,imx51-esdhc", .data = &imx_esdhc_devtype[IMX51_ESDHC], },
  92. { .compatible = "fsl,imx53-esdhc", .data = &imx_esdhc_devtype[IMX53_ESDHC], },
  93. { .compatible = "fsl,imx6q-usdhc", .data = &imx_esdhc_devtype[IMX6Q_USDHC], },
  94. { /* sentinel */ }
  95. };
  96. MODULE_DEVICE_TABLE(of, imx_esdhc_dt_ids);
  97. static inline int is_imx25_esdhc(struct pltfm_imx_data *data)
  98. {
  99. return data->devtype == IMX25_ESDHC;
  100. }
  101. static inline int is_imx35_esdhc(struct pltfm_imx_data *data)
  102. {
  103. return data->devtype == IMX35_ESDHC;
  104. }
  105. static inline int is_imx51_esdhc(struct pltfm_imx_data *data)
  106. {
  107. return data->devtype == IMX51_ESDHC;
  108. }
  109. static inline int is_imx53_esdhc(struct pltfm_imx_data *data)
  110. {
  111. return data->devtype == IMX53_ESDHC;
  112. }
  113. static inline int is_imx6q_usdhc(struct pltfm_imx_data *data)
  114. {
  115. return data->devtype == IMX6Q_USDHC;
  116. }
  117. static inline void esdhc_clrset_le(struct sdhci_host *host, u32 mask, u32 val, int reg)
  118. {
  119. void __iomem *base = host->ioaddr + (reg & ~0x3);
  120. u32 shift = (reg & 0x3) * 8;
  121. writel(((readl(base) & ~(mask << shift)) | (val << shift)), base);
  122. }
  123. static u32 esdhc_readl_le(struct sdhci_host *host, int reg)
  124. {
  125. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  126. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  127. struct esdhc_platform_data *boarddata = &imx_data->boarddata;
  128. /* fake CARD_PRESENT flag */
  129. u32 val = readl(host->ioaddr + reg);
  130. if (unlikely((reg == SDHCI_PRESENT_STATE)
  131. && gpio_is_valid(boarddata->cd_gpio))) {
  132. if (gpio_get_value(boarddata->cd_gpio))
  133. /* no card, if a valid gpio says so... */
  134. val &= ~SDHCI_CARD_PRESENT;
  135. else
  136. /* ... in all other cases assume card is present */
  137. val |= SDHCI_CARD_PRESENT;
  138. }
  139. if (unlikely(reg == SDHCI_CAPABILITIES)) {
  140. /* In FSL esdhc IC module, only bit20 is used to indicate the
  141. * ADMA2 capability of esdhc, but this bit is messed up on
  142. * some SOCs (e.g. on MX25, MX35 this bit is set, but they
  143. * don't actually support ADMA2). So set the BROKEN_ADMA
  144. * uirk on MX25/35 platforms.
  145. */
  146. if (val & SDHCI_CAN_DO_ADMA1) {
  147. val &= ~SDHCI_CAN_DO_ADMA1;
  148. val |= SDHCI_CAN_DO_ADMA2;
  149. }
  150. }
  151. if (unlikely(reg == SDHCI_INT_STATUS)) {
  152. if (val & SDHCI_INT_VENDOR_SPEC_DMA_ERR) {
  153. val &= ~SDHCI_INT_VENDOR_SPEC_DMA_ERR;
  154. val |= SDHCI_INT_ADMA_ERROR;
  155. }
  156. }
  157. return val;
  158. }
  159. static void esdhc_writel_le(struct sdhci_host *host, u32 val, int reg)
  160. {
  161. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  162. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  163. struct esdhc_platform_data *boarddata = &imx_data->boarddata;
  164. u32 data;
  165. if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
  166. if (boarddata->cd_type == ESDHC_CD_GPIO)
  167. /*
  168. * These interrupts won't work with a custom
  169. * card_detect gpio (only applied to mx25/35)
  170. */
  171. val &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
  172. if (val & SDHCI_INT_CARD_INT) {
  173. /*
  174. * Clear and then set D3CD bit to avoid missing the
  175. * card interrupt. This is a eSDHC controller problem
  176. * so we need to apply the following workaround: clear
  177. * and set D3CD bit will make eSDHC re-sample the card
  178. * interrupt. In case a card interrupt was lost,
  179. * re-sample it by the following steps.
  180. */
  181. data = readl(host->ioaddr + SDHCI_HOST_CONTROL);
  182. data &= ~SDHCI_CTRL_D3CD;
  183. writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
  184. data |= SDHCI_CTRL_D3CD;
  185. writel(data, host->ioaddr + SDHCI_HOST_CONTROL);
  186. }
  187. }
  188. if (unlikely((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
  189. && (reg == SDHCI_INT_STATUS)
  190. && (val & SDHCI_INT_DATA_END))) {
  191. u32 v;
  192. v = readl(host->ioaddr + SDHCI_VENDOR_SPEC);
  193. v &= ~SDHCI_VENDOR_SPEC_SDIO_QUIRK;
  194. writel(v, host->ioaddr + SDHCI_VENDOR_SPEC);
  195. }
  196. if (unlikely(reg == SDHCI_INT_ENABLE || reg == SDHCI_SIGNAL_ENABLE)) {
  197. if (val & SDHCI_INT_ADMA_ERROR) {
  198. val &= ~SDHCI_INT_ADMA_ERROR;
  199. val |= SDHCI_INT_VENDOR_SPEC_DMA_ERR;
  200. }
  201. }
  202. writel(val, host->ioaddr + reg);
  203. }
  204. static u16 esdhc_readw_le(struct sdhci_host *host, int reg)
  205. {
  206. if (unlikely(reg == SDHCI_HOST_VERSION)) {
  207. u16 val = readw(host->ioaddr + (reg ^ 2));
  208. /*
  209. * uSDHC supports SDHCI v3.0, but it's encoded as value
  210. * 0x3 in host controller version register, which violates
  211. * SDHCI_SPEC_300 definition. Work it around here.
  212. */
  213. if ((val & SDHCI_SPEC_VER_MASK) == 3)
  214. return --val;
  215. }
  216. return readw(host->ioaddr + reg);
  217. }
  218. static void esdhc_writew_le(struct sdhci_host *host, u16 val, int reg)
  219. {
  220. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  221. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  222. switch (reg) {
  223. case SDHCI_TRANSFER_MODE:
  224. /*
  225. * Postpone this write, we must do it together with a
  226. * command write that is down below.
  227. */
  228. if ((imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT)
  229. && (host->cmd->opcode == SD_IO_RW_EXTENDED)
  230. && (host->cmd->data->blocks > 1)
  231. && (host->cmd->data->flags & MMC_DATA_READ)) {
  232. u32 v;
  233. v = readl(host->ioaddr + SDHCI_VENDOR_SPEC);
  234. v |= SDHCI_VENDOR_SPEC_SDIO_QUIRK;
  235. writel(v, host->ioaddr + SDHCI_VENDOR_SPEC);
  236. }
  237. imx_data->scratchpad = val;
  238. return;
  239. case SDHCI_COMMAND:
  240. if ((host->cmd->opcode == MMC_STOP_TRANSMISSION ||
  241. host->cmd->opcode == MMC_SET_BLOCK_COUNT) &&
  242. (imx_data->flags & ESDHC_FLAG_MULTIBLK_NO_INT))
  243. val |= SDHCI_CMD_ABORTCMD;
  244. if (is_imx6q_usdhc(imx_data)) {
  245. u32 m = readl(host->ioaddr + SDHCI_MIX_CTRL);
  246. m = imx_data->scratchpad | (m & 0xffff0000);
  247. writel(m, host->ioaddr + SDHCI_MIX_CTRL);
  248. writel(val << 16,
  249. host->ioaddr + SDHCI_TRANSFER_MODE);
  250. } else {
  251. writel(val << 16 | imx_data->scratchpad,
  252. host->ioaddr + SDHCI_TRANSFER_MODE);
  253. }
  254. return;
  255. case SDHCI_BLOCK_SIZE:
  256. val &= ~SDHCI_MAKE_BLKSZ(0x7, 0);
  257. break;
  258. }
  259. esdhc_clrset_le(host, 0xffff, val, reg);
  260. }
  261. static void esdhc_writeb_le(struct sdhci_host *host, u8 val, int reg)
  262. {
  263. u32 new_val;
  264. switch (reg) {
  265. case SDHCI_POWER_CONTROL:
  266. /*
  267. * FSL put some DMA bits here
  268. * If your board has a regulator, code should be here
  269. */
  270. return;
  271. case SDHCI_HOST_CONTROL:
  272. /* FSL messed up here, so we can just keep those three */
  273. new_val = val & (SDHCI_CTRL_LED | \
  274. SDHCI_CTRL_4BITBUS | \
  275. SDHCI_CTRL_D3CD);
  276. /* ensure the endianess */
  277. new_val |= ESDHC_HOST_CONTROL_LE;
  278. /* DMA mode bits are shifted */
  279. new_val |= (val & SDHCI_CTRL_DMA_MASK) << 5;
  280. esdhc_clrset_le(host, 0xffff, new_val, reg);
  281. return;
  282. }
  283. esdhc_clrset_le(host, 0xff, val, reg);
  284. /*
  285. * The esdhc has a design violation to SDHC spec which tells
  286. * that software reset should not affect card detection circuit.
  287. * But esdhc clears its SYSCTL register bits [0..2] during the
  288. * software reset. This will stop those clocks that card detection
  289. * circuit relies on. To work around it, we turn the clocks on back
  290. * to keep card detection circuit functional.
  291. */
  292. if ((reg == SDHCI_SOFTWARE_RESET) && (val & 1))
  293. esdhc_clrset_le(host, 0x7, 0x7, ESDHC_SYSTEM_CONTROL);
  294. }
  295. static unsigned int esdhc_pltfm_get_max_clock(struct sdhci_host *host)
  296. {
  297. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  298. return clk_get_rate(pltfm_host->clk);
  299. }
  300. static unsigned int esdhc_pltfm_get_min_clock(struct sdhci_host *host)
  301. {
  302. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  303. return clk_get_rate(pltfm_host->clk) / 256 / 16;
  304. }
  305. static unsigned int esdhc_pltfm_get_ro(struct sdhci_host *host)
  306. {
  307. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  308. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  309. struct esdhc_platform_data *boarddata = &imx_data->boarddata;
  310. switch (boarddata->wp_type) {
  311. case ESDHC_WP_GPIO:
  312. if (gpio_is_valid(boarddata->wp_gpio))
  313. return gpio_get_value(boarddata->wp_gpio);
  314. case ESDHC_WP_CONTROLLER:
  315. return !(readl(host->ioaddr + SDHCI_PRESENT_STATE) &
  316. SDHCI_WRITE_PROTECT);
  317. case ESDHC_WP_NONE:
  318. break;
  319. }
  320. return -ENOSYS;
  321. }
  322. static struct sdhci_ops sdhci_esdhc_ops = {
  323. .read_l = esdhc_readl_le,
  324. .read_w = esdhc_readw_le,
  325. .write_l = esdhc_writel_le,
  326. .write_w = esdhc_writew_le,
  327. .write_b = esdhc_writeb_le,
  328. .set_clock = esdhc_set_clock,
  329. .get_max_clock = esdhc_pltfm_get_max_clock,
  330. .get_min_clock = esdhc_pltfm_get_min_clock,
  331. .get_ro = esdhc_pltfm_get_ro,
  332. };
  333. static struct sdhci_pltfm_data sdhci_esdhc_imx_pdata = {
  334. .quirks = ESDHC_DEFAULT_QUIRKS | SDHCI_QUIRK_NO_HISPD_BIT
  335. | SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC
  336. | SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC
  337. | SDHCI_QUIRK_BROKEN_CARD_DETECTION,
  338. .ops = &sdhci_esdhc_ops,
  339. };
  340. static irqreturn_t cd_irq(int irq, void *data)
  341. {
  342. struct sdhci_host *sdhost = (struct sdhci_host *)data;
  343. tasklet_schedule(&sdhost->card_tasklet);
  344. return IRQ_HANDLED;
  345. };
  346. #ifdef CONFIG_OF
  347. static int __devinit
  348. sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
  349. struct esdhc_platform_data *boarddata)
  350. {
  351. struct device_node *np = pdev->dev.of_node;
  352. if (!np)
  353. return -ENODEV;
  354. if (of_get_property(np, "fsl,card-wired", NULL))
  355. boarddata->cd_type = ESDHC_CD_PERMANENT;
  356. if (of_get_property(np, "fsl,cd-controller", NULL))
  357. boarddata->cd_type = ESDHC_CD_CONTROLLER;
  358. if (of_get_property(np, "fsl,wp-controller", NULL))
  359. boarddata->wp_type = ESDHC_WP_CONTROLLER;
  360. boarddata->cd_gpio = of_get_named_gpio(np, "cd-gpios", 0);
  361. if (gpio_is_valid(boarddata->cd_gpio))
  362. boarddata->cd_type = ESDHC_CD_GPIO;
  363. boarddata->wp_gpio = of_get_named_gpio(np, "wp-gpios", 0);
  364. if (gpio_is_valid(boarddata->wp_gpio))
  365. boarddata->wp_type = ESDHC_WP_GPIO;
  366. return 0;
  367. }
  368. #else
  369. static inline int
  370. sdhci_esdhc_imx_probe_dt(struct platform_device *pdev,
  371. struct esdhc_platform_data *boarddata)
  372. {
  373. return -ENODEV;
  374. }
  375. #endif
  376. static int __devinit sdhci_esdhc_imx_probe(struct platform_device *pdev)
  377. {
  378. const struct of_device_id *of_id =
  379. of_match_device(imx_esdhc_dt_ids, &pdev->dev);
  380. struct sdhci_pltfm_host *pltfm_host;
  381. struct sdhci_host *host;
  382. struct esdhc_platform_data *boarddata;
  383. struct clk *clk;
  384. int err;
  385. struct pltfm_imx_data *imx_data;
  386. host = sdhci_pltfm_init(pdev, &sdhci_esdhc_imx_pdata);
  387. if (IS_ERR(host))
  388. return PTR_ERR(host);
  389. pltfm_host = sdhci_priv(host);
  390. imx_data = kzalloc(sizeof(struct pltfm_imx_data), GFP_KERNEL);
  391. if (!imx_data) {
  392. err = -ENOMEM;
  393. goto err_imx_data;
  394. }
  395. if (of_id)
  396. pdev->id_entry = of_id->data;
  397. imx_data->devtype = pdev->id_entry->driver_data;
  398. pltfm_host->priv = imx_data;
  399. clk = clk_get(mmc_dev(host->mmc), NULL);
  400. if (IS_ERR(clk)) {
  401. dev_err(mmc_dev(host->mmc), "clk err\n");
  402. err = PTR_ERR(clk);
  403. goto err_clk_get;
  404. }
  405. clk_prepare_enable(clk);
  406. pltfm_host->clk = clk;
  407. if (!is_imx25_esdhc(imx_data))
  408. host->quirks |= SDHCI_QUIRK_BROKEN_TIMEOUT_VAL;
  409. if (is_imx25_esdhc(imx_data) || is_imx35_esdhc(imx_data))
  410. /* Fix errata ENGcm07207 present on i.MX25 and i.MX35 */
  411. host->quirks |= SDHCI_QUIRK_NO_MULTIBLOCK
  412. | SDHCI_QUIRK_BROKEN_ADMA;
  413. if (is_imx53_esdhc(imx_data))
  414. imx_data->flags |= ESDHC_FLAG_MULTIBLK_NO_INT;
  415. /*
  416. * The imx6q ROM code will change the default watermark level setting
  417. * to something insane. Change it back here.
  418. */
  419. if (is_imx6q_usdhc(imx_data))
  420. writel(0x08100810, host->ioaddr + SDHCI_WTMK_LVL);
  421. boarddata = &imx_data->boarddata;
  422. if (sdhci_esdhc_imx_probe_dt(pdev, boarddata) < 0) {
  423. if (!host->mmc->parent->platform_data) {
  424. dev_err(mmc_dev(host->mmc), "no board data!\n");
  425. err = -EINVAL;
  426. goto no_board_data;
  427. }
  428. imx_data->boarddata = *((struct esdhc_platform_data *)
  429. host->mmc->parent->platform_data);
  430. }
  431. /* write_protect */
  432. if (boarddata->wp_type == ESDHC_WP_GPIO) {
  433. err = gpio_request_one(boarddata->wp_gpio, GPIOF_IN, "ESDHC_WP");
  434. if (err) {
  435. dev_warn(mmc_dev(host->mmc),
  436. "no write-protect pin available!\n");
  437. boarddata->wp_gpio = -EINVAL;
  438. }
  439. } else {
  440. boarddata->wp_gpio = -EINVAL;
  441. }
  442. /* card_detect */
  443. if (boarddata->cd_type != ESDHC_CD_GPIO)
  444. boarddata->cd_gpio = -EINVAL;
  445. switch (boarddata->cd_type) {
  446. case ESDHC_CD_GPIO:
  447. err = gpio_request_one(boarddata->cd_gpio, GPIOF_IN, "ESDHC_CD");
  448. if (err) {
  449. dev_err(mmc_dev(host->mmc),
  450. "no card-detect pin available!\n");
  451. goto no_card_detect_pin;
  452. }
  453. err = request_irq(gpio_to_irq(boarddata->cd_gpio), cd_irq,
  454. IRQF_TRIGGER_FALLING | IRQF_TRIGGER_RISING,
  455. mmc_hostname(host->mmc), host);
  456. if (err) {
  457. dev_err(mmc_dev(host->mmc), "request irq error\n");
  458. goto no_card_detect_irq;
  459. }
  460. /* fall through */
  461. case ESDHC_CD_CONTROLLER:
  462. /* we have a working card_detect back */
  463. host->quirks &= ~SDHCI_QUIRK_BROKEN_CARD_DETECTION;
  464. break;
  465. case ESDHC_CD_PERMANENT:
  466. host->mmc->caps = MMC_CAP_NONREMOVABLE;
  467. break;
  468. case ESDHC_CD_NONE:
  469. break;
  470. }
  471. err = sdhci_add_host(host);
  472. if (err)
  473. goto err_add_host;
  474. return 0;
  475. err_add_host:
  476. if (gpio_is_valid(boarddata->cd_gpio))
  477. free_irq(gpio_to_irq(boarddata->cd_gpio), host);
  478. no_card_detect_irq:
  479. if (gpio_is_valid(boarddata->cd_gpio))
  480. gpio_free(boarddata->cd_gpio);
  481. if (gpio_is_valid(boarddata->wp_gpio))
  482. gpio_free(boarddata->wp_gpio);
  483. no_card_detect_pin:
  484. no_board_data:
  485. clk_disable_unprepare(pltfm_host->clk);
  486. clk_put(pltfm_host->clk);
  487. err_clk_get:
  488. kfree(imx_data);
  489. err_imx_data:
  490. sdhci_pltfm_free(pdev);
  491. return err;
  492. }
  493. static int __devexit sdhci_esdhc_imx_remove(struct platform_device *pdev)
  494. {
  495. struct sdhci_host *host = platform_get_drvdata(pdev);
  496. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  497. struct pltfm_imx_data *imx_data = pltfm_host->priv;
  498. struct esdhc_platform_data *boarddata = &imx_data->boarddata;
  499. int dead = (readl(host->ioaddr + SDHCI_INT_STATUS) == 0xffffffff);
  500. sdhci_remove_host(host, dead);
  501. if (gpio_is_valid(boarddata->wp_gpio))
  502. gpio_free(boarddata->wp_gpio);
  503. if (gpio_is_valid(boarddata->cd_gpio)) {
  504. free_irq(gpio_to_irq(boarddata->cd_gpio), host);
  505. gpio_free(boarddata->cd_gpio);
  506. }
  507. clk_disable_unprepare(pltfm_host->clk);
  508. clk_put(pltfm_host->clk);
  509. kfree(imx_data);
  510. sdhci_pltfm_free(pdev);
  511. return 0;
  512. }
  513. static struct platform_driver sdhci_esdhc_imx_driver = {
  514. .driver = {
  515. .name = "sdhci-esdhc-imx",
  516. .owner = THIS_MODULE,
  517. .of_match_table = imx_esdhc_dt_ids,
  518. .pm = SDHCI_PLTFM_PMOPS,
  519. },
  520. .id_table = imx_esdhc_devtype,
  521. .probe = sdhci_esdhc_imx_probe,
  522. .remove = __devexit_p(sdhci_esdhc_imx_remove),
  523. };
  524. module_platform_driver(sdhci_esdhc_imx_driver);
  525. MODULE_DESCRIPTION("SDHCI driver for Freescale i.MX eSDHC");
  526. MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
  527. MODULE_LICENSE("GPL v2");