rc5t583.c 9.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * Core driver access RC5T583 power management chip.
  3. *
  4. * Copyright (c) 2011-2012, NVIDIA CORPORATION. All rights reserved.
  5. * Author: Laxman dewangan <ldewangan@nvidia.com>
  6. *
  7. * Based on code
  8. * Copyright (C) 2011 RICOH COMPANY,LTD
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms and conditions of the GNU General Public License,
  12. * version 2, as published by the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  21. *
  22. */
  23. #include <linux/interrupt.h>
  24. #include <linux/irq.h>
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/init.h>
  28. #include <linux/err.h>
  29. #include <linux/slab.h>
  30. #include <linux/i2c.h>
  31. #include <linux/mfd/core.h>
  32. #include <linux/mfd/rc5t583.h>
  33. #include <linux/regmap.h>
  34. #define RICOH_ONOFFSEL_REG 0x10
  35. #define RICOH_SWCTL_REG 0x5E
  36. struct deepsleep_control_data {
  37. u8 reg_add;
  38. u8 ds_pos_bit;
  39. };
  40. #define DEEPSLEEP_INIT(_id, _reg, _pos) \
  41. { \
  42. .reg_add = RC5T583_##_reg, \
  43. .ds_pos_bit = _pos, \
  44. }
  45. static struct deepsleep_control_data deepsleep_data[] = {
  46. DEEPSLEEP_INIT(DC0, SLPSEQ1, 0),
  47. DEEPSLEEP_INIT(DC1, SLPSEQ1, 4),
  48. DEEPSLEEP_INIT(DC2, SLPSEQ2, 0),
  49. DEEPSLEEP_INIT(DC3, SLPSEQ2, 4),
  50. DEEPSLEEP_INIT(LDO0, SLPSEQ3, 0),
  51. DEEPSLEEP_INIT(LDO1, SLPSEQ3, 4),
  52. DEEPSLEEP_INIT(LDO2, SLPSEQ4, 0),
  53. DEEPSLEEP_INIT(LDO3, SLPSEQ4, 4),
  54. DEEPSLEEP_INIT(LDO4, SLPSEQ5, 0),
  55. DEEPSLEEP_INIT(LDO5, SLPSEQ5, 4),
  56. DEEPSLEEP_INIT(LDO6, SLPSEQ6, 0),
  57. DEEPSLEEP_INIT(LDO7, SLPSEQ6, 4),
  58. DEEPSLEEP_INIT(LDO8, SLPSEQ7, 0),
  59. DEEPSLEEP_INIT(LDO9, SLPSEQ7, 4),
  60. DEEPSLEEP_INIT(PSO0, SLPSEQ8, 0),
  61. DEEPSLEEP_INIT(PSO1, SLPSEQ8, 4),
  62. DEEPSLEEP_INIT(PSO2, SLPSEQ9, 0),
  63. DEEPSLEEP_INIT(PSO3, SLPSEQ9, 4),
  64. DEEPSLEEP_INIT(PSO4, SLPSEQ10, 0),
  65. DEEPSLEEP_INIT(PSO5, SLPSEQ10, 4),
  66. DEEPSLEEP_INIT(PSO6, SLPSEQ11, 0),
  67. DEEPSLEEP_INIT(PSO7, SLPSEQ11, 4),
  68. };
  69. #define EXT_PWR_REQ \
  70. (RC5T583_EXT_PWRREQ1_CONTROL | RC5T583_EXT_PWRREQ2_CONTROL)
  71. static struct mfd_cell rc5t583_subdevs[] = {
  72. {.name = "rc5t583-regulator",},
  73. {.name = "rc5t583-rtc", },
  74. {.name = "rc5t583-key", }
  75. };
  76. int rc5t583_write(struct device *dev, uint8_t reg, uint8_t val)
  77. {
  78. struct rc5t583 *rc5t583 = dev_get_drvdata(dev);
  79. return regmap_write(rc5t583->regmap, reg, val);
  80. }
  81. int rc5t583_read(struct device *dev, uint8_t reg, uint8_t *val)
  82. {
  83. struct rc5t583 *rc5t583 = dev_get_drvdata(dev);
  84. unsigned int ival;
  85. int ret;
  86. ret = regmap_read(rc5t583->regmap, reg, &ival);
  87. if (!ret)
  88. *val = (uint8_t)ival;
  89. return ret;
  90. }
  91. int rc5t583_set_bits(struct device *dev, unsigned int reg,
  92. unsigned int bit_mask)
  93. {
  94. struct rc5t583 *rc5t583 = dev_get_drvdata(dev);
  95. return regmap_update_bits(rc5t583->regmap, reg, bit_mask, bit_mask);
  96. }
  97. int rc5t583_clear_bits(struct device *dev, unsigned int reg,
  98. unsigned int bit_mask)
  99. {
  100. struct rc5t583 *rc5t583 = dev_get_drvdata(dev);
  101. return regmap_update_bits(rc5t583->regmap, reg, bit_mask, 0);
  102. }
  103. int rc5t583_update(struct device *dev, unsigned int reg,
  104. unsigned int val, unsigned int mask)
  105. {
  106. struct rc5t583 *rc5t583 = dev_get_drvdata(dev);
  107. return regmap_update_bits(rc5t583->regmap, reg, mask, val);
  108. }
  109. static int __rc5t583_set_ext_pwrreq1_control(struct device *dev,
  110. int id, int ext_pwr, int slots)
  111. {
  112. int ret;
  113. uint8_t sleepseq_val;
  114. unsigned int en_bit;
  115. unsigned int slot_bit;
  116. if (id == RC5T583_DS_DC0) {
  117. dev_err(dev, "PWRREQ1 is invalid control for rail %d\n", id);
  118. return -EINVAL;
  119. }
  120. en_bit = deepsleep_data[id].ds_pos_bit;
  121. slot_bit = en_bit + 1;
  122. ret = rc5t583_read(dev, deepsleep_data[id].reg_add, &sleepseq_val);
  123. if (ret < 0) {
  124. dev_err(dev, "Error in reading reg 0x%x\n",
  125. deepsleep_data[id].reg_add);
  126. return ret;
  127. }
  128. sleepseq_val &= ~(0xF << en_bit);
  129. sleepseq_val |= BIT(en_bit);
  130. sleepseq_val |= ((slots & 0x7) << slot_bit);
  131. ret = rc5t583_set_bits(dev, RICOH_ONOFFSEL_REG, BIT(1));
  132. if (ret < 0) {
  133. dev_err(dev, "Error in updating the 0x%02x register\n",
  134. RICOH_ONOFFSEL_REG);
  135. return ret;
  136. }
  137. ret = rc5t583_write(dev, deepsleep_data[id].reg_add, sleepseq_val);
  138. if (ret < 0) {
  139. dev_err(dev, "Error in writing reg 0x%x\n",
  140. deepsleep_data[id].reg_add);
  141. return ret;
  142. }
  143. if (id == RC5T583_DS_LDO4) {
  144. ret = rc5t583_write(dev, RICOH_SWCTL_REG, 0x1);
  145. if (ret < 0)
  146. dev_err(dev, "Error in writing reg 0x%x\n",
  147. RICOH_SWCTL_REG);
  148. }
  149. return ret;
  150. }
  151. static int __rc5t583_set_ext_pwrreq2_control(struct device *dev,
  152. int id, int ext_pwr)
  153. {
  154. int ret;
  155. if (id != RC5T583_DS_DC0) {
  156. dev_err(dev, "PWRREQ2 is invalid control for rail %d\n", id);
  157. return -EINVAL;
  158. }
  159. ret = rc5t583_set_bits(dev, RICOH_ONOFFSEL_REG, BIT(2));
  160. if (ret < 0)
  161. dev_err(dev, "Error in updating the ONOFFSEL 0x10 register\n");
  162. return ret;
  163. }
  164. int rc5t583_ext_power_req_config(struct device *dev, int ds_id,
  165. int ext_pwr_req, int deepsleep_slot_nr)
  166. {
  167. if ((ext_pwr_req & EXT_PWR_REQ) == EXT_PWR_REQ)
  168. return -EINVAL;
  169. if (ext_pwr_req & RC5T583_EXT_PWRREQ1_CONTROL)
  170. return __rc5t583_set_ext_pwrreq1_control(dev, ds_id,
  171. ext_pwr_req, deepsleep_slot_nr);
  172. if (ext_pwr_req & RC5T583_EXT_PWRREQ2_CONTROL)
  173. return __rc5t583_set_ext_pwrreq2_control(dev,
  174. ds_id, ext_pwr_req);
  175. return 0;
  176. }
  177. static int rc5t583_clear_ext_power_req(struct rc5t583 *rc5t583,
  178. struct rc5t583_platform_data *pdata)
  179. {
  180. int ret;
  181. int i;
  182. uint8_t on_off_val = 0;
  183. /* Clear ONOFFSEL register */
  184. if (pdata->enable_shutdown)
  185. on_off_val = 0x1;
  186. ret = rc5t583_write(rc5t583->dev, RICOH_ONOFFSEL_REG, on_off_val);
  187. if (ret < 0)
  188. dev_warn(rc5t583->dev, "Error in writing reg %d error: %d\n",
  189. RICOH_ONOFFSEL_REG, ret);
  190. ret = rc5t583_write(rc5t583->dev, RICOH_SWCTL_REG, 0x0);
  191. if (ret < 0)
  192. dev_warn(rc5t583->dev, "Error in writing reg %d error: %d\n",
  193. RICOH_SWCTL_REG, ret);
  194. /* Clear sleep sequence register */
  195. for (i = RC5T583_SLPSEQ1; i <= RC5T583_SLPSEQ11; ++i) {
  196. ret = rc5t583_write(rc5t583->dev, i, 0x0);
  197. if (ret < 0)
  198. dev_warn(rc5t583->dev,
  199. "Error in writing reg 0x%02x error: %d\n",
  200. i, ret);
  201. }
  202. return 0;
  203. }
  204. static bool volatile_reg(struct device *dev, unsigned int reg)
  205. {
  206. /* Enable caching in interrupt registers */
  207. switch (reg) {
  208. case RC5T583_INT_EN_SYS1:
  209. case RC5T583_INT_EN_SYS2:
  210. case RC5T583_INT_EN_DCDC:
  211. case RC5T583_INT_EN_RTC:
  212. case RC5T583_INT_EN_ADC1:
  213. case RC5T583_INT_EN_ADC2:
  214. case RC5T583_INT_EN_ADC3:
  215. case RC5T583_GPIO_GPEDGE1:
  216. case RC5T583_GPIO_GPEDGE2:
  217. case RC5T583_GPIO_EN_INT:
  218. return false;
  219. case RC5T583_GPIO_MON_IOIN:
  220. /* This is gpio input register */
  221. return true;
  222. default:
  223. /* Enable caching in gpio registers */
  224. if ((reg >= RC5T583_GPIO_IOSEL) &&
  225. (reg <= RC5T583_GPIO_GPOFUNC))
  226. return false;
  227. /* Enable caching in sleep seq registers */
  228. if ((reg >= RC5T583_SLPSEQ1) && (reg <= RC5T583_SLPSEQ11))
  229. return false;
  230. /* Enable caching of regulator registers */
  231. if ((reg >= RC5T583_REG_DC0CTL) && (reg <= RC5T583_REG_SR3CTL))
  232. return false;
  233. if ((reg >= RC5T583_REG_LDOEN1) &&
  234. (reg <= RC5T583_REG_LDO9DAC_DS))
  235. return false;
  236. break;
  237. }
  238. return true;
  239. }
  240. static const struct regmap_config rc5t583_regmap_config = {
  241. .reg_bits = 8,
  242. .val_bits = 8,
  243. .volatile_reg = volatile_reg,
  244. .max_register = RC5T583_MAX_REGS,
  245. .num_reg_defaults_raw = RC5T583_MAX_REGS,
  246. .cache_type = REGCACHE_RBTREE,
  247. };
  248. static int __devinit rc5t583_i2c_probe(struct i2c_client *i2c,
  249. const struct i2c_device_id *id)
  250. {
  251. struct rc5t583 *rc5t583;
  252. struct rc5t583_platform_data *pdata = i2c->dev.platform_data;
  253. int ret;
  254. bool irq_init_success = false;
  255. if (!pdata) {
  256. dev_err(&i2c->dev, "Err: Platform data not found\n");
  257. return -EINVAL;
  258. }
  259. rc5t583 = devm_kzalloc(&i2c->dev, sizeof(struct rc5t583), GFP_KERNEL);
  260. if (!rc5t583) {
  261. dev_err(&i2c->dev, "Memory allocation failed\n");
  262. return -ENOMEM;
  263. }
  264. rc5t583->dev = &i2c->dev;
  265. i2c_set_clientdata(i2c, rc5t583);
  266. rc5t583->regmap = regmap_init_i2c(i2c, &rc5t583_regmap_config);
  267. if (IS_ERR(rc5t583->regmap)) {
  268. ret = PTR_ERR(rc5t583->regmap);
  269. dev_err(&i2c->dev, "regmap initialization failed: %d\n", ret);
  270. return ret;
  271. }
  272. ret = rc5t583_clear_ext_power_req(rc5t583, pdata);
  273. if (ret < 0)
  274. goto err_irq_init;
  275. if (i2c->irq) {
  276. ret = rc5t583_irq_init(rc5t583, i2c->irq, pdata->irq_base);
  277. /* Still continue with waring if irq init fails */
  278. if (ret)
  279. dev_warn(&i2c->dev, "IRQ init failed: %d\n", ret);
  280. else
  281. irq_init_success = true;
  282. }
  283. ret = mfd_add_devices(rc5t583->dev, -1, rc5t583_subdevs,
  284. ARRAY_SIZE(rc5t583_subdevs), NULL, 0);
  285. if (ret) {
  286. dev_err(&i2c->dev, "add mfd devices failed: %d\n", ret);
  287. goto err_add_devs;
  288. }
  289. return 0;
  290. err_add_devs:
  291. if (irq_init_success)
  292. rc5t583_irq_exit(rc5t583);
  293. err_irq_init:
  294. regmap_exit(rc5t583->regmap);
  295. return ret;
  296. }
  297. static int __devexit rc5t583_i2c_remove(struct i2c_client *i2c)
  298. {
  299. struct rc5t583 *rc5t583 = i2c_get_clientdata(i2c);
  300. mfd_remove_devices(rc5t583->dev);
  301. rc5t583_irq_exit(rc5t583);
  302. regmap_exit(rc5t583->regmap);
  303. return 0;
  304. }
  305. static const struct i2c_device_id rc5t583_i2c_id[] = {
  306. {.name = "rc5t583", .driver_data = 0},
  307. {}
  308. };
  309. MODULE_DEVICE_TABLE(i2c, rc5t583_i2c_id);
  310. static struct i2c_driver rc5t583_i2c_driver = {
  311. .driver = {
  312. .name = "rc5t583",
  313. .owner = THIS_MODULE,
  314. },
  315. .probe = rc5t583_i2c_probe,
  316. .remove = __devexit_p(rc5t583_i2c_remove),
  317. .id_table = rc5t583_i2c_id,
  318. };
  319. static int __init rc5t583_i2c_init(void)
  320. {
  321. return i2c_add_driver(&rc5t583_i2c_driver);
  322. }
  323. subsys_initcall(rc5t583_i2c_init);
  324. static void __exit rc5t583_i2c_exit(void)
  325. {
  326. i2c_del_driver(&rc5t583_i2c_driver);
  327. }
  328. module_exit(rc5t583_i2c_exit);
  329. MODULE_AUTHOR("Laxman Dewangan <ldewangan@nvidia.com>");
  330. MODULE_DESCRIPTION("RICOH RC5T583 power management system device driver");
  331. MODULE_LICENSE("GPL v2");