drxk_hard.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349
  1. #include "drxk_map.h"
  2. #define DRXK_VERSION_MAJOR 0
  3. #define DRXK_VERSION_MINOR 9
  4. #define DRXK_VERSION_PATCH 4300
  5. #define HI_I2C_DELAY 42
  6. #define HI_I2C_BRIDGE_DELAY 350
  7. #define DRXK_MAX_RETRIES 100
  8. #define DRIVER_4400 1
  9. #define DRXX_JTAGID 0x039210D9
  10. #define DRXX_J_JTAGID 0x239310D9
  11. #define DRXX_K_JTAGID 0x039210D9
  12. #define DRX_UNKNOWN 254
  13. #define DRX_AUTO 255
  14. #define DRX_SCU_READY 0
  15. #define DRXK_MAX_WAITTIME (200)
  16. #define SCU_RESULT_OK 0
  17. #define SCU_RESULT_SIZE -4
  18. #define SCU_RESULT_INVPAR -3
  19. #define SCU_RESULT_UNKSTD -2
  20. #define SCU_RESULT_UNKCMD -1
  21. #ifndef DRXK_OFDM_TR_SHUTDOWN_TIMEOUT
  22. #define DRXK_OFDM_TR_SHUTDOWN_TIMEOUT (200)
  23. #endif
  24. #define DRXK_8VSB_MPEG_BIT_RATE 19392658UL /*bps*/
  25. #define DRXK_DVBT_MPEG_BIT_RATE 32000000UL /*bps*/
  26. #define DRXK_QAM16_MPEG_BIT_RATE 27000000UL /*bps*/
  27. #define DRXK_QAM32_MPEG_BIT_RATE 33000000UL /*bps*/
  28. #define DRXK_QAM64_MPEG_BIT_RATE 40000000UL /*bps*/
  29. #define DRXK_QAM128_MPEG_BIT_RATE 46000000UL /*bps*/
  30. #define DRXK_QAM256_MPEG_BIT_RATE 52000000UL /*bps*/
  31. #define DRXK_MAX_MPEG_BIT_RATE 52000000UL /*bps*/
  32. #define IQM_CF_OUT_ENA_OFDM__M 0x4
  33. #define IQM_FS_ADJ_SEL_B_QAM 0x1
  34. #define IQM_FS_ADJ_SEL_B_OFF 0x0
  35. #define IQM_FS_ADJ_SEL_B_VSB 0x2
  36. #define IQM_RC_ADJ_SEL_B_OFF 0x0
  37. #define IQM_RC_ADJ_SEL_B_QAM 0x1
  38. #define IQM_RC_ADJ_SEL_B_VSB 0x2
  39. enum OperationMode {
  40. OM_NONE,
  41. OM_QAM_ITU_A,
  42. OM_QAM_ITU_B,
  43. OM_QAM_ITU_C,
  44. OM_DVBT
  45. };
  46. enum DRXPowerMode {
  47. DRX_POWER_UP = 0,
  48. DRX_POWER_MODE_1,
  49. DRX_POWER_MODE_2,
  50. DRX_POWER_MODE_3,
  51. DRX_POWER_MODE_4,
  52. DRX_POWER_MODE_5,
  53. DRX_POWER_MODE_6,
  54. DRX_POWER_MODE_7,
  55. DRX_POWER_MODE_8,
  56. DRX_POWER_MODE_9,
  57. DRX_POWER_MODE_10,
  58. DRX_POWER_MODE_11,
  59. DRX_POWER_MODE_12,
  60. DRX_POWER_MODE_13,
  61. DRX_POWER_MODE_14,
  62. DRX_POWER_MODE_15,
  63. DRX_POWER_MODE_16,
  64. DRX_POWER_DOWN = 255
  65. };
  66. /** /brief Intermediate power mode for DRXK, power down OFDM clock domain */
  67. #ifndef DRXK_POWER_DOWN_OFDM
  68. #define DRXK_POWER_DOWN_OFDM DRX_POWER_MODE_1
  69. #endif
  70. /** /brief Intermediate power mode for DRXK, power down core (sysclk) */
  71. #ifndef DRXK_POWER_DOWN_CORE
  72. #define DRXK_POWER_DOWN_CORE DRX_POWER_MODE_9
  73. #endif
  74. /** /brief Intermediate power mode for DRXK, power down pll (only osc runs) */
  75. #ifndef DRXK_POWER_DOWN_PLL
  76. #define DRXK_POWER_DOWN_PLL DRX_POWER_MODE_10
  77. #endif
  78. enum AGC_CTRL_MODE { DRXK_AGC_CTRL_AUTO = 0, DRXK_AGC_CTRL_USER, DRXK_AGC_CTRL_OFF };
  79. enum EDrxkState { DRXK_UNINITIALIZED = 0, DRXK_STOPPED, DRXK_DTV_STARTED, DRXK_ATV_STARTED, DRXK_POWERED_DOWN };
  80. enum EDrxkCoefArrayIndex {
  81. DRXK_COEF_IDX_MN = 0,
  82. DRXK_COEF_IDX_FM ,
  83. DRXK_COEF_IDX_L ,
  84. DRXK_COEF_IDX_LP ,
  85. DRXK_COEF_IDX_BG ,
  86. DRXK_COEF_IDX_DK ,
  87. DRXK_COEF_IDX_I ,
  88. DRXK_COEF_IDX_MAX
  89. };
  90. enum EDrxkSifAttenuation {
  91. DRXK_SIF_ATTENUATION_0DB,
  92. DRXK_SIF_ATTENUATION_3DB,
  93. DRXK_SIF_ATTENUATION_6DB,
  94. DRXK_SIF_ATTENUATION_9DB
  95. };
  96. enum EDrxkConstellation {
  97. DRX_CONSTELLATION_BPSK = 0,
  98. DRX_CONSTELLATION_QPSK,
  99. DRX_CONSTELLATION_PSK8,
  100. DRX_CONSTELLATION_QAM16,
  101. DRX_CONSTELLATION_QAM32,
  102. DRX_CONSTELLATION_QAM64,
  103. DRX_CONSTELLATION_QAM128,
  104. DRX_CONSTELLATION_QAM256,
  105. DRX_CONSTELLATION_QAM512,
  106. DRX_CONSTELLATION_QAM1024,
  107. DRX_CONSTELLATION_UNKNOWN = DRX_UNKNOWN,
  108. DRX_CONSTELLATION_AUTO = DRX_AUTO
  109. };
  110. enum EDrxkInterleaveMode {
  111. DRXK_QAM_I12_J17 = 16,
  112. DRXK_QAM_I_UNKNOWN = DRX_UNKNOWN
  113. };
  114. enum {
  115. DRXK_SPIN_A1 = 0,
  116. DRXK_SPIN_A2,
  117. DRXK_SPIN_A3,
  118. DRXK_SPIN_UNKNOWN
  119. };
  120. enum DRXKCfgDvbtSqiSpeed {
  121. DRXK_DVBT_SQI_SPEED_FAST = 0,
  122. DRXK_DVBT_SQI_SPEED_MEDIUM,
  123. DRXK_DVBT_SQI_SPEED_SLOW,
  124. DRXK_DVBT_SQI_SPEED_UNKNOWN = DRX_UNKNOWN
  125. } ;
  126. enum DRXFftmode_t {
  127. DRX_FFTMODE_2K = 0,
  128. DRX_FFTMODE_4K,
  129. DRX_FFTMODE_8K,
  130. DRX_FFTMODE_UNKNOWN = DRX_UNKNOWN,
  131. DRX_FFTMODE_AUTO = DRX_AUTO
  132. };
  133. enum DRXMPEGStrWidth_t {
  134. DRX_MPEG_STR_WIDTH_1,
  135. DRX_MPEG_STR_WIDTH_8
  136. };
  137. enum DRXQamLockRange_t {
  138. DRX_QAM_LOCKRANGE_NORMAL,
  139. DRX_QAM_LOCKRANGE_EXTENDED
  140. };
  141. struct DRXKCfgDvbtEchoThres_t {
  142. u16 threshold;
  143. enum DRXFftmode_t fftMode;
  144. } ;
  145. struct SCfgAgc {
  146. enum AGC_CTRL_MODE ctrlMode; /* off, user, auto */
  147. u16 outputLevel; /* range dependent on AGC */
  148. u16 minOutputLevel; /* range dependent on AGC */
  149. u16 maxOutputLevel; /* range dependent on AGC */
  150. u16 speed; /* range dependent on AGC */
  151. u16 top; /* rf-agc take over point */
  152. u16 cutOffCurrent; /* rf-agc is accelerated if output current
  153. is below cut-off current */
  154. u16 IngainTgtMax;
  155. u16 FastClipCtrlDelay;
  156. };
  157. struct SCfgPreSaw {
  158. u16 reference; /* pre SAW reference value, range 0 .. 31 */
  159. bool usePreSaw; /* TRUE algorithms must use pre SAW sense */
  160. };
  161. struct DRXKOfdmScCmd_t {
  162. u16 cmd; /**< Command number */
  163. u16 subcmd; /**< Sub-command parameter*/
  164. u16 param0; /**< General purpous param */
  165. u16 param1; /**< General purpous param */
  166. u16 param2; /**< General purpous param */
  167. u16 param3; /**< General purpous param */
  168. u16 param4; /**< General purpous param */
  169. };
  170. struct drxk_state {
  171. struct dvb_frontend frontend;
  172. struct dtv_frontend_properties props;
  173. struct device *dev;
  174. struct i2c_adapter *i2c;
  175. u8 demod_address;
  176. void *priv;
  177. struct mutex mutex;
  178. u32 m_Instance; /**< Channel 1,2,3 or 4 */
  179. int m_ChunkSize;
  180. u8 Chunk[256];
  181. bool m_hasLNA;
  182. bool m_hasDVBT;
  183. bool m_hasDVBC;
  184. bool m_hasAudio;
  185. bool m_hasATV;
  186. bool m_hasOOB;
  187. bool m_hasSAWSW; /**< TRUE if mat_tx is available */
  188. bool m_hasGPIO1; /**< TRUE if mat_rx is available */
  189. bool m_hasGPIO2; /**< TRUE if GPIO is available */
  190. bool m_hasIRQN; /**< TRUE if IRQN is available */
  191. u16 m_oscClockFreq;
  192. u16 m_HICfgTimingDiv;
  193. u16 m_HICfgBridgeDelay;
  194. u16 m_HICfgWakeUpKey;
  195. u16 m_HICfgTimeout;
  196. u16 m_HICfgCtrl;
  197. s32 m_sysClockFreq; /**< system clock frequency in kHz */
  198. enum EDrxkState m_DrxkState; /**< State of Drxk (init,stopped,started) */
  199. enum OperationMode m_OperationMode; /**< digital standards */
  200. struct SCfgAgc m_vsbRfAgcCfg; /**< settings for VSB RF-AGC */
  201. struct SCfgAgc m_vsbIfAgcCfg; /**< settings for VSB IF-AGC */
  202. u16 m_vsbPgaCfg; /**< settings for VSB PGA */
  203. struct SCfgPreSaw m_vsbPreSawCfg; /**< settings for pre SAW sense */
  204. s32 m_Quality83percent; /**< MER level (*0.1 dB) for 83% quality indication */
  205. s32 m_Quality93percent; /**< MER level (*0.1 dB) for 93% quality indication */
  206. bool m_smartAntInverted;
  207. bool m_bDebugEnableBridge;
  208. bool m_bPDownOpenBridge; /**< only open DRXK bridge before power-down once it has been accessed */
  209. bool m_bPowerDown; /**< Power down when not used */
  210. u32 m_IqmFsRateOfs; /**< frequency shift as written to DRXK register (28bit fixpoint) */
  211. bool m_enableMPEGOutput; /**< If TRUE, enable MPEG output */
  212. bool m_insertRSByte; /**< If TRUE, insert RS byte */
  213. bool m_enableParallel; /**< If TRUE, parallel out otherwise serial */
  214. bool m_invertDATA; /**< If TRUE, invert DATA signals */
  215. bool m_invertERR; /**< If TRUE, invert ERR signal */
  216. bool m_invertSTR; /**< If TRUE, invert STR signals */
  217. bool m_invertVAL; /**< If TRUE, invert VAL signals */
  218. bool m_invertCLK; /**< If TRUE, invert CLK signals */
  219. bool m_DVBCStaticCLK;
  220. bool m_DVBTStaticCLK; /**< If TRUE, static MPEG clockrate will
  221. be used, otherwise clockrate will
  222. adapt to the bitrate of the TS */
  223. u32 m_DVBTBitrate;
  224. u32 m_DVBCBitrate;
  225. u8 m_TSDataStrength;
  226. u8 m_TSClockkStrength;
  227. bool m_itut_annex_c; /* If true, uses ITU-T DVB-C Annex C, instead of Annex A */
  228. enum DRXMPEGStrWidth_t m_widthSTR; /**< MPEG start width */
  229. u32 m_mpegTsStaticBitrate; /**< Maximum bitrate in b/s in case
  230. static clockrate is selected */
  231. /* LARGE_INTEGER m_StartTime; */ /**< Contains the time of the last demod start */
  232. s32 m_MpegLockTimeOut; /**< WaitForLockStatus Timeout (counts from start time) */
  233. s32 m_DemodLockTimeOut; /**< WaitForLockStatus Timeout (counts from start time) */
  234. bool m_disableTEIhandling;
  235. bool m_RfAgcPol;
  236. bool m_IfAgcPol;
  237. struct SCfgAgc m_atvRfAgcCfg; /**< settings for ATV RF-AGC */
  238. struct SCfgAgc m_atvIfAgcCfg; /**< settings for ATV IF-AGC */
  239. struct SCfgPreSaw m_atvPreSawCfg; /**< settings for ATV pre SAW sense */
  240. bool m_phaseCorrectionBypass;
  241. s16 m_atvTopVidPeak;
  242. u16 m_atvTopNoiseTh;
  243. enum EDrxkSifAttenuation m_sifAttenuation;
  244. bool m_enableCVBSOutput;
  245. bool m_enableSIFOutput;
  246. bool m_bMirrorFreqSpect;
  247. enum EDrxkConstellation m_Constellation; /**< Constellation type of the channel */
  248. u32 m_CurrSymbolRate; /**< Current QAM symbol rate */
  249. struct SCfgAgc m_qamRfAgcCfg; /**< settings for QAM RF-AGC */
  250. struct SCfgAgc m_qamIfAgcCfg; /**< settings for QAM IF-AGC */
  251. u16 m_qamPgaCfg; /**< settings for QAM PGA */
  252. struct SCfgPreSaw m_qamPreSawCfg; /**< settings for QAM pre SAW sense */
  253. enum EDrxkInterleaveMode m_qamInterleaveMode; /**< QAM Interleave mode */
  254. u16 m_fecRsPlen;
  255. u16 m_fecRsPrescale;
  256. enum DRXKCfgDvbtSqiSpeed m_sqiSpeed;
  257. u16 m_GPIO;
  258. u16 m_GPIOCfg;
  259. struct SCfgAgc m_dvbtRfAgcCfg; /**< settings for QAM RF-AGC */
  260. struct SCfgAgc m_dvbtIfAgcCfg; /**< settings for QAM IF-AGC */
  261. struct SCfgPreSaw m_dvbtPreSawCfg; /**< settings for QAM pre SAW sense */
  262. u16 m_agcFastClipCtrlDelay;
  263. bool m_adcCompPassed;
  264. u16 m_adcCompCoef[64];
  265. u16 m_adcState;
  266. u8 *m_microcode;
  267. int m_microcode_length;
  268. bool m_DRXK_A1_PATCH_CODE;
  269. bool m_DRXK_A1_ROM_CODE;
  270. bool m_DRXK_A2_ROM_CODE;
  271. bool m_DRXK_A3_ROM_CODE;
  272. bool m_DRXK_A2_PATCH_CODE;
  273. bool m_DRXK_A3_PATCH_CODE;
  274. bool m_rfmirror;
  275. u8 m_deviceSpin;
  276. u32 m_iqmRcRate;
  277. enum DRXPowerMode m_currentPowerMode;
  278. /*
  279. * Configurable parameters at the driver. They stores the values found
  280. * at struct drxk_config.
  281. */
  282. u16 UIO_mask; /* Bits used by UIO */
  283. bool enable_merr_cfg;
  284. bool single_master;
  285. bool no_i2c_bridge;
  286. bool antenna_dvbt;
  287. u16 antenna_gpio;
  288. const char *microcode_name;
  289. };
  290. #define NEVER_LOCK 0
  291. #define NOT_LOCKED 1
  292. #define DEMOD_LOCK 2
  293. #define FEC_LOCK 3
  294. #define MPEG_LOCK 4