drxd_hard.c 75 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992
  1. /*
  2. * drxd_hard.c: DVB-T Demodulator Micronas DRX3975D-A2,DRX397xD-B1
  3. *
  4. * Copyright (C) 2003-2007 Micronas
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 only, as published by the Free Software Foundation.
  9. *
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  20. * 02110-1301, USA
  21. * Or, point your browser to http://www.gnu.org/copyleft/gpl.html
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/module.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/init.h>
  27. #include <linux/delay.h>
  28. #include <linux/firmware.h>
  29. #include <linux/i2c.h>
  30. #include <asm/div64.h>
  31. #include "dvb_frontend.h"
  32. #include "drxd.h"
  33. #include "drxd_firm.h"
  34. #define DRX_FW_FILENAME_A2 "drxd-a2-1.1.fw"
  35. #define DRX_FW_FILENAME_B1 "drxd-b1-1.1.fw"
  36. #define CHUNK_SIZE 48
  37. #define DRX_I2C_RMW 0x10
  38. #define DRX_I2C_BROADCAST 0x20
  39. #define DRX_I2C_CLEARCRC 0x80
  40. #define DRX_I2C_SINGLE_MASTER 0xC0
  41. #define DRX_I2C_MODEFLAGS 0xC0
  42. #define DRX_I2C_FLAGS 0xF0
  43. #ifndef SIZEOF_ARRAY
  44. #define SIZEOF_ARRAY(array) (sizeof((array))/sizeof((array)[0]))
  45. #endif
  46. #define DEFAULT_LOCK_TIMEOUT 1100
  47. #define DRX_CHANNEL_AUTO 0
  48. #define DRX_CHANNEL_HIGH 1
  49. #define DRX_CHANNEL_LOW 2
  50. #define DRX_LOCK_MPEG 1
  51. #define DRX_LOCK_FEC 2
  52. #define DRX_LOCK_DEMOD 4
  53. /****************************************************************************/
  54. enum CSCDState {
  55. CSCD_INIT = 0,
  56. CSCD_SET,
  57. CSCD_SAVED
  58. };
  59. enum CDrxdState {
  60. DRXD_UNINITIALIZED = 0,
  61. DRXD_STOPPED,
  62. DRXD_STARTED
  63. };
  64. enum AGC_CTRL_MODE {
  65. AGC_CTRL_AUTO = 0,
  66. AGC_CTRL_USER,
  67. AGC_CTRL_OFF
  68. };
  69. enum OperationMode {
  70. OM_Default,
  71. OM_DVBT_Diversity_Front,
  72. OM_DVBT_Diversity_End
  73. };
  74. struct SCfgAgc {
  75. enum AGC_CTRL_MODE ctrlMode;
  76. u16 outputLevel; /* range [0, ... , 1023], 1/n of fullscale range */
  77. u16 settleLevel; /* range [0, ... , 1023], 1/n of fullscale range */
  78. u16 minOutputLevel; /* range [0, ... , 1023], 1/n of fullscale range */
  79. u16 maxOutputLevel; /* range [0, ... , 1023], 1/n of fullscale range */
  80. u16 speed; /* range [0, ... , 1023], 1/n of fullscale range */
  81. u16 R1;
  82. u16 R2;
  83. u16 R3;
  84. };
  85. struct SNoiseCal {
  86. int cpOpt;
  87. short cpNexpOfs;
  88. short tdCal2k;
  89. short tdCal8k;
  90. };
  91. enum app_env {
  92. APPENV_STATIC = 0,
  93. APPENV_PORTABLE = 1,
  94. APPENV_MOBILE = 2
  95. };
  96. enum EIFFilter {
  97. IFFILTER_SAW = 0,
  98. IFFILTER_DISCRETE = 1
  99. };
  100. struct drxd_state {
  101. struct dvb_frontend frontend;
  102. struct dvb_frontend_ops ops;
  103. struct dtv_frontend_properties props;
  104. const struct firmware *fw;
  105. struct device *dev;
  106. struct i2c_adapter *i2c;
  107. void *priv;
  108. struct drxd_config config;
  109. int i2c_access;
  110. int init_done;
  111. struct mutex mutex;
  112. u8 chip_adr;
  113. u16 hi_cfg_timing_div;
  114. u16 hi_cfg_bridge_delay;
  115. u16 hi_cfg_wakeup_key;
  116. u16 hi_cfg_ctrl;
  117. u16 intermediate_freq;
  118. u16 osc_clock_freq;
  119. enum CSCDState cscd_state;
  120. enum CDrxdState drxd_state;
  121. u16 sys_clock_freq;
  122. s16 osc_clock_deviation;
  123. u16 expected_sys_clock_freq;
  124. u16 insert_rs_byte;
  125. u16 enable_parallel;
  126. int operation_mode;
  127. struct SCfgAgc if_agc_cfg;
  128. struct SCfgAgc rf_agc_cfg;
  129. struct SNoiseCal noise_cal;
  130. u32 fe_fs_add_incr;
  131. u32 org_fe_fs_add_incr;
  132. u16 current_fe_if_incr;
  133. u16 m_FeAgRegAgPwd;
  134. u16 m_FeAgRegAgAgcSio;
  135. u16 m_EcOcRegOcModeLop;
  136. u16 m_EcOcRegSncSncLvl;
  137. u8 *m_InitAtomicRead;
  138. u8 *m_HiI2cPatch;
  139. u8 *m_ResetCEFR;
  140. u8 *m_InitFE_1;
  141. u8 *m_InitFE_2;
  142. u8 *m_InitCP;
  143. u8 *m_InitCE;
  144. u8 *m_InitEQ;
  145. u8 *m_InitSC;
  146. u8 *m_InitEC;
  147. u8 *m_ResetECRAM;
  148. u8 *m_InitDiversityFront;
  149. u8 *m_InitDiversityEnd;
  150. u8 *m_DisableDiversity;
  151. u8 *m_StartDiversityFront;
  152. u8 *m_StartDiversityEnd;
  153. u8 *m_DiversityDelay8MHZ;
  154. u8 *m_DiversityDelay6MHZ;
  155. u8 *microcode;
  156. u32 microcode_length;
  157. int type_A;
  158. int PGA;
  159. int diversity;
  160. int tuner_mirrors;
  161. enum app_env app_env_default;
  162. enum app_env app_env_diversity;
  163. };
  164. /****************************************************************************/
  165. /* I2C **********************************************************************/
  166. /****************************************************************************/
  167. static int i2c_write(struct i2c_adapter *adap, u8 adr, u8 * data, int len)
  168. {
  169. struct i2c_msg msg = {.addr = adr, .flags = 0, .buf = data, .len = len };
  170. if (i2c_transfer(adap, &msg, 1) != 1)
  171. return -1;
  172. return 0;
  173. }
  174. static int i2c_read(struct i2c_adapter *adap,
  175. u8 adr, u8 *msg, int len, u8 *answ, int alen)
  176. {
  177. struct i2c_msg msgs[2] = {
  178. {
  179. .addr = adr, .flags = 0,
  180. .buf = msg, .len = len
  181. }, {
  182. .addr = adr, .flags = I2C_M_RD,
  183. .buf = answ, .len = alen
  184. }
  185. };
  186. if (i2c_transfer(adap, msgs, 2) != 2)
  187. return -1;
  188. return 0;
  189. }
  190. static inline u32 MulDiv32(u32 a, u32 b, u32 c)
  191. {
  192. u64 tmp64;
  193. tmp64 = (u64)a * (u64)b;
  194. do_div(tmp64, c);
  195. return (u32) tmp64;
  196. }
  197. static int Read16(struct drxd_state *state, u32 reg, u16 *data, u8 flags)
  198. {
  199. u8 adr = state->config.demod_address;
  200. u8 mm1[4] = { reg & 0xff, (reg >> 16) & 0xff,
  201. flags | ((reg >> 24) & 0xff), (reg >> 8) & 0xff
  202. };
  203. u8 mm2[2];
  204. if (i2c_read(state->i2c, adr, mm1, 4, mm2, 2) < 0)
  205. return -1;
  206. if (data)
  207. *data = mm2[0] | (mm2[1] << 8);
  208. return mm2[0] | (mm2[1] << 8);
  209. }
  210. static int Read32(struct drxd_state *state, u32 reg, u32 *data, u8 flags)
  211. {
  212. u8 adr = state->config.demod_address;
  213. u8 mm1[4] = { reg & 0xff, (reg >> 16) & 0xff,
  214. flags | ((reg >> 24) & 0xff), (reg >> 8) & 0xff
  215. };
  216. u8 mm2[4];
  217. if (i2c_read(state->i2c, adr, mm1, 4, mm2, 4) < 0)
  218. return -1;
  219. if (data)
  220. *data =
  221. mm2[0] | (mm2[1] << 8) | (mm2[2] << 16) | (mm2[3] << 24);
  222. return 0;
  223. }
  224. static int Write16(struct drxd_state *state, u32 reg, u16 data, u8 flags)
  225. {
  226. u8 adr = state->config.demod_address;
  227. u8 mm[6] = { reg & 0xff, (reg >> 16) & 0xff,
  228. flags | ((reg >> 24) & 0xff), (reg >> 8) & 0xff,
  229. data & 0xff, (data >> 8) & 0xff
  230. };
  231. if (i2c_write(state->i2c, adr, mm, 6) < 0)
  232. return -1;
  233. return 0;
  234. }
  235. static int Write32(struct drxd_state *state, u32 reg, u32 data, u8 flags)
  236. {
  237. u8 adr = state->config.demod_address;
  238. u8 mm[8] = { reg & 0xff, (reg >> 16) & 0xff,
  239. flags | ((reg >> 24) & 0xff), (reg >> 8) & 0xff,
  240. data & 0xff, (data >> 8) & 0xff,
  241. (data >> 16) & 0xff, (data >> 24) & 0xff
  242. };
  243. if (i2c_write(state->i2c, adr, mm, 8) < 0)
  244. return -1;
  245. return 0;
  246. }
  247. static int write_chunk(struct drxd_state *state,
  248. u32 reg, u8 *data, u32 len, u8 flags)
  249. {
  250. u8 adr = state->config.demod_address;
  251. u8 mm[CHUNK_SIZE + 4] = { reg & 0xff, (reg >> 16) & 0xff,
  252. flags | ((reg >> 24) & 0xff), (reg >> 8) & 0xff
  253. };
  254. int i;
  255. for (i = 0; i < len; i++)
  256. mm[4 + i] = data[i];
  257. if (i2c_write(state->i2c, adr, mm, 4 + len) < 0) {
  258. printk(KERN_ERR "error in write_chunk\n");
  259. return -1;
  260. }
  261. return 0;
  262. }
  263. static int WriteBlock(struct drxd_state *state,
  264. u32 Address, u16 BlockSize, u8 *pBlock, u8 Flags)
  265. {
  266. while (BlockSize > 0) {
  267. u16 Chunk = BlockSize > CHUNK_SIZE ? CHUNK_SIZE : BlockSize;
  268. if (write_chunk(state, Address, pBlock, Chunk, Flags) < 0)
  269. return -1;
  270. pBlock += Chunk;
  271. Address += (Chunk >> 1);
  272. BlockSize -= Chunk;
  273. }
  274. return 0;
  275. }
  276. static int WriteTable(struct drxd_state *state, u8 * pTable)
  277. {
  278. int status = 0;
  279. if (pTable == NULL)
  280. return 0;
  281. while (!status) {
  282. u16 Length;
  283. u32 Address = pTable[0] | (pTable[1] << 8) |
  284. (pTable[2] << 16) | (pTable[3] << 24);
  285. if (Address == 0xFFFFFFFF)
  286. break;
  287. pTable += sizeof(u32);
  288. Length = pTable[0] | (pTable[1] << 8);
  289. pTable += sizeof(u16);
  290. if (!Length)
  291. break;
  292. status = WriteBlock(state, Address, Length * 2, pTable, 0);
  293. pTable += (Length * 2);
  294. }
  295. return status;
  296. }
  297. /****************************************************************************/
  298. /****************************************************************************/
  299. /****************************************************************************/
  300. static int ResetCEFR(struct drxd_state *state)
  301. {
  302. return WriteTable(state, state->m_ResetCEFR);
  303. }
  304. static int InitCP(struct drxd_state *state)
  305. {
  306. return WriteTable(state, state->m_InitCP);
  307. }
  308. static int InitCE(struct drxd_state *state)
  309. {
  310. int status;
  311. enum app_env AppEnv = state->app_env_default;
  312. do {
  313. status = WriteTable(state, state->m_InitCE);
  314. if (status < 0)
  315. break;
  316. if (state->operation_mode == OM_DVBT_Diversity_Front ||
  317. state->operation_mode == OM_DVBT_Diversity_End) {
  318. AppEnv = state->app_env_diversity;
  319. }
  320. if (AppEnv == APPENV_STATIC) {
  321. status = Write16(state, CE_REG_TAPSET__A, 0x0000, 0);
  322. if (status < 0)
  323. break;
  324. } else if (AppEnv == APPENV_PORTABLE) {
  325. status = Write16(state, CE_REG_TAPSET__A, 0x0001, 0);
  326. if (status < 0)
  327. break;
  328. } else if (AppEnv == APPENV_MOBILE && state->type_A) {
  329. status = Write16(state, CE_REG_TAPSET__A, 0x0002, 0);
  330. if (status < 0)
  331. break;
  332. } else if (AppEnv == APPENV_MOBILE && !state->type_A) {
  333. status = Write16(state, CE_REG_TAPSET__A, 0x0006, 0);
  334. if (status < 0)
  335. break;
  336. }
  337. /* start ce */
  338. status = Write16(state, B_CE_REG_COMM_EXEC__A, 0x0001, 0);
  339. if (status < 0)
  340. break;
  341. } while (0);
  342. return status;
  343. }
  344. static int StopOC(struct drxd_state *state)
  345. {
  346. int status = 0;
  347. u16 ocSyncLvl = 0;
  348. u16 ocModeLop = state->m_EcOcRegOcModeLop;
  349. u16 dtoIncLop = 0;
  350. u16 dtoIncHip = 0;
  351. do {
  352. /* Store output configuration */
  353. status = Read16(state, EC_OC_REG_SNC_ISC_LVL__A, &ocSyncLvl, 0);
  354. if (status < 0)
  355. break;
  356. /* CHK_ERROR(Read16(EC_OC_REG_OC_MODE_LOP__A, &ocModeLop)); */
  357. state->m_EcOcRegSncSncLvl = ocSyncLvl;
  358. /* m_EcOcRegOcModeLop = ocModeLop; */
  359. /* Flush FIFO (byte-boundary) at fixed rate */
  360. status = Read16(state, EC_OC_REG_RCN_MAP_LOP__A, &dtoIncLop, 0);
  361. if (status < 0)
  362. break;
  363. status = Read16(state, EC_OC_REG_RCN_MAP_HIP__A, &dtoIncHip, 0);
  364. if (status < 0)
  365. break;
  366. status = Write16(state, EC_OC_REG_DTO_INC_LOP__A, dtoIncLop, 0);
  367. if (status < 0)
  368. break;
  369. status = Write16(state, EC_OC_REG_DTO_INC_HIP__A, dtoIncHip, 0);
  370. if (status < 0)
  371. break;
  372. ocModeLop &= ~(EC_OC_REG_OC_MODE_LOP_DTO_CTR_SRC__M);
  373. ocModeLop |= EC_OC_REG_OC_MODE_LOP_DTO_CTR_SRC_STATIC;
  374. status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, ocModeLop, 0);
  375. if (status < 0)
  376. break;
  377. status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_HOLD, 0);
  378. if (status < 0)
  379. break;
  380. msleep(1);
  381. /* Output pins to '0' */
  382. status = Write16(state, EC_OC_REG_OCR_MPG_UOS__A, EC_OC_REG_OCR_MPG_UOS__M, 0);
  383. if (status < 0)
  384. break;
  385. /* Force the OC out of sync */
  386. ocSyncLvl &= ~(EC_OC_REG_SNC_ISC_LVL_OSC__M);
  387. status = Write16(state, EC_OC_REG_SNC_ISC_LVL__A, ocSyncLvl, 0);
  388. if (status < 0)
  389. break;
  390. ocModeLop &= ~(EC_OC_REG_OC_MODE_LOP_PAR_ENA__M);
  391. ocModeLop |= EC_OC_REG_OC_MODE_LOP_PAR_ENA_ENABLE;
  392. ocModeLop |= 0x2; /* Magically-out-of-sync */
  393. status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, ocModeLop, 0);
  394. if (status < 0)
  395. break;
  396. status = Write16(state, EC_OC_REG_COMM_INT_STA__A, 0x0, 0);
  397. if (status < 0)
  398. break;
  399. status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_ACTIVE, 0);
  400. if (status < 0)
  401. break;
  402. } while (0);
  403. return status;
  404. }
  405. static int StartOC(struct drxd_state *state)
  406. {
  407. int status = 0;
  408. do {
  409. /* Stop OC */
  410. status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_HOLD, 0);
  411. if (status < 0)
  412. break;
  413. /* Restore output configuration */
  414. status = Write16(state, EC_OC_REG_SNC_ISC_LVL__A, state->m_EcOcRegSncSncLvl, 0);
  415. if (status < 0)
  416. break;
  417. status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, state->m_EcOcRegOcModeLop, 0);
  418. if (status < 0)
  419. break;
  420. /* Output pins active again */
  421. status = Write16(state, EC_OC_REG_OCR_MPG_UOS__A, EC_OC_REG_OCR_MPG_UOS_INIT, 0);
  422. if (status < 0)
  423. break;
  424. /* Start OC */
  425. status = Write16(state, EC_OC_REG_COMM_EXEC__A, EC_OC_REG_COMM_EXEC_CTL_ACTIVE, 0);
  426. if (status < 0)
  427. break;
  428. } while (0);
  429. return status;
  430. }
  431. static int InitEQ(struct drxd_state *state)
  432. {
  433. return WriteTable(state, state->m_InitEQ);
  434. }
  435. static int InitEC(struct drxd_state *state)
  436. {
  437. return WriteTable(state, state->m_InitEC);
  438. }
  439. static int InitSC(struct drxd_state *state)
  440. {
  441. return WriteTable(state, state->m_InitSC);
  442. }
  443. static int InitAtomicRead(struct drxd_state *state)
  444. {
  445. return WriteTable(state, state->m_InitAtomicRead);
  446. }
  447. static int CorrectSysClockDeviation(struct drxd_state *state);
  448. static int DRX_GetLockStatus(struct drxd_state *state, u32 * pLockStatus)
  449. {
  450. u16 ScRaRamLock = 0;
  451. const u16 mpeg_lock_mask = (SC_RA_RAM_LOCK_MPEG__M |
  452. SC_RA_RAM_LOCK_FEC__M |
  453. SC_RA_RAM_LOCK_DEMOD__M);
  454. const u16 fec_lock_mask = (SC_RA_RAM_LOCK_FEC__M |
  455. SC_RA_RAM_LOCK_DEMOD__M);
  456. const u16 demod_lock_mask = SC_RA_RAM_LOCK_DEMOD__M;
  457. int status;
  458. *pLockStatus = 0;
  459. status = Read16(state, SC_RA_RAM_LOCK__A, &ScRaRamLock, 0x0000);
  460. if (status < 0) {
  461. printk(KERN_ERR "Can't read SC_RA_RAM_LOCK__A status = %08x\n", status);
  462. return status;
  463. }
  464. if (state->drxd_state != DRXD_STARTED)
  465. return 0;
  466. if ((ScRaRamLock & mpeg_lock_mask) == mpeg_lock_mask) {
  467. *pLockStatus |= DRX_LOCK_MPEG;
  468. CorrectSysClockDeviation(state);
  469. }
  470. if ((ScRaRamLock & fec_lock_mask) == fec_lock_mask)
  471. *pLockStatus |= DRX_LOCK_FEC;
  472. if ((ScRaRamLock & demod_lock_mask) == demod_lock_mask)
  473. *pLockStatus |= DRX_LOCK_DEMOD;
  474. return 0;
  475. }
  476. /****************************************************************************/
  477. static int SetCfgIfAgc(struct drxd_state *state, struct SCfgAgc *cfg)
  478. {
  479. int status;
  480. if (cfg->outputLevel > DRXD_FE_CTRL_MAX)
  481. return -1;
  482. if (cfg->ctrlMode == AGC_CTRL_USER) {
  483. do {
  484. u16 FeAgRegPm1AgcWri;
  485. u16 FeAgRegAgModeLop;
  486. status = Read16(state, FE_AG_REG_AG_MODE_LOP__A, &FeAgRegAgModeLop, 0);
  487. if (status < 0)
  488. break;
  489. FeAgRegAgModeLop &= (~FE_AG_REG_AG_MODE_LOP_MODE_4__M);
  490. FeAgRegAgModeLop |= FE_AG_REG_AG_MODE_LOP_MODE_4_STATIC;
  491. status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, FeAgRegAgModeLop, 0);
  492. if (status < 0)
  493. break;
  494. FeAgRegPm1AgcWri = (u16) (cfg->outputLevel &
  495. FE_AG_REG_PM1_AGC_WRI__M);
  496. status = Write16(state, FE_AG_REG_PM1_AGC_WRI__A, FeAgRegPm1AgcWri, 0);
  497. if (status < 0)
  498. break;
  499. } while (0);
  500. } else if (cfg->ctrlMode == AGC_CTRL_AUTO) {
  501. if (((cfg->maxOutputLevel) < (cfg->minOutputLevel)) ||
  502. ((cfg->maxOutputLevel) > DRXD_FE_CTRL_MAX) ||
  503. ((cfg->speed) > DRXD_FE_CTRL_MAX) ||
  504. ((cfg->settleLevel) > DRXD_FE_CTRL_MAX)
  505. )
  506. return -1;
  507. do {
  508. u16 FeAgRegAgModeLop;
  509. u16 FeAgRegEgcSetLvl;
  510. u16 slope, offset;
  511. /* == Mode == */
  512. status = Read16(state, FE_AG_REG_AG_MODE_LOP__A, &FeAgRegAgModeLop, 0);
  513. if (status < 0)
  514. break;
  515. FeAgRegAgModeLop &= (~FE_AG_REG_AG_MODE_LOP_MODE_4__M);
  516. FeAgRegAgModeLop |=
  517. FE_AG_REG_AG_MODE_LOP_MODE_4_DYNAMIC;
  518. status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, FeAgRegAgModeLop, 0);
  519. if (status < 0)
  520. break;
  521. /* == Settle level == */
  522. FeAgRegEgcSetLvl = (u16) ((cfg->settleLevel >> 1) &
  523. FE_AG_REG_EGC_SET_LVL__M);
  524. status = Write16(state, FE_AG_REG_EGC_SET_LVL__A, FeAgRegEgcSetLvl, 0);
  525. if (status < 0)
  526. break;
  527. /* == Min/Max == */
  528. slope = (u16) ((cfg->maxOutputLevel -
  529. cfg->minOutputLevel) / 2);
  530. offset = (u16) ((cfg->maxOutputLevel +
  531. cfg->minOutputLevel) / 2 - 511);
  532. status = Write16(state, FE_AG_REG_GC1_AGC_RIC__A, slope, 0);
  533. if (status < 0)
  534. break;
  535. status = Write16(state, FE_AG_REG_GC1_AGC_OFF__A, offset, 0);
  536. if (status < 0)
  537. break;
  538. /* == Speed == */
  539. {
  540. const u16 maxRur = 8;
  541. const u16 slowIncrDecLUT[] = { 3, 4, 4, 5, 6 };
  542. const u16 fastIncrDecLUT[] = { 14, 15, 15, 16,
  543. 17, 18, 18, 19,
  544. 20, 21, 22, 23,
  545. 24, 26, 27, 28,
  546. 29, 31
  547. };
  548. u16 fineSteps = (DRXD_FE_CTRL_MAX + 1) /
  549. (maxRur + 1);
  550. u16 fineSpeed = (u16) (cfg->speed -
  551. ((cfg->speed /
  552. fineSteps) *
  553. fineSteps));
  554. u16 invRurCount = (u16) (cfg->speed /
  555. fineSteps);
  556. u16 rurCount;
  557. if (invRurCount > maxRur) {
  558. rurCount = 0;
  559. fineSpeed += fineSteps;
  560. } else {
  561. rurCount = maxRur - invRurCount;
  562. }
  563. /*
  564. fastInc = default *
  565. (2^(fineSpeed/fineSteps))
  566. => range[default...2*default>
  567. slowInc = default *
  568. (2^(fineSpeed/fineSteps))
  569. */
  570. {
  571. u16 fastIncrDec =
  572. fastIncrDecLUT[fineSpeed /
  573. ((fineSteps /
  574. (14 + 1)) + 1)];
  575. u16 slowIncrDec =
  576. slowIncrDecLUT[fineSpeed /
  577. (fineSteps /
  578. (3 + 1))];
  579. status = Write16(state, FE_AG_REG_EGC_RUR_CNT__A, rurCount, 0);
  580. if (status < 0)
  581. break;
  582. status = Write16(state, FE_AG_REG_EGC_FAS_INC__A, fastIncrDec, 0);
  583. if (status < 0)
  584. break;
  585. status = Write16(state, FE_AG_REG_EGC_FAS_DEC__A, fastIncrDec, 0);
  586. if (status < 0)
  587. break;
  588. status = Write16(state, FE_AG_REG_EGC_SLO_INC__A, slowIncrDec, 0);
  589. if (status < 0)
  590. break;
  591. status = Write16(state, FE_AG_REG_EGC_SLO_DEC__A, slowIncrDec, 0);
  592. if (status < 0)
  593. break;
  594. }
  595. }
  596. } while (0);
  597. } else {
  598. /* No OFF mode for IF control */
  599. return -1;
  600. }
  601. return status;
  602. }
  603. static int SetCfgRfAgc(struct drxd_state *state, struct SCfgAgc *cfg)
  604. {
  605. int status = 0;
  606. if (cfg->outputLevel > DRXD_FE_CTRL_MAX)
  607. return -1;
  608. if (cfg->ctrlMode == AGC_CTRL_USER) {
  609. do {
  610. u16 AgModeLop = 0;
  611. u16 level = (cfg->outputLevel);
  612. if (level == DRXD_FE_CTRL_MAX)
  613. level++;
  614. status = Write16(state, FE_AG_REG_PM2_AGC_WRI__A, level, 0x0000);
  615. if (status < 0)
  616. break;
  617. /*==== Mode ====*/
  618. /* Powerdown PD2, WRI source */
  619. state->m_FeAgRegAgPwd &= ~(FE_AG_REG_AG_PWD_PWD_PD2__M);
  620. state->m_FeAgRegAgPwd |=
  621. FE_AG_REG_AG_PWD_PWD_PD2_DISABLE;
  622. status = Write16(state, FE_AG_REG_AG_PWD__A, state->m_FeAgRegAgPwd, 0x0000);
  623. if (status < 0)
  624. break;
  625. status = Read16(state, FE_AG_REG_AG_MODE_LOP__A, &AgModeLop, 0x0000);
  626. if (status < 0)
  627. break;
  628. AgModeLop &= (~(FE_AG_REG_AG_MODE_LOP_MODE_5__M |
  629. FE_AG_REG_AG_MODE_LOP_MODE_E__M));
  630. AgModeLop |= (FE_AG_REG_AG_MODE_LOP_MODE_5_STATIC |
  631. FE_AG_REG_AG_MODE_LOP_MODE_E_STATIC);
  632. status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
  633. if (status < 0)
  634. break;
  635. /* enable AGC2 pin */
  636. {
  637. u16 FeAgRegAgAgcSio = 0;
  638. status = Read16(state, FE_AG_REG_AG_AGC_SIO__A, &FeAgRegAgAgcSio, 0x0000);
  639. if (status < 0)
  640. break;
  641. FeAgRegAgAgcSio &=
  642. ~(FE_AG_REG_AG_AGC_SIO_AGC_SIO_2__M);
  643. FeAgRegAgAgcSio |=
  644. FE_AG_REG_AG_AGC_SIO_AGC_SIO_2_OUTPUT;
  645. status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, FeAgRegAgAgcSio, 0x0000);
  646. if (status < 0)
  647. break;
  648. }
  649. } while (0);
  650. } else if (cfg->ctrlMode == AGC_CTRL_AUTO) {
  651. u16 AgModeLop = 0;
  652. do {
  653. u16 level;
  654. /* Automatic control */
  655. /* Powerup PD2, AGC2 as output, TGC source */
  656. (state->m_FeAgRegAgPwd) &=
  657. ~(FE_AG_REG_AG_PWD_PWD_PD2__M);
  658. (state->m_FeAgRegAgPwd) |=
  659. FE_AG_REG_AG_PWD_PWD_PD2_DISABLE;
  660. status = Write16(state, FE_AG_REG_AG_PWD__A, (state->m_FeAgRegAgPwd), 0x0000);
  661. if (status < 0)
  662. break;
  663. status = Read16(state, FE_AG_REG_AG_MODE_LOP__A, &AgModeLop, 0x0000);
  664. if (status < 0)
  665. break;
  666. AgModeLop &= (~(FE_AG_REG_AG_MODE_LOP_MODE_5__M |
  667. FE_AG_REG_AG_MODE_LOP_MODE_E__M));
  668. AgModeLop |= (FE_AG_REG_AG_MODE_LOP_MODE_5_STATIC |
  669. FE_AG_REG_AG_MODE_LOP_MODE_E_DYNAMIC);
  670. status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
  671. if (status < 0)
  672. break;
  673. /* Settle level */
  674. level = (((cfg->settleLevel) >> 4) &
  675. FE_AG_REG_TGC_SET_LVL__M);
  676. status = Write16(state, FE_AG_REG_TGC_SET_LVL__A, level, 0x0000);
  677. if (status < 0)
  678. break;
  679. /* Min/max: don't care */
  680. /* Speed: TODO */
  681. /* enable AGC2 pin */
  682. {
  683. u16 FeAgRegAgAgcSio = 0;
  684. status = Read16(state, FE_AG_REG_AG_AGC_SIO__A, &FeAgRegAgAgcSio, 0x0000);
  685. if (status < 0)
  686. break;
  687. FeAgRegAgAgcSio &=
  688. ~(FE_AG_REG_AG_AGC_SIO_AGC_SIO_2__M);
  689. FeAgRegAgAgcSio |=
  690. FE_AG_REG_AG_AGC_SIO_AGC_SIO_2_OUTPUT;
  691. status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, FeAgRegAgAgcSio, 0x0000);
  692. if (status < 0)
  693. break;
  694. }
  695. } while (0);
  696. } else {
  697. u16 AgModeLop = 0;
  698. do {
  699. /* No RF AGC control */
  700. /* Powerdown PD2, AGC2 as output, WRI source */
  701. (state->m_FeAgRegAgPwd) &=
  702. ~(FE_AG_REG_AG_PWD_PWD_PD2__M);
  703. (state->m_FeAgRegAgPwd) |=
  704. FE_AG_REG_AG_PWD_PWD_PD2_ENABLE;
  705. status = Write16(state, FE_AG_REG_AG_PWD__A, (state->m_FeAgRegAgPwd), 0x0000);
  706. if (status < 0)
  707. break;
  708. status = Read16(state, FE_AG_REG_AG_MODE_LOP__A, &AgModeLop, 0x0000);
  709. if (status < 0)
  710. break;
  711. AgModeLop &= (~(FE_AG_REG_AG_MODE_LOP_MODE_5__M |
  712. FE_AG_REG_AG_MODE_LOP_MODE_E__M));
  713. AgModeLop |= (FE_AG_REG_AG_MODE_LOP_MODE_5_STATIC |
  714. FE_AG_REG_AG_MODE_LOP_MODE_E_STATIC);
  715. status = Write16(state, FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
  716. if (status < 0)
  717. break;
  718. /* set FeAgRegAgAgcSio AGC2 (RF) as input */
  719. {
  720. u16 FeAgRegAgAgcSio = 0;
  721. status = Read16(state, FE_AG_REG_AG_AGC_SIO__A, &FeAgRegAgAgcSio, 0x0000);
  722. if (status < 0)
  723. break;
  724. FeAgRegAgAgcSio &=
  725. ~(FE_AG_REG_AG_AGC_SIO_AGC_SIO_2__M);
  726. FeAgRegAgAgcSio |=
  727. FE_AG_REG_AG_AGC_SIO_AGC_SIO_2_INPUT;
  728. status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, FeAgRegAgAgcSio, 0x0000);
  729. if (status < 0)
  730. break;
  731. }
  732. } while (0);
  733. }
  734. return status;
  735. }
  736. static int ReadIFAgc(struct drxd_state *state, u32 * pValue)
  737. {
  738. int status = 0;
  739. *pValue = 0;
  740. if (state->if_agc_cfg.ctrlMode != AGC_CTRL_OFF) {
  741. u16 Value;
  742. status = Read16(state, FE_AG_REG_GC1_AGC_DAT__A, &Value, 0);
  743. Value &= FE_AG_REG_GC1_AGC_DAT__M;
  744. if (status >= 0) {
  745. /* 3.3V
  746. |
  747. R1
  748. |
  749. Vin - R3 - * -- Vout
  750. |
  751. R2
  752. |
  753. GND
  754. */
  755. u32 R1 = state->if_agc_cfg.R1;
  756. u32 R2 = state->if_agc_cfg.R2;
  757. u32 R3 = state->if_agc_cfg.R3;
  758. u32 Vmax, Rpar, Vmin, Vout;
  759. if (R2 == 0 && (R1 == 0 || R3 == 0))
  760. return 0;
  761. Vmax = (3300 * R2) / (R1 + R2);
  762. Rpar = (R2 * R3) / (R3 + R2);
  763. Vmin = (3300 * Rpar) / (R1 + Rpar);
  764. Vout = Vmin + ((Vmax - Vmin) * Value) / 1024;
  765. *pValue = Vout;
  766. }
  767. }
  768. return status;
  769. }
  770. static int load_firmware(struct drxd_state *state, const char *fw_name)
  771. {
  772. const struct firmware *fw;
  773. if (request_firmware(&fw, fw_name, state->dev) < 0) {
  774. printk(KERN_ERR "drxd: firmware load failure [%s]\n", fw_name);
  775. return -EIO;
  776. }
  777. state->microcode = kmemdup(fw->data, fw->size, GFP_KERNEL);
  778. if (state->microcode == NULL) {
  779. release_firmware(fw);
  780. printk(KERN_ERR "drxd: firmware load failure: no memory\n");
  781. return -ENOMEM;
  782. }
  783. state->microcode_length = fw->size;
  784. release_firmware(fw);
  785. return 0;
  786. }
  787. static int DownloadMicrocode(struct drxd_state *state,
  788. const u8 *pMCImage, u32 Length)
  789. {
  790. u8 *pSrc;
  791. u32 Address;
  792. u16 nBlocks;
  793. u16 BlockSize;
  794. u32 offset = 0;
  795. int i, status = 0;
  796. pSrc = (u8 *) pMCImage;
  797. /* We're not using Flags */
  798. /* Flags = (pSrc[0] << 8) | pSrc[1]; */
  799. pSrc += sizeof(u16);
  800. offset += sizeof(u16);
  801. nBlocks = (pSrc[0] << 8) | pSrc[1];
  802. pSrc += sizeof(u16);
  803. offset += sizeof(u16);
  804. for (i = 0; i < nBlocks; i++) {
  805. Address = (pSrc[0] << 24) | (pSrc[1] << 16) |
  806. (pSrc[2] << 8) | pSrc[3];
  807. pSrc += sizeof(u32);
  808. offset += sizeof(u32);
  809. BlockSize = ((pSrc[0] << 8) | pSrc[1]) * sizeof(u16);
  810. pSrc += sizeof(u16);
  811. offset += sizeof(u16);
  812. /* We're not using Flags */
  813. /* u16 Flags = (pSrc[0] << 8) | pSrc[1]; */
  814. pSrc += sizeof(u16);
  815. offset += sizeof(u16);
  816. /* We're not using BlockCRC */
  817. /* u16 BlockCRC = (pSrc[0] << 8) | pSrc[1]; */
  818. pSrc += sizeof(u16);
  819. offset += sizeof(u16);
  820. status = WriteBlock(state, Address, BlockSize,
  821. pSrc, DRX_I2C_CLEARCRC);
  822. if (status < 0)
  823. break;
  824. pSrc += BlockSize;
  825. offset += BlockSize;
  826. }
  827. return status;
  828. }
  829. static int HI_Command(struct drxd_state *state, u16 cmd, u16 * pResult)
  830. {
  831. u32 nrRetries = 0;
  832. u16 waitCmd;
  833. int status;
  834. status = Write16(state, HI_RA_RAM_SRV_CMD__A, cmd, 0);
  835. if (status < 0)
  836. return status;
  837. do {
  838. nrRetries += 1;
  839. if (nrRetries > DRXD_MAX_RETRIES) {
  840. status = -1;
  841. break;
  842. };
  843. status = Read16(state, HI_RA_RAM_SRV_CMD__A, &waitCmd, 0);
  844. } while (waitCmd != 0);
  845. if (status >= 0)
  846. status = Read16(state, HI_RA_RAM_SRV_RES__A, pResult, 0);
  847. return status;
  848. }
  849. static int HI_CfgCommand(struct drxd_state *state)
  850. {
  851. int status = 0;
  852. mutex_lock(&state->mutex);
  853. Write16(state, HI_RA_RAM_SRV_CFG_KEY__A, HI_RA_RAM_SRV_RST_KEY_ACT, 0);
  854. Write16(state, HI_RA_RAM_SRV_CFG_DIV__A, state->hi_cfg_timing_div, 0);
  855. Write16(state, HI_RA_RAM_SRV_CFG_BDL__A, state->hi_cfg_bridge_delay, 0);
  856. Write16(state, HI_RA_RAM_SRV_CFG_WUP__A, state->hi_cfg_wakeup_key, 0);
  857. Write16(state, HI_RA_RAM_SRV_CFG_ACT__A, state->hi_cfg_ctrl, 0);
  858. Write16(state, HI_RA_RAM_SRV_CFG_KEY__A, HI_RA_RAM_SRV_RST_KEY_ACT, 0);
  859. if ((state->hi_cfg_ctrl & HI_RA_RAM_SRV_CFG_ACT_PWD_EXE) ==
  860. HI_RA_RAM_SRV_CFG_ACT_PWD_EXE)
  861. status = Write16(state, HI_RA_RAM_SRV_CMD__A,
  862. HI_RA_RAM_SRV_CMD_CONFIG, 0);
  863. else
  864. status = HI_Command(state, HI_RA_RAM_SRV_CMD_CONFIG, 0);
  865. mutex_unlock(&state->mutex);
  866. return status;
  867. }
  868. static int InitHI(struct drxd_state *state)
  869. {
  870. state->hi_cfg_wakeup_key = (state->chip_adr);
  871. /* port/bridge/power down ctrl */
  872. state->hi_cfg_ctrl = HI_RA_RAM_SRV_CFG_ACT_SLV0_ON;
  873. return HI_CfgCommand(state);
  874. }
  875. static int HI_ResetCommand(struct drxd_state *state)
  876. {
  877. int status;
  878. mutex_lock(&state->mutex);
  879. status = Write16(state, HI_RA_RAM_SRV_RST_KEY__A,
  880. HI_RA_RAM_SRV_RST_KEY_ACT, 0);
  881. if (status == 0)
  882. status = HI_Command(state, HI_RA_RAM_SRV_CMD_RESET, 0);
  883. mutex_unlock(&state->mutex);
  884. msleep(1);
  885. return status;
  886. }
  887. static int DRX_ConfigureI2CBridge(struct drxd_state *state, int bEnableBridge)
  888. {
  889. state->hi_cfg_ctrl &= (~HI_RA_RAM_SRV_CFG_ACT_BRD__M);
  890. if (bEnableBridge)
  891. state->hi_cfg_ctrl |= HI_RA_RAM_SRV_CFG_ACT_BRD_ON;
  892. else
  893. state->hi_cfg_ctrl |= HI_RA_RAM_SRV_CFG_ACT_BRD_OFF;
  894. return HI_CfgCommand(state);
  895. }
  896. #define HI_TR_WRITE 0x9
  897. #define HI_TR_READ 0xA
  898. #define HI_TR_READ_WRITE 0xB
  899. #define HI_TR_BROADCAST 0x4
  900. #if 0
  901. static int AtomicReadBlock(struct drxd_state *state,
  902. u32 Addr, u16 DataSize, u8 *pData, u8 Flags)
  903. {
  904. int status;
  905. int i = 0;
  906. /* Parameter check */
  907. if ((!pData) || ((DataSize & 1) != 0))
  908. return -1;
  909. mutex_lock(&state->mutex);
  910. do {
  911. /* Instruct HI to read n bytes */
  912. /* TODO use proper names forthese egisters */
  913. status = Write16(state, HI_RA_RAM_SRV_CFG_KEY__A, (HI_TR_FUNC_ADDR & 0xFFFF), 0);
  914. if (status < 0)
  915. break;
  916. status = Write16(state, HI_RA_RAM_SRV_CFG_DIV__A, (u16) (Addr >> 16), 0);
  917. if (status < 0)
  918. break;
  919. status = Write16(state, HI_RA_RAM_SRV_CFG_BDL__A, (u16) (Addr & 0xFFFF), 0);
  920. if (status < 0)
  921. break;
  922. status = Write16(state, HI_RA_RAM_SRV_CFG_WUP__A, (u16) ((DataSize / 2) - 1), 0);
  923. if (status < 0)
  924. break;
  925. status = Write16(state, HI_RA_RAM_SRV_CFG_ACT__A, HI_TR_READ, 0);
  926. if (status < 0)
  927. break;
  928. status = HI_Command(state, HI_RA_RAM_SRV_CMD_EXECUTE, 0);
  929. if (status < 0)
  930. break;
  931. } while (0);
  932. if (status >= 0) {
  933. for (i = 0; i < (DataSize / 2); i += 1) {
  934. u16 word;
  935. status = Read16(state, (HI_RA_RAM_USR_BEGIN__A + i),
  936. &word, 0);
  937. if (status < 0)
  938. break;
  939. pData[2 * i] = (u8) (word & 0xFF);
  940. pData[(2 * i) + 1] = (u8) (word >> 8);
  941. }
  942. }
  943. mutex_unlock(&state->mutex);
  944. return status;
  945. }
  946. static int AtomicReadReg32(struct drxd_state *state,
  947. u32 Addr, u32 *pData, u8 Flags)
  948. {
  949. u8 buf[sizeof(u32)];
  950. int status;
  951. if (!pData)
  952. return -1;
  953. status = AtomicReadBlock(state, Addr, sizeof(u32), buf, Flags);
  954. *pData = (((u32) buf[0]) << 0) +
  955. (((u32) buf[1]) << 8) +
  956. (((u32) buf[2]) << 16) + (((u32) buf[3]) << 24);
  957. return status;
  958. }
  959. #endif
  960. static int StopAllProcessors(struct drxd_state *state)
  961. {
  962. return Write16(state, HI_COMM_EXEC__A,
  963. SC_COMM_EXEC_CTL_STOP, DRX_I2C_BROADCAST);
  964. }
  965. static int EnableAndResetMB(struct drxd_state *state)
  966. {
  967. if (state->type_A) {
  968. /* disable? monitor bus observe @ EC_OC */
  969. Write16(state, EC_OC_REG_OC_MON_SIO__A, 0x0000, 0x0000);
  970. }
  971. /* do inverse broadcast, followed by explicit write to HI */
  972. Write16(state, HI_COMM_MB__A, 0x0000, DRX_I2C_BROADCAST);
  973. Write16(state, HI_COMM_MB__A, 0x0000, 0x0000);
  974. return 0;
  975. }
  976. static int InitCC(struct drxd_state *state)
  977. {
  978. if (state->osc_clock_freq == 0 ||
  979. state->osc_clock_freq > 20000 ||
  980. (state->osc_clock_freq % 4000) != 0) {
  981. printk(KERN_ERR "invalid osc frequency %d\n", state->osc_clock_freq);
  982. return -1;
  983. }
  984. Write16(state, CC_REG_OSC_MODE__A, CC_REG_OSC_MODE_M20, 0);
  985. Write16(state, CC_REG_PLL_MODE__A, CC_REG_PLL_MODE_BYPASS_PLL |
  986. CC_REG_PLL_MODE_PUMP_CUR_12, 0);
  987. Write16(state, CC_REG_REF_DIVIDE__A, state->osc_clock_freq / 4000, 0);
  988. Write16(state, CC_REG_PWD_MODE__A, CC_REG_PWD_MODE_DOWN_PLL, 0);
  989. Write16(state, CC_REG_UPDATE__A, CC_REG_UPDATE_KEY, 0);
  990. return 0;
  991. }
  992. static int ResetECOD(struct drxd_state *state)
  993. {
  994. int status = 0;
  995. if (state->type_A)
  996. status = Write16(state, EC_OD_REG_SYNC__A, 0x0664, 0);
  997. else
  998. status = Write16(state, B_EC_OD_REG_SYNC__A, 0x0664, 0);
  999. if (!(status < 0))
  1000. status = WriteTable(state, state->m_ResetECRAM);
  1001. if (!(status < 0))
  1002. status = Write16(state, EC_OD_REG_COMM_EXEC__A, 0x0001, 0);
  1003. return status;
  1004. }
  1005. /* Configure PGA switch */
  1006. static int SetCfgPga(struct drxd_state *state, int pgaSwitch)
  1007. {
  1008. int status;
  1009. u16 AgModeLop = 0;
  1010. u16 AgModeHip = 0;
  1011. do {
  1012. if (pgaSwitch) {
  1013. /* PGA on */
  1014. /* fine gain */
  1015. status = Read16(state, B_FE_AG_REG_AG_MODE_LOP__A, &AgModeLop, 0x0000);
  1016. if (status < 0)
  1017. break;
  1018. AgModeLop &= (~(B_FE_AG_REG_AG_MODE_LOP_MODE_C__M));
  1019. AgModeLop |= B_FE_AG_REG_AG_MODE_LOP_MODE_C_DYNAMIC;
  1020. status = Write16(state, B_FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
  1021. if (status < 0)
  1022. break;
  1023. /* coarse gain */
  1024. status = Read16(state, B_FE_AG_REG_AG_MODE_HIP__A, &AgModeHip, 0x0000);
  1025. if (status < 0)
  1026. break;
  1027. AgModeHip &= (~(B_FE_AG_REG_AG_MODE_HIP_MODE_J__M));
  1028. AgModeHip |= B_FE_AG_REG_AG_MODE_HIP_MODE_J_DYNAMIC;
  1029. status = Write16(state, B_FE_AG_REG_AG_MODE_HIP__A, AgModeHip, 0x0000);
  1030. if (status < 0)
  1031. break;
  1032. /* enable fine and coarse gain, enable AAF,
  1033. no ext resistor */
  1034. status = Write16(state, B_FE_AG_REG_AG_PGA_MODE__A, B_FE_AG_REG_AG_PGA_MODE_PFY_PCY_AFY_REN, 0x0000);
  1035. if (status < 0)
  1036. break;
  1037. } else {
  1038. /* PGA off, bypass */
  1039. /* fine gain */
  1040. status = Read16(state, B_FE_AG_REG_AG_MODE_LOP__A, &AgModeLop, 0x0000);
  1041. if (status < 0)
  1042. break;
  1043. AgModeLop &= (~(B_FE_AG_REG_AG_MODE_LOP_MODE_C__M));
  1044. AgModeLop |= B_FE_AG_REG_AG_MODE_LOP_MODE_C_STATIC;
  1045. status = Write16(state, B_FE_AG_REG_AG_MODE_LOP__A, AgModeLop, 0x0000);
  1046. if (status < 0)
  1047. break;
  1048. /* coarse gain */
  1049. status = Read16(state, B_FE_AG_REG_AG_MODE_HIP__A, &AgModeHip, 0x0000);
  1050. if (status < 0)
  1051. break;
  1052. AgModeHip &= (~(B_FE_AG_REG_AG_MODE_HIP_MODE_J__M));
  1053. AgModeHip |= B_FE_AG_REG_AG_MODE_HIP_MODE_J_STATIC;
  1054. status = Write16(state, B_FE_AG_REG_AG_MODE_HIP__A, AgModeHip, 0x0000);
  1055. if (status < 0)
  1056. break;
  1057. /* disable fine and coarse gain, enable AAF,
  1058. no ext resistor */
  1059. status = Write16(state, B_FE_AG_REG_AG_PGA_MODE__A, B_FE_AG_REG_AG_PGA_MODE_PFN_PCN_AFY_REN, 0x0000);
  1060. if (status < 0)
  1061. break;
  1062. }
  1063. } while (0);
  1064. return status;
  1065. }
  1066. static int InitFE(struct drxd_state *state)
  1067. {
  1068. int status;
  1069. do {
  1070. status = WriteTable(state, state->m_InitFE_1);
  1071. if (status < 0)
  1072. break;
  1073. if (state->type_A) {
  1074. status = Write16(state, FE_AG_REG_AG_PGA_MODE__A,
  1075. FE_AG_REG_AG_PGA_MODE_PFN_PCN_AFY_REN,
  1076. 0);
  1077. } else {
  1078. if (state->PGA)
  1079. status = SetCfgPga(state, 0);
  1080. else
  1081. status =
  1082. Write16(state, B_FE_AG_REG_AG_PGA_MODE__A,
  1083. B_FE_AG_REG_AG_PGA_MODE_PFN_PCN_AFY_REN,
  1084. 0);
  1085. }
  1086. if (status < 0)
  1087. break;
  1088. status = Write16(state, FE_AG_REG_AG_AGC_SIO__A, state->m_FeAgRegAgAgcSio, 0x0000);
  1089. if (status < 0)
  1090. break;
  1091. status = Write16(state, FE_AG_REG_AG_PWD__A, state->m_FeAgRegAgPwd, 0x0000);
  1092. if (status < 0)
  1093. break;
  1094. status = WriteTable(state, state->m_InitFE_2);
  1095. if (status < 0)
  1096. break;
  1097. } while (0);
  1098. return status;
  1099. }
  1100. static int InitFT(struct drxd_state *state)
  1101. {
  1102. /*
  1103. norm OFFSET, MB says =2 voor 8K en =3 voor 2K waarschijnlijk
  1104. SC stuff
  1105. */
  1106. return Write16(state, FT_REG_COMM_EXEC__A, 0x0001, 0x0000);
  1107. }
  1108. static int SC_WaitForReady(struct drxd_state *state)
  1109. {
  1110. u16 curCmd;
  1111. int i;
  1112. for (i = 0; i < DRXD_MAX_RETRIES; i += 1) {
  1113. int status = Read16(state, SC_RA_RAM_CMD__A, &curCmd, 0);
  1114. if (status == 0 || curCmd == 0)
  1115. return status;
  1116. }
  1117. return -1;
  1118. }
  1119. static int SC_SendCommand(struct drxd_state *state, u16 cmd)
  1120. {
  1121. int status = 0;
  1122. u16 errCode;
  1123. Write16(state, SC_RA_RAM_CMD__A, cmd, 0);
  1124. SC_WaitForReady(state);
  1125. Read16(state, SC_RA_RAM_CMD_ADDR__A, &errCode, 0);
  1126. if (errCode == 0xFFFF) {
  1127. printk(KERN_ERR "Command Error\n");
  1128. status = -1;
  1129. }
  1130. return status;
  1131. }
  1132. static int SC_ProcStartCommand(struct drxd_state *state,
  1133. u16 subCmd, u16 param0, u16 param1)
  1134. {
  1135. int status = 0;
  1136. u16 scExec;
  1137. mutex_lock(&state->mutex);
  1138. do {
  1139. Read16(state, SC_COMM_EXEC__A, &scExec, 0);
  1140. if (scExec != 1) {
  1141. status = -1;
  1142. break;
  1143. }
  1144. SC_WaitForReady(state);
  1145. Write16(state, SC_RA_RAM_CMD_ADDR__A, subCmd, 0);
  1146. Write16(state, SC_RA_RAM_PARAM1__A, param1, 0);
  1147. Write16(state, SC_RA_RAM_PARAM0__A, param0, 0);
  1148. SC_SendCommand(state, SC_RA_RAM_CMD_PROC_START);
  1149. } while (0);
  1150. mutex_unlock(&state->mutex);
  1151. return status;
  1152. }
  1153. static int SC_SetPrefParamCommand(struct drxd_state *state,
  1154. u16 subCmd, u16 param0, u16 param1)
  1155. {
  1156. int status;
  1157. mutex_lock(&state->mutex);
  1158. do {
  1159. status = SC_WaitForReady(state);
  1160. if (status < 0)
  1161. break;
  1162. status = Write16(state, SC_RA_RAM_CMD_ADDR__A, subCmd, 0);
  1163. if (status < 0)
  1164. break;
  1165. status = Write16(state, SC_RA_RAM_PARAM1__A, param1, 0);
  1166. if (status < 0)
  1167. break;
  1168. status = Write16(state, SC_RA_RAM_PARAM0__A, param0, 0);
  1169. if (status < 0)
  1170. break;
  1171. status = SC_SendCommand(state, SC_RA_RAM_CMD_SET_PREF_PARAM);
  1172. if (status < 0)
  1173. break;
  1174. } while (0);
  1175. mutex_unlock(&state->mutex);
  1176. return status;
  1177. }
  1178. #if 0
  1179. static int SC_GetOpParamCommand(struct drxd_state *state, u16 * result)
  1180. {
  1181. int status = 0;
  1182. mutex_lock(&state->mutex);
  1183. do {
  1184. status = SC_WaitForReady(state);
  1185. if (status < 0)
  1186. break;
  1187. status = SC_SendCommand(state, SC_RA_RAM_CMD_GET_OP_PARAM);
  1188. if (status < 0)
  1189. break;
  1190. status = Read16(state, SC_RA_RAM_PARAM0__A, result, 0);
  1191. if (status < 0)
  1192. break;
  1193. } while (0);
  1194. mutex_unlock(&state->mutex);
  1195. return status;
  1196. }
  1197. #endif
  1198. static int ConfigureMPEGOutput(struct drxd_state *state, int bEnableOutput)
  1199. {
  1200. int status;
  1201. do {
  1202. u16 EcOcRegIprInvMpg = 0;
  1203. u16 EcOcRegOcModeLop = 0;
  1204. u16 EcOcRegOcModeHip = 0;
  1205. u16 EcOcRegOcMpgSio = 0;
  1206. /*CHK_ERROR(Read16(state, EC_OC_REG_OC_MODE_LOP__A, &EcOcRegOcModeLop, 0)); */
  1207. if (state->operation_mode == OM_DVBT_Diversity_Front) {
  1208. if (bEnableOutput) {
  1209. EcOcRegOcModeHip |=
  1210. B_EC_OC_REG_OC_MODE_HIP_MPG_BUS_SRC_MONITOR;
  1211. } else
  1212. EcOcRegOcMpgSio |= EC_OC_REG_OC_MPG_SIO__M;
  1213. EcOcRegOcModeLop |=
  1214. EC_OC_REG_OC_MODE_LOP_PAR_ENA_DISABLE;
  1215. } else {
  1216. EcOcRegOcModeLop = state->m_EcOcRegOcModeLop;
  1217. if (bEnableOutput)
  1218. EcOcRegOcMpgSio &= (~(EC_OC_REG_OC_MPG_SIO__M));
  1219. else
  1220. EcOcRegOcMpgSio |= EC_OC_REG_OC_MPG_SIO__M;
  1221. /* Don't Insert RS Byte */
  1222. if (state->insert_rs_byte) {
  1223. EcOcRegOcModeLop &=
  1224. (~(EC_OC_REG_OC_MODE_LOP_PAR_ENA__M));
  1225. EcOcRegOcModeHip &=
  1226. (~EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL__M);
  1227. EcOcRegOcModeHip |=
  1228. EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL_ENABLE;
  1229. } else {
  1230. EcOcRegOcModeLop |=
  1231. EC_OC_REG_OC_MODE_LOP_PAR_ENA_DISABLE;
  1232. EcOcRegOcModeHip &=
  1233. (~EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL__M);
  1234. EcOcRegOcModeHip |=
  1235. EC_OC_REG_OC_MODE_HIP_MPG_PAR_VAL_DISABLE;
  1236. }
  1237. /* Mode = Parallel */
  1238. if (state->enable_parallel)
  1239. EcOcRegOcModeLop &=
  1240. (~(EC_OC_REG_OC_MODE_LOP_MPG_TRM_MDE__M));
  1241. else
  1242. EcOcRegOcModeLop |=
  1243. EC_OC_REG_OC_MODE_LOP_MPG_TRM_MDE_SERIAL;
  1244. }
  1245. /* Invert Data */
  1246. /* EcOcRegIprInvMpg |= 0x00FF; */
  1247. EcOcRegIprInvMpg &= (~(0x00FF));
  1248. /* Invert Error ( we don't use the pin ) */
  1249. /* EcOcRegIprInvMpg |= 0x0100; */
  1250. EcOcRegIprInvMpg &= (~(0x0100));
  1251. /* Invert Start ( we don't use the pin ) */
  1252. /* EcOcRegIprInvMpg |= 0x0200; */
  1253. EcOcRegIprInvMpg &= (~(0x0200));
  1254. /* Invert Valid ( we don't use the pin ) */
  1255. /* EcOcRegIprInvMpg |= 0x0400; */
  1256. EcOcRegIprInvMpg &= (~(0x0400));
  1257. /* Invert Clock */
  1258. /* EcOcRegIprInvMpg |= 0x0800; */
  1259. EcOcRegIprInvMpg &= (~(0x0800));
  1260. /* EcOcRegOcModeLop =0x05; */
  1261. status = Write16(state, EC_OC_REG_IPR_INV_MPG__A, EcOcRegIprInvMpg, 0);
  1262. if (status < 0)
  1263. break;
  1264. status = Write16(state, EC_OC_REG_OC_MODE_LOP__A, EcOcRegOcModeLop, 0);
  1265. if (status < 0)
  1266. break;
  1267. status = Write16(state, EC_OC_REG_OC_MODE_HIP__A, EcOcRegOcModeHip, 0x0000);
  1268. if (status < 0)
  1269. break;
  1270. status = Write16(state, EC_OC_REG_OC_MPG_SIO__A, EcOcRegOcMpgSio, 0);
  1271. if (status < 0)
  1272. break;
  1273. } while (0);
  1274. return status;
  1275. }
  1276. static int SetDeviceTypeId(struct drxd_state *state)
  1277. {
  1278. int status = 0;
  1279. u16 deviceId = 0;
  1280. do {
  1281. status = Read16(state, CC_REG_JTAGID_L__A, &deviceId, 0);
  1282. if (status < 0)
  1283. break;
  1284. /* TODO: why twice? */
  1285. status = Read16(state, CC_REG_JTAGID_L__A, &deviceId, 0);
  1286. if (status < 0)
  1287. break;
  1288. printk(KERN_INFO "drxd: deviceId = %04x\n", deviceId);
  1289. state->type_A = 0;
  1290. state->PGA = 0;
  1291. state->diversity = 0;
  1292. if (deviceId == 0) { /* on A2 only 3975 available */
  1293. state->type_A = 1;
  1294. printk(KERN_INFO "DRX3975D-A2\n");
  1295. } else {
  1296. deviceId >>= 12;
  1297. printk(KERN_INFO "DRX397%dD-B1\n", deviceId);
  1298. switch (deviceId) {
  1299. case 4:
  1300. state->diversity = 1;
  1301. case 3:
  1302. case 7:
  1303. state->PGA = 1;
  1304. break;
  1305. case 6:
  1306. state->diversity = 1;
  1307. case 5:
  1308. case 8:
  1309. break;
  1310. default:
  1311. status = -1;
  1312. break;
  1313. }
  1314. }
  1315. } while (0);
  1316. if (status < 0)
  1317. return status;
  1318. /* Init Table selection */
  1319. state->m_InitAtomicRead = DRXD_InitAtomicRead;
  1320. state->m_InitSC = DRXD_InitSC;
  1321. state->m_ResetECRAM = DRXD_ResetECRAM;
  1322. if (state->type_A) {
  1323. state->m_ResetCEFR = DRXD_ResetCEFR;
  1324. state->m_InitFE_1 = DRXD_InitFEA2_1;
  1325. state->m_InitFE_2 = DRXD_InitFEA2_2;
  1326. state->m_InitCP = DRXD_InitCPA2;
  1327. state->m_InitCE = DRXD_InitCEA2;
  1328. state->m_InitEQ = DRXD_InitEQA2;
  1329. state->m_InitEC = DRXD_InitECA2;
  1330. if (load_firmware(state, DRX_FW_FILENAME_A2))
  1331. return -EIO;
  1332. } else {
  1333. state->m_ResetCEFR = NULL;
  1334. state->m_InitFE_1 = DRXD_InitFEB1_1;
  1335. state->m_InitFE_2 = DRXD_InitFEB1_2;
  1336. state->m_InitCP = DRXD_InitCPB1;
  1337. state->m_InitCE = DRXD_InitCEB1;
  1338. state->m_InitEQ = DRXD_InitEQB1;
  1339. state->m_InitEC = DRXD_InitECB1;
  1340. if (load_firmware(state, DRX_FW_FILENAME_B1))
  1341. return -EIO;
  1342. }
  1343. if (state->diversity) {
  1344. state->m_InitDiversityFront = DRXD_InitDiversityFront;
  1345. state->m_InitDiversityEnd = DRXD_InitDiversityEnd;
  1346. state->m_DisableDiversity = DRXD_DisableDiversity;
  1347. state->m_StartDiversityFront = DRXD_StartDiversityFront;
  1348. state->m_StartDiversityEnd = DRXD_StartDiversityEnd;
  1349. state->m_DiversityDelay8MHZ = DRXD_DiversityDelay8MHZ;
  1350. state->m_DiversityDelay6MHZ = DRXD_DiversityDelay6MHZ;
  1351. } else {
  1352. state->m_InitDiversityFront = NULL;
  1353. state->m_InitDiversityEnd = NULL;
  1354. state->m_DisableDiversity = NULL;
  1355. state->m_StartDiversityFront = NULL;
  1356. state->m_StartDiversityEnd = NULL;
  1357. state->m_DiversityDelay8MHZ = NULL;
  1358. state->m_DiversityDelay6MHZ = NULL;
  1359. }
  1360. return status;
  1361. }
  1362. static int CorrectSysClockDeviation(struct drxd_state *state)
  1363. {
  1364. int status;
  1365. s32 incr = 0;
  1366. s32 nomincr = 0;
  1367. u32 bandwidth = 0;
  1368. u32 sysClockInHz = 0;
  1369. u32 sysClockFreq = 0; /* in kHz */
  1370. s16 oscClockDeviation;
  1371. s16 Diff;
  1372. do {
  1373. /* Retrieve bandwidth and incr, sanity check */
  1374. /* These accesses should be AtomicReadReg32, but that
  1375. causes trouble (at least for diversity */
  1376. status = Read32(state, LC_RA_RAM_IFINCR_NOM_L__A, ((u32 *) &nomincr), 0);
  1377. if (status < 0)
  1378. break;
  1379. status = Read32(state, FE_IF_REG_INCR0__A, (u32 *) &incr, 0);
  1380. if (status < 0)
  1381. break;
  1382. if (state->type_A) {
  1383. if ((nomincr - incr < -500) || (nomincr - incr > 500))
  1384. break;
  1385. } else {
  1386. if ((nomincr - incr < -2000) || (nomincr - incr > 2000))
  1387. break;
  1388. }
  1389. switch (state->props.bandwidth_hz) {
  1390. case 8000000:
  1391. bandwidth = DRXD_BANDWIDTH_8MHZ_IN_HZ;
  1392. break;
  1393. case 7000000:
  1394. bandwidth = DRXD_BANDWIDTH_7MHZ_IN_HZ;
  1395. break;
  1396. case 6000000:
  1397. bandwidth = DRXD_BANDWIDTH_6MHZ_IN_HZ;
  1398. break;
  1399. default:
  1400. return -1;
  1401. break;
  1402. }
  1403. /* Compute new sysclock value
  1404. sysClockFreq = (((incr + 2^23)*bandwidth)/2^21)/1000 */
  1405. incr += (1 << 23);
  1406. sysClockInHz = MulDiv32(incr, bandwidth, 1 << 21);
  1407. sysClockFreq = (u32) (sysClockInHz / 1000);
  1408. /* rounding */
  1409. if ((sysClockInHz % 1000) > 500)
  1410. sysClockFreq++;
  1411. /* Compute clock deviation in ppm */
  1412. oscClockDeviation = (u16) ((((s32) (sysClockFreq) -
  1413. (s32)
  1414. (state->expected_sys_clock_freq)) *
  1415. 1000000L) /
  1416. (s32)
  1417. (state->expected_sys_clock_freq));
  1418. Diff = oscClockDeviation - state->osc_clock_deviation;
  1419. /*printk(KERN_INFO "sysclockdiff=%d\n", Diff); */
  1420. if (Diff >= -200 && Diff <= 200) {
  1421. state->sys_clock_freq = (u16) sysClockFreq;
  1422. if (oscClockDeviation != state->osc_clock_deviation) {
  1423. if (state->config.osc_deviation) {
  1424. state->config.osc_deviation(state->priv,
  1425. oscClockDeviation,
  1426. 1);
  1427. state->osc_clock_deviation =
  1428. oscClockDeviation;
  1429. }
  1430. }
  1431. /* switch OFF SRMM scan in SC */
  1432. status = Write16(state, SC_RA_RAM_SAMPLE_RATE_COUNT__A, DRXD_OSCDEV_DONT_SCAN, 0);
  1433. if (status < 0)
  1434. break;
  1435. /* overrule FE_IF internal value for
  1436. proper re-locking */
  1437. status = Write16(state, SC_RA_RAM_IF_SAVE__AX, state->current_fe_if_incr, 0);
  1438. if (status < 0)
  1439. break;
  1440. state->cscd_state = CSCD_SAVED;
  1441. }
  1442. } while (0);
  1443. return status;
  1444. }
  1445. static int DRX_Stop(struct drxd_state *state)
  1446. {
  1447. int status;
  1448. if (state->drxd_state != DRXD_STARTED)
  1449. return 0;
  1450. do {
  1451. if (state->cscd_state != CSCD_SAVED) {
  1452. u32 lock;
  1453. status = DRX_GetLockStatus(state, &lock);
  1454. if (status < 0)
  1455. break;
  1456. }
  1457. status = StopOC(state);
  1458. if (status < 0)
  1459. break;
  1460. state->drxd_state = DRXD_STOPPED;
  1461. status = ConfigureMPEGOutput(state, 0);
  1462. if (status < 0)
  1463. break;
  1464. if (state->type_A) {
  1465. /* Stop relevant processors off the device */
  1466. status = Write16(state, EC_OD_REG_COMM_EXEC__A, 0x0000, 0x0000);
  1467. if (status < 0)
  1468. break;
  1469. status = Write16(state, SC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
  1470. if (status < 0)
  1471. break;
  1472. status = Write16(state, LC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
  1473. if (status < 0)
  1474. break;
  1475. } else {
  1476. /* Stop all processors except HI & CC & FE */
  1477. status = Write16(state, B_SC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
  1478. if (status < 0)
  1479. break;
  1480. status = Write16(state, B_LC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
  1481. if (status < 0)
  1482. break;
  1483. status = Write16(state, B_FT_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
  1484. if (status < 0)
  1485. break;
  1486. status = Write16(state, B_CP_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
  1487. if (status < 0)
  1488. break;
  1489. status = Write16(state, B_CE_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
  1490. if (status < 0)
  1491. break;
  1492. status = Write16(state, B_EQ_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
  1493. if (status < 0)
  1494. break;
  1495. status = Write16(state, EC_OD_REG_COMM_EXEC__A, 0x0000, 0);
  1496. if (status < 0)
  1497. break;
  1498. }
  1499. } while (0);
  1500. return status;
  1501. }
  1502. int SetOperationMode(struct drxd_state *state, int oMode)
  1503. {
  1504. int status;
  1505. do {
  1506. if (state->drxd_state != DRXD_STOPPED) {
  1507. status = -1;
  1508. break;
  1509. }
  1510. if (oMode == state->operation_mode) {
  1511. status = 0;
  1512. break;
  1513. }
  1514. if (oMode != OM_Default && !state->diversity) {
  1515. status = -1;
  1516. break;
  1517. }
  1518. switch (oMode) {
  1519. case OM_DVBT_Diversity_Front:
  1520. status = WriteTable(state, state->m_InitDiversityFront);
  1521. break;
  1522. case OM_DVBT_Diversity_End:
  1523. status = WriteTable(state, state->m_InitDiversityEnd);
  1524. break;
  1525. case OM_Default:
  1526. /* We need to check how to
  1527. get DRXD out of diversity */
  1528. default:
  1529. status = WriteTable(state, state->m_DisableDiversity);
  1530. break;
  1531. }
  1532. } while (0);
  1533. if (!status)
  1534. state->operation_mode = oMode;
  1535. return status;
  1536. }
  1537. static int StartDiversity(struct drxd_state *state)
  1538. {
  1539. int status = 0;
  1540. u16 rcControl;
  1541. do {
  1542. if (state->operation_mode == OM_DVBT_Diversity_Front) {
  1543. status = WriteTable(state, state->m_StartDiversityFront);
  1544. if (status < 0)
  1545. break;
  1546. } else if (state->operation_mode == OM_DVBT_Diversity_End) {
  1547. status = WriteTable(state, state->m_StartDiversityEnd);
  1548. if (status < 0)
  1549. break;
  1550. if (state->props.bandwidth_hz == 8000000) {
  1551. status = WriteTable(state, state->m_DiversityDelay8MHZ);
  1552. if (status < 0)
  1553. break;
  1554. } else {
  1555. status = WriteTable(state, state->m_DiversityDelay6MHZ);
  1556. if (status < 0)
  1557. break;
  1558. }
  1559. status = Read16(state, B_EQ_REG_RC_SEL_CAR__A, &rcControl, 0);
  1560. if (status < 0)
  1561. break;
  1562. rcControl &= ~(B_EQ_REG_RC_SEL_CAR_FFTMODE__M);
  1563. rcControl |= B_EQ_REG_RC_SEL_CAR_DIV_ON |
  1564. /* combining enabled */
  1565. B_EQ_REG_RC_SEL_CAR_MEAS_A_CC |
  1566. B_EQ_REG_RC_SEL_CAR_PASS_A_CC |
  1567. B_EQ_REG_RC_SEL_CAR_LOCAL_A_CC;
  1568. status = Write16(state, B_EQ_REG_RC_SEL_CAR__A, rcControl, 0);
  1569. if (status < 0)
  1570. break;
  1571. }
  1572. } while (0);
  1573. return status;
  1574. }
  1575. static int SetFrequencyShift(struct drxd_state *state,
  1576. u32 offsetFreq, int channelMirrored)
  1577. {
  1578. int negativeShift = (state->tuner_mirrors == channelMirrored);
  1579. /* Handle all mirroring
  1580. *
  1581. * Note: ADC mirroring (aliasing) is implictly handled by limiting
  1582. * feFsRegAddInc to 28 bits below
  1583. * (if the result before masking is more than 28 bits, this means
  1584. * that the ADC is mirroring.
  1585. * The masking is in fact the aliasing of the ADC)
  1586. *
  1587. */
  1588. /* Compute register value, unsigned computation */
  1589. state->fe_fs_add_incr = MulDiv32(state->intermediate_freq +
  1590. offsetFreq,
  1591. 1 << 28, state->sys_clock_freq);
  1592. /* Remove integer part */
  1593. state->fe_fs_add_incr &= 0x0FFFFFFFL;
  1594. if (negativeShift)
  1595. state->fe_fs_add_incr = ((1 << 28) - state->fe_fs_add_incr);
  1596. /* Save the frequency shift without tunerOffset compensation
  1597. for CtrlGetChannel. */
  1598. state->org_fe_fs_add_incr = MulDiv32(state->intermediate_freq,
  1599. 1 << 28, state->sys_clock_freq);
  1600. /* Remove integer part */
  1601. state->org_fe_fs_add_incr &= 0x0FFFFFFFL;
  1602. if (negativeShift)
  1603. state->org_fe_fs_add_incr = ((1L << 28) -
  1604. state->org_fe_fs_add_incr);
  1605. return Write32(state, FE_FS_REG_ADD_INC_LOP__A,
  1606. state->fe_fs_add_incr, 0);
  1607. }
  1608. static int SetCfgNoiseCalibration(struct drxd_state *state,
  1609. struct SNoiseCal *noiseCal)
  1610. {
  1611. u16 beOptEna;
  1612. int status = 0;
  1613. do {
  1614. status = Read16(state, SC_RA_RAM_BE_OPT_ENA__A, &beOptEna, 0);
  1615. if (status < 0)
  1616. break;
  1617. if (noiseCal->cpOpt) {
  1618. beOptEna |= (1 << SC_RA_RAM_BE_OPT_ENA_CP_OPT);
  1619. } else {
  1620. beOptEna &= ~(1 << SC_RA_RAM_BE_OPT_ENA_CP_OPT);
  1621. status = Write16(state, CP_REG_AC_NEXP_OFFS__A, noiseCal->cpNexpOfs, 0);
  1622. if (status < 0)
  1623. break;
  1624. }
  1625. status = Write16(state, SC_RA_RAM_BE_OPT_ENA__A, beOptEna, 0);
  1626. if (status < 0)
  1627. break;
  1628. if (!state->type_A) {
  1629. status = Write16(state, B_SC_RA_RAM_CO_TD_CAL_2K__A, noiseCal->tdCal2k, 0);
  1630. if (status < 0)
  1631. break;
  1632. status = Write16(state, B_SC_RA_RAM_CO_TD_CAL_8K__A, noiseCal->tdCal8k, 0);
  1633. if (status < 0)
  1634. break;
  1635. }
  1636. } while (0);
  1637. return status;
  1638. }
  1639. static int DRX_Start(struct drxd_state *state, s32 off)
  1640. {
  1641. struct dtv_frontend_properties *p = &state->props;
  1642. int status;
  1643. u16 transmissionParams = 0;
  1644. u16 operationMode = 0;
  1645. u16 qpskTdTpsPwr = 0;
  1646. u16 qam16TdTpsPwr = 0;
  1647. u16 qam64TdTpsPwr = 0;
  1648. u32 feIfIncr = 0;
  1649. u32 bandwidth = 0;
  1650. int mirrorFreqSpect;
  1651. u16 qpskSnCeGain = 0;
  1652. u16 qam16SnCeGain = 0;
  1653. u16 qam64SnCeGain = 0;
  1654. u16 qpskIsGainMan = 0;
  1655. u16 qam16IsGainMan = 0;
  1656. u16 qam64IsGainMan = 0;
  1657. u16 qpskIsGainExp = 0;
  1658. u16 qam16IsGainExp = 0;
  1659. u16 qam64IsGainExp = 0;
  1660. u16 bandwidthParam = 0;
  1661. if (off < 0)
  1662. off = (off - 500) / 1000;
  1663. else
  1664. off = (off + 500) / 1000;
  1665. do {
  1666. if (state->drxd_state != DRXD_STOPPED)
  1667. return -1;
  1668. status = ResetECOD(state);
  1669. if (status < 0)
  1670. break;
  1671. if (state->type_A) {
  1672. status = InitSC(state);
  1673. if (status < 0)
  1674. break;
  1675. } else {
  1676. status = InitFT(state);
  1677. if (status < 0)
  1678. break;
  1679. status = InitCP(state);
  1680. if (status < 0)
  1681. break;
  1682. status = InitCE(state);
  1683. if (status < 0)
  1684. break;
  1685. status = InitEQ(state);
  1686. if (status < 0)
  1687. break;
  1688. status = InitSC(state);
  1689. if (status < 0)
  1690. break;
  1691. }
  1692. /* Restore current IF & RF AGC settings */
  1693. status = SetCfgIfAgc(state, &state->if_agc_cfg);
  1694. if (status < 0)
  1695. break;
  1696. status = SetCfgRfAgc(state, &state->rf_agc_cfg);
  1697. if (status < 0)
  1698. break;
  1699. mirrorFreqSpect = (state->props.inversion == INVERSION_ON);
  1700. switch (p->transmission_mode) {
  1701. default: /* Not set, detect it automatically */
  1702. operationMode |= SC_RA_RAM_OP_AUTO_MODE__M;
  1703. /* fall through , try first guess DRX_FFTMODE_8K */
  1704. case TRANSMISSION_MODE_8K:
  1705. transmissionParams |= SC_RA_RAM_OP_PARAM_MODE_8K;
  1706. if (state->type_A) {
  1707. status = Write16(state, EC_SB_REG_TR_MODE__A, EC_SB_REG_TR_MODE_8K, 0x0000);
  1708. if (status < 0)
  1709. break;
  1710. qpskSnCeGain = 99;
  1711. qam16SnCeGain = 83;
  1712. qam64SnCeGain = 67;
  1713. }
  1714. break;
  1715. case TRANSMISSION_MODE_2K:
  1716. transmissionParams |= SC_RA_RAM_OP_PARAM_MODE_2K;
  1717. if (state->type_A) {
  1718. status = Write16(state, EC_SB_REG_TR_MODE__A, EC_SB_REG_TR_MODE_2K, 0x0000);
  1719. if (status < 0)
  1720. break;
  1721. qpskSnCeGain = 97;
  1722. qam16SnCeGain = 71;
  1723. qam64SnCeGain = 65;
  1724. }
  1725. break;
  1726. }
  1727. switch (p->guard_interval) {
  1728. case GUARD_INTERVAL_1_4:
  1729. transmissionParams |= SC_RA_RAM_OP_PARAM_GUARD_4;
  1730. break;
  1731. case GUARD_INTERVAL_1_8:
  1732. transmissionParams |= SC_RA_RAM_OP_PARAM_GUARD_8;
  1733. break;
  1734. case GUARD_INTERVAL_1_16:
  1735. transmissionParams |= SC_RA_RAM_OP_PARAM_GUARD_16;
  1736. break;
  1737. case GUARD_INTERVAL_1_32:
  1738. transmissionParams |= SC_RA_RAM_OP_PARAM_GUARD_32;
  1739. break;
  1740. default: /* Not set, detect it automatically */
  1741. operationMode |= SC_RA_RAM_OP_AUTO_GUARD__M;
  1742. /* try first guess 1/4 */
  1743. transmissionParams |= SC_RA_RAM_OP_PARAM_GUARD_4;
  1744. break;
  1745. }
  1746. switch (p->hierarchy) {
  1747. case HIERARCHY_1:
  1748. transmissionParams |= SC_RA_RAM_OP_PARAM_HIER_A1;
  1749. if (state->type_A) {
  1750. status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0001, 0x0000);
  1751. if (status < 0)
  1752. break;
  1753. status = Write16(state, EC_SB_REG_ALPHA__A, 0x0001, 0x0000);
  1754. if (status < 0)
  1755. break;
  1756. qpskTdTpsPwr = EQ_TD_TPS_PWR_UNKNOWN;
  1757. qam16TdTpsPwr = EQ_TD_TPS_PWR_QAM16_ALPHA1;
  1758. qam64TdTpsPwr = EQ_TD_TPS_PWR_QAM64_ALPHA1;
  1759. qpskIsGainMan =
  1760. SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_MAN__PRE;
  1761. qam16IsGainMan =
  1762. SC_RA_RAM_EQ_IS_GAIN_16QAM_MAN__PRE;
  1763. qam64IsGainMan =
  1764. SC_RA_RAM_EQ_IS_GAIN_64QAM_MAN__PRE;
  1765. qpskIsGainExp =
  1766. SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_EXP__PRE;
  1767. qam16IsGainExp =
  1768. SC_RA_RAM_EQ_IS_GAIN_16QAM_EXP__PRE;
  1769. qam64IsGainExp =
  1770. SC_RA_RAM_EQ_IS_GAIN_64QAM_EXP__PRE;
  1771. }
  1772. break;
  1773. case HIERARCHY_2:
  1774. transmissionParams |= SC_RA_RAM_OP_PARAM_HIER_A2;
  1775. if (state->type_A) {
  1776. status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0002, 0x0000);
  1777. if (status < 0)
  1778. break;
  1779. status = Write16(state, EC_SB_REG_ALPHA__A, 0x0002, 0x0000);
  1780. if (status < 0)
  1781. break;
  1782. qpskTdTpsPwr = EQ_TD_TPS_PWR_UNKNOWN;
  1783. qam16TdTpsPwr = EQ_TD_TPS_PWR_QAM16_ALPHA2;
  1784. qam64TdTpsPwr = EQ_TD_TPS_PWR_QAM64_ALPHA2;
  1785. qpskIsGainMan =
  1786. SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_MAN__PRE;
  1787. qam16IsGainMan =
  1788. SC_RA_RAM_EQ_IS_GAIN_16QAM_A2_MAN__PRE;
  1789. qam64IsGainMan =
  1790. SC_RA_RAM_EQ_IS_GAIN_64QAM_A2_MAN__PRE;
  1791. qpskIsGainExp =
  1792. SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_EXP__PRE;
  1793. qam16IsGainExp =
  1794. SC_RA_RAM_EQ_IS_GAIN_16QAM_A2_EXP__PRE;
  1795. qam64IsGainExp =
  1796. SC_RA_RAM_EQ_IS_GAIN_64QAM_A2_EXP__PRE;
  1797. }
  1798. break;
  1799. case HIERARCHY_4:
  1800. transmissionParams |= SC_RA_RAM_OP_PARAM_HIER_A4;
  1801. if (state->type_A) {
  1802. status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0003, 0x0000);
  1803. if (status < 0)
  1804. break;
  1805. status = Write16(state, EC_SB_REG_ALPHA__A, 0x0003, 0x0000);
  1806. if (status < 0)
  1807. break;
  1808. qpskTdTpsPwr = EQ_TD_TPS_PWR_UNKNOWN;
  1809. qam16TdTpsPwr = EQ_TD_TPS_PWR_QAM16_ALPHA4;
  1810. qam64TdTpsPwr = EQ_TD_TPS_PWR_QAM64_ALPHA4;
  1811. qpskIsGainMan =
  1812. SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_MAN__PRE;
  1813. qam16IsGainMan =
  1814. SC_RA_RAM_EQ_IS_GAIN_16QAM_A4_MAN__PRE;
  1815. qam64IsGainMan =
  1816. SC_RA_RAM_EQ_IS_GAIN_64QAM_A4_MAN__PRE;
  1817. qpskIsGainExp =
  1818. SC_RA_RAM_EQ_IS_GAIN_UNKNOWN_EXP__PRE;
  1819. qam16IsGainExp =
  1820. SC_RA_RAM_EQ_IS_GAIN_16QAM_A4_EXP__PRE;
  1821. qam64IsGainExp =
  1822. SC_RA_RAM_EQ_IS_GAIN_64QAM_A4_EXP__PRE;
  1823. }
  1824. break;
  1825. case HIERARCHY_AUTO:
  1826. default:
  1827. /* Not set, detect it automatically, start with none */
  1828. operationMode |= SC_RA_RAM_OP_AUTO_HIER__M;
  1829. transmissionParams |= SC_RA_RAM_OP_PARAM_HIER_NO;
  1830. if (state->type_A) {
  1831. status = Write16(state, EQ_REG_OT_ALPHA__A, 0x0000, 0x0000);
  1832. if (status < 0)
  1833. break;
  1834. status = Write16(state, EC_SB_REG_ALPHA__A, 0x0000, 0x0000);
  1835. if (status < 0)
  1836. break;
  1837. qpskTdTpsPwr = EQ_TD_TPS_PWR_QPSK;
  1838. qam16TdTpsPwr = EQ_TD_TPS_PWR_QAM16_ALPHAN;
  1839. qam64TdTpsPwr = EQ_TD_TPS_PWR_QAM64_ALPHAN;
  1840. qpskIsGainMan =
  1841. SC_RA_RAM_EQ_IS_GAIN_QPSK_MAN__PRE;
  1842. qam16IsGainMan =
  1843. SC_RA_RAM_EQ_IS_GAIN_16QAM_MAN__PRE;
  1844. qam64IsGainMan =
  1845. SC_RA_RAM_EQ_IS_GAIN_64QAM_MAN__PRE;
  1846. qpskIsGainExp =
  1847. SC_RA_RAM_EQ_IS_GAIN_QPSK_EXP__PRE;
  1848. qam16IsGainExp =
  1849. SC_RA_RAM_EQ_IS_GAIN_16QAM_EXP__PRE;
  1850. qam64IsGainExp =
  1851. SC_RA_RAM_EQ_IS_GAIN_64QAM_EXP__PRE;
  1852. }
  1853. break;
  1854. }
  1855. status = status;
  1856. if (status < 0)
  1857. break;
  1858. switch (p->modulation) {
  1859. default:
  1860. operationMode |= SC_RA_RAM_OP_AUTO_CONST__M;
  1861. /* fall through , try first guess
  1862. DRX_CONSTELLATION_QAM64 */
  1863. case QAM_64:
  1864. transmissionParams |= SC_RA_RAM_OP_PARAM_CONST_QAM64;
  1865. if (state->type_A) {
  1866. status = Write16(state, EQ_REG_OT_CONST__A, 0x0002, 0x0000);
  1867. if (status < 0)
  1868. break;
  1869. status = Write16(state, EC_SB_REG_CONST__A, EC_SB_REG_CONST_64QAM, 0x0000);
  1870. if (status < 0)
  1871. break;
  1872. status = Write16(state, EC_SB_REG_SCALE_MSB__A, 0x0020, 0x0000);
  1873. if (status < 0)
  1874. break;
  1875. status = Write16(state, EC_SB_REG_SCALE_BIT2__A, 0x0008, 0x0000);
  1876. if (status < 0)
  1877. break;
  1878. status = Write16(state, EC_SB_REG_SCALE_LSB__A, 0x0002, 0x0000);
  1879. if (status < 0)
  1880. break;
  1881. status = Write16(state, EQ_REG_TD_TPS_PWR_OFS__A, qam64TdTpsPwr, 0x0000);
  1882. if (status < 0)
  1883. break;
  1884. status = Write16(state, EQ_REG_SN_CEGAIN__A, qam64SnCeGain, 0x0000);
  1885. if (status < 0)
  1886. break;
  1887. status = Write16(state, EQ_REG_IS_GAIN_MAN__A, qam64IsGainMan, 0x0000);
  1888. if (status < 0)
  1889. break;
  1890. status = Write16(state, EQ_REG_IS_GAIN_EXP__A, qam64IsGainExp, 0x0000);
  1891. if (status < 0)
  1892. break;
  1893. }
  1894. break;
  1895. case QPSK:
  1896. transmissionParams |= SC_RA_RAM_OP_PARAM_CONST_QPSK;
  1897. if (state->type_A) {
  1898. status = Write16(state, EQ_REG_OT_CONST__A, 0x0000, 0x0000);
  1899. if (status < 0)
  1900. break;
  1901. status = Write16(state, EC_SB_REG_CONST__A, EC_SB_REG_CONST_QPSK, 0x0000);
  1902. if (status < 0)
  1903. break;
  1904. status = Write16(state, EC_SB_REG_SCALE_MSB__A, 0x0010, 0x0000);
  1905. if (status < 0)
  1906. break;
  1907. status = Write16(state, EC_SB_REG_SCALE_BIT2__A, 0x0000, 0x0000);
  1908. if (status < 0)
  1909. break;
  1910. status = Write16(state, EC_SB_REG_SCALE_LSB__A, 0x0000, 0x0000);
  1911. if (status < 0)
  1912. break;
  1913. status = Write16(state, EQ_REG_TD_TPS_PWR_OFS__A, qpskTdTpsPwr, 0x0000);
  1914. if (status < 0)
  1915. break;
  1916. status = Write16(state, EQ_REG_SN_CEGAIN__A, qpskSnCeGain, 0x0000);
  1917. if (status < 0)
  1918. break;
  1919. status = Write16(state, EQ_REG_IS_GAIN_MAN__A, qpskIsGainMan, 0x0000);
  1920. if (status < 0)
  1921. break;
  1922. status = Write16(state, EQ_REG_IS_GAIN_EXP__A, qpskIsGainExp, 0x0000);
  1923. if (status < 0)
  1924. break;
  1925. }
  1926. break;
  1927. case QAM_16:
  1928. transmissionParams |= SC_RA_RAM_OP_PARAM_CONST_QAM16;
  1929. if (state->type_A) {
  1930. status = Write16(state, EQ_REG_OT_CONST__A, 0x0001, 0x0000);
  1931. if (status < 0)
  1932. break;
  1933. status = Write16(state, EC_SB_REG_CONST__A, EC_SB_REG_CONST_16QAM, 0x0000);
  1934. if (status < 0)
  1935. break;
  1936. status = Write16(state, EC_SB_REG_SCALE_MSB__A, 0x0010, 0x0000);
  1937. if (status < 0)
  1938. break;
  1939. status = Write16(state, EC_SB_REG_SCALE_BIT2__A, 0x0004, 0x0000);
  1940. if (status < 0)
  1941. break;
  1942. status = Write16(state, EC_SB_REG_SCALE_LSB__A, 0x0000, 0x0000);
  1943. if (status < 0)
  1944. break;
  1945. status = Write16(state, EQ_REG_TD_TPS_PWR_OFS__A, qam16TdTpsPwr, 0x0000);
  1946. if (status < 0)
  1947. break;
  1948. status = Write16(state, EQ_REG_SN_CEGAIN__A, qam16SnCeGain, 0x0000);
  1949. if (status < 0)
  1950. break;
  1951. status = Write16(state, EQ_REG_IS_GAIN_MAN__A, qam16IsGainMan, 0x0000);
  1952. if (status < 0)
  1953. break;
  1954. status = Write16(state, EQ_REG_IS_GAIN_EXP__A, qam16IsGainExp, 0x0000);
  1955. if (status < 0)
  1956. break;
  1957. }
  1958. break;
  1959. }
  1960. status = status;
  1961. if (status < 0)
  1962. break;
  1963. switch (DRX_CHANNEL_HIGH) {
  1964. default:
  1965. case DRX_CHANNEL_AUTO:
  1966. case DRX_CHANNEL_LOW:
  1967. transmissionParams |= SC_RA_RAM_OP_PARAM_PRIO_LO;
  1968. status = Write16(state, EC_SB_REG_PRIOR__A, EC_SB_REG_PRIOR_LO, 0x0000);
  1969. if (status < 0)
  1970. break;
  1971. break;
  1972. case DRX_CHANNEL_HIGH:
  1973. transmissionParams |= SC_RA_RAM_OP_PARAM_PRIO_HI;
  1974. status = Write16(state, EC_SB_REG_PRIOR__A, EC_SB_REG_PRIOR_HI, 0x0000);
  1975. if (status < 0)
  1976. break;
  1977. break;
  1978. }
  1979. switch (p->code_rate_HP) {
  1980. case FEC_1_2:
  1981. transmissionParams |= SC_RA_RAM_OP_PARAM_RATE_1_2;
  1982. if (state->type_A) {
  1983. status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C1_2, 0x0000);
  1984. if (status < 0)
  1985. break;
  1986. }
  1987. break;
  1988. default:
  1989. operationMode |= SC_RA_RAM_OP_AUTO_RATE__M;
  1990. case FEC_2_3:
  1991. transmissionParams |= SC_RA_RAM_OP_PARAM_RATE_2_3;
  1992. if (state->type_A) {
  1993. status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C2_3, 0x0000);
  1994. if (status < 0)
  1995. break;
  1996. }
  1997. break;
  1998. case FEC_3_4:
  1999. transmissionParams |= SC_RA_RAM_OP_PARAM_RATE_3_4;
  2000. if (state->type_A) {
  2001. status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C3_4, 0x0000);
  2002. if (status < 0)
  2003. break;
  2004. }
  2005. break;
  2006. case FEC_5_6:
  2007. transmissionParams |= SC_RA_RAM_OP_PARAM_RATE_5_6;
  2008. if (state->type_A) {
  2009. status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C5_6, 0x0000);
  2010. if (status < 0)
  2011. break;
  2012. }
  2013. break;
  2014. case FEC_7_8:
  2015. transmissionParams |= SC_RA_RAM_OP_PARAM_RATE_7_8;
  2016. if (state->type_A) {
  2017. status = Write16(state, EC_VD_REG_SET_CODERATE__A, EC_VD_REG_SET_CODERATE_C7_8, 0x0000);
  2018. if (status < 0)
  2019. break;
  2020. }
  2021. break;
  2022. }
  2023. status = status;
  2024. if (status < 0)
  2025. break;
  2026. /* First determine real bandwidth (Hz) */
  2027. /* Also set delay for impulse noise cruncher (only A2) */
  2028. /* Also set parameters for EC_OC fix, note
  2029. EC_OC_REG_TMD_HIL_MAR is changed
  2030. by SC for fix for some 8K,1/8 guard but is restored by
  2031. InitEC and ResetEC
  2032. functions */
  2033. switch (p->bandwidth_hz) {
  2034. case 0:
  2035. p->bandwidth_hz = 8000000;
  2036. /* fall through */
  2037. case 8000000:
  2038. /* (64/7)*(8/8)*1000000 */
  2039. bandwidth = DRXD_BANDWIDTH_8MHZ_IN_HZ;
  2040. bandwidthParam = 0;
  2041. status = Write16(state,
  2042. FE_AG_REG_IND_DEL__A, 50, 0x0000);
  2043. break;
  2044. case 7000000:
  2045. /* (64/7)*(7/8)*1000000 */
  2046. bandwidth = DRXD_BANDWIDTH_7MHZ_IN_HZ;
  2047. bandwidthParam = 0x4807; /*binary:0100 1000 0000 0111 */
  2048. status = Write16(state,
  2049. FE_AG_REG_IND_DEL__A, 59, 0x0000);
  2050. break;
  2051. case 6000000:
  2052. /* (64/7)*(6/8)*1000000 */
  2053. bandwidth = DRXD_BANDWIDTH_6MHZ_IN_HZ;
  2054. bandwidthParam = 0x0F07; /*binary: 0000 1111 0000 0111 */
  2055. status = Write16(state,
  2056. FE_AG_REG_IND_DEL__A, 71, 0x0000);
  2057. break;
  2058. default:
  2059. status = -EINVAL;
  2060. }
  2061. if (status < 0)
  2062. break;
  2063. status = Write16(state, SC_RA_RAM_BAND__A, bandwidthParam, 0x0000);
  2064. if (status < 0)
  2065. break;
  2066. {
  2067. u16 sc_config;
  2068. status = Read16(state, SC_RA_RAM_CONFIG__A, &sc_config, 0);
  2069. if (status < 0)
  2070. break;
  2071. /* enable SLAVE mode in 2k 1/32 to
  2072. prevent timing change glitches */
  2073. if ((p->transmission_mode == TRANSMISSION_MODE_2K) &&
  2074. (p->guard_interval == GUARD_INTERVAL_1_32)) {
  2075. /* enable slave */
  2076. sc_config |= SC_RA_RAM_CONFIG_SLAVE__M;
  2077. } else {
  2078. /* disable slave */
  2079. sc_config &= ~SC_RA_RAM_CONFIG_SLAVE__M;
  2080. }
  2081. status = Write16(state, SC_RA_RAM_CONFIG__A, sc_config, 0);
  2082. if (status < 0)
  2083. break;
  2084. }
  2085. status = SetCfgNoiseCalibration(state, &state->noise_cal);
  2086. if (status < 0)
  2087. break;
  2088. if (state->cscd_state == CSCD_INIT) {
  2089. /* switch on SRMM scan in SC */
  2090. status = Write16(state, SC_RA_RAM_SAMPLE_RATE_COUNT__A, DRXD_OSCDEV_DO_SCAN, 0x0000);
  2091. if (status < 0)
  2092. break;
  2093. /* CHK_ERROR(Write16(SC_RA_RAM_SAMPLE_RATE_STEP__A, DRXD_OSCDEV_STEP, 0x0000));*/
  2094. state->cscd_state = CSCD_SET;
  2095. }
  2096. /* Now compute FE_IF_REG_INCR */
  2097. /*((( SysFreq/BandWidth)/2)/2) -1) * 2^23) =>
  2098. ((SysFreq / BandWidth) * (2^21) ) - (2^23) */
  2099. feIfIncr = MulDiv32(state->sys_clock_freq * 1000,
  2100. (1ULL << 21), bandwidth) - (1 << 23);
  2101. status = Write16(state, FE_IF_REG_INCR0__A, (u16) (feIfIncr & FE_IF_REG_INCR0__M), 0x0000);
  2102. if (status < 0)
  2103. break;
  2104. status = Write16(state, FE_IF_REG_INCR1__A, (u16) ((feIfIncr >> FE_IF_REG_INCR0__W) & FE_IF_REG_INCR1__M), 0x0000);
  2105. if (status < 0)
  2106. break;
  2107. /* Bandwidth setting done */
  2108. /* Mirror & frequency offset */
  2109. SetFrequencyShift(state, off, mirrorFreqSpect);
  2110. /* Start SC, write channel settings to SC */
  2111. /* Enable SC after setting all other parameters */
  2112. status = Write16(state, SC_COMM_STATE__A, 0, 0x0000);
  2113. if (status < 0)
  2114. break;
  2115. status = Write16(state, SC_COMM_EXEC__A, 1, 0x0000);
  2116. if (status < 0)
  2117. break;
  2118. /* Write SC parameter registers, operation mode */
  2119. #if 1
  2120. operationMode = (SC_RA_RAM_OP_AUTO_MODE__M |
  2121. SC_RA_RAM_OP_AUTO_GUARD__M |
  2122. SC_RA_RAM_OP_AUTO_CONST__M |
  2123. SC_RA_RAM_OP_AUTO_HIER__M |
  2124. SC_RA_RAM_OP_AUTO_RATE__M);
  2125. #endif
  2126. status = SC_SetPrefParamCommand(state, 0x0000, transmissionParams, operationMode);
  2127. if (status < 0)
  2128. break;
  2129. /* Start correct processes to get in lock */
  2130. status = SC_ProcStartCommand(state, SC_RA_RAM_PROC_LOCKTRACK, SC_RA_RAM_SW_EVENT_RUN_NMASK__M, SC_RA_RAM_LOCKTRACK_MIN);
  2131. if (status < 0)
  2132. break;
  2133. status = StartOC(state);
  2134. if (status < 0)
  2135. break;
  2136. if (state->operation_mode != OM_Default) {
  2137. status = StartDiversity(state);
  2138. if (status < 0)
  2139. break;
  2140. }
  2141. state->drxd_state = DRXD_STARTED;
  2142. } while (0);
  2143. return status;
  2144. }
  2145. static int CDRXD(struct drxd_state *state, u32 IntermediateFrequency)
  2146. {
  2147. u32 ulRfAgcOutputLevel = 0xffffffff;
  2148. u32 ulRfAgcSettleLevel = 528; /* Optimum value for MT2060 */
  2149. u32 ulRfAgcMinLevel = 0; /* Currently unused */
  2150. u32 ulRfAgcMaxLevel = DRXD_FE_CTRL_MAX; /* Currently unused */
  2151. u32 ulRfAgcSpeed = 0; /* Currently unused */
  2152. u32 ulRfAgcMode = 0; /*2; Off */
  2153. u32 ulRfAgcR1 = 820;
  2154. u32 ulRfAgcR2 = 2200;
  2155. u32 ulRfAgcR3 = 150;
  2156. u32 ulIfAgcMode = 0; /* Auto */
  2157. u32 ulIfAgcOutputLevel = 0xffffffff;
  2158. u32 ulIfAgcSettleLevel = 0xffffffff;
  2159. u32 ulIfAgcMinLevel = 0xffffffff;
  2160. u32 ulIfAgcMaxLevel = 0xffffffff;
  2161. u32 ulIfAgcSpeed = 0xffffffff;
  2162. u32 ulIfAgcR1 = 820;
  2163. u32 ulIfAgcR2 = 2200;
  2164. u32 ulIfAgcR3 = 150;
  2165. u32 ulClock = state->config.clock;
  2166. u32 ulSerialMode = 0;
  2167. u32 ulEcOcRegOcModeLop = 4; /* Dynamic DTO source */
  2168. u32 ulHiI2cDelay = HI_I2C_DELAY;
  2169. u32 ulHiI2cBridgeDelay = HI_I2C_BRIDGE_DELAY;
  2170. u32 ulHiI2cPatch = 0;
  2171. u32 ulEnvironment = APPENV_PORTABLE;
  2172. u32 ulEnvironmentDiversity = APPENV_MOBILE;
  2173. u32 ulIFFilter = IFFILTER_SAW;
  2174. state->if_agc_cfg.ctrlMode = AGC_CTRL_AUTO;
  2175. state->if_agc_cfg.outputLevel = 0;
  2176. state->if_agc_cfg.settleLevel = 140;
  2177. state->if_agc_cfg.minOutputLevel = 0;
  2178. state->if_agc_cfg.maxOutputLevel = 1023;
  2179. state->if_agc_cfg.speed = 904;
  2180. if (ulIfAgcMode == 1 && ulIfAgcOutputLevel <= DRXD_FE_CTRL_MAX) {
  2181. state->if_agc_cfg.ctrlMode = AGC_CTRL_USER;
  2182. state->if_agc_cfg.outputLevel = (u16) (ulIfAgcOutputLevel);
  2183. }
  2184. if (ulIfAgcMode == 0 &&
  2185. ulIfAgcSettleLevel <= DRXD_FE_CTRL_MAX &&
  2186. ulIfAgcMinLevel <= DRXD_FE_CTRL_MAX &&
  2187. ulIfAgcMaxLevel <= DRXD_FE_CTRL_MAX &&
  2188. ulIfAgcSpeed <= DRXD_FE_CTRL_MAX) {
  2189. state->if_agc_cfg.ctrlMode = AGC_CTRL_AUTO;
  2190. state->if_agc_cfg.settleLevel = (u16) (ulIfAgcSettleLevel);
  2191. state->if_agc_cfg.minOutputLevel = (u16) (ulIfAgcMinLevel);
  2192. state->if_agc_cfg.maxOutputLevel = (u16) (ulIfAgcMaxLevel);
  2193. state->if_agc_cfg.speed = (u16) (ulIfAgcSpeed);
  2194. }
  2195. state->if_agc_cfg.R1 = (u16) (ulIfAgcR1);
  2196. state->if_agc_cfg.R2 = (u16) (ulIfAgcR2);
  2197. state->if_agc_cfg.R3 = (u16) (ulIfAgcR3);
  2198. state->rf_agc_cfg.R1 = (u16) (ulRfAgcR1);
  2199. state->rf_agc_cfg.R2 = (u16) (ulRfAgcR2);
  2200. state->rf_agc_cfg.R3 = (u16) (ulRfAgcR3);
  2201. state->rf_agc_cfg.ctrlMode = AGC_CTRL_AUTO;
  2202. /* rest of the RFAgcCfg structure currently unused */
  2203. if (ulRfAgcMode == 1 && ulRfAgcOutputLevel <= DRXD_FE_CTRL_MAX) {
  2204. state->rf_agc_cfg.ctrlMode = AGC_CTRL_USER;
  2205. state->rf_agc_cfg.outputLevel = (u16) (ulRfAgcOutputLevel);
  2206. }
  2207. if (ulRfAgcMode == 0 &&
  2208. ulRfAgcSettleLevel <= DRXD_FE_CTRL_MAX &&
  2209. ulRfAgcMinLevel <= DRXD_FE_CTRL_MAX &&
  2210. ulRfAgcMaxLevel <= DRXD_FE_CTRL_MAX &&
  2211. ulRfAgcSpeed <= DRXD_FE_CTRL_MAX) {
  2212. state->rf_agc_cfg.ctrlMode = AGC_CTRL_AUTO;
  2213. state->rf_agc_cfg.settleLevel = (u16) (ulRfAgcSettleLevel);
  2214. state->rf_agc_cfg.minOutputLevel = (u16) (ulRfAgcMinLevel);
  2215. state->rf_agc_cfg.maxOutputLevel = (u16) (ulRfAgcMaxLevel);
  2216. state->rf_agc_cfg.speed = (u16) (ulRfAgcSpeed);
  2217. }
  2218. if (ulRfAgcMode == 2)
  2219. state->rf_agc_cfg.ctrlMode = AGC_CTRL_OFF;
  2220. if (ulEnvironment <= 2)
  2221. state->app_env_default = (enum app_env)
  2222. (ulEnvironment);
  2223. if (ulEnvironmentDiversity <= 2)
  2224. state->app_env_diversity = (enum app_env)
  2225. (ulEnvironmentDiversity);
  2226. if (ulIFFilter == IFFILTER_DISCRETE) {
  2227. /* discrete filter */
  2228. state->noise_cal.cpOpt = 0;
  2229. state->noise_cal.cpNexpOfs = 40;
  2230. state->noise_cal.tdCal2k = -40;
  2231. state->noise_cal.tdCal8k = -24;
  2232. } else {
  2233. /* SAW filter */
  2234. state->noise_cal.cpOpt = 1;
  2235. state->noise_cal.cpNexpOfs = 0;
  2236. state->noise_cal.tdCal2k = -21;
  2237. state->noise_cal.tdCal8k = -24;
  2238. }
  2239. state->m_EcOcRegOcModeLop = (u16) (ulEcOcRegOcModeLop);
  2240. state->chip_adr = (state->config.demod_address << 1) | 1;
  2241. switch (ulHiI2cPatch) {
  2242. case 1:
  2243. state->m_HiI2cPatch = DRXD_HiI2cPatch_1;
  2244. break;
  2245. case 3:
  2246. state->m_HiI2cPatch = DRXD_HiI2cPatch_3;
  2247. break;
  2248. default:
  2249. state->m_HiI2cPatch = NULL;
  2250. }
  2251. /* modify tuner and clock attributes */
  2252. state->intermediate_freq = (u16) (IntermediateFrequency / 1000);
  2253. /* expected system clock frequency in kHz */
  2254. state->expected_sys_clock_freq = 48000;
  2255. /* real system clock frequency in kHz */
  2256. state->sys_clock_freq = 48000;
  2257. state->osc_clock_freq = (u16) ulClock;
  2258. state->osc_clock_deviation = 0;
  2259. state->cscd_state = CSCD_INIT;
  2260. state->drxd_state = DRXD_UNINITIALIZED;
  2261. state->PGA = 0;
  2262. state->type_A = 0;
  2263. state->tuner_mirrors = 0;
  2264. /* modify MPEG output attributes */
  2265. state->insert_rs_byte = state->config.insert_rs_byte;
  2266. state->enable_parallel = (ulSerialMode != 1);
  2267. /* Timing div, 250ns/Psys */
  2268. /* Timing div, = ( delay (nano seconds) * sysclk (kHz) )/ 1000 */
  2269. state->hi_cfg_timing_div = (u16) ((state->sys_clock_freq / 1000) *
  2270. ulHiI2cDelay) / 1000;
  2271. /* Bridge delay, uses oscilator clock */
  2272. /* Delay = ( delay (nano seconds) * oscclk (kHz) )/ 1000 */
  2273. state->hi_cfg_bridge_delay = (u16) ((state->osc_clock_freq / 1000) *
  2274. ulHiI2cBridgeDelay) / 1000;
  2275. state->m_FeAgRegAgPwd = DRXD_DEF_AG_PWD_CONSUMER;
  2276. /* state->m_FeAgRegAgPwd = DRXD_DEF_AG_PWD_PRO; */
  2277. state->m_FeAgRegAgAgcSio = DRXD_DEF_AG_AGC_SIO;
  2278. return 0;
  2279. }
  2280. int DRXD_init(struct drxd_state *state, const u8 * fw, u32 fw_size)
  2281. {
  2282. int status = 0;
  2283. u32 driverVersion;
  2284. if (state->init_done)
  2285. return 0;
  2286. CDRXD(state, state->config.IF ? state->config.IF : 36000000);
  2287. do {
  2288. state->operation_mode = OM_Default;
  2289. status = SetDeviceTypeId(state);
  2290. if (status < 0)
  2291. break;
  2292. /* Apply I2c address patch to B1 */
  2293. if (!state->type_A && state->m_HiI2cPatch != NULL)
  2294. status = WriteTable(state, state->m_HiI2cPatch);
  2295. if (status < 0)
  2296. break;
  2297. if (state->type_A) {
  2298. /* HI firmware patch for UIO readout,
  2299. avoid clearing of result register */
  2300. status = Write16(state, 0x43012D, 0x047f, 0);
  2301. if (status < 0)
  2302. break;
  2303. }
  2304. status = HI_ResetCommand(state);
  2305. if (status < 0)
  2306. break;
  2307. status = StopAllProcessors(state);
  2308. if (status < 0)
  2309. break;
  2310. status = InitCC(state);
  2311. if (status < 0)
  2312. break;
  2313. state->osc_clock_deviation = 0;
  2314. if (state->config.osc_deviation)
  2315. state->osc_clock_deviation =
  2316. state->config.osc_deviation(state->priv, 0, 0);
  2317. {
  2318. /* Handle clock deviation */
  2319. s32 devB;
  2320. s32 devA = (s32) (state->osc_clock_deviation) *
  2321. (s32) (state->expected_sys_clock_freq);
  2322. /* deviation in kHz */
  2323. s32 deviation = (devA / (1000000L));
  2324. /* rounding, signed */
  2325. if (devA > 0)
  2326. devB = (2);
  2327. else
  2328. devB = (-2);
  2329. if ((devB * (devA % 1000000L) > 1000000L)) {
  2330. /* add +1 or -1 */
  2331. deviation += (devB / 2);
  2332. }
  2333. state->sys_clock_freq =
  2334. (u16) ((state->expected_sys_clock_freq) +
  2335. deviation);
  2336. }
  2337. status = InitHI(state);
  2338. if (status < 0)
  2339. break;
  2340. status = InitAtomicRead(state);
  2341. if (status < 0)
  2342. break;
  2343. status = EnableAndResetMB(state);
  2344. if (status < 0)
  2345. break;
  2346. if (state->type_A)
  2347. status = ResetCEFR(state);
  2348. if (status < 0)
  2349. break;
  2350. if (fw) {
  2351. status = DownloadMicrocode(state, fw, fw_size);
  2352. if (status < 0)
  2353. break;
  2354. } else {
  2355. status = DownloadMicrocode(state, state->microcode, state->microcode_length);
  2356. if (status < 0)
  2357. break;
  2358. }
  2359. if (state->PGA) {
  2360. state->m_FeAgRegAgPwd = DRXD_DEF_AG_PWD_PRO;
  2361. SetCfgPga(state, 0); /* PGA = 0 dB */
  2362. } else {
  2363. state->m_FeAgRegAgPwd = DRXD_DEF_AG_PWD_CONSUMER;
  2364. }
  2365. state->m_FeAgRegAgAgcSio = DRXD_DEF_AG_AGC_SIO;
  2366. status = InitFE(state);
  2367. if (status < 0)
  2368. break;
  2369. status = InitFT(state);
  2370. if (status < 0)
  2371. break;
  2372. status = InitCP(state);
  2373. if (status < 0)
  2374. break;
  2375. status = InitCE(state);
  2376. if (status < 0)
  2377. break;
  2378. status = InitEQ(state);
  2379. if (status < 0)
  2380. break;
  2381. status = InitEC(state);
  2382. if (status < 0)
  2383. break;
  2384. status = InitSC(state);
  2385. if (status < 0)
  2386. break;
  2387. status = SetCfgIfAgc(state, &state->if_agc_cfg);
  2388. if (status < 0)
  2389. break;
  2390. status = SetCfgRfAgc(state, &state->rf_agc_cfg);
  2391. if (status < 0)
  2392. break;
  2393. state->cscd_state = CSCD_INIT;
  2394. status = Write16(state, SC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
  2395. if (status < 0)
  2396. break;
  2397. status = Write16(state, LC_COMM_EXEC__A, SC_COMM_EXEC_CTL_STOP, 0);
  2398. if (status < 0)
  2399. break;
  2400. driverVersion = (((VERSION_MAJOR / 10) << 4) +
  2401. (VERSION_MAJOR % 10)) << 24;
  2402. driverVersion += (((VERSION_MINOR / 10) << 4) +
  2403. (VERSION_MINOR % 10)) << 16;
  2404. driverVersion += ((VERSION_PATCH / 1000) << 12) +
  2405. ((VERSION_PATCH / 100) << 8) +
  2406. ((VERSION_PATCH / 10) << 4) + (VERSION_PATCH % 10);
  2407. status = Write32(state, SC_RA_RAM_DRIVER_VERSION__AX, driverVersion, 0);
  2408. if (status < 0)
  2409. break;
  2410. status = StopOC(state);
  2411. if (status < 0)
  2412. break;
  2413. state->drxd_state = DRXD_STOPPED;
  2414. state->init_done = 1;
  2415. status = 0;
  2416. } while (0);
  2417. return status;
  2418. }
  2419. int DRXD_status(struct drxd_state *state, u32 * pLockStatus)
  2420. {
  2421. DRX_GetLockStatus(state, pLockStatus);
  2422. /*if (*pLockStatus&DRX_LOCK_MPEG) */
  2423. if (*pLockStatus & DRX_LOCK_FEC) {
  2424. ConfigureMPEGOutput(state, 1);
  2425. /* Get status again, in case we have MPEG lock now */
  2426. /*DRX_GetLockStatus(state, pLockStatus); */
  2427. }
  2428. return 0;
  2429. }
  2430. /****************************************************************************/
  2431. /****************************************************************************/
  2432. /****************************************************************************/
  2433. static int drxd_read_signal_strength(struct dvb_frontend *fe, u16 * strength)
  2434. {
  2435. struct drxd_state *state = fe->demodulator_priv;
  2436. u32 value;
  2437. int res;
  2438. res = ReadIFAgc(state, &value);
  2439. if (res < 0)
  2440. *strength = 0;
  2441. else
  2442. *strength = 0xffff - (value << 4);
  2443. return 0;
  2444. }
  2445. static int drxd_read_status(struct dvb_frontend *fe, fe_status_t * status)
  2446. {
  2447. struct drxd_state *state = fe->demodulator_priv;
  2448. u32 lock;
  2449. DRXD_status(state, &lock);
  2450. *status = 0;
  2451. /* No MPEG lock in V255 firmware, bug ? */
  2452. #if 1
  2453. if (lock & DRX_LOCK_MPEG)
  2454. *status |= FE_HAS_LOCK;
  2455. #else
  2456. if (lock & DRX_LOCK_FEC)
  2457. *status |= FE_HAS_LOCK;
  2458. #endif
  2459. if (lock & DRX_LOCK_FEC)
  2460. *status |= FE_HAS_VITERBI | FE_HAS_SYNC;
  2461. if (lock & DRX_LOCK_DEMOD)
  2462. *status |= FE_HAS_CARRIER | FE_HAS_SIGNAL;
  2463. return 0;
  2464. }
  2465. static int drxd_init(struct dvb_frontend *fe)
  2466. {
  2467. struct drxd_state *state = fe->demodulator_priv;
  2468. int err = 0;
  2469. /* if (request_firmware(&state->fw, "drxd.fw", state->dev)<0) */
  2470. return DRXD_init(state, 0, 0);
  2471. err = DRXD_init(state, state->fw->data, state->fw->size);
  2472. release_firmware(state->fw);
  2473. return err;
  2474. }
  2475. int drxd_config_i2c(struct dvb_frontend *fe, int onoff)
  2476. {
  2477. struct drxd_state *state = fe->demodulator_priv;
  2478. if (state->config.disable_i2c_gate_ctrl == 1)
  2479. return 0;
  2480. return DRX_ConfigureI2CBridge(state, onoff);
  2481. }
  2482. EXPORT_SYMBOL(drxd_config_i2c);
  2483. static int drxd_get_tune_settings(struct dvb_frontend *fe,
  2484. struct dvb_frontend_tune_settings *sets)
  2485. {
  2486. sets->min_delay_ms = 10000;
  2487. sets->max_drift = 0;
  2488. sets->step_size = 0;
  2489. return 0;
  2490. }
  2491. static int drxd_read_ber(struct dvb_frontend *fe, u32 * ber)
  2492. {
  2493. *ber = 0;
  2494. return 0;
  2495. }
  2496. static int drxd_read_snr(struct dvb_frontend *fe, u16 * snr)
  2497. {
  2498. *snr = 0;
  2499. return 0;
  2500. }
  2501. static int drxd_read_ucblocks(struct dvb_frontend *fe, u32 * ucblocks)
  2502. {
  2503. *ucblocks = 0;
  2504. return 0;
  2505. }
  2506. static int drxd_sleep(struct dvb_frontend *fe)
  2507. {
  2508. struct drxd_state *state = fe->demodulator_priv;
  2509. ConfigureMPEGOutput(state, 0);
  2510. return 0;
  2511. }
  2512. static int drxd_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  2513. {
  2514. return drxd_config_i2c(fe, enable);
  2515. }
  2516. static int drxd_set_frontend(struct dvb_frontend *fe)
  2517. {
  2518. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  2519. struct drxd_state *state = fe->demodulator_priv;
  2520. s32 off = 0;
  2521. state->props = *p;
  2522. DRX_Stop(state);
  2523. if (fe->ops.tuner_ops.set_params) {
  2524. fe->ops.tuner_ops.set_params(fe);
  2525. if (fe->ops.i2c_gate_ctrl)
  2526. fe->ops.i2c_gate_ctrl(fe, 0);
  2527. }
  2528. msleep(200);
  2529. return DRX_Start(state, off);
  2530. }
  2531. static void drxd_release(struct dvb_frontend *fe)
  2532. {
  2533. struct drxd_state *state = fe->demodulator_priv;
  2534. kfree(state);
  2535. }
  2536. static struct dvb_frontend_ops drxd_ops = {
  2537. .delsys = { SYS_DVBT},
  2538. .info = {
  2539. .name = "Micronas DRXD DVB-T",
  2540. .frequency_min = 47125000,
  2541. .frequency_max = 855250000,
  2542. .frequency_stepsize = 166667,
  2543. .frequency_tolerance = 0,
  2544. .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
  2545. FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 |
  2546. FE_CAN_FEC_AUTO |
  2547. FE_CAN_QAM_16 | FE_CAN_QAM_64 |
  2548. FE_CAN_QAM_AUTO |
  2549. FE_CAN_TRANSMISSION_MODE_AUTO |
  2550. FE_CAN_GUARD_INTERVAL_AUTO |
  2551. FE_CAN_HIERARCHY_AUTO | FE_CAN_RECOVER | FE_CAN_MUTE_TS},
  2552. .release = drxd_release,
  2553. .init = drxd_init,
  2554. .sleep = drxd_sleep,
  2555. .i2c_gate_ctrl = drxd_i2c_gate_ctrl,
  2556. .set_frontend = drxd_set_frontend,
  2557. .get_tune_settings = drxd_get_tune_settings,
  2558. .read_status = drxd_read_status,
  2559. .read_ber = drxd_read_ber,
  2560. .read_signal_strength = drxd_read_signal_strength,
  2561. .read_snr = drxd_read_snr,
  2562. .read_ucblocks = drxd_read_ucblocks,
  2563. };
  2564. struct dvb_frontend *drxd_attach(const struct drxd_config *config,
  2565. void *priv, struct i2c_adapter *i2c,
  2566. struct device *dev)
  2567. {
  2568. struct drxd_state *state = NULL;
  2569. state = kmalloc(sizeof(struct drxd_state), GFP_KERNEL);
  2570. if (!state)
  2571. return NULL;
  2572. memset(state, 0, sizeof(*state));
  2573. memcpy(&state->ops, &drxd_ops, sizeof(struct dvb_frontend_ops));
  2574. state->dev = dev;
  2575. state->config = *config;
  2576. state->i2c = i2c;
  2577. state->priv = priv;
  2578. mutex_init(&state->mutex);
  2579. if (Read16(state, 0, 0, 0) < 0)
  2580. goto error;
  2581. memcpy(&state->frontend.ops, &drxd_ops,
  2582. sizeof(struct dvb_frontend_ops));
  2583. state->frontend.demodulator_priv = state;
  2584. ConfigureMPEGOutput(state, 0);
  2585. return &state->frontend;
  2586. error:
  2587. printk(KERN_ERR "drxd: not found\n");
  2588. kfree(state);
  2589. return NULL;
  2590. }
  2591. EXPORT_SYMBOL(drxd_attach);
  2592. MODULE_DESCRIPTION("DRXD driver");
  2593. MODULE_AUTHOR("Micronas");
  2594. MODULE_LICENSE("GPL");