si.c 124 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include <linux/module.h>
  28. #include "drmP.h"
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "radeon_drm.h"
  32. #include "sid.h"
  33. #include "atom.h"
  34. #include "si_blit_shaders.h"
  35. #define SI_PFP_UCODE_SIZE 2144
  36. #define SI_PM4_UCODE_SIZE 2144
  37. #define SI_CE_UCODE_SIZE 2144
  38. #define SI_RLC_UCODE_SIZE 2048
  39. #define SI_MC_UCODE_SIZE 7769
  40. MODULE_FIRMWARE("radeon/TAHITI_pfp.bin");
  41. MODULE_FIRMWARE("radeon/TAHITI_me.bin");
  42. MODULE_FIRMWARE("radeon/TAHITI_ce.bin");
  43. MODULE_FIRMWARE("radeon/TAHITI_mc.bin");
  44. MODULE_FIRMWARE("radeon/TAHITI_rlc.bin");
  45. MODULE_FIRMWARE("radeon/PITCAIRN_pfp.bin");
  46. MODULE_FIRMWARE("radeon/PITCAIRN_me.bin");
  47. MODULE_FIRMWARE("radeon/PITCAIRN_ce.bin");
  48. MODULE_FIRMWARE("radeon/PITCAIRN_mc.bin");
  49. MODULE_FIRMWARE("radeon/PITCAIRN_rlc.bin");
  50. MODULE_FIRMWARE("radeon/VERDE_pfp.bin");
  51. MODULE_FIRMWARE("radeon/VERDE_me.bin");
  52. MODULE_FIRMWARE("radeon/VERDE_ce.bin");
  53. MODULE_FIRMWARE("radeon/VERDE_mc.bin");
  54. MODULE_FIRMWARE("radeon/VERDE_rlc.bin");
  55. extern int r600_ih_ring_alloc(struct radeon_device *rdev);
  56. extern void r600_ih_ring_fini(struct radeon_device *rdev);
  57. extern void evergreen_fix_pci_max_read_req_size(struct radeon_device *rdev);
  58. extern void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save);
  59. extern void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save);
  60. extern u32 evergreen_get_number_of_dram_channels(struct radeon_device *rdev);
  61. /* get temperature in millidegrees */
  62. int si_get_temp(struct radeon_device *rdev)
  63. {
  64. u32 temp;
  65. int actual_temp = 0;
  66. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  67. CTF_TEMP_SHIFT;
  68. if (temp & 0x200)
  69. actual_temp = 255;
  70. else
  71. actual_temp = temp & 0x1ff;
  72. actual_temp = (actual_temp * 1000);
  73. return actual_temp;
  74. }
  75. #define TAHITI_IO_MC_REGS_SIZE 36
  76. static const u32 tahiti_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  77. {0x0000006f, 0x03044000},
  78. {0x00000070, 0x0480c018},
  79. {0x00000071, 0x00000040},
  80. {0x00000072, 0x01000000},
  81. {0x00000074, 0x000000ff},
  82. {0x00000075, 0x00143400},
  83. {0x00000076, 0x08ec0800},
  84. {0x00000077, 0x040000cc},
  85. {0x00000079, 0x00000000},
  86. {0x0000007a, 0x21000409},
  87. {0x0000007c, 0x00000000},
  88. {0x0000007d, 0xe8000000},
  89. {0x0000007e, 0x044408a8},
  90. {0x0000007f, 0x00000003},
  91. {0x00000080, 0x00000000},
  92. {0x00000081, 0x01000000},
  93. {0x00000082, 0x02000000},
  94. {0x00000083, 0x00000000},
  95. {0x00000084, 0xe3f3e4f4},
  96. {0x00000085, 0x00052024},
  97. {0x00000087, 0x00000000},
  98. {0x00000088, 0x66036603},
  99. {0x00000089, 0x01000000},
  100. {0x0000008b, 0x1c0a0000},
  101. {0x0000008c, 0xff010000},
  102. {0x0000008e, 0xffffefff},
  103. {0x0000008f, 0xfff3efff},
  104. {0x00000090, 0xfff3efbf},
  105. {0x00000094, 0x00101101},
  106. {0x00000095, 0x00000fff},
  107. {0x00000096, 0x00116fff},
  108. {0x00000097, 0x60010000},
  109. {0x00000098, 0x10010000},
  110. {0x00000099, 0x00006000},
  111. {0x0000009a, 0x00001000},
  112. {0x0000009f, 0x00a77400}
  113. };
  114. static const u32 pitcairn_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  115. {0x0000006f, 0x03044000},
  116. {0x00000070, 0x0480c018},
  117. {0x00000071, 0x00000040},
  118. {0x00000072, 0x01000000},
  119. {0x00000074, 0x000000ff},
  120. {0x00000075, 0x00143400},
  121. {0x00000076, 0x08ec0800},
  122. {0x00000077, 0x040000cc},
  123. {0x00000079, 0x00000000},
  124. {0x0000007a, 0x21000409},
  125. {0x0000007c, 0x00000000},
  126. {0x0000007d, 0xe8000000},
  127. {0x0000007e, 0x044408a8},
  128. {0x0000007f, 0x00000003},
  129. {0x00000080, 0x00000000},
  130. {0x00000081, 0x01000000},
  131. {0x00000082, 0x02000000},
  132. {0x00000083, 0x00000000},
  133. {0x00000084, 0xe3f3e4f4},
  134. {0x00000085, 0x00052024},
  135. {0x00000087, 0x00000000},
  136. {0x00000088, 0x66036603},
  137. {0x00000089, 0x01000000},
  138. {0x0000008b, 0x1c0a0000},
  139. {0x0000008c, 0xff010000},
  140. {0x0000008e, 0xffffefff},
  141. {0x0000008f, 0xfff3efff},
  142. {0x00000090, 0xfff3efbf},
  143. {0x00000094, 0x00101101},
  144. {0x00000095, 0x00000fff},
  145. {0x00000096, 0x00116fff},
  146. {0x00000097, 0x60010000},
  147. {0x00000098, 0x10010000},
  148. {0x00000099, 0x00006000},
  149. {0x0000009a, 0x00001000},
  150. {0x0000009f, 0x00a47400}
  151. };
  152. static const u32 verde_io_mc_regs[TAHITI_IO_MC_REGS_SIZE][2] = {
  153. {0x0000006f, 0x03044000},
  154. {0x00000070, 0x0480c018},
  155. {0x00000071, 0x00000040},
  156. {0x00000072, 0x01000000},
  157. {0x00000074, 0x000000ff},
  158. {0x00000075, 0x00143400},
  159. {0x00000076, 0x08ec0800},
  160. {0x00000077, 0x040000cc},
  161. {0x00000079, 0x00000000},
  162. {0x0000007a, 0x21000409},
  163. {0x0000007c, 0x00000000},
  164. {0x0000007d, 0xe8000000},
  165. {0x0000007e, 0x044408a8},
  166. {0x0000007f, 0x00000003},
  167. {0x00000080, 0x00000000},
  168. {0x00000081, 0x01000000},
  169. {0x00000082, 0x02000000},
  170. {0x00000083, 0x00000000},
  171. {0x00000084, 0xe3f3e4f4},
  172. {0x00000085, 0x00052024},
  173. {0x00000087, 0x00000000},
  174. {0x00000088, 0x66036603},
  175. {0x00000089, 0x01000000},
  176. {0x0000008b, 0x1c0a0000},
  177. {0x0000008c, 0xff010000},
  178. {0x0000008e, 0xffffefff},
  179. {0x0000008f, 0xfff3efff},
  180. {0x00000090, 0xfff3efbf},
  181. {0x00000094, 0x00101101},
  182. {0x00000095, 0x00000fff},
  183. {0x00000096, 0x00116fff},
  184. {0x00000097, 0x60010000},
  185. {0x00000098, 0x10010000},
  186. {0x00000099, 0x00006000},
  187. {0x0000009a, 0x00001000},
  188. {0x0000009f, 0x00a37400}
  189. };
  190. /* ucode loading */
  191. static int si_mc_load_microcode(struct radeon_device *rdev)
  192. {
  193. const __be32 *fw_data;
  194. u32 running, blackout = 0;
  195. u32 *io_mc_regs;
  196. int i, ucode_size, regs_size;
  197. if (!rdev->mc_fw)
  198. return -EINVAL;
  199. switch (rdev->family) {
  200. case CHIP_TAHITI:
  201. io_mc_regs = (u32 *)&tahiti_io_mc_regs;
  202. ucode_size = SI_MC_UCODE_SIZE;
  203. regs_size = TAHITI_IO_MC_REGS_SIZE;
  204. break;
  205. case CHIP_PITCAIRN:
  206. io_mc_regs = (u32 *)&pitcairn_io_mc_regs;
  207. ucode_size = SI_MC_UCODE_SIZE;
  208. regs_size = TAHITI_IO_MC_REGS_SIZE;
  209. break;
  210. case CHIP_VERDE:
  211. default:
  212. io_mc_regs = (u32 *)&verde_io_mc_regs;
  213. ucode_size = SI_MC_UCODE_SIZE;
  214. regs_size = TAHITI_IO_MC_REGS_SIZE;
  215. break;
  216. }
  217. running = RREG32(MC_SEQ_SUP_CNTL) & RUN_MASK;
  218. if (running == 0) {
  219. if (running) {
  220. blackout = RREG32(MC_SHARED_BLACKOUT_CNTL);
  221. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout | 1);
  222. }
  223. /* reset the engine and set to writable */
  224. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  225. WREG32(MC_SEQ_SUP_CNTL, 0x00000010);
  226. /* load mc io regs */
  227. for (i = 0; i < regs_size; i++) {
  228. WREG32(MC_SEQ_IO_DEBUG_INDEX, io_mc_regs[(i << 1)]);
  229. WREG32(MC_SEQ_IO_DEBUG_DATA, io_mc_regs[(i << 1) + 1]);
  230. }
  231. /* load the MC ucode */
  232. fw_data = (const __be32 *)rdev->mc_fw->data;
  233. for (i = 0; i < ucode_size; i++)
  234. WREG32(MC_SEQ_SUP_PGM, be32_to_cpup(fw_data++));
  235. /* put the engine back into the active state */
  236. WREG32(MC_SEQ_SUP_CNTL, 0x00000008);
  237. WREG32(MC_SEQ_SUP_CNTL, 0x00000004);
  238. WREG32(MC_SEQ_SUP_CNTL, 0x00000001);
  239. /* wait for training to complete */
  240. for (i = 0; i < rdev->usec_timeout; i++) {
  241. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D0)
  242. break;
  243. udelay(1);
  244. }
  245. for (i = 0; i < rdev->usec_timeout; i++) {
  246. if (RREG32(MC_SEQ_TRAIN_WAKEUP_CNTL) & TRAIN_DONE_D1)
  247. break;
  248. udelay(1);
  249. }
  250. if (running)
  251. WREG32(MC_SHARED_BLACKOUT_CNTL, blackout);
  252. }
  253. return 0;
  254. }
  255. static int si_init_microcode(struct radeon_device *rdev)
  256. {
  257. struct platform_device *pdev;
  258. const char *chip_name;
  259. const char *rlc_chip_name;
  260. size_t pfp_req_size, me_req_size, ce_req_size, rlc_req_size, mc_req_size;
  261. char fw_name[30];
  262. int err;
  263. DRM_DEBUG("\n");
  264. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  265. err = IS_ERR(pdev);
  266. if (err) {
  267. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  268. return -EINVAL;
  269. }
  270. switch (rdev->family) {
  271. case CHIP_TAHITI:
  272. chip_name = "TAHITI";
  273. rlc_chip_name = "TAHITI";
  274. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  275. me_req_size = SI_PM4_UCODE_SIZE * 4;
  276. ce_req_size = SI_CE_UCODE_SIZE * 4;
  277. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  278. mc_req_size = SI_MC_UCODE_SIZE * 4;
  279. break;
  280. case CHIP_PITCAIRN:
  281. chip_name = "PITCAIRN";
  282. rlc_chip_name = "PITCAIRN";
  283. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  284. me_req_size = SI_PM4_UCODE_SIZE * 4;
  285. ce_req_size = SI_CE_UCODE_SIZE * 4;
  286. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  287. mc_req_size = SI_MC_UCODE_SIZE * 4;
  288. break;
  289. case CHIP_VERDE:
  290. chip_name = "VERDE";
  291. rlc_chip_name = "VERDE";
  292. pfp_req_size = SI_PFP_UCODE_SIZE * 4;
  293. me_req_size = SI_PM4_UCODE_SIZE * 4;
  294. ce_req_size = SI_CE_UCODE_SIZE * 4;
  295. rlc_req_size = SI_RLC_UCODE_SIZE * 4;
  296. mc_req_size = SI_MC_UCODE_SIZE * 4;
  297. break;
  298. default: BUG();
  299. }
  300. DRM_INFO("Loading %s Microcode\n", chip_name);
  301. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  302. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  303. if (err)
  304. goto out;
  305. if (rdev->pfp_fw->size != pfp_req_size) {
  306. printk(KERN_ERR
  307. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  308. rdev->pfp_fw->size, fw_name);
  309. err = -EINVAL;
  310. goto out;
  311. }
  312. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  313. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  314. if (err)
  315. goto out;
  316. if (rdev->me_fw->size != me_req_size) {
  317. printk(KERN_ERR
  318. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  319. rdev->me_fw->size, fw_name);
  320. err = -EINVAL;
  321. }
  322. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  323. err = request_firmware(&rdev->ce_fw, fw_name, &pdev->dev);
  324. if (err)
  325. goto out;
  326. if (rdev->ce_fw->size != ce_req_size) {
  327. printk(KERN_ERR
  328. "si_cp: Bogus length %zu in firmware \"%s\"\n",
  329. rdev->ce_fw->size, fw_name);
  330. err = -EINVAL;
  331. }
  332. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  333. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  334. if (err)
  335. goto out;
  336. if (rdev->rlc_fw->size != rlc_req_size) {
  337. printk(KERN_ERR
  338. "si_rlc: Bogus length %zu in firmware \"%s\"\n",
  339. rdev->rlc_fw->size, fw_name);
  340. err = -EINVAL;
  341. }
  342. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mc.bin", chip_name);
  343. err = request_firmware(&rdev->mc_fw, fw_name, &pdev->dev);
  344. if (err)
  345. goto out;
  346. if (rdev->mc_fw->size != mc_req_size) {
  347. printk(KERN_ERR
  348. "si_mc: Bogus length %zu in firmware \"%s\"\n",
  349. rdev->mc_fw->size, fw_name);
  350. err = -EINVAL;
  351. }
  352. out:
  353. platform_device_unregister(pdev);
  354. if (err) {
  355. if (err != -EINVAL)
  356. printk(KERN_ERR
  357. "si_cp: Failed to load firmware \"%s\"\n",
  358. fw_name);
  359. release_firmware(rdev->pfp_fw);
  360. rdev->pfp_fw = NULL;
  361. release_firmware(rdev->me_fw);
  362. rdev->me_fw = NULL;
  363. release_firmware(rdev->ce_fw);
  364. rdev->ce_fw = NULL;
  365. release_firmware(rdev->rlc_fw);
  366. rdev->rlc_fw = NULL;
  367. release_firmware(rdev->mc_fw);
  368. rdev->mc_fw = NULL;
  369. }
  370. return err;
  371. }
  372. /* watermark setup */
  373. static u32 dce6_line_buffer_adjust(struct radeon_device *rdev,
  374. struct radeon_crtc *radeon_crtc,
  375. struct drm_display_mode *mode,
  376. struct drm_display_mode *other_mode)
  377. {
  378. u32 tmp;
  379. /*
  380. * Line Buffer Setup
  381. * There are 3 line buffers, each one shared by 2 display controllers.
  382. * DC_LB_MEMORY_SPLIT controls how that line buffer is shared between
  383. * the display controllers. The paritioning is done via one of four
  384. * preset allocations specified in bits 21:20:
  385. * 0 - half lb
  386. * 2 - whole lb, other crtc must be disabled
  387. */
  388. /* this can get tricky if we have two large displays on a paired group
  389. * of crtcs. Ideally for multiple large displays we'd assign them to
  390. * non-linked crtcs for maximum line buffer allocation.
  391. */
  392. if (radeon_crtc->base.enabled && mode) {
  393. if (other_mode)
  394. tmp = 0; /* 1/2 */
  395. else
  396. tmp = 2; /* whole */
  397. } else
  398. tmp = 0;
  399. WREG32(DC_LB_MEMORY_SPLIT + radeon_crtc->crtc_offset,
  400. DC_LB_MEMORY_CONFIG(tmp));
  401. if (radeon_crtc->base.enabled && mode) {
  402. switch (tmp) {
  403. case 0:
  404. default:
  405. return 4096 * 2;
  406. case 2:
  407. return 8192 * 2;
  408. }
  409. }
  410. /* controller not enabled, so no lb used */
  411. return 0;
  412. }
  413. static u32 si_get_number_of_dram_channels(struct radeon_device *rdev)
  414. {
  415. u32 tmp = RREG32(MC_SHARED_CHMAP);
  416. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  417. case 0:
  418. default:
  419. return 1;
  420. case 1:
  421. return 2;
  422. case 2:
  423. return 4;
  424. case 3:
  425. return 8;
  426. case 4:
  427. return 3;
  428. case 5:
  429. return 6;
  430. case 6:
  431. return 10;
  432. case 7:
  433. return 12;
  434. case 8:
  435. return 16;
  436. }
  437. }
  438. struct dce6_wm_params {
  439. u32 dram_channels; /* number of dram channels */
  440. u32 yclk; /* bandwidth per dram data pin in kHz */
  441. u32 sclk; /* engine clock in kHz */
  442. u32 disp_clk; /* display clock in kHz */
  443. u32 src_width; /* viewport width */
  444. u32 active_time; /* active display time in ns */
  445. u32 blank_time; /* blank time in ns */
  446. bool interlaced; /* mode is interlaced */
  447. fixed20_12 vsc; /* vertical scale ratio */
  448. u32 num_heads; /* number of active crtcs */
  449. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  450. u32 lb_size; /* line buffer allocated to pipe */
  451. u32 vtaps; /* vertical scaler taps */
  452. };
  453. static u32 dce6_dram_bandwidth(struct dce6_wm_params *wm)
  454. {
  455. /* Calculate raw DRAM Bandwidth */
  456. fixed20_12 dram_efficiency; /* 0.7 */
  457. fixed20_12 yclk, dram_channels, bandwidth;
  458. fixed20_12 a;
  459. a.full = dfixed_const(1000);
  460. yclk.full = dfixed_const(wm->yclk);
  461. yclk.full = dfixed_div(yclk, a);
  462. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  463. a.full = dfixed_const(10);
  464. dram_efficiency.full = dfixed_const(7);
  465. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  466. bandwidth.full = dfixed_mul(dram_channels, yclk);
  467. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  468. return dfixed_trunc(bandwidth);
  469. }
  470. static u32 dce6_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  471. {
  472. /* Calculate DRAM Bandwidth and the part allocated to display. */
  473. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  474. fixed20_12 yclk, dram_channels, bandwidth;
  475. fixed20_12 a;
  476. a.full = dfixed_const(1000);
  477. yclk.full = dfixed_const(wm->yclk);
  478. yclk.full = dfixed_div(yclk, a);
  479. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  480. a.full = dfixed_const(10);
  481. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  482. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  483. bandwidth.full = dfixed_mul(dram_channels, yclk);
  484. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  485. return dfixed_trunc(bandwidth);
  486. }
  487. static u32 dce6_data_return_bandwidth(struct dce6_wm_params *wm)
  488. {
  489. /* Calculate the display Data return Bandwidth */
  490. fixed20_12 return_efficiency; /* 0.8 */
  491. fixed20_12 sclk, bandwidth;
  492. fixed20_12 a;
  493. a.full = dfixed_const(1000);
  494. sclk.full = dfixed_const(wm->sclk);
  495. sclk.full = dfixed_div(sclk, a);
  496. a.full = dfixed_const(10);
  497. return_efficiency.full = dfixed_const(8);
  498. return_efficiency.full = dfixed_div(return_efficiency, a);
  499. a.full = dfixed_const(32);
  500. bandwidth.full = dfixed_mul(a, sclk);
  501. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  502. return dfixed_trunc(bandwidth);
  503. }
  504. static u32 dce6_get_dmif_bytes_per_request(struct dce6_wm_params *wm)
  505. {
  506. return 32;
  507. }
  508. static u32 dce6_dmif_request_bandwidth(struct dce6_wm_params *wm)
  509. {
  510. /* Calculate the DMIF Request Bandwidth */
  511. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  512. fixed20_12 disp_clk, sclk, bandwidth;
  513. fixed20_12 a, b1, b2;
  514. u32 min_bandwidth;
  515. a.full = dfixed_const(1000);
  516. disp_clk.full = dfixed_const(wm->disp_clk);
  517. disp_clk.full = dfixed_div(disp_clk, a);
  518. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm) / 2);
  519. b1.full = dfixed_mul(a, disp_clk);
  520. a.full = dfixed_const(1000);
  521. sclk.full = dfixed_const(wm->sclk);
  522. sclk.full = dfixed_div(sclk, a);
  523. a.full = dfixed_const(dce6_get_dmif_bytes_per_request(wm));
  524. b2.full = dfixed_mul(a, sclk);
  525. a.full = dfixed_const(10);
  526. disp_clk_request_efficiency.full = dfixed_const(8);
  527. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  528. min_bandwidth = min(dfixed_trunc(b1), dfixed_trunc(b2));
  529. a.full = dfixed_const(min_bandwidth);
  530. bandwidth.full = dfixed_mul(a, disp_clk_request_efficiency);
  531. return dfixed_trunc(bandwidth);
  532. }
  533. static u32 dce6_available_bandwidth(struct dce6_wm_params *wm)
  534. {
  535. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  536. u32 dram_bandwidth = dce6_dram_bandwidth(wm);
  537. u32 data_return_bandwidth = dce6_data_return_bandwidth(wm);
  538. u32 dmif_req_bandwidth = dce6_dmif_request_bandwidth(wm);
  539. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  540. }
  541. static u32 dce6_average_bandwidth(struct dce6_wm_params *wm)
  542. {
  543. /* Calculate the display mode Average Bandwidth
  544. * DisplayMode should contain the source and destination dimensions,
  545. * timing, etc.
  546. */
  547. fixed20_12 bpp;
  548. fixed20_12 line_time;
  549. fixed20_12 src_width;
  550. fixed20_12 bandwidth;
  551. fixed20_12 a;
  552. a.full = dfixed_const(1000);
  553. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  554. line_time.full = dfixed_div(line_time, a);
  555. bpp.full = dfixed_const(wm->bytes_per_pixel);
  556. src_width.full = dfixed_const(wm->src_width);
  557. bandwidth.full = dfixed_mul(src_width, bpp);
  558. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  559. bandwidth.full = dfixed_div(bandwidth, line_time);
  560. return dfixed_trunc(bandwidth);
  561. }
  562. static u32 dce6_latency_watermark(struct dce6_wm_params *wm)
  563. {
  564. /* First calcualte the latency in ns */
  565. u32 mc_latency = 2000; /* 2000 ns. */
  566. u32 available_bandwidth = dce6_available_bandwidth(wm);
  567. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  568. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  569. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  570. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  571. (wm->num_heads * cursor_line_pair_return_time);
  572. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  573. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  574. u32 tmp, dmif_size = 12288;
  575. fixed20_12 a, b, c;
  576. if (wm->num_heads == 0)
  577. return 0;
  578. a.full = dfixed_const(2);
  579. b.full = dfixed_const(1);
  580. if ((wm->vsc.full > a.full) ||
  581. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  582. (wm->vtaps >= 5) ||
  583. ((wm->vsc.full >= a.full) && wm->interlaced))
  584. max_src_lines_per_dst_line = 4;
  585. else
  586. max_src_lines_per_dst_line = 2;
  587. a.full = dfixed_const(available_bandwidth);
  588. b.full = dfixed_const(wm->num_heads);
  589. a.full = dfixed_div(a, b);
  590. b.full = dfixed_const(mc_latency + 512);
  591. c.full = dfixed_const(wm->disp_clk);
  592. b.full = dfixed_div(b, c);
  593. c.full = dfixed_const(dmif_size);
  594. b.full = dfixed_div(c, b);
  595. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  596. b.full = dfixed_const(1000);
  597. c.full = dfixed_const(wm->disp_clk);
  598. b.full = dfixed_div(c, b);
  599. c.full = dfixed_const(wm->bytes_per_pixel);
  600. b.full = dfixed_mul(b, c);
  601. lb_fill_bw = min(tmp, dfixed_trunc(b));
  602. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  603. b.full = dfixed_const(1000);
  604. c.full = dfixed_const(lb_fill_bw);
  605. b.full = dfixed_div(c, b);
  606. a.full = dfixed_div(a, b);
  607. line_fill_time = dfixed_trunc(a);
  608. if (line_fill_time < wm->active_time)
  609. return latency;
  610. else
  611. return latency + (line_fill_time - wm->active_time);
  612. }
  613. static bool dce6_average_bandwidth_vs_dram_bandwidth_for_display(struct dce6_wm_params *wm)
  614. {
  615. if (dce6_average_bandwidth(wm) <=
  616. (dce6_dram_bandwidth_for_display(wm) / wm->num_heads))
  617. return true;
  618. else
  619. return false;
  620. };
  621. static bool dce6_average_bandwidth_vs_available_bandwidth(struct dce6_wm_params *wm)
  622. {
  623. if (dce6_average_bandwidth(wm) <=
  624. (dce6_available_bandwidth(wm) / wm->num_heads))
  625. return true;
  626. else
  627. return false;
  628. };
  629. static bool dce6_check_latency_hiding(struct dce6_wm_params *wm)
  630. {
  631. u32 lb_partitions = wm->lb_size / wm->src_width;
  632. u32 line_time = wm->active_time + wm->blank_time;
  633. u32 latency_tolerant_lines;
  634. u32 latency_hiding;
  635. fixed20_12 a;
  636. a.full = dfixed_const(1);
  637. if (wm->vsc.full > a.full)
  638. latency_tolerant_lines = 1;
  639. else {
  640. if (lb_partitions <= (wm->vtaps + 1))
  641. latency_tolerant_lines = 1;
  642. else
  643. latency_tolerant_lines = 2;
  644. }
  645. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  646. if (dce6_latency_watermark(wm) <= latency_hiding)
  647. return true;
  648. else
  649. return false;
  650. }
  651. static void dce6_program_watermarks(struct radeon_device *rdev,
  652. struct radeon_crtc *radeon_crtc,
  653. u32 lb_size, u32 num_heads)
  654. {
  655. struct drm_display_mode *mode = &radeon_crtc->base.mode;
  656. struct dce6_wm_params wm;
  657. u32 pixel_period;
  658. u32 line_time = 0;
  659. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  660. u32 priority_a_mark = 0, priority_b_mark = 0;
  661. u32 priority_a_cnt = PRIORITY_OFF;
  662. u32 priority_b_cnt = PRIORITY_OFF;
  663. u32 tmp, arb_control3;
  664. fixed20_12 a, b, c;
  665. if (radeon_crtc->base.enabled && num_heads && mode) {
  666. pixel_period = 1000000 / (u32)mode->clock;
  667. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  668. priority_a_cnt = 0;
  669. priority_b_cnt = 0;
  670. wm.yclk = rdev->pm.current_mclk * 10;
  671. wm.sclk = rdev->pm.current_sclk * 10;
  672. wm.disp_clk = mode->clock;
  673. wm.src_width = mode->crtc_hdisplay;
  674. wm.active_time = mode->crtc_hdisplay * pixel_period;
  675. wm.blank_time = line_time - wm.active_time;
  676. wm.interlaced = false;
  677. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  678. wm.interlaced = true;
  679. wm.vsc = radeon_crtc->vsc;
  680. wm.vtaps = 1;
  681. if (radeon_crtc->rmx_type != RMX_OFF)
  682. wm.vtaps = 2;
  683. wm.bytes_per_pixel = 4; /* XXX: get this from fb config */
  684. wm.lb_size = lb_size;
  685. if (rdev->family == CHIP_ARUBA)
  686. wm.dram_channels = evergreen_get_number_of_dram_channels(rdev);
  687. else
  688. wm.dram_channels = si_get_number_of_dram_channels(rdev);
  689. wm.num_heads = num_heads;
  690. /* set for high clocks */
  691. latency_watermark_a = min(dce6_latency_watermark(&wm), (u32)65535);
  692. /* set for low clocks */
  693. /* wm.yclk = low clk; wm.sclk = low clk */
  694. latency_watermark_b = min(dce6_latency_watermark(&wm), (u32)65535);
  695. /* possibly force display priority to high */
  696. /* should really do this at mode validation time... */
  697. if (!dce6_average_bandwidth_vs_dram_bandwidth_for_display(&wm) ||
  698. !dce6_average_bandwidth_vs_available_bandwidth(&wm) ||
  699. !dce6_check_latency_hiding(&wm) ||
  700. (rdev->disp_priority == 2)) {
  701. DRM_DEBUG_KMS("force priority to high\n");
  702. priority_a_cnt |= PRIORITY_ALWAYS_ON;
  703. priority_b_cnt |= PRIORITY_ALWAYS_ON;
  704. }
  705. a.full = dfixed_const(1000);
  706. b.full = dfixed_const(mode->clock);
  707. b.full = dfixed_div(b, a);
  708. c.full = dfixed_const(latency_watermark_a);
  709. c.full = dfixed_mul(c, b);
  710. c.full = dfixed_mul(c, radeon_crtc->hsc);
  711. c.full = dfixed_div(c, a);
  712. a.full = dfixed_const(16);
  713. c.full = dfixed_div(c, a);
  714. priority_a_mark = dfixed_trunc(c);
  715. priority_a_cnt |= priority_a_mark & PRIORITY_MARK_MASK;
  716. a.full = dfixed_const(1000);
  717. b.full = dfixed_const(mode->clock);
  718. b.full = dfixed_div(b, a);
  719. c.full = dfixed_const(latency_watermark_b);
  720. c.full = dfixed_mul(c, b);
  721. c.full = dfixed_mul(c, radeon_crtc->hsc);
  722. c.full = dfixed_div(c, a);
  723. a.full = dfixed_const(16);
  724. c.full = dfixed_div(c, a);
  725. priority_b_mark = dfixed_trunc(c);
  726. priority_b_cnt |= priority_b_mark & PRIORITY_MARK_MASK;
  727. }
  728. /* select wm A */
  729. arb_control3 = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  730. tmp = arb_control3;
  731. tmp &= ~LATENCY_WATERMARK_MASK(3);
  732. tmp |= LATENCY_WATERMARK_MASK(1);
  733. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  734. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  735. (LATENCY_LOW_WATERMARK(latency_watermark_a) |
  736. LATENCY_HIGH_WATERMARK(line_time)));
  737. /* select wm B */
  738. tmp = RREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset);
  739. tmp &= ~LATENCY_WATERMARK_MASK(3);
  740. tmp |= LATENCY_WATERMARK_MASK(2);
  741. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, tmp);
  742. WREG32(DPG_PIPE_LATENCY_CONTROL + radeon_crtc->crtc_offset,
  743. (LATENCY_LOW_WATERMARK(latency_watermark_b) |
  744. LATENCY_HIGH_WATERMARK(line_time)));
  745. /* restore original selection */
  746. WREG32(DPG_PIPE_ARBITRATION_CONTROL3 + radeon_crtc->crtc_offset, arb_control3);
  747. /* write the priority marks */
  748. WREG32(PRIORITY_A_CNT + radeon_crtc->crtc_offset, priority_a_cnt);
  749. WREG32(PRIORITY_B_CNT + radeon_crtc->crtc_offset, priority_b_cnt);
  750. }
  751. void dce6_bandwidth_update(struct radeon_device *rdev)
  752. {
  753. struct drm_display_mode *mode0 = NULL;
  754. struct drm_display_mode *mode1 = NULL;
  755. u32 num_heads = 0, lb_size;
  756. int i;
  757. radeon_update_display_priority(rdev);
  758. for (i = 0; i < rdev->num_crtc; i++) {
  759. if (rdev->mode_info.crtcs[i]->base.enabled)
  760. num_heads++;
  761. }
  762. for (i = 0; i < rdev->num_crtc; i += 2) {
  763. mode0 = &rdev->mode_info.crtcs[i]->base.mode;
  764. mode1 = &rdev->mode_info.crtcs[i+1]->base.mode;
  765. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i], mode0, mode1);
  766. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i], lb_size, num_heads);
  767. lb_size = dce6_line_buffer_adjust(rdev, rdev->mode_info.crtcs[i+1], mode1, mode0);
  768. dce6_program_watermarks(rdev, rdev->mode_info.crtcs[i+1], lb_size, num_heads);
  769. }
  770. }
  771. /*
  772. * Core functions
  773. */
  774. static u32 si_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  775. u32 num_tile_pipes,
  776. u32 num_backends_per_asic,
  777. u32 *backend_disable_mask_per_asic,
  778. u32 num_shader_engines)
  779. {
  780. u32 backend_map = 0;
  781. u32 enabled_backends_mask = 0;
  782. u32 enabled_backends_count = 0;
  783. u32 num_backends_per_se;
  784. u32 cur_pipe;
  785. u32 swizzle_pipe[SI_MAX_PIPES];
  786. u32 cur_backend = 0;
  787. u32 i;
  788. bool force_no_swizzle;
  789. /* force legal values */
  790. if (num_tile_pipes < 1)
  791. num_tile_pipes = 1;
  792. if (num_tile_pipes > rdev->config.si.max_tile_pipes)
  793. num_tile_pipes = rdev->config.si.max_tile_pipes;
  794. if (num_shader_engines < 1)
  795. num_shader_engines = 1;
  796. if (num_shader_engines > rdev->config.si.max_shader_engines)
  797. num_shader_engines = rdev->config.si.max_shader_engines;
  798. if (num_backends_per_asic < num_shader_engines)
  799. num_backends_per_asic = num_shader_engines;
  800. if (num_backends_per_asic > (rdev->config.si.max_backends_per_se * num_shader_engines))
  801. num_backends_per_asic = rdev->config.si.max_backends_per_se * num_shader_engines;
  802. /* make sure we have the same number of backends per se */
  803. num_backends_per_asic = ALIGN(num_backends_per_asic, num_shader_engines);
  804. /* set up the number of backends per se */
  805. num_backends_per_se = num_backends_per_asic / num_shader_engines;
  806. if (num_backends_per_se > rdev->config.si.max_backends_per_se) {
  807. num_backends_per_se = rdev->config.si.max_backends_per_se;
  808. num_backends_per_asic = num_backends_per_se * num_shader_engines;
  809. }
  810. /* create enable mask and count for enabled backends */
  811. for (i = 0; i < SI_MAX_BACKENDS; ++i) {
  812. if (((*backend_disable_mask_per_asic >> i) & 1) == 0) {
  813. enabled_backends_mask |= (1 << i);
  814. ++enabled_backends_count;
  815. }
  816. if (enabled_backends_count == num_backends_per_asic)
  817. break;
  818. }
  819. /* force the backends mask to match the current number of backends */
  820. if (enabled_backends_count != num_backends_per_asic) {
  821. u32 this_backend_enabled;
  822. u32 shader_engine;
  823. u32 backend_per_se;
  824. enabled_backends_mask = 0;
  825. enabled_backends_count = 0;
  826. *backend_disable_mask_per_asic = SI_MAX_BACKENDS_MASK;
  827. for (i = 0; i < SI_MAX_BACKENDS; ++i) {
  828. /* calc the current se */
  829. shader_engine = i / rdev->config.si.max_backends_per_se;
  830. /* calc the backend per se */
  831. backend_per_se = i % rdev->config.si.max_backends_per_se;
  832. /* default to not enabled */
  833. this_backend_enabled = 0;
  834. if ((shader_engine < num_shader_engines) &&
  835. (backend_per_se < num_backends_per_se))
  836. this_backend_enabled = 1;
  837. if (this_backend_enabled) {
  838. enabled_backends_mask |= (1 << i);
  839. *backend_disable_mask_per_asic &= ~(1 << i);
  840. ++enabled_backends_count;
  841. }
  842. }
  843. }
  844. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * SI_MAX_PIPES);
  845. switch (rdev->family) {
  846. case CHIP_TAHITI:
  847. case CHIP_PITCAIRN:
  848. case CHIP_VERDE:
  849. force_no_swizzle = true;
  850. break;
  851. default:
  852. force_no_swizzle = false;
  853. break;
  854. }
  855. if (force_no_swizzle) {
  856. bool last_backend_enabled = false;
  857. force_no_swizzle = false;
  858. for (i = 0; i < SI_MAX_BACKENDS; ++i) {
  859. if (((enabled_backends_mask >> i) & 1) == 1) {
  860. if (last_backend_enabled)
  861. force_no_swizzle = true;
  862. last_backend_enabled = true;
  863. } else
  864. last_backend_enabled = false;
  865. }
  866. }
  867. switch (num_tile_pipes) {
  868. case 1:
  869. case 3:
  870. case 5:
  871. case 7:
  872. DRM_ERROR("odd number of pipes!\n");
  873. break;
  874. case 2:
  875. swizzle_pipe[0] = 0;
  876. swizzle_pipe[1] = 1;
  877. break;
  878. case 4:
  879. if (force_no_swizzle) {
  880. swizzle_pipe[0] = 0;
  881. swizzle_pipe[1] = 1;
  882. swizzle_pipe[2] = 2;
  883. swizzle_pipe[3] = 3;
  884. } else {
  885. swizzle_pipe[0] = 0;
  886. swizzle_pipe[1] = 2;
  887. swizzle_pipe[2] = 1;
  888. swizzle_pipe[3] = 3;
  889. }
  890. break;
  891. case 6:
  892. if (force_no_swizzle) {
  893. swizzle_pipe[0] = 0;
  894. swizzle_pipe[1] = 1;
  895. swizzle_pipe[2] = 2;
  896. swizzle_pipe[3] = 3;
  897. swizzle_pipe[4] = 4;
  898. swizzle_pipe[5] = 5;
  899. } else {
  900. swizzle_pipe[0] = 0;
  901. swizzle_pipe[1] = 2;
  902. swizzle_pipe[2] = 4;
  903. swizzle_pipe[3] = 1;
  904. swizzle_pipe[4] = 3;
  905. swizzle_pipe[5] = 5;
  906. }
  907. break;
  908. case 8:
  909. if (force_no_swizzle) {
  910. swizzle_pipe[0] = 0;
  911. swizzle_pipe[1] = 1;
  912. swizzle_pipe[2] = 2;
  913. swizzle_pipe[3] = 3;
  914. swizzle_pipe[4] = 4;
  915. swizzle_pipe[5] = 5;
  916. swizzle_pipe[6] = 6;
  917. swizzle_pipe[7] = 7;
  918. } else {
  919. swizzle_pipe[0] = 0;
  920. swizzle_pipe[1] = 2;
  921. swizzle_pipe[2] = 4;
  922. swizzle_pipe[3] = 6;
  923. swizzle_pipe[4] = 1;
  924. swizzle_pipe[5] = 3;
  925. swizzle_pipe[6] = 5;
  926. swizzle_pipe[7] = 7;
  927. }
  928. break;
  929. }
  930. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  931. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  932. cur_backend = (cur_backend + 1) % SI_MAX_BACKENDS;
  933. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  934. cur_backend = (cur_backend + 1) % SI_MAX_BACKENDS;
  935. }
  936. return backend_map;
  937. }
  938. static u32 si_get_disable_mask_per_asic(struct radeon_device *rdev,
  939. u32 disable_mask_per_se,
  940. u32 max_disable_mask_per_se,
  941. u32 num_shader_engines)
  942. {
  943. u32 disable_field_width_per_se = r600_count_pipe_bits(disable_mask_per_se);
  944. u32 disable_mask_per_asic = disable_mask_per_se & max_disable_mask_per_se;
  945. if (num_shader_engines == 1)
  946. return disable_mask_per_asic;
  947. else if (num_shader_engines == 2)
  948. return disable_mask_per_asic | (disable_mask_per_asic << disable_field_width_per_se);
  949. else
  950. return 0xffffffff;
  951. }
  952. static void si_tiling_mode_table_init(struct radeon_device *rdev)
  953. {
  954. const u32 num_tile_mode_states = 32;
  955. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  956. switch (rdev->config.si.mem_row_size_in_kb) {
  957. case 1:
  958. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  959. break;
  960. case 2:
  961. default:
  962. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  963. break;
  964. case 4:
  965. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  966. break;
  967. }
  968. if ((rdev->family == CHIP_TAHITI) ||
  969. (rdev->family == CHIP_PITCAIRN)) {
  970. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  971. switch (reg_offset) {
  972. case 0: /* non-AA compressed depth or any compressed stencil */
  973. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  974. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  975. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  976. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  977. NUM_BANKS(ADDR_SURF_16_BANK) |
  978. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  979. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  980. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  981. break;
  982. case 1: /* 2xAA/4xAA compressed depth only */
  983. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  984. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  985. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  986. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  987. NUM_BANKS(ADDR_SURF_16_BANK) |
  988. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  989. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  990. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  991. break;
  992. case 2: /* 8xAA compressed depth only */
  993. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  994. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  995. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  996. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  997. NUM_BANKS(ADDR_SURF_16_BANK) |
  998. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  999. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1000. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1001. break;
  1002. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1003. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1004. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1005. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1006. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1007. NUM_BANKS(ADDR_SURF_16_BANK) |
  1008. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1009. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1010. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1011. break;
  1012. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1013. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1014. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1015. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1016. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1017. NUM_BANKS(ADDR_SURF_16_BANK) |
  1018. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1019. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1020. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1021. break;
  1022. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1023. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1024. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1025. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1026. TILE_SPLIT(split_equal_to_row_size) |
  1027. NUM_BANKS(ADDR_SURF_16_BANK) |
  1028. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1029. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1030. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1031. break;
  1032. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1033. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1034. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1035. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1036. TILE_SPLIT(split_equal_to_row_size) |
  1037. NUM_BANKS(ADDR_SURF_16_BANK) |
  1038. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1039. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1040. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1041. break;
  1042. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1043. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1044. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1045. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1046. TILE_SPLIT(split_equal_to_row_size) |
  1047. NUM_BANKS(ADDR_SURF_16_BANK) |
  1048. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1049. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1050. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1051. break;
  1052. case 8: /* 1D and 1D Array Surfaces */
  1053. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1054. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1055. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1056. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1057. NUM_BANKS(ADDR_SURF_16_BANK) |
  1058. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1061. break;
  1062. case 9: /* Displayable maps. */
  1063. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1064. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1065. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1066. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1067. NUM_BANKS(ADDR_SURF_16_BANK) |
  1068. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1069. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1070. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1071. break;
  1072. case 10: /* Display 8bpp. */
  1073. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1074. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1075. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1076. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1077. NUM_BANKS(ADDR_SURF_16_BANK) |
  1078. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1081. break;
  1082. case 11: /* Display 16bpp. */
  1083. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1084. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1085. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1086. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1087. NUM_BANKS(ADDR_SURF_16_BANK) |
  1088. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1089. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1090. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1091. break;
  1092. case 12: /* Display 32bpp. */
  1093. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1094. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1095. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1096. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1097. NUM_BANKS(ADDR_SURF_16_BANK) |
  1098. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1099. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1100. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1101. break;
  1102. case 13: /* Thin. */
  1103. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1104. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1105. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1106. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1107. NUM_BANKS(ADDR_SURF_16_BANK) |
  1108. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1111. break;
  1112. case 14: /* Thin 8 bpp. */
  1113. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1114. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1115. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1116. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1117. NUM_BANKS(ADDR_SURF_16_BANK) |
  1118. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1119. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1120. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1121. break;
  1122. case 15: /* Thin 16 bpp. */
  1123. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1124. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1125. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1126. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1127. NUM_BANKS(ADDR_SURF_16_BANK) |
  1128. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1131. break;
  1132. case 16: /* Thin 32 bpp. */
  1133. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1134. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1135. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1136. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1137. NUM_BANKS(ADDR_SURF_16_BANK) |
  1138. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1141. break;
  1142. case 17: /* Thin 64 bpp. */
  1143. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1144. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1145. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1146. TILE_SPLIT(split_equal_to_row_size) |
  1147. NUM_BANKS(ADDR_SURF_16_BANK) |
  1148. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1151. break;
  1152. case 21: /* 8 bpp PRT. */
  1153. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1154. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1155. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1156. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1157. NUM_BANKS(ADDR_SURF_16_BANK) |
  1158. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1161. break;
  1162. case 22: /* 16 bpp PRT */
  1163. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1164. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1165. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1166. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1167. NUM_BANKS(ADDR_SURF_16_BANK) |
  1168. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1171. break;
  1172. case 23: /* 32 bpp PRT */
  1173. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1174. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1175. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1176. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1177. NUM_BANKS(ADDR_SURF_16_BANK) |
  1178. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1181. break;
  1182. case 24: /* 64 bpp PRT */
  1183. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1184. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1185. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1186. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1187. NUM_BANKS(ADDR_SURF_16_BANK) |
  1188. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1189. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1190. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1191. break;
  1192. case 25: /* 128 bpp PRT */
  1193. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1194. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1195. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1196. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1197. NUM_BANKS(ADDR_SURF_8_BANK) |
  1198. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1199. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1200. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1201. break;
  1202. default:
  1203. gb_tile_moden = 0;
  1204. break;
  1205. }
  1206. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1207. }
  1208. } else if (rdev->family == CHIP_VERDE) {
  1209. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  1210. switch (reg_offset) {
  1211. case 0: /* non-AA compressed depth or any compressed stencil */
  1212. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1213. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1214. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1215. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1216. NUM_BANKS(ADDR_SURF_16_BANK) |
  1217. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1218. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1219. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1220. break;
  1221. case 1: /* 2xAA/4xAA compressed depth only */
  1222. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1223. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1224. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1225. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1226. NUM_BANKS(ADDR_SURF_16_BANK) |
  1227. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1228. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1229. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1230. break;
  1231. case 2: /* 8xAA compressed depth only */
  1232. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1233. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1234. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1235. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1236. NUM_BANKS(ADDR_SURF_16_BANK) |
  1237. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1240. break;
  1241. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  1242. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1243. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1244. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1245. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1246. NUM_BANKS(ADDR_SURF_16_BANK) |
  1247. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1248. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1249. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1250. break;
  1251. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  1252. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1253. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1254. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1255. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1256. NUM_BANKS(ADDR_SURF_16_BANK) |
  1257. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1260. break;
  1261. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  1262. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1263. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1264. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1265. TILE_SPLIT(split_equal_to_row_size) |
  1266. NUM_BANKS(ADDR_SURF_16_BANK) |
  1267. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1268. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1269. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1270. break;
  1271. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  1272. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1273. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1274. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1275. TILE_SPLIT(split_equal_to_row_size) |
  1276. NUM_BANKS(ADDR_SURF_16_BANK) |
  1277. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1278. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1279. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1280. break;
  1281. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  1282. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1283. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  1284. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1285. TILE_SPLIT(split_equal_to_row_size) |
  1286. NUM_BANKS(ADDR_SURF_16_BANK) |
  1287. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1288. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1289. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1290. break;
  1291. case 8: /* 1D and 1D Array Surfaces */
  1292. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1293. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1294. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1295. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1296. NUM_BANKS(ADDR_SURF_16_BANK) |
  1297. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1298. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1299. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1300. break;
  1301. case 9: /* Displayable maps. */
  1302. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1303. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1304. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1305. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1306. NUM_BANKS(ADDR_SURF_16_BANK) |
  1307. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1308. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1309. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1310. break;
  1311. case 10: /* Display 8bpp. */
  1312. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1313. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1314. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1315. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1316. NUM_BANKS(ADDR_SURF_16_BANK) |
  1317. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1318. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1319. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1320. break;
  1321. case 11: /* Display 16bpp. */
  1322. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1323. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1324. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1325. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1326. NUM_BANKS(ADDR_SURF_16_BANK) |
  1327. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1328. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1329. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1330. break;
  1331. case 12: /* Display 32bpp. */
  1332. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1333. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1334. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1335. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1336. NUM_BANKS(ADDR_SURF_16_BANK) |
  1337. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1340. break;
  1341. case 13: /* Thin. */
  1342. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1343. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1344. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1345. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1346. NUM_BANKS(ADDR_SURF_16_BANK) |
  1347. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1348. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1349. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1350. break;
  1351. case 14: /* Thin 8 bpp. */
  1352. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1353. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1354. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1355. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1356. NUM_BANKS(ADDR_SURF_16_BANK) |
  1357. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1358. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1359. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1360. break;
  1361. case 15: /* Thin 16 bpp. */
  1362. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1363. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1364. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1365. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1366. NUM_BANKS(ADDR_SURF_16_BANK) |
  1367. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1368. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1369. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1370. break;
  1371. case 16: /* Thin 32 bpp. */
  1372. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1373. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1374. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1375. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1376. NUM_BANKS(ADDR_SURF_16_BANK) |
  1377. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1378. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1379. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1380. break;
  1381. case 17: /* Thin 64 bpp. */
  1382. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1383. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1384. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  1385. TILE_SPLIT(split_equal_to_row_size) |
  1386. NUM_BANKS(ADDR_SURF_16_BANK) |
  1387. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1388. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1389. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1390. break;
  1391. case 21: /* 8 bpp PRT. */
  1392. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1393. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1394. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1395. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1396. NUM_BANKS(ADDR_SURF_16_BANK) |
  1397. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1398. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1399. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1400. break;
  1401. case 22: /* 16 bpp PRT */
  1402. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1403. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1404. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1405. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1406. NUM_BANKS(ADDR_SURF_16_BANK) |
  1407. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1408. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1409. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  1410. break;
  1411. case 23: /* 32 bpp PRT */
  1412. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1413. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1414. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1415. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1416. NUM_BANKS(ADDR_SURF_16_BANK) |
  1417. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1418. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1419. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1420. break;
  1421. case 24: /* 64 bpp PRT */
  1422. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1423. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1424. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1425. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1426. NUM_BANKS(ADDR_SURF_16_BANK) |
  1427. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1428. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1429. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  1430. break;
  1431. case 25: /* 128 bpp PRT */
  1432. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1433. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  1434. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  1435. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  1436. NUM_BANKS(ADDR_SURF_8_BANK) |
  1437. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1438. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1439. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  1440. break;
  1441. default:
  1442. gb_tile_moden = 0;
  1443. break;
  1444. }
  1445. WREG32(GB_TILE_MODE0 + (reg_offset * 4), gb_tile_moden);
  1446. }
  1447. } else
  1448. DRM_ERROR("unknown asic: 0x%x\n", rdev->family);
  1449. }
  1450. static void si_gpu_init(struct radeon_device *rdev)
  1451. {
  1452. u32 cc_rb_backend_disable = 0;
  1453. u32 cc_gc_shader_array_config;
  1454. u32 gb_addr_config = 0;
  1455. u32 mc_shared_chmap, mc_arb_ramcfg;
  1456. u32 gb_backend_map;
  1457. u32 cgts_tcc_disable;
  1458. u32 sx_debug_1;
  1459. u32 gc_user_shader_array_config;
  1460. u32 gc_user_rb_backend_disable;
  1461. u32 cgts_user_tcc_disable;
  1462. u32 hdp_host_path_cntl;
  1463. u32 tmp;
  1464. int i, j;
  1465. switch (rdev->family) {
  1466. case CHIP_TAHITI:
  1467. rdev->config.si.max_shader_engines = 2;
  1468. rdev->config.si.max_pipes_per_simd = 4;
  1469. rdev->config.si.max_tile_pipes = 12;
  1470. rdev->config.si.max_simds_per_se = 8;
  1471. rdev->config.si.max_backends_per_se = 4;
  1472. rdev->config.si.max_texture_channel_caches = 12;
  1473. rdev->config.si.max_gprs = 256;
  1474. rdev->config.si.max_gs_threads = 32;
  1475. rdev->config.si.max_hw_contexts = 8;
  1476. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1477. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1478. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1479. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1480. break;
  1481. case CHIP_PITCAIRN:
  1482. rdev->config.si.max_shader_engines = 2;
  1483. rdev->config.si.max_pipes_per_simd = 4;
  1484. rdev->config.si.max_tile_pipes = 8;
  1485. rdev->config.si.max_simds_per_se = 5;
  1486. rdev->config.si.max_backends_per_se = 4;
  1487. rdev->config.si.max_texture_channel_caches = 8;
  1488. rdev->config.si.max_gprs = 256;
  1489. rdev->config.si.max_gs_threads = 32;
  1490. rdev->config.si.max_hw_contexts = 8;
  1491. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1492. rdev->config.si.sc_prim_fifo_size_backend = 0x100;
  1493. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1494. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1495. break;
  1496. case CHIP_VERDE:
  1497. default:
  1498. rdev->config.si.max_shader_engines = 1;
  1499. rdev->config.si.max_pipes_per_simd = 4;
  1500. rdev->config.si.max_tile_pipes = 4;
  1501. rdev->config.si.max_simds_per_se = 2;
  1502. rdev->config.si.max_backends_per_se = 4;
  1503. rdev->config.si.max_texture_channel_caches = 4;
  1504. rdev->config.si.max_gprs = 256;
  1505. rdev->config.si.max_gs_threads = 32;
  1506. rdev->config.si.max_hw_contexts = 8;
  1507. rdev->config.si.sc_prim_fifo_size_frontend = 0x20;
  1508. rdev->config.si.sc_prim_fifo_size_backend = 0x40;
  1509. rdev->config.si.sc_hiz_tile_fifo_size = 0x30;
  1510. rdev->config.si.sc_earlyz_tile_fifo_size = 0x130;
  1511. break;
  1512. }
  1513. /* Initialize HDP */
  1514. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1515. WREG32((0x2c14 + j), 0x00000000);
  1516. WREG32((0x2c18 + j), 0x00000000);
  1517. WREG32((0x2c1c + j), 0x00000000);
  1518. WREG32((0x2c20 + j), 0x00000000);
  1519. WREG32((0x2c24 + j), 0x00000000);
  1520. }
  1521. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1522. evergreen_fix_pci_max_read_req_size(rdev);
  1523. WREG32(BIF_FB_EN, FB_READ_EN | FB_WRITE_EN);
  1524. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  1525. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  1526. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE);
  1527. cc_gc_shader_array_config = RREG32(CC_GC_SHADER_ARRAY_CONFIG);
  1528. cgts_tcc_disable = 0xffff0000;
  1529. for (i = 0; i < rdev->config.si.max_texture_channel_caches; i++)
  1530. cgts_tcc_disable &= ~(1 << (16 + i));
  1531. gc_user_rb_backend_disable = RREG32(GC_USER_RB_BACKEND_DISABLE);
  1532. gc_user_shader_array_config = RREG32(GC_USER_SHADER_ARRAY_CONFIG);
  1533. cgts_user_tcc_disable = RREG32(CGTS_USER_TCC_DISABLE);
  1534. rdev->config.si.num_shader_engines = rdev->config.si.max_shader_engines;
  1535. rdev->config.si.num_tile_pipes = rdev->config.si.max_tile_pipes;
  1536. tmp = ((~gc_user_rb_backend_disable) & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  1537. rdev->config.si.num_backends_per_se = r600_count_pipe_bits(tmp);
  1538. tmp = (gc_user_rb_backend_disable & BACKEND_DISABLE_MASK) >> BACKEND_DISABLE_SHIFT;
  1539. rdev->config.si.backend_disable_mask_per_asic =
  1540. si_get_disable_mask_per_asic(rdev, tmp, SI_MAX_BACKENDS_PER_SE_MASK,
  1541. rdev->config.si.num_shader_engines);
  1542. rdev->config.si.backend_map =
  1543. si_get_tile_pipe_to_backend_map(rdev, rdev->config.si.num_tile_pipes,
  1544. rdev->config.si.num_backends_per_se *
  1545. rdev->config.si.num_shader_engines,
  1546. &rdev->config.si.backend_disable_mask_per_asic,
  1547. rdev->config.si.num_shader_engines);
  1548. tmp = ((~cgts_user_tcc_disable) & TCC_DISABLE_MASK) >> TCC_DISABLE_SHIFT;
  1549. rdev->config.si.num_texture_channel_caches = r600_count_pipe_bits(tmp);
  1550. rdev->config.si.mem_max_burst_length_bytes = 256;
  1551. tmp = (mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT;
  1552. rdev->config.si.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1553. if (rdev->config.si.mem_row_size_in_kb > 4)
  1554. rdev->config.si.mem_row_size_in_kb = 4;
  1555. /* XXX use MC settings? */
  1556. rdev->config.si.shader_engine_tile_size = 32;
  1557. rdev->config.si.num_gpus = 1;
  1558. rdev->config.si.multi_gpu_tile_size = 64;
  1559. gb_addr_config = 0;
  1560. switch (rdev->config.si.num_tile_pipes) {
  1561. case 1:
  1562. gb_addr_config |= NUM_PIPES(0);
  1563. break;
  1564. case 2:
  1565. gb_addr_config |= NUM_PIPES(1);
  1566. break;
  1567. case 4:
  1568. gb_addr_config |= NUM_PIPES(2);
  1569. break;
  1570. case 8:
  1571. default:
  1572. gb_addr_config |= NUM_PIPES(3);
  1573. break;
  1574. }
  1575. tmp = (rdev->config.si.mem_max_burst_length_bytes / 256) - 1;
  1576. gb_addr_config |= PIPE_INTERLEAVE_SIZE(tmp);
  1577. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.si.num_shader_engines - 1);
  1578. tmp = (rdev->config.si.shader_engine_tile_size / 16) - 1;
  1579. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(tmp);
  1580. switch (rdev->config.si.num_gpus) {
  1581. case 1:
  1582. default:
  1583. gb_addr_config |= NUM_GPUS(0);
  1584. break;
  1585. case 2:
  1586. gb_addr_config |= NUM_GPUS(1);
  1587. break;
  1588. case 4:
  1589. gb_addr_config |= NUM_GPUS(2);
  1590. break;
  1591. }
  1592. switch (rdev->config.si.multi_gpu_tile_size) {
  1593. case 16:
  1594. gb_addr_config |= MULTI_GPU_TILE_SIZE(0);
  1595. break;
  1596. case 32:
  1597. default:
  1598. gb_addr_config |= MULTI_GPU_TILE_SIZE(1);
  1599. break;
  1600. case 64:
  1601. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  1602. break;
  1603. case 128:
  1604. gb_addr_config |= MULTI_GPU_TILE_SIZE(3);
  1605. break;
  1606. }
  1607. switch (rdev->config.si.mem_row_size_in_kb) {
  1608. case 1:
  1609. default:
  1610. gb_addr_config |= ROW_SIZE(0);
  1611. break;
  1612. case 2:
  1613. gb_addr_config |= ROW_SIZE(1);
  1614. break;
  1615. case 4:
  1616. gb_addr_config |= ROW_SIZE(2);
  1617. break;
  1618. }
  1619. tmp = (gb_addr_config & NUM_PIPES_MASK) >> NUM_PIPES_SHIFT;
  1620. rdev->config.si.num_tile_pipes = (1 << tmp);
  1621. tmp = (gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT;
  1622. rdev->config.si.mem_max_burst_length_bytes = (tmp + 1) * 256;
  1623. tmp = (gb_addr_config & NUM_SHADER_ENGINES_MASK) >> NUM_SHADER_ENGINES_SHIFT;
  1624. rdev->config.si.num_shader_engines = tmp + 1;
  1625. tmp = (gb_addr_config & NUM_GPUS_MASK) >> NUM_GPUS_SHIFT;
  1626. rdev->config.si.num_gpus = tmp + 1;
  1627. tmp = (gb_addr_config & MULTI_GPU_TILE_SIZE_MASK) >> MULTI_GPU_TILE_SIZE_SHIFT;
  1628. rdev->config.si.multi_gpu_tile_size = 1 << tmp;
  1629. tmp = (gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT;
  1630. rdev->config.si.mem_row_size_in_kb = 1 << tmp;
  1631. gb_backend_map =
  1632. si_get_tile_pipe_to_backend_map(rdev, rdev->config.si.num_tile_pipes,
  1633. rdev->config.si.num_backends_per_se *
  1634. rdev->config.si.num_shader_engines,
  1635. &rdev->config.si.backend_disable_mask_per_asic,
  1636. rdev->config.si.num_shader_engines);
  1637. /* setup tiling info dword. gb_addr_config is not adequate since it does
  1638. * not have bank info, so create a custom tiling dword.
  1639. * bits 3:0 num_pipes
  1640. * bits 7:4 num_banks
  1641. * bits 11:8 group_size
  1642. * bits 15:12 row_size
  1643. */
  1644. rdev->config.si.tile_config = 0;
  1645. switch (rdev->config.si.num_tile_pipes) {
  1646. case 1:
  1647. rdev->config.si.tile_config |= (0 << 0);
  1648. break;
  1649. case 2:
  1650. rdev->config.si.tile_config |= (1 << 0);
  1651. break;
  1652. case 4:
  1653. rdev->config.si.tile_config |= (2 << 0);
  1654. break;
  1655. case 8:
  1656. default:
  1657. /* XXX what about 12? */
  1658. rdev->config.si.tile_config |= (3 << 0);
  1659. break;
  1660. }
  1661. rdev->config.si.tile_config |=
  1662. ((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT) << 4;
  1663. rdev->config.si.tile_config |=
  1664. ((gb_addr_config & PIPE_INTERLEAVE_SIZE_MASK) >> PIPE_INTERLEAVE_SIZE_SHIFT) << 8;
  1665. rdev->config.si.tile_config |=
  1666. ((gb_addr_config & ROW_SIZE_MASK) >> ROW_SIZE_SHIFT) << 12;
  1667. rdev->config.si.backend_map = gb_backend_map;
  1668. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1669. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1670. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1671. /* primary versions */
  1672. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1673. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1674. WREG32(CC_GC_SHADER_ARRAY_CONFIG, cc_gc_shader_array_config);
  1675. WREG32(CGTS_TCC_DISABLE, cgts_tcc_disable);
  1676. /* user versions */
  1677. WREG32(GC_USER_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1678. WREG32(GC_USER_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1679. WREG32(GC_USER_SHADER_ARRAY_CONFIG, cc_gc_shader_array_config);
  1680. WREG32(CGTS_USER_TCC_DISABLE, cgts_tcc_disable);
  1681. si_tiling_mode_table_init(rdev);
  1682. /* set HW defaults for 3D engine */
  1683. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1684. ROQ_IB2_START(0x2b)));
  1685. WREG32(CP_MEQ_THRESHOLDS, MEQ1_START(0x30) | MEQ2_START(0x60));
  1686. sx_debug_1 = RREG32(SX_DEBUG_1);
  1687. WREG32(SX_DEBUG_1, sx_debug_1);
  1688. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1689. WREG32(PA_SC_FIFO_SIZE, (SC_FRONTEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_frontend) |
  1690. SC_BACKEND_PRIM_FIFO_SIZE(rdev->config.si.sc_prim_fifo_size_backend) |
  1691. SC_HIZ_TILE_FIFO_SIZE(rdev->config.si.sc_hiz_tile_fifo_size) |
  1692. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.si.sc_earlyz_tile_fifo_size)));
  1693. WREG32(VGT_NUM_INSTANCES, 1);
  1694. WREG32(CP_PERFMON_CNTL, 0);
  1695. WREG32(SQ_CONFIG, 0);
  1696. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1697. FORCE_EOV_MAX_REZ_CNT(255)));
  1698. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC) |
  1699. AUTO_INVLD_EN(ES_AND_GS_AUTO));
  1700. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1701. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1702. WREG32(CB_PERFCOUNTER0_SELECT0, 0);
  1703. WREG32(CB_PERFCOUNTER0_SELECT1, 0);
  1704. WREG32(CB_PERFCOUNTER1_SELECT0, 0);
  1705. WREG32(CB_PERFCOUNTER1_SELECT1, 0);
  1706. WREG32(CB_PERFCOUNTER2_SELECT0, 0);
  1707. WREG32(CB_PERFCOUNTER2_SELECT1, 0);
  1708. WREG32(CB_PERFCOUNTER3_SELECT0, 0);
  1709. WREG32(CB_PERFCOUNTER3_SELECT1, 0);
  1710. tmp = RREG32(HDP_MISC_CNTL);
  1711. tmp |= HDP_FLUSH_INVALIDATE_CACHE;
  1712. WREG32(HDP_MISC_CNTL, tmp);
  1713. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1714. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1715. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1716. udelay(50);
  1717. }
  1718. /*
  1719. * GPU scratch registers helpers function.
  1720. */
  1721. static void si_scratch_init(struct radeon_device *rdev)
  1722. {
  1723. int i;
  1724. rdev->scratch.num_reg = 7;
  1725. rdev->scratch.reg_base = SCRATCH_REG0;
  1726. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1727. rdev->scratch.free[i] = true;
  1728. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  1729. }
  1730. }
  1731. void si_fence_ring_emit(struct radeon_device *rdev,
  1732. struct radeon_fence *fence)
  1733. {
  1734. struct radeon_ring *ring = &rdev->ring[fence->ring];
  1735. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  1736. /* flush read cache over gart */
  1737. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1738. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1739. radeon_ring_write(ring, 0);
  1740. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1741. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1742. PACKET3_TC_ACTION_ENA |
  1743. PACKET3_SH_KCACHE_ACTION_ENA |
  1744. PACKET3_SH_ICACHE_ACTION_ENA);
  1745. radeon_ring_write(ring, 0xFFFFFFFF);
  1746. radeon_ring_write(ring, 0);
  1747. radeon_ring_write(ring, 10); /* poll interval */
  1748. /* EVENT_WRITE_EOP - flush caches, send int */
  1749. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1750. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1751. radeon_ring_write(ring, addr & 0xffffffff);
  1752. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  1753. radeon_ring_write(ring, fence->seq);
  1754. radeon_ring_write(ring, 0);
  1755. }
  1756. /*
  1757. * IB stuff
  1758. */
  1759. void si_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1760. {
  1761. struct radeon_ring *ring = &rdev->ring[ib->fence->ring];
  1762. u32 header;
  1763. if (ib->is_const_ib)
  1764. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1765. else
  1766. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1767. radeon_ring_write(ring, header);
  1768. radeon_ring_write(ring,
  1769. #ifdef __BIG_ENDIAN
  1770. (2 << 0) |
  1771. #endif
  1772. (ib->gpu_addr & 0xFFFFFFFC));
  1773. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1774. radeon_ring_write(ring, ib->length_dw | (ib->vm_id << 24));
  1775. /* flush read cache over gart for this vmid */
  1776. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1777. radeon_ring_write(ring, (CP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START) >> 2);
  1778. radeon_ring_write(ring, ib->vm_id);
  1779. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1780. radeon_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1781. PACKET3_TC_ACTION_ENA |
  1782. PACKET3_SH_KCACHE_ACTION_ENA |
  1783. PACKET3_SH_ICACHE_ACTION_ENA);
  1784. radeon_ring_write(ring, 0xFFFFFFFF);
  1785. radeon_ring_write(ring, 0);
  1786. radeon_ring_write(ring, 10); /* poll interval */
  1787. }
  1788. /*
  1789. * CP.
  1790. */
  1791. static void si_cp_enable(struct radeon_device *rdev, bool enable)
  1792. {
  1793. if (enable)
  1794. WREG32(CP_ME_CNTL, 0);
  1795. else {
  1796. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1797. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT));
  1798. WREG32(SCRATCH_UMSK, 0);
  1799. }
  1800. udelay(50);
  1801. }
  1802. static int si_cp_load_microcode(struct radeon_device *rdev)
  1803. {
  1804. const __be32 *fw_data;
  1805. int i;
  1806. if (!rdev->me_fw || !rdev->pfp_fw)
  1807. return -EINVAL;
  1808. si_cp_enable(rdev, false);
  1809. /* PFP */
  1810. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1811. WREG32(CP_PFP_UCODE_ADDR, 0);
  1812. for (i = 0; i < SI_PFP_UCODE_SIZE; i++)
  1813. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  1814. WREG32(CP_PFP_UCODE_ADDR, 0);
  1815. /* CE */
  1816. fw_data = (const __be32 *)rdev->ce_fw->data;
  1817. WREG32(CP_CE_UCODE_ADDR, 0);
  1818. for (i = 0; i < SI_CE_UCODE_SIZE; i++)
  1819. WREG32(CP_CE_UCODE_DATA, be32_to_cpup(fw_data++));
  1820. WREG32(CP_CE_UCODE_ADDR, 0);
  1821. /* ME */
  1822. fw_data = (const __be32 *)rdev->me_fw->data;
  1823. WREG32(CP_ME_RAM_WADDR, 0);
  1824. for (i = 0; i < SI_PM4_UCODE_SIZE; i++)
  1825. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  1826. WREG32(CP_ME_RAM_WADDR, 0);
  1827. WREG32(CP_PFP_UCODE_ADDR, 0);
  1828. WREG32(CP_CE_UCODE_ADDR, 0);
  1829. WREG32(CP_ME_RAM_WADDR, 0);
  1830. WREG32(CP_ME_RAM_RADDR, 0);
  1831. return 0;
  1832. }
  1833. static int si_cp_start(struct radeon_device *rdev)
  1834. {
  1835. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1836. int r, i;
  1837. r = radeon_ring_lock(rdev, ring, 7 + 4);
  1838. if (r) {
  1839. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1840. return r;
  1841. }
  1842. /* init the CP */
  1843. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1844. radeon_ring_write(ring, 0x1);
  1845. radeon_ring_write(ring, 0x0);
  1846. radeon_ring_write(ring, rdev->config.si.max_hw_contexts - 1);
  1847. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1848. radeon_ring_write(ring, 0);
  1849. radeon_ring_write(ring, 0);
  1850. /* init the CE partitions */
  1851. radeon_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1852. radeon_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1853. radeon_ring_write(ring, 0xc000);
  1854. radeon_ring_write(ring, 0xe000);
  1855. radeon_ring_unlock_commit(rdev, ring);
  1856. si_cp_enable(rdev, true);
  1857. r = radeon_ring_lock(rdev, ring, si_default_size + 10);
  1858. if (r) {
  1859. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1860. return r;
  1861. }
  1862. /* setup clear context state */
  1863. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1864. radeon_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1865. for (i = 0; i < si_default_size; i++)
  1866. radeon_ring_write(ring, si_default_state[i]);
  1867. radeon_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1868. radeon_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1869. /* set clear context state */
  1870. radeon_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1871. radeon_ring_write(ring, 0);
  1872. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1873. radeon_ring_write(ring, 0x00000316);
  1874. radeon_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  1875. radeon_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  1876. radeon_ring_unlock_commit(rdev, ring);
  1877. for (i = RADEON_RING_TYPE_GFX_INDEX; i <= CAYMAN_RING_TYPE_CP2_INDEX; ++i) {
  1878. ring = &rdev->ring[i];
  1879. r = radeon_ring_lock(rdev, ring, 2);
  1880. /* clear the compute context state */
  1881. radeon_ring_write(ring, PACKET3_COMPUTE(PACKET3_CLEAR_STATE, 0));
  1882. radeon_ring_write(ring, 0);
  1883. radeon_ring_unlock_commit(rdev, ring);
  1884. }
  1885. return 0;
  1886. }
  1887. static void si_cp_fini(struct radeon_device *rdev)
  1888. {
  1889. si_cp_enable(rdev, false);
  1890. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1891. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1892. radeon_ring_fini(rdev, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1893. }
  1894. static int si_cp_resume(struct radeon_device *rdev)
  1895. {
  1896. struct radeon_ring *ring;
  1897. u32 tmp;
  1898. u32 rb_bufsz;
  1899. int r;
  1900. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  1901. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  1902. SOFT_RESET_PA |
  1903. SOFT_RESET_VGT |
  1904. SOFT_RESET_SPI |
  1905. SOFT_RESET_SX));
  1906. RREG32(GRBM_SOFT_RESET);
  1907. mdelay(15);
  1908. WREG32(GRBM_SOFT_RESET, 0);
  1909. RREG32(GRBM_SOFT_RESET);
  1910. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  1911. WREG32(CP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1912. /* Set the write pointer delay */
  1913. WREG32(CP_RB_WPTR_DELAY, 0);
  1914. WREG32(CP_DEBUG, 0);
  1915. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  1916. /* ring 0 - compute and gfx */
  1917. /* Set ring buffer size */
  1918. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  1919. rb_bufsz = drm_order(ring->ring_size / 8);
  1920. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1921. #ifdef __BIG_ENDIAN
  1922. tmp |= BUF_SWAP_32BIT;
  1923. #endif
  1924. WREG32(CP_RB0_CNTL, tmp);
  1925. /* Initialize the ring buffer's read and write pointers */
  1926. WREG32(CP_RB0_CNTL, tmp | RB_RPTR_WR_ENA);
  1927. ring->wptr = 0;
  1928. WREG32(CP_RB0_WPTR, ring->wptr);
  1929. /* set the wb address wether it's enabled or not */
  1930. WREG32(CP_RB0_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC);
  1931. WREG32(CP_RB0_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  1932. if (rdev->wb.enabled)
  1933. WREG32(SCRATCH_UMSK, 0xff);
  1934. else {
  1935. tmp |= RB_NO_UPDATE;
  1936. WREG32(SCRATCH_UMSK, 0);
  1937. }
  1938. mdelay(1);
  1939. WREG32(CP_RB0_CNTL, tmp);
  1940. WREG32(CP_RB0_BASE, ring->gpu_addr >> 8);
  1941. ring->rptr = RREG32(CP_RB0_RPTR);
  1942. /* ring1 - compute only */
  1943. /* Set ring buffer size */
  1944. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  1945. rb_bufsz = drm_order(ring->ring_size / 8);
  1946. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1947. #ifdef __BIG_ENDIAN
  1948. tmp |= BUF_SWAP_32BIT;
  1949. #endif
  1950. WREG32(CP_RB1_CNTL, tmp);
  1951. /* Initialize the ring buffer's read and write pointers */
  1952. WREG32(CP_RB1_CNTL, tmp | RB_RPTR_WR_ENA);
  1953. ring->wptr = 0;
  1954. WREG32(CP_RB1_WPTR, ring->wptr);
  1955. /* set the wb address wether it's enabled or not */
  1956. WREG32(CP_RB1_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFFFFFFFC);
  1957. WREG32(CP_RB1_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP1_RPTR_OFFSET) & 0xFF);
  1958. mdelay(1);
  1959. WREG32(CP_RB1_CNTL, tmp);
  1960. WREG32(CP_RB1_BASE, ring->gpu_addr >> 8);
  1961. ring->rptr = RREG32(CP_RB1_RPTR);
  1962. /* ring2 - compute only */
  1963. /* Set ring buffer size */
  1964. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  1965. rb_bufsz = drm_order(ring->ring_size / 8);
  1966. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1967. #ifdef __BIG_ENDIAN
  1968. tmp |= BUF_SWAP_32BIT;
  1969. #endif
  1970. WREG32(CP_RB2_CNTL, tmp);
  1971. /* Initialize the ring buffer's read and write pointers */
  1972. WREG32(CP_RB2_CNTL, tmp | RB_RPTR_WR_ENA);
  1973. ring->wptr = 0;
  1974. WREG32(CP_RB2_WPTR, ring->wptr);
  1975. /* set the wb address wether it's enabled or not */
  1976. WREG32(CP_RB2_RPTR_ADDR, (rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFFFFFFFC);
  1977. WREG32(CP_RB2_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP2_RPTR_OFFSET) & 0xFF);
  1978. mdelay(1);
  1979. WREG32(CP_RB2_CNTL, tmp);
  1980. WREG32(CP_RB2_BASE, ring->gpu_addr >> 8);
  1981. ring->rptr = RREG32(CP_RB2_RPTR);
  1982. /* start the rings */
  1983. si_cp_start(rdev);
  1984. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = true;
  1985. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = true;
  1986. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = true;
  1987. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  1988. if (r) {
  1989. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1990. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1991. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  1992. return r;
  1993. }
  1994. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  1995. if (r) {
  1996. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  1997. }
  1998. r = radeon_ring_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  1999. if (r) {
  2000. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  2001. }
  2002. return 0;
  2003. }
  2004. bool si_gpu_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  2005. {
  2006. u32 srbm_status;
  2007. u32 grbm_status, grbm_status2;
  2008. u32 grbm_status_se0, grbm_status_se1;
  2009. struct r100_gpu_lockup *lockup = &rdev->config.si.lockup;
  2010. int r;
  2011. srbm_status = RREG32(SRBM_STATUS);
  2012. grbm_status = RREG32(GRBM_STATUS);
  2013. grbm_status2 = RREG32(GRBM_STATUS2);
  2014. grbm_status_se0 = RREG32(GRBM_STATUS_SE0);
  2015. grbm_status_se1 = RREG32(GRBM_STATUS_SE1);
  2016. if (!(grbm_status & GUI_ACTIVE)) {
  2017. r100_gpu_lockup_update(lockup, ring);
  2018. return false;
  2019. }
  2020. /* force CP activities */
  2021. r = radeon_ring_lock(rdev, ring, 2);
  2022. if (!r) {
  2023. /* PACKET2 NOP */
  2024. radeon_ring_write(ring, 0x80000000);
  2025. radeon_ring_write(ring, 0x80000000);
  2026. radeon_ring_unlock_commit(rdev, ring);
  2027. }
  2028. /* XXX deal with CP0,1,2 */
  2029. ring->rptr = RREG32(ring->rptr_reg);
  2030. return r100_gpu_cp_is_lockup(rdev, lockup, ring);
  2031. }
  2032. static int si_gpu_soft_reset(struct radeon_device *rdev)
  2033. {
  2034. struct evergreen_mc_save save;
  2035. u32 grbm_reset = 0;
  2036. if (!(RREG32(GRBM_STATUS) & GUI_ACTIVE))
  2037. return 0;
  2038. dev_info(rdev->dev, "GPU softreset \n");
  2039. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2040. RREG32(GRBM_STATUS));
  2041. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2042. RREG32(GRBM_STATUS2));
  2043. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2044. RREG32(GRBM_STATUS_SE0));
  2045. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2046. RREG32(GRBM_STATUS_SE1));
  2047. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2048. RREG32(SRBM_STATUS));
  2049. evergreen_mc_stop(rdev, &save);
  2050. if (radeon_mc_wait_for_idle(rdev)) {
  2051. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2052. }
  2053. /* Disable CP parsing/prefetching */
  2054. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT | CP_CE_HALT);
  2055. /* reset all the gfx blocks */
  2056. grbm_reset = (SOFT_RESET_CP |
  2057. SOFT_RESET_CB |
  2058. SOFT_RESET_DB |
  2059. SOFT_RESET_GDS |
  2060. SOFT_RESET_PA |
  2061. SOFT_RESET_SC |
  2062. SOFT_RESET_SPI |
  2063. SOFT_RESET_SX |
  2064. SOFT_RESET_TC |
  2065. SOFT_RESET_TA |
  2066. SOFT_RESET_VGT |
  2067. SOFT_RESET_IA);
  2068. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  2069. WREG32(GRBM_SOFT_RESET, grbm_reset);
  2070. (void)RREG32(GRBM_SOFT_RESET);
  2071. udelay(50);
  2072. WREG32(GRBM_SOFT_RESET, 0);
  2073. (void)RREG32(GRBM_SOFT_RESET);
  2074. /* Wait a little for things to settle down */
  2075. udelay(50);
  2076. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  2077. RREG32(GRBM_STATUS));
  2078. dev_info(rdev->dev, " GRBM_STATUS2=0x%08X\n",
  2079. RREG32(GRBM_STATUS2));
  2080. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  2081. RREG32(GRBM_STATUS_SE0));
  2082. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  2083. RREG32(GRBM_STATUS_SE1));
  2084. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  2085. RREG32(SRBM_STATUS));
  2086. evergreen_mc_resume(rdev, &save);
  2087. return 0;
  2088. }
  2089. int si_asic_reset(struct radeon_device *rdev)
  2090. {
  2091. return si_gpu_soft_reset(rdev);
  2092. }
  2093. /* MC */
  2094. static void si_mc_program(struct radeon_device *rdev)
  2095. {
  2096. struct evergreen_mc_save save;
  2097. u32 tmp;
  2098. int i, j;
  2099. /* Initialize HDP */
  2100. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  2101. WREG32((0x2c14 + j), 0x00000000);
  2102. WREG32((0x2c18 + j), 0x00000000);
  2103. WREG32((0x2c1c + j), 0x00000000);
  2104. WREG32((0x2c20 + j), 0x00000000);
  2105. WREG32((0x2c24 + j), 0x00000000);
  2106. }
  2107. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  2108. evergreen_mc_stop(rdev, &save);
  2109. if (radeon_mc_wait_for_idle(rdev)) {
  2110. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2111. }
  2112. /* Lockout access through VGA aperture*/
  2113. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  2114. /* Update configuration */
  2115. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  2116. rdev->mc.vram_start >> 12);
  2117. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  2118. rdev->mc.vram_end >> 12);
  2119. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  2120. rdev->vram_scratch.gpu_addr >> 12);
  2121. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  2122. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  2123. WREG32(MC_VM_FB_LOCATION, tmp);
  2124. /* XXX double check these! */
  2125. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  2126. WREG32(HDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  2127. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  2128. WREG32(MC_VM_AGP_BASE, 0);
  2129. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  2130. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  2131. if (radeon_mc_wait_for_idle(rdev)) {
  2132. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  2133. }
  2134. evergreen_mc_resume(rdev, &save);
  2135. /* we need to own VRAM, so turn off the VGA renderer here
  2136. * to stop it overwriting our objects */
  2137. rv515_vga_render_disable(rdev);
  2138. }
  2139. /* SI MC address space is 40 bits */
  2140. static void si_vram_location(struct radeon_device *rdev,
  2141. struct radeon_mc *mc, u64 base)
  2142. {
  2143. mc->vram_start = base;
  2144. if (mc->mc_vram_size > (0xFFFFFFFFFFULL - base + 1)) {
  2145. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  2146. mc->real_vram_size = mc->aper_size;
  2147. mc->mc_vram_size = mc->aper_size;
  2148. }
  2149. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  2150. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  2151. mc->mc_vram_size >> 20, mc->vram_start,
  2152. mc->vram_end, mc->real_vram_size >> 20);
  2153. }
  2154. static void si_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  2155. {
  2156. u64 size_af, size_bf;
  2157. size_af = ((0xFFFFFFFFFFULL - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  2158. size_bf = mc->vram_start & ~mc->gtt_base_align;
  2159. if (size_bf > size_af) {
  2160. if (mc->gtt_size > size_bf) {
  2161. dev_warn(rdev->dev, "limiting GTT\n");
  2162. mc->gtt_size = size_bf;
  2163. }
  2164. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  2165. } else {
  2166. if (mc->gtt_size > size_af) {
  2167. dev_warn(rdev->dev, "limiting GTT\n");
  2168. mc->gtt_size = size_af;
  2169. }
  2170. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  2171. }
  2172. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  2173. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  2174. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  2175. }
  2176. static void si_vram_gtt_location(struct radeon_device *rdev,
  2177. struct radeon_mc *mc)
  2178. {
  2179. if (mc->mc_vram_size > 0xFFC0000000ULL) {
  2180. /* leave room for at least 1024M GTT */
  2181. dev_warn(rdev->dev, "limiting VRAM\n");
  2182. mc->real_vram_size = 0xFFC0000000ULL;
  2183. mc->mc_vram_size = 0xFFC0000000ULL;
  2184. }
  2185. si_vram_location(rdev, &rdev->mc, 0);
  2186. rdev->mc.gtt_base_align = 0;
  2187. si_gtt_location(rdev, mc);
  2188. }
  2189. static int si_mc_init(struct radeon_device *rdev)
  2190. {
  2191. u32 tmp;
  2192. int chansize, numchan;
  2193. /* Get VRAM informations */
  2194. rdev->mc.vram_is_ddr = true;
  2195. tmp = RREG32(MC_ARB_RAMCFG);
  2196. if (tmp & CHANSIZE_OVERRIDE) {
  2197. chansize = 16;
  2198. } else if (tmp & CHANSIZE_MASK) {
  2199. chansize = 64;
  2200. } else {
  2201. chansize = 32;
  2202. }
  2203. tmp = RREG32(MC_SHARED_CHMAP);
  2204. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  2205. case 0:
  2206. default:
  2207. numchan = 1;
  2208. break;
  2209. case 1:
  2210. numchan = 2;
  2211. break;
  2212. case 2:
  2213. numchan = 4;
  2214. break;
  2215. case 3:
  2216. numchan = 8;
  2217. break;
  2218. case 4:
  2219. numchan = 3;
  2220. break;
  2221. case 5:
  2222. numchan = 6;
  2223. break;
  2224. case 6:
  2225. numchan = 10;
  2226. break;
  2227. case 7:
  2228. numchan = 12;
  2229. break;
  2230. case 8:
  2231. numchan = 16;
  2232. break;
  2233. }
  2234. rdev->mc.vram_width = numchan * chansize;
  2235. /* Could aper size report 0 ? */
  2236. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  2237. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  2238. /* size in MB on si */
  2239. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2240. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  2241. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2242. si_vram_gtt_location(rdev, &rdev->mc);
  2243. radeon_update_bandwidth_info(rdev);
  2244. return 0;
  2245. }
  2246. /*
  2247. * GART
  2248. */
  2249. void si_pcie_gart_tlb_flush(struct radeon_device *rdev)
  2250. {
  2251. /* flush hdp cache */
  2252. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2253. /* bits 0-15 are the VM contexts0-15 */
  2254. WREG32(VM_INVALIDATE_REQUEST, 1);
  2255. }
  2256. int si_pcie_gart_enable(struct radeon_device *rdev)
  2257. {
  2258. int r, i;
  2259. if (rdev->gart.robj == NULL) {
  2260. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  2261. return -EINVAL;
  2262. }
  2263. r = radeon_gart_table_vram_pin(rdev);
  2264. if (r)
  2265. return r;
  2266. radeon_gart_restore(rdev);
  2267. /* Setup TLB control */
  2268. WREG32(MC_VM_MX_L1_TLB_CNTL,
  2269. (0xA << 7) |
  2270. ENABLE_L1_TLB |
  2271. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2272. ENABLE_ADVANCED_DRIVER_MODEL |
  2273. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2274. /* Setup L2 cache */
  2275. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE |
  2276. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2277. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2278. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2279. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2280. WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE);
  2281. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2282. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2283. /* setup context0 */
  2284. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  2285. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  2286. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  2287. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  2288. (u32)(rdev->dummy_page.addr >> 12));
  2289. WREG32(VM_CONTEXT0_CNTL2, 0);
  2290. WREG32(VM_CONTEXT0_CNTL, (ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2291. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT));
  2292. WREG32(0x15D4, 0);
  2293. WREG32(0x15D8, 0);
  2294. WREG32(0x15DC, 0);
  2295. /* empty context1-15 */
  2296. /* FIXME start with 1G, once using 2 level pt switch to full
  2297. * vm size space
  2298. */
  2299. /* set vm size, must be a multiple of 4 */
  2300. WREG32(VM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  2301. WREG32(VM_CONTEXT1_PAGE_TABLE_END_ADDR, (1 << 30) / RADEON_GPU_PAGE_SIZE);
  2302. for (i = 1; i < 16; i++) {
  2303. if (i < 8)
  2304. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (i << 2),
  2305. rdev->gart.table_addr >> 12);
  2306. else
  2307. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((i - 8) << 2),
  2308. rdev->gart.table_addr >> 12);
  2309. }
  2310. /* enable context1-15 */
  2311. WREG32(VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  2312. (u32)(rdev->dummy_page.addr >> 12));
  2313. WREG32(VM_CONTEXT1_CNTL2, 0);
  2314. WREG32(VM_CONTEXT1_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  2315. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  2316. si_pcie_gart_tlb_flush(rdev);
  2317. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  2318. (unsigned)(rdev->mc.gtt_size >> 20),
  2319. (unsigned long long)rdev->gart.table_addr);
  2320. rdev->gart.ready = true;
  2321. return 0;
  2322. }
  2323. void si_pcie_gart_disable(struct radeon_device *rdev)
  2324. {
  2325. /* Disable all tables */
  2326. WREG32(VM_CONTEXT0_CNTL, 0);
  2327. WREG32(VM_CONTEXT1_CNTL, 0);
  2328. /* Setup TLB control */
  2329. WREG32(MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  2330. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU);
  2331. /* Setup L2 cache */
  2332. WREG32(VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  2333. ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE |
  2334. EFFECTIVE_L2_QUEUE_SIZE(7) |
  2335. CONTEXT1_IDENTITY_ACCESS_MODE(1));
  2336. WREG32(VM_L2_CNTL2, 0);
  2337. WREG32(VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY |
  2338. L2_CACHE_BIGK_FRAGMENT_SIZE(0));
  2339. radeon_gart_table_vram_unpin(rdev);
  2340. }
  2341. void si_pcie_gart_fini(struct radeon_device *rdev)
  2342. {
  2343. si_pcie_gart_disable(rdev);
  2344. radeon_gart_table_vram_free(rdev);
  2345. radeon_gart_fini(rdev);
  2346. }
  2347. /* vm parser */
  2348. static bool si_vm_reg_valid(u32 reg)
  2349. {
  2350. /* context regs are fine */
  2351. if (reg >= 0x28000)
  2352. return true;
  2353. /* check config regs */
  2354. switch (reg) {
  2355. case GRBM_GFX_INDEX:
  2356. case VGT_VTX_VECT_EJECT_REG:
  2357. case VGT_CACHE_INVALIDATION:
  2358. case VGT_ESGS_RING_SIZE:
  2359. case VGT_GSVS_RING_SIZE:
  2360. case VGT_GS_VERTEX_REUSE:
  2361. case VGT_PRIMITIVE_TYPE:
  2362. case VGT_INDEX_TYPE:
  2363. case VGT_NUM_INDICES:
  2364. case VGT_NUM_INSTANCES:
  2365. case VGT_TF_RING_SIZE:
  2366. case VGT_HS_OFFCHIP_PARAM:
  2367. case VGT_TF_MEMORY_BASE:
  2368. case PA_CL_ENHANCE:
  2369. case PA_SU_LINE_STIPPLE_VALUE:
  2370. case PA_SC_LINE_STIPPLE_STATE:
  2371. case PA_SC_ENHANCE:
  2372. case SQC_CACHES:
  2373. case SPI_STATIC_THREAD_MGMT_1:
  2374. case SPI_STATIC_THREAD_MGMT_2:
  2375. case SPI_STATIC_THREAD_MGMT_3:
  2376. case SPI_PS_MAX_WAVE_ID:
  2377. case SPI_CONFIG_CNTL:
  2378. case SPI_CONFIG_CNTL_1:
  2379. case TA_CNTL_AUX:
  2380. return true;
  2381. default:
  2382. DRM_ERROR("Invalid register 0x%x in CS\n", reg);
  2383. return false;
  2384. }
  2385. }
  2386. static int si_vm_packet3_ce_check(struct radeon_device *rdev,
  2387. u32 *ib, struct radeon_cs_packet *pkt)
  2388. {
  2389. switch (pkt->opcode) {
  2390. case PACKET3_NOP:
  2391. case PACKET3_SET_BASE:
  2392. case PACKET3_SET_CE_DE_COUNTERS:
  2393. case PACKET3_LOAD_CONST_RAM:
  2394. case PACKET3_WRITE_CONST_RAM:
  2395. case PACKET3_WRITE_CONST_RAM_OFFSET:
  2396. case PACKET3_DUMP_CONST_RAM:
  2397. case PACKET3_INCREMENT_CE_COUNTER:
  2398. case PACKET3_WAIT_ON_DE_COUNTER:
  2399. case PACKET3_CE_WRITE:
  2400. break;
  2401. default:
  2402. DRM_ERROR("Invalid CE packet3: 0x%x\n", pkt->opcode);
  2403. return -EINVAL;
  2404. }
  2405. return 0;
  2406. }
  2407. static int si_vm_packet3_gfx_check(struct radeon_device *rdev,
  2408. u32 *ib, struct radeon_cs_packet *pkt)
  2409. {
  2410. u32 idx = pkt->idx + 1;
  2411. u32 idx_value = ib[idx];
  2412. u32 start_reg, end_reg, reg, i;
  2413. switch (pkt->opcode) {
  2414. case PACKET3_NOP:
  2415. case PACKET3_SET_BASE:
  2416. case PACKET3_CLEAR_STATE:
  2417. case PACKET3_INDEX_BUFFER_SIZE:
  2418. case PACKET3_DISPATCH_DIRECT:
  2419. case PACKET3_DISPATCH_INDIRECT:
  2420. case PACKET3_ALLOC_GDS:
  2421. case PACKET3_WRITE_GDS_RAM:
  2422. case PACKET3_ATOMIC_GDS:
  2423. case PACKET3_ATOMIC:
  2424. case PACKET3_OCCLUSION_QUERY:
  2425. case PACKET3_SET_PREDICATION:
  2426. case PACKET3_COND_EXEC:
  2427. case PACKET3_PRED_EXEC:
  2428. case PACKET3_DRAW_INDIRECT:
  2429. case PACKET3_DRAW_INDEX_INDIRECT:
  2430. case PACKET3_INDEX_BASE:
  2431. case PACKET3_DRAW_INDEX_2:
  2432. case PACKET3_CONTEXT_CONTROL:
  2433. case PACKET3_INDEX_TYPE:
  2434. case PACKET3_DRAW_INDIRECT_MULTI:
  2435. case PACKET3_DRAW_INDEX_AUTO:
  2436. case PACKET3_DRAW_INDEX_IMMD:
  2437. case PACKET3_NUM_INSTANCES:
  2438. case PACKET3_DRAW_INDEX_MULTI_AUTO:
  2439. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2440. case PACKET3_DRAW_INDEX_OFFSET_2:
  2441. case PACKET3_DRAW_INDEX_MULTI_ELEMENT:
  2442. case PACKET3_DRAW_INDEX_INDIRECT_MULTI:
  2443. case PACKET3_MPEG_INDEX:
  2444. case PACKET3_WAIT_REG_MEM:
  2445. case PACKET3_MEM_WRITE:
  2446. case PACKET3_PFP_SYNC_ME:
  2447. case PACKET3_SURFACE_SYNC:
  2448. case PACKET3_EVENT_WRITE:
  2449. case PACKET3_EVENT_WRITE_EOP:
  2450. case PACKET3_EVENT_WRITE_EOS:
  2451. case PACKET3_SET_CONTEXT_REG:
  2452. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2453. case PACKET3_SET_SH_REG:
  2454. case PACKET3_SET_SH_REG_OFFSET:
  2455. case PACKET3_INCREMENT_DE_COUNTER:
  2456. case PACKET3_WAIT_ON_CE_COUNTER:
  2457. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2458. case PACKET3_ME_WRITE:
  2459. break;
  2460. case PACKET3_COPY_DATA:
  2461. if ((idx_value & 0xf00) == 0) {
  2462. reg = ib[idx + 3] * 4;
  2463. if (!si_vm_reg_valid(reg))
  2464. return -EINVAL;
  2465. }
  2466. break;
  2467. case PACKET3_WRITE_DATA:
  2468. if ((idx_value & 0xf00) == 0) {
  2469. start_reg = ib[idx + 1] * 4;
  2470. if (idx_value & 0x10000) {
  2471. if (!si_vm_reg_valid(start_reg))
  2472. return -EINVAL;
  2473. } else {
  2474. for (i = 0; i < (pkt->count - 2); i++) {
  2475. reg = start_reg + (4 * i);
  2476. if (!si_vm_reg_valid(reg))
  2477. return -EINVAL;
  2478. }
  2479. }
  2480. }
  2481. break;
  2482. case PACKET3_COND_WRITE:
  2483. if (idx_value & 0x100) {
  2484. reg = ib[idx + 5] * 4;
  2485. if (!si_vm_reg_valid(reg))
  2486. return -EINVAL;
  2487. }
  2488. break;
  2489. case PACKET3_COPY_DW:
  2490. if (idx_value & 0x2) {
  2491. reg = ib[idx + 3] * 4;
  2492. if (!si_vm_reg_valid(reg))
  2493. return -EINVAL;
  2494. }
  2495. break;
  2496. case PACKET3_SET_CONFIG_REG:
  2497. start_reg = (idx_value << 2) + PACKET3_SET_CONFIG_REG_START;
  2498. end_reg = 4 * pkt->count + start_reg - 4;
  2499. if ((start_reg < PACKET3_SET_CONFIG_REG_START) ||
  2500. (start_reg >= PACKET3_SET_CONFIG_REG_END) ||
  2501. (end_reg >= PACKET3_SET_CONFIG_REG_END)) {
  2502. DRM_ERROR("bad PACKET3_SET_CONFIG_REG\n");
  2503. return -EINVAL;
  2504. }
  2505. for (i = 0; i < pkt->count; i++) {
  2506. reg = start_reg + (4 * i);
  2507. if (!si_vm_reg_valid(reg))
  2508. return -EINVAL;
  2509. }
  2510. break;
  2511. default:
  2512. DRM_ERROR("Invalid GFX packet3: 0x%x\n", pkt->opcode);
  2513. return -EINVAL;
  2514. }
  2515. return 0;
  2516. }
  2517. static int si_vm_packet3_compute_check(struct radeon_device *rdev,
  2518. u32 *ib, struct radeon_cs_packet *pkt)
  2519. {
  2520. u32 idx = pkt->idx + 1;
  2521. u32 idx_value = ib[idx];
  2522. u32 start_reg, reg, i;
  2523. switch (pkt->opcode) {
  2524. case PACKET3_NOP:
  2525. case PACKET3_SET_BASE:
  2526. case PACKET3_CLEAR_STATE:
  2527. case PACKET3_DISPATCH_DIRECT:
  2528. case PACKET3_DISPATCH_INDIRECT:
  2529. case PACKET3_ALLOC_GDS:
  2530. case PACKET3_WRITE_GDS_RAM:
  2531. case PACKET3_ATOMIC_GDS:
  2532. case PACKET3_ATOMIC:
  2533. case PACKET3_OCCLUSION_QUERY:
  2534. case PACKET3_SET_PREDICATION:
  2535. case PACKET3_COND_EXEC:
  2536. case PACKET3_PRED_EXEC:
  2537. case PACKET3_CONTEXT_CONTROL:
  2538. case PACKET3_STRMOUT_BUFFER_UPDATE:
  2539. case PACKET3_WAIT_REG_MEM:
  2540. case PACKET3_MEM_WRITE:
  2541. case PACKET3_PFP_SYNC_ME:
  2542. case PACKET3_SURFACE_SYNC:
  2543. case PACKET3_EVENT_WRITE:
  2544. case PACKET3_EVENT_WRITE_EOP:
  2545. case PACKET3_EVENT_WRITE_EOS:
  2546. case PACKET3_SET_CONTEXT_REG:
  2547. case PACKET3_SET_CONTEXT_REG_INDIRECT:
  2548. case PACKET3_SET_SH_REG:
  2549. case PACKET3_SET_SH_REG_OFFSET:
  2550. case PACKET3_INCREMENT_DE_COUNTER:
  2551. case PACKET3_WAIT_ON_CE_COUNTER:
  2552. case PACKET3_WAIT_ON_AVAIL_BUFFER:
  2553. case PACKET3_ME_WRITE:
  2554. break;
  2555. case PACKET3_COPY_DATA:
  2556. if ((idx_value & 0xf00) == 0) {
  2557. reg = ib[idx + 3] * 4;
  2558. if (!si_vm_reg_valid(reg))
  2559. return -EINVAL;
  2560. }
  2561. break;
  2562. case PACKET3_WRITE_DATA:
  2563. if ((idx_value & 0xf00) == 0) {
  2564. start_reg = ib[idx + 1] * 4;
  2565. if (idx_value & 0x10000) {
  2566. if (!si_vm_reg_valid(start_reg))
  2567. return -EINVAL;
  2568. } else {
  2569. for (i = 0; i < (pkt->count - 2); i++) {
  2570. reg = start_reg + (4 * i);
  2571. if (!si_vm_reg_valid(reg))
  2572. return -EINVAL;
  2573. }
  2574. }
  2575. }
  2576. break;
  2577. case PACKET3_COND_WRITE:
  2578. if (idx_value & 0x100) {
  2579. reg = ib[idx + 5] * 4;
  2580. if (!si_vm_reg_valid(reg))
  2581. return -EINVAL;
  2582. }
  2583. break;
  2584. case PACKET3_COPY_DW:
  2585. if (idx_value & 0x2) {
  2586. reg = ib[idx + 3] * 4;
  2587. if (!si_vm_reg_valid(reg))
  2588. return -EINVAL;
  2589. }
  2590. break;
  2591. default:
  2592. DRM_ERROR("Invalid Compute packet3: 0x%x\n", pkt->opcode);
  2593. return -EINVAL;
  2594. }
  2595. return 0;
  2596. }
  2597. int si_ib_parse(struct radeon_device *rdev, struct radeon_ib *ib)
  2598. {
  2599. int ret = 0;
  2600. u32 idx = 0;
  2601. struct radeon_cs_packet pkt;
  2602. do {
  2603. pkt.idx = idx;
  2604. pkt.type = CP_PACKET_GET_TYPE(ib->ptr[idx]);
  2605. pkt.count = CP_PACKET_GET_COUNT(ib->ptr[idx]);
  2606. pkt.one_reg_wr = 0;
  2607. switch (pkt.type) {
  2608. case PACKET_TYPE0:
  2609. dev_err(rdev->dev, "Packet0 not allowed!\n");
  2610. ret = -EINVAL;
  2611. break;
  2612. case PACKET_TYPE2:
  2613. idx += 1;
  2614. break;
  2615. case PACKET_TYPE3:
  2616. pkt.opcode = CP_PACKET3_GET_OPCODE(ib->ptr[idx]);
  2617. if (ib->is_const_ib)
  2618. ret = si_vm_packet3_ce_check(rdev, ib->ptr, &pkt);
  2619. else {
  2620. switch (ib->fence->ring) {
  2621. case RADEON_RING_TYPE_GFX_INDEX:
  2622. ret = si_vm_packet3_gfx_check(rdev, ib->ptr, &pkt);
  2623. break;
  2624. case CAYMAN_RING_TYPE_CP1_INDEX:
  2625. case CAYMAN_RING_TYPE_CP2_INDEX:
  2626. ret = si_vm_packet3_compute_check(rdev, ib->ptr, &pkt);
  2627. break;
  2628. default:
  2629. dev_err(rdev->dev, "Non-PM4 ring %d !\n", ib->fence->ring);
  2630. ret = -EINVAL;
  2631. break;
  2632. }
  2633. }
  2634. idx += pkt.count + 2;
  2635. break;
  2636. default:
  2637. dev_err(rdev->dev, "Unknown packet type %d !\n", pkt.type);
  2638. ret = -EINVAL;
  2639. break;
  2640. }
  2641. if (ret)
  2642. break;
  2643. } while (idx < ib->length_dw);
  2644. return ret;
  2645. }
  2646. /*
  2647. * vm
  2648. */
  2649. int si_vm_init(struct radeon_device *rdev)
  2650. {
  2651. /* number of VMs */
  2652. rdev->vm_manager.nvm = 16;
  2653. /* base offset of vram pages */
  2654. rdev->vm_manager.vram_base_offset = 0;
  2655. return 0;
  2656. }
  2657. void si_vm_fini(struct radeon_device *rdev)
  2658. {
  2659. }
  2660. int si_vm_bind(struct radeon_device *rdev, struct radeon_vm *vm, int id)
  2661. {
  2662. if (id < 8)
  2663. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (id << 2), vm->pt_gpu_addr >> 12);
  2664. else
  2665. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((id - 8) << 2),
  2666. vm->pt_gpu_addr >> 12);
  2667. /* flush hdp cache */
  2668. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2669. /* bits 0-15 are the VM contexts0-15 */
  2670. WREG32(VM_INVALIDATE_REQUEST, 1 << id);
  2671. return 0;
  2672. }
  2673. void si_vm_unbind(struct radeon_device *rdev, struct radeon_vm *vm)
  2674. {
  2675. if (vm->id < 8)
  2676. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR + (vm->id << 2), 0);
  2677. else
  2678. WREG32(VM_CONTEXT8_PAGE_TABLE_BASE_ADDR + ((vm->id - 8) << 2), 0);
  2679. /* flush hdp cache */
  2680. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2681. /* bits 0-15 are the VM contexts0-15 */
  2682. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  2683. }
  2684. void si_vm_tlb_flush(struct radeon_device *rdev, struct radeon_vm *vm)
  2685. {
  2686. if (vm->id == -1)
  2687. return;
  2688. /* flush hdp cache */
  2689. WREG32(HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2690. /* bits 0-15 are the VM contexts0-15 */
  2691. WREG32(VM_INVALIDATE_REQUEST, 1 << vm->id);
  2692. }
  2693. /*
  2694. * RLC
  2695. */
  2696. void si_rlc_fini(struct radeon_device *rdev)
  2697. {
  2698. int r;
  2699. /* save restore block */
  2700. if (rdev->rlc.save_restore_obj) {
  2701. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2702. if (unlikely(r != 0))
  2703. dev_warn(rdev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2704. radeon_bo_unpin(rdev->rlc.save_restore_obj);
  2705. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2706. radeon_bo_unref(&rdev->rlc.save_restore_obj);
  2707. rdev->rlc.save_restore_obj = NULL;
  2708. }
  2709. /* clear state block */
  2710. if (rdev->rlc.clear_state_obj) {
  2711. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2712. if (unlikely(r != 0))
  2713. dev_warn(rdev->dev, "(%d) reserve RLC c bo failed\n", r);
  2714. radeon_bo_unpin(rdev->rlc.clear_state_obj);
  2715. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2716. radeon_bo_unref(&rdev->rlc.clear_state_obj);
  2717. rdev->rlc.clear_state_obj = NULL;
  2718. }
  2719. }
  2720. int si_rlc_init(struct radeon_device *rdev)
  2721. {
  2722. int r;
  2723. /* save restore block */
  2724. if (rdev->rlc.save_restore_obj == NULL) {
  2725. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2726. RADEON_GEM_DOMAIN_VRAM, &rdev->rlc.save_restore_obj);
  2727. if (r) {
  2728. dev_warn(rdev->dev, "(%d) create RLC sr bo failed\n", r);
  2729. return r;
  2730. }
  2731. }
  2732. r = radeon_bo_reserve(rdev->rlc.save_restore_obj, false);
  2733. if (unlikely(r != 0)) {
  2734. si_rlc_fini(rdev);
  2735. return r;
  2736. }
  2737. r = radeon_bo_pin(rdev->rlc.save_restore_obj, RADEON_GEM_DOMAIN_VRAM,
  2738. &rdev->rlc.save_restore_gpu_addr);
  2739. if (r) {
  2740. radeon_bo_unreserve(rdev->rlc.save_restore_obj);
  2741. dev_warn(rdev->dev, "(%d) pin RLC sr bo failed\n", r);
  2742. si_rlc_fini(rdev);
  2743. return r;
  2744. }
  2745. /* clear state block */
  2746. if (rdev->rlc.clear_state_obj == NULL) {
  2747. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  2748. RADEON_GEM_DOMAIN_VRAM, &rdev->rlc.clear_state_obj);
  2749. if (r) {
  2750. dev_warn(rdev->dev, "(%d) create RLC c bo failed\n", r);
  2751. si_rlc_fini(rdev);
  2752. return r;
  2753. }
  2754. }
  2755. r = radeon_bo_reserve(rdev->rlc.clear_state_obj, false);
  2756. if (unlikely(r != 0)) {
  2757. si_rlc_fini(rdev);
  2758. return r;
  2759. }
  2760. r = radeon_bo_pin(rdev->rlc.clear_state_obj, RADEON_GEM_DOMAIN_VRAM,
  2761. &rdev->rlc.clear_state_gpu_addr);
  2762. if (r) {
  2763. radeon_bo_unreserve(rdev->rlc.clear_state_obj);
  2764. dev_warn(rdev->dev, "(%d) pin RLC c bo failed\n", r);
  2765. si_rlc_fini(rdev);
  2766. return r;
  2767. }
  2768. return 0;
  2769. }
  2770. static void si_rlc_stop(struct radeon_device *rdev)
  2771. {
  2772. WREG32(RLC_CNTL, 0);
  2773. }
  2774. static void si_rlc_start(struct radeon_device *rdev)
  2775. {
  2776. WREG32(RLC_CNTL, RLC_ENABLE);
  2777. }
  2778. static int si_rlc_resume(struct radeon_device *rdev)
  2779. {
  2780. u32 i;
  2781. const __be32 *fw_data;
  2782. if (!rdev->rlc_fw)
  2783. return -EINVAL;
  2784. si_rlc_stop(rdev);
  2785. WREG32(RLC_RL_BASE, 0);
  2786. WREG32(RLC_RL_SIZE, 0);
  2787. WREG32(RLC_LB_CNTL, 0);
  2788. WREG32(RLC_LB_CNTR_MAX, 0xffffffff);
  2789. WREG32(RLC_LB_CNTR_INIT, 0);
  2790. WREG32(RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  2791. WREG32(RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  2792. WREG32(RLC_MC_CNTL, 0);
  2793. WREG32(RLC_UCODE_CNTL, 0);
  2794. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2795. for (i = 0; i < SI_RLC_UCODE_SIZE; i++) {
  2796. WREG32(RLC_UCODE_ADDR, i);
  2797. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2798. }
  2799. WREG32(RLC_UCODE_ADDR, 0);
  2800. si_rlc_start(rdev);
  2801. return 0;
  2802. }
  2803. static void si_enable_interrupts(struct radeon_device *rdev)
  2804. {
  2805. u32 ih_cntl = RREG32(IH_CNTL);
  2806. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2807. ih_cntl |= ENABLE_INTR;
  2808. ih_rb_cntl |= IH_RB_ENABLE;
  2809. WREG32(IH_CNTL, ih_cntl);
  2810. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2811. rdev->ih.enabled = true;
  2812. }
  2813. static void si_disable_interrupts(struct radeon_device *rdev)
  2814. {
  2815. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2816. u32 ih_cntl = RREG32(IH_CNTL);
  2817. ih_rb_cntl &= ~IH_RB_ENABLE;
  2818. ih_cntl &= ~ENABLE_INTR;
  2819. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2820. WREG32(IH_CNTL, ih_cntl);
  2821. /* set rptr, wptr to 0 */
  2822. WREG32(IH_RB_RPTR, 0);
  2823. WREG32(IH_RB_WPTR, 0);
  2824. rdev->ih.enabled = false;
  2825. rdev->ih.wptr = 0;
  2826. rdev->ih.rptr = 0;
  2827. }
  2828. static void si_disable_interrupt_state(struct radeon_device *rdev)
  2829. {
  2830. u32 tmp;
  2831. WREG32(CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  2832. WREG32(CP_INT_CNTL_RING1, 0);
  2833. WREG32(CP_INT_CNTL_RING2, 0);
  2834. WREG32(GRBM_INT_CNTL, 0);
  2835. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2836. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2837. if (rdev->num_crtc >= 4) {
  2838. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2839. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2840. }
  2841. if (rdev->num_crtc >= 6) {
  2842. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2843. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2844. }
  2845. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  2846. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  2847. if (rdev->num_crtc >= 4) {
  2848. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  2849. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  2850. }
  2851. if (rdev->num_crtc >= 6) {
  2852. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  2853. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  2854. }
  2855. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2856. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2857. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2858. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2859. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2860. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2861. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2862. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2863. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2864. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2865. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2866. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2867. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2868. }
  2869. static int si_irq_init(struct radeon_device *rdev)
  2870. {
  2871. int ret = 0;
  2872. int rb_bufsz;
  2873. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2874. /* allocate ring */
  2875. ret = r600_ih_ring_alloc(rdev);
  2876. if (ret)
  2877. return ret;
  2878. /* disable irqs */
  2879. si_disable_interrupts(rdev);
  2880. /* init rlc */
  2881. ret = si_rlc_resume(rdev);
  2882. if (ret) {
  2883. r600_ih_ring_fini(rdev);
  2884. return ret;
  2885. }
  2886. /* setup interrupt control */
  2887. /* set dummy read address to ring address */
  2888. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2889. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2890. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2891. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2892. */
  2893. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2894. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2895. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2896. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2897. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2898. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2899. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2900. IH_WPTR_OVERFLOW_CLEAR |
  2901. (rb_bufsz << 1));
  2902. if (rdev->wb.enabled)
  2903. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  2904. /* set the writeback address whether it's enabled or not */
  2905. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  2906. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  2907. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2908. /* set rptr, wptr to 0 */
  2909. WREG32(IH_RB_RPTR, 0);
  2910. WREG32(IH_RB_WPTR, 0);
  2911. /* Default settings for IH_CNTL (disabled at first) */
  2912. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10) | MC_VMID(0);
  2913. /* RPTR_REARM only works if msi's are enabled */
  2914. if (rdev->msi_enabled)
  2915. ih_cntl |= RPTR_REARM;
  2916. WREG32(IH_CNTL, ih_cntl);
  2917. /* force the active interrupt state to all disabled */
  2918. si_disable_interrupt_state(rdev);
  2919. /* enable irqs */
  2920. si_enable_interrupts(rdev);
  2921. return ret;
  2922. }
  2923. int si_irq_set(struct radeon_device *rdev)
  2924. {
  2925. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2926. u32 cp_int_cntl1 = 0, cp_int_cntl2 = 0;
  2927. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  2928. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  2929. u32 grbm_int_cntl = 0;
  2930. u32 grph1 = 0, grph2 = 0, grph3 = 0, grph4 = 0, grph5 = 0, grph6 = 0;
  2931. if (!rdev->irq.installed) {
  2932. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  2933. return -EINVAL;
  2934. }
  2935. /* don't enable anything if the ih is disabled */
  2936. if (!rdev->ih.enabled) {
  2937. si_disable_interrupts(rdev);
  2938. /* force the active interrupt state to all disabled */
  2939. si_disable_interrupt_state(rdev);
  2940. return 0;
  2941. }
  2942. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2943. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2944. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2945. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2946. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2947. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2948. /* enable CP interrupts on all rings */
  2949. if (rdev->irq.sw_int[RADEON_RING_TYPE_GFX_INDEX]) {
  2950. DRM_DEBUG("si_irq_set: sw int gfx\n");
  2951. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  2952. }
  2953. if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP1_INDEX]) {
  2954. DRM_DEBUG("si_irq_set: sw int cp1\n");
  2955. cp_int_cntl1 |= TIME_STAMP_INT_ENABLE;
  2956. }
  2957. if (rdev->irq.sw_int[CAYMAN_RING_TYPE_CP2_INDEX]) {
  2958. DRM_DEBUG("si_irq_set: sw int cp2\n");
  2959. cp_int_cntl2 |= TIME_STAMP_INT_ENABLE;
  2960. }
  2961. if (rdev->irq.crtc_vblank_int[0] ||
  2962. rdev->irq.pflip[0]) {
  2963. DRM_DEBUG("si_irq_set: vblank 0\n");
  2964. crtc1 |= VBLANK_INT_MASK;
  2965. }
  2966. if (rdev->irq.crtc_vblank_int[1] ||
  2967. rdev->irq.pflip[1]) {
  2968. DRM_DEBUG("si_irq_set: vblank 1\n");
  2969. crtc2 |= VBLANK_INT_MASK;
  2970. }
  2971. if (rdev->irq.crtc_vblank_int[2] ||
  2972. rdev->irq.pflip[2]) {
  2973. DRM_DEBUG("si_irq_set: vblank 2\n");
  2974. crtc3 |= VBLANK_INT_MASK;
  2975. }
  2976. if (rdev->irq.crtc_vblank_int[3] ||
  2977. rdev->irq.pflip[3]) {
  2978. DRM_DEBUG("si_irq_set: vblank 3\n");
  2979. crtc4 |= VBLANK_INT_MASK;
  2980. }
  2981. if (rdev->irq.crtc_vblank_int[4] ||
  2982. rdev->irq.pflip[4]) {
  2983. DRM_DEBUG("si_irq_set: vblank 4\n");
  2984. crtc5 |= VBLANK_INT_MASK;
  2985. }
  2986. if (rdev->irq.crtc_vblank_int[5] ||
  2987. rdev->irq.pflip[5]) {
  2988. DRM_DEBUG("si_irq_set: vblank 5\n");
  2989. crtc6 |= VBLANK_INT_MASK;
  2990. }
  2991. if (rdev->irq.hpd[0]) {
  2992. DRM_DEBUG("si_irq_set: hpd 1\n");
  2993. hpd1 |= DC_HPDx_INT_EN;
  2994. }
  2995. if (rdev->irq.hpd[1]) {
  2996. DRM_DEBUG("si_irq_set: hpd 2\n");
  2997. hpd2 |= DC_HPDx_INT_EN;
  2998. }
  2999. if (rdev->irq.hpd[2]) {
  3000. DRM_DEBUG("si_irq_set: hpd 3\n");
  3001. hpd3 |= DC_HPDx_INT_EN;
  3002. }
  3003. if (rdev->irq.hpd[3]) {
  3004. DRM_DEBUG("si_irq_set: hpd 4\n");
  3005. hpd4 |= DC_HPDx_INT_EN;
  3006. }
  3007. if (rdev->irq.hpd[4]) {
  3008. DRM_DEBUG("si_irq_set: hpd 5\n");
  3009. hpd5 |= DC_HPDx_INT_EN;
  3010. }
  3011. if (rdev->irq.hpd[5]) {
  3012. DRM_DEBUG("si_irq_set: hpd 6\n");
  3013. hpd6 |= DC_HPDx_INT_EN;
  3014. }
  3015. if (rdev->irq.gui_idle) {
  3016. DRM_DEBUG("gui idle\n");
  3017. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  3018. }
  3019. WREG32(CP_INT_CNTL_RING0, cp_int_cntl);
  3020. WREG32(CP_INT_CNTL_RING1, cp_int_cntl1);
  3021. WREG32(CP_INT_CNTL_RING2, cp_int_cntl2);
  3022. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3023. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  3024. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  3025. if (rdev->num_crtc >= 4) {
  3026. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  3027. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  3028. }
  3029. if (rdev->num_crtc >= 6) {
  3030. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  3031. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  3032. }
  3033. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, grph1);
  3034. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, grph2);
  3035. if (rdev->num_crtc >= 4) {
  3036. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, grph3);
  3037. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, grph4);
  3038. }
  3039. if (rdev->num_crtc >= 6) {
  3040. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, grph5);
  3041. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, grph6);
  3042. }
  3043. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3044. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3045. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3046. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3047. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3048. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3049. return 0;
  3050. }
  3051. static inline void si_irq_ack(struct radeon_device *rdev)
  3052. {
  3053. u32 tmp;
  3054. rdev->irq.stat_regs.evergreen.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3055. rdev->irq.stat_regs.evergreen.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3056. rdev->irq.stat_regs.evergreen.disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  3057. rdev->irq.stat_regs.evergreen.disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  3058. rdev->irq.stat_regs.evergreen.disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  3059. rdev->irq.stat_regs.evergreen.disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  3060. rdev->irq.stat_regs.evergreen.d1grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET);
  3061. rdev->irq.stat_regs.evergreen.d2grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET);
  3062. if (rdev->num_crtc >= 4) {
  3063. rdev->irq.stat_regs.evergreen.d3grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET);
  3064. rdev->irq.stat_regs.evergreen.d4grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET);
  3065. }
  3066. if (rdev->num_crtc >= 6) {
  3067. rdev->irq.stat_regs.evergreen.d5grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET);
  3068. rdev->irq.stat_regs.evergreen.d6grph_int = RREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET);
  3069. }
  3070. if (rdev->irq.stat_regs.evergreen.d1grph_int & GRPH_PFLIP_INT_OCCURRED)
  3071. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3072. if (rdev->irq.stat_regs.evergreen.d2grph_int & GRPH_PFLIP_INT_OCCURRED)
  3073. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3074. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT)
  3075. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  3076. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT)
  3077. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  3078. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  3079. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  3080. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT)
  3081. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  3082. if (rdev->num_crtc >= 4) {
  3083. if (rdev->irq.stat_regs.evergreen.d3grph_int & GRPH_PFLIP_INT_OCCURRED)
  3084. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3085. if (rdev->irq.stat_regs.evergreen.d4grph_int & GRPH_PFLIP_INT_OCCURRED)
  3086. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3087. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  3088. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  3089. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  3090. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  3091. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  3092. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  3093. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  3094. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  3095. }
  3096. if (rdev->num_crtc >= 6) {
  3097. if (rdev->irq.stat_regs.evergreen.d5grph_int & GRPH_PFLIP_INT_OCCURRED)
  3098. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3099. if (rdev->irq.stat_regs.evergreen.d6grph_int & GRPH_PFLIP_INT_OCCURRED)
  3100. WREG32(GRPH_INT_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, GRPH_PFLIP_INT_CLEAR);
  3101. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  3102. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  3103. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  3104. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  3105. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  3106. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  3107. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  3108. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  3109. }
  3110. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3111. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3112. tmp |= DC_HPDx_INT_ACK;
  3113. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3114. }
  3115. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3116. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3117. tmp |= DC_HPDx_INT_ACK;
  3118. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3119. }
  3120. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3121. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3122. tmp |= DC_HPDx_INT_ACK;
  3123. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3124. }
  3125. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3126. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3127. tmp |= DC_HPDx_INT_ACK;
  3128. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3129. }
  3130. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3131. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3132. tmp |= DC_HPDx_INT_ACK;
  3133. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3134. }
  3135. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3136. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3137. tmp |= DC_HPDx_INT_ACK;
  3138. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3139. }
  3140. }
  3141. static void si_irq_disable(struct radeon_device *rdev)
  3142. {
  3143. si_disable_interrupts(rdev);
  3144. /* Wait and acknowledge irq */
  3145. mdelay(1);
  3146. si_irq_ack(rdev);
  3147. si_disable_interrupt_state(rdev);
  3148. }
  3149. static void si_irq_suspend(struct radeon_device *rdev)
  3150. {
  3151. si_irq_disable(rdev);
  3152. si_rlc_stop(rdev);
  3153. }
  3154. static void si_irq_fini(struct radeon_device *rdev)
  3155. {
  3156. si_irq_suspend(rdev);
  3157. r600_ih_ring_fini(rdev);
  3158. }
  3159. static inline u32 si_get_ih_wptr(struct radeon_device *rdev)
  3160. {
  3161. u32 wptr, tmp;
  3162. if (rdev->wb.enabled)
  3163. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3164. else
  3165. wptr = RREG32(IH_RB_WPTR);
  3166. if (wptr & RB_OVERFLOW) {
  3167. /* When a ring buffer overflow happen start parsing interrupt
  3168. * from the last not overwritten vector (wptr + 16). Hopefully
  3169. * this should allow us to catchup.
  3170. */
  3171. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3172. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3173. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3174. tmp = RREG32(IH_RB_CNTL);
  3175. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3176. WREG32(IH_RB_CNTL, tmp);
  3177. }
  3178. return (wptr & rdev->ih.ptr_mask);
  3179. }
  3180. /* SI IV Ring
  3181. * Each IV ring entry is 128 bits:
  3182. * [7:0] - interrupt source id
  3183. * [31:8] - reserved
  3184. * [59:32] - interrupt source data
  3185. * [63:60] - reserved
  3186. * [71:64] - RINGID
  3187. * [79:72] - VMID
  3188. * [127:80] - reserved
  3189. */
  3190. int si_irq_process(struct radeon_device *rdev)
  3191. {
  3192. u32 wptr;
  3193. u32 rptr;
  3194. u32 src_id, src_data, ring_id;
  3195. u32 ring_index;
  3196. unsigned long flags;
  3197. bool queue_hotplug = false;
  3198. if (!rdev->ih.enabled || rdev->shutdown)
  3199. return IRQ_NONE;
  3200. wptr = si_get_ih_wptr(rdev);
  3201. rptr = rdev->ih.rptr;
  3202. DRM_DEBUG("si_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3203. spin_lock_irqsave(&rdev->ih.lock, flags);
  3204. if (rptr == wptr) {
  3205. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3206. return IRQ_NONE;
  3207. }
  3208. restart_ih:
  3209. /* Order reading of wptr vs. reading of IH ring data */
  3210. rmb();
  3211. /* display interrupts */
  3212. si_irq_ack(rdev);
  3213. rdev->ih.wptr = wptr;
  3214. while (rptr != wptr) {
  3215. /* wptr/rptr are in bytes! */
  3216. ring_index = rptr / 4;
  3217. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3218. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3219. ring_id = le32_to_cpu(rdev->ih.ring[ring_index + 2]) & 0xff;
  3220. switch (src_id) {
  3221. case 1: /* D1 vblank/vline */
  3222. switch (src_data) {
  3223. case 0: /* D1 vblank */
  3224. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3225. if (rdev->irq.crtc_vblank_int[0]) {
  3226. drm_handle_vblank(rdev->ddev, 0);
  3227. rdev->pm.vblank_sync = true;
  3228. wake_up(&rdev->irq.vblank_queue);
  3229. }
  3230. if (rdev->irq.pflip[0])
  3231. radeon_crtc_handle_flip(rdev, 0);
  3232. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3233. DRM_DEBUG("IH: D1 vblank\n");
  3234. }
  3235. break;
  3236. case 1: /* D1 vline */
  3237. if (rdev->irq.stat_regs.evergreen.disp_int & LB_D1_VLINE_INTERRUPT) {
  3238. rdev->irq.stat_regs.evergreen.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3239. DRM_DEBUG("IH: D1 vline\n");
  3240. }
  3241. break;
  3242. default:
  3243. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3244. break;
  3245. }
  3246. break;
  3247. case 2: /* D2 vblank/vline */
  3248. switch (src_data) {
  3249. case 0: /* D2 vblank */
  3250. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  3251. if (rdev->irq.crtc_vblank_int[1]) {
  3252. drm_handle_vblank(rdev->ddev, 1);
  3253. rdev->pm.vblank_sync = true;
  3254. wake_up(&rdev->irq.vblank_queue);
  3255. }
  3256. if (rdev->irq.pflip[1])
  3257. radeon_crtc_handle_flip(rdev, 1);
  3258. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  3259. DRM_DEBUG("IH: D2 vblank\n");
  3260. }
  3261. break;
  3262. case 1: /* D2 vline */
  3263. if (rdev->irq.stat_regs.evergreen.disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  3264. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  3265. DRM_DEBUG("IH: D2 vline\n");
  3266. }
  3267. break;
  3268. default:
  3269. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3270. break;
  3271. }
  3272. break;
  3273. case 3: /* D3 vblank/vline */
  3274. switch (src_data) {
  3275. case 0: /* D3 vblank */
  3276. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  3277. if (rdev->irq.crtc_vblank_int[2]) {
  3278. drm_handle_vblank(rdev->ddev, 2);
  3279. rdev->pm.vblank_sync = true;
  3280. wake_up(&rdev->irq.vblank_queue);
  3281. }
  3282. if (rdev->irq.pflip[2])
  3283. radeon_crtc_handle_flip(rdev, 2);
  3284. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  3285. DRM_DEBUG("IH: D3 vblank\n");
  3286. }
  3287. break;
  3288. case 1: /* D3 vline */
  3289. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  3290. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  3291. DRM_DEBUG("IH: D3 vline\n");
  3292. }
  3293. break;
  3294. default:
  3295. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3296. break;
  3297. }
  3298. break;
  3299. case 4: /* D4 vblank/vline */
  3300. switch (src_data) {
  3301. case 0: /* D4 vblank */
  3302. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  3303. if (rdev->irq.crtc_vblank_int[3]) {
  3304. drm_handle_vblank(rdev->ddev, 3);
  3305. rdev->pm.vblank_sync = true;
  3306. wake_up(&rdev->irq.vblank_queue);
  3307. }
  3308. if (rdev->irq.pflip[3])
  3309. radeon_crtc_handle_flip(rdev, 3);
  3310. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  3311. DRM_DEBUG("IH: D4 vblank\n");
  3312. }
  3313. break;
  3314. case 1: /* D4 vline */
  3315. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  3316. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  3317. DRM_DEBUG("IH: D4 vline\n");
  3318. }
  3319. break;
  3320. default:
  3321. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3322. break;
  3323. }
  3324. break;
  3325. case 5: /* D5 vblank/vline */
  3326. switch (src_data) {
  3327. case 0: /* D5 vblank */
  3328. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  3329. if (rdev->irq.crtc_vblank_int[4]) {
  3330. drm_handle_vblank(rdev->ddev, 4);
  3331. rdev->pm.vblank_sync = true;
  3332. wake_up(&rdev->irq.vblank_queue);
  3333. }
  3334. if (rdev->irq.pflip[4])
  3335. radeon_crtc_handle_flip(rdev, 4);
  3336. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  3337. DRM_DEBUG("IH: D5 vblank\n");
  3338. }
  3339. break;
  3340. case 1: /* D5 vline */
  3341. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  3342. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  3343. DRM_DEBUG("IH: D5 vline\n");
  3344. }
  3345. break;
  3346. default:
  3347. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3348. break;
  3349. }
  3350. break;
  3351. case 6: /* D6 vblank/vline */
  3352. switch (src_data) {
  3353. case 0: /* D6 vblank */
  3354. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  3355. if (rdev->irq.crtc_vblank_int[5]) {
  3356. drm_handle_vblank(rdev->ddev, 5);
  3357. rdev->pm.vblank_sync = true;
  3358. wake_up(&rdev->irq.vblank_queue);
  3359. }
  3360. if (rdev->irq.pflip[5])
  3361. radeon_crtc_handle_flip(rdev, 5);
  3362. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  3363. DRM_DEBUG("IH: D6 vblank\n");
  3364. }
  3365. break;
  3366. case 1: /* D6 vline */
  3367. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  3368. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  3369. DRM_DEBUG("IH: D6 vline\n");
  3370. }
  3371. break;
  3372. default:
  3373. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3374. break;
  3375. }
  3376. break;
  3377. case 42: /* HPD hotplug */
  3378. switch (src_data) {
  3379. case 0:
  3380. if (rdev->irq.stat_regs.evergreen.disp_int & DC_HPD1_INTERRUPT) {
  3381. rdev->irq.stat_regs.evergreen.disp_int &= ~DC_HPD1_INTERRUPT;
  3382. queue_hotplug = true;
  3383. DRM_DEBUG("IH: HPD1\n");
  3384. }
  3385. break;
  3386. case 1:
  3387. if (rdev->irq.stat_regs.evergreen.disp_int_cont & DC_HPD2_INTERRUPT) {
  3388. rdev->irq.stat_regs.evergreen.disp_int_cont &= ~DC_HPD2_INTERRUPT;
  3389. queue_hotplug = true;
  3390. DRM_DEBUG("IH: HPD2\n");
  3391. }
  3392. break;
  3393. case 2:
  3394. if (rdev->irq.stat_regs.evergreen.disp_int_cont2 & DC_HPD3_INTERRUPT) {
  3395. rdev->irq.stat_regs.evergreen.disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  3396. queue_hotplug = true;
  3397. DRM_DEBUG("IH: HPD3\n");
  3398. }
  3399. break;
  3400. case 3:
  3401. if (rdev->irq.stat_regs.evergreen.disp_int_cont3 & DC_HPD4_INTERRUPT) {
  3402. rdev->irq.stat_regs.evergreen.disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  3403. queue_hotplug = true;
  3404. DRM_DEBUG("IH: HPD4\n");
  3405. }
  3406. break;
  3407. case 4:
  3408. if (rdev->irq.stat_regs.evergreen.disp_int_cont4 & DC_HPD5_INTERRUPT) {
  3409. rdev->irq.stat_regs.evergreen.disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  3410. queue_hotplug = true;
  3411. DRM_DEBUG("IH: HPD5\n");
  3412. }
  3413. break;
  3414. case 5:
  3415. if (rdev->irq.stat_regs.evergreen.disp_int_cont5 & DC_HPD6_INTERRUPT) {
  3416. rdev->irq.stat_regs.evergreen.disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  3417. queue_hotplug = true;
  3418. DRM_DEBUG("IH: HPD6\n");
  3419. }
  3420. break;
  3421. default:
  3422. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3423. break;
  3424. }
  3425. break;
  3426. case 176: /* RINGID0 CP_INT */
  3427. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3428. break;
  3429. case 177: /* RINGID1 CP_INT */
  3430. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3431. break;
  3432. case 178: /* RINGID2 CP_INT */
  3433. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3434. break;
  3435. case 181: /* CP EOP event */
  3436. DRM_DEBUG("IH: CP EOP\n");
  3437. switch (ring_id) {
  3438. case 0:
  3439. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3440. break;
  3441. case 1:
  3442. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3443. break;
  3444. case 2:
  3445. radeon_fence_process(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3446. break;
  3447. }
  3448. break;
  3449. case 233: /* GUI IDLE */
  3450. DRM_DEBUG("IH: GUI idle\n");
  3451. rdev->pm.gui_idle = true;
  3452. wake_up(&rdev->irq.idle_queue);
  3453. break;
  3454. default:
  3455. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3456. break;
  3457. }
  3458. /* wptr/rptr are in bytes! */
  3459. rptr += 16;
  3460. rptr &= rdev->ih.ptr_mask;
  3461. }
  3462. /* make sure wptr hasn't changed while processing */
  3463. wptr = si_get_ih_wptr(rdev);
  3464. if (wptr != rdev->ih.wptr)
  3465. goto restart_ih;
  3466. if (queue_hotplug)
  3467. schedule_work(&rdev->hotplug_work);
  3468. rdev->ih.rptr = rptr;
  3469. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  3470. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  3471. return IRQ_HANDLED;
  3472. }
  3473. /*
  3474. * startup/shutdown callbacks
  3475. */
  3476. static int si_startup(struct radeon_device *rdev)
  3477. {
  3478. struct radeon_ring *ring;
  3479. int r;
  3480. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->ce_fw ||
  3481. !rdev->rlc_fw || !rdev->mc_fw) {
  3482. r = si_init_microcode(rdev);
  3483. if (r) {
  3484. DRM_ERROR("Failed to load firmware!\n");
  3485. return r;
  3486. }
  3487. }
  3488. r = si_mc_load_microcode(rdev);
  3489. if (r) {
  3490. DRM_ERROR("Failed to load MC firmware!\n");
  3491. return r;
  3492. }
  3493. r = r600_vram_scratch_init(rdev);
  3494. if (r)
  3495. return r;
  3496. si_mc_program(rdev);
  3497. r = si_pcie_gart_enable(rdev);
  3498. if (r)
  3499. return r;
  3500. si_gpu_init(rdev);
  3501. #if 0
  3502. r = evergreen_blit_init(rdev);
  3503. if (r) {
  3504. r600_blit_fini(rdev);
  3505. rdev->asic->copy = NULL;
  3506. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  3507. }
  3508. #endif
  3509. /* allocate rlc buffers */
  3510. r = si_rlc_init(rdev);
  3511. if (r) {
  3512. DRM_ERROR("Failed to init rlc BOs!\n");
  3513. return r;
  3514. }
  3515. /* allocate wb buffer */
  3516. r = radeon_wb_init(rdev);
  3517. if (r)
  3518. return r;
  3519. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  3520. if (r) {
  3521. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3522. return r;
  3523. }
  3524. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP1_INDEX);
  3525. if (r) {
  3526. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3527. return r;
  3528. }
  3529. r = radeon_fence_driver_start_ring(rdev, CAYMAN_RING_TYPE_CP2_INDEX);
  3530. if (r) {
  3531. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  3532. return r;
  3533. }
  3534. /* Enable IRQ */
  3535. r = si_irq_init(rdev);
  3536. if (r) {
  3537. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  3538. radeon_irq_kms_fini(rdev);
  3539. return r;
  3540. }
  3541. si_irq_set(rdev);
  3542. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3543. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  3544. CP_RB0_RPTR, CP_RB0_WPTR,
  3545. 0, 0xfffff, RADEON_CP_PACKET2);
  3546. if (r)
  3547. return r;
  3548. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3549. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP1_RPTR_OFFSET,
  3550. CP_RB1_RPTR, CP_RB1_WPTR,
  3551. 0, 0xfffff, RADEON_CP_PACKET2);
  3552. if (r)
  3553. return r;
  3554. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3555. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP2_RPTR_OFFSET,
  3556. CP_RB2_RPTR, CP_RB2_WPTR,
  3557. 0, 0xfffff, RADEON_CP_PACKET2);
  3558. if (r)
  3559. return r;
  3560. r = si_cp_load_microcode(rdev);
  3561. if (r)
  3562. return r;
  3563. r = si_cp_resume(rdev);
  3564. if (r)
  3565. return r;
  3566. r = radeon_ib_pool_start(rdev);
  3567. if (r)
  3568. return r;
  3569. r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  3570. if (r) {
  3571. DRM_ERROR("radeon: failed testing IB (%d) on CP ring 0\n", r);
  3572. rdev->accel_working = false;
  3573. return r;
  3574. }
  3575. r = radeon_ib_test(rdev, CAYMAN_RING_TYPE_CP1_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX]);
  3576. if (r) {
  3577. DRM_ERROR("radeon: failed testing IB (%d) on CP ring 1\n", r);
  3578. rdev->accel_working = false;
  3579. return r;
  3580. }
  3581. r = radeon_ib_test(rdev, CAYMAN_RING_TYPE_CP2_INDEX, &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX]);
  3582. if (r) {
  3583. DRM_ERROR("radeon: failed testing IB (%d) on CP ring 2\n", r);
  3584. rdev->accel_working = false;
  3585. return r;
  3586. }
  3587. r = radeon_vm_manager_start(rdev);
  3588. if (r)
  3589. return r;
  3590. return 0;
  3591. }
  3592. int si_resume(struct radeon_device *rdev)
  3593. {
  3594. int r;
  3595. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  3596. * posting will perform necessary task to bring back GPU into good
  3597. * shape.
  3598. */
  3599. /* post card */
  3600. atom_asic_init(rdev->mode_info.atom_context);
  3601. rdev->accel_working = true;
  3602. r = si_startup(rdev);
  3603. if (r) {
  3604. DRM_ERROR("si startup failed on resume\n");
  3605. rdev->accel_working = false;
  3606. return r;
  3607. }
  3608. return r;
  3609. }
  3610. int si_suspend(struct radeon_device *rdev)
  3611. {
  3612. /* FIXME: we should wait for ring to be empty */
  3613. radeon_ib_pool_suspend(rdev);
  3614. radeon_vm_manager_suspend(rdev);
  3615. #if 0
  3616. r600_blit_suspend(rdev);
  3617. #endif
  3618. si_cp_enable(rdev, false);
  3619. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  3620. rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX].ready = false;
  3621. rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX].ready = false;
  3622. si_irq_suspend(rdev);
  3623. radeon_wb_disable(rdev);
  3624. si_pcie_gart_disable(rdev);
  3625. return 0;
  3626. }
  3627. /* Plan is to move initialization in that function and use
  3628. * helper function so that radeon_device_init pretty much
  3629. * do nothing more than calling asic specific function. This
  3630. * should also allow to remove a bunch of callback function
  3631. * like vram_info.
  3632. */
  3633. int si_init(struct radeon_device *rdev)
  3634. {
  3635. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3636. int r;
  3637. /* This don't do much */
  3638. r = radeon_gem_init(rdev);
  3639. if (r)
  3640. return r;
  3641. /* Read BIOS */
  3642. if (!radeon_get_bios(rdev)) {
  3643. if (ASIC_IS_AVIVO(rdev))
  3644. return -EINVAL;
  3645. }
  3646. /* Must be an ATOMBIOS */
  3647. if (!rdev->is_atom_bios) {
  3648. dev_err(rdev->dev, "Expecting atombios for cayman GPU\n");
  3649. return -EINVAL;
  3650. }
  3651. r = radeon_atombios_init(rdev);
  3652. if (r)
  3653. return r;
  3654. /* Post card if necessary */
  3655. if (!radeon_card_posted(rdev)) {
  3656. if (!rdev->bios) {
  3657. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  3658. return -EINVAL;
  3659. }
  3660. DRM_INFO("GPU not posted. posting now...\n");
  3661. atom_asic_init(rdev->mode_info.atom_context);
  3662. }
  3663. /* Initialize scratch registers */
  3664. si_scratch_init(rdev);
  3665. /* Initialize surface registers */
  3666. radeon_surface_init(rdev);
  3667. /* Initialize clocks */
  3668. radeon_get_clock_info(rdev->ddev);
  3669. /* Fence driver */
  3670. r = radeon_fence_driver_init(rdev);
  3671. if (r)
  3672. return r;
  3673. /* initialize memory controller */
  3674. r = si_mc_init(rdev);
  3675. if (r)
  3676. return r;
  3677. /* Memory manager */
  3678. r = radeon_bo_init(rdev);
  3679. if (r)
  3680. return r;
  3681. r = radeon_irq_kms_init(rdev);
  3682. if (r)
  3683. return r;
  3684. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  3685. ring->ring_obj = NULL;
  3686. r600_ring_init(rdev, ring, 1024 * 1024);
  3687. ring = &rdev->ring[CAYMAN_RING_TYPE_CP1_INDEX];
  3688. ring->ring_obj = NULL;
  3689. r600_ring_init(rdev, ring, 1024 * 1024);
  3690. ring = &rdev->ring[CAYMAN_RING_TYPE_CP2_INDEX];
  3691. ring->ring_obj = NULL;
  3692. r600_ring_init(rdev, ring, 1024 * 1024);
  3693. rdev->ih.ring_obj = NULL;
  3694. r600_ih_ring_init(rdev, 64 * 1024);
  3695. r = r600_pcie_gart_init(rdev);
  3696. if (r)
  3697. return r;
  3698. r = radeon_ib_pool_init(rdev);
  3699. rdev->accel_working = true;
  3700. if (r) {
  3701. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  3702. rdev->accel_working = false;
  3703. }
  3704. r = radeon_vm_manager_init(rdev);
  3705. if (r) {
  3706. dev_err(rdev->dev, "vm manager initialization failed (%d).\n", r);
  3707. }
  3708. r = si_startup(rdev);
  3709. if (r) {
  3710. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3711. si_cp_fini(rdev);
  3712. si_irq_fini(rdev);
  3713. si_rlc_fini(rdev);
  3714. radeon_wb_fini(rdev);
  3715. r100_ib_fini(rdev);
  3716. radeon_vm_manager_fini(rdev);
  3717. radeon_irq_kms_fini(rdev);
  3718. si_pcie_gart_fini(rdev);
  3719. rdev->accel_working = false;
  3720. }
  3721. /* Don't start up if the MC ucode is missing.
  3722. * The default clocks and voltages before the MC ucode
  3723. * is loaded are not suffient for advanced operations.
  3724. */
  3725. if (!rdev->mc_fw) {
  3726. DRM_ERROR("radeon: MC ucode required for NI+.\n");
  3727. return -EINVAL;
  3728. }
  3729. return 0;
  3730. }
  3731. void si_fini(struct radeon_device *rdev)
  3732. {
  3733. #if 0
  3734. r600_blit_fini(rdev);
  3735. #endif
  3736. si_cp_fini(rdev);
  3737. si_irq_fini(rdev);
  3738. si_rlc_fini(rdev);
  3739. radeon_wb_fini(rdev);
  3740. radeon_vm_manager_fini(rdev);
  3741. r100_ib_fini(rdev);
  3742. radeon_irq_kms_fini(rdev);
  3743. si_pcie_gart_fini(rdev);
  3744. r600_vram_scratch_fini(rdev);
  3745. radeon_gem_fini(rdev);
  3746. radeon_semaphore_driver_fini(rdev);
  3747. radeon_fence_driver_fini(rdev);
  3748. radeon_bo_fini(rdev);
  3749. radeon_atombios_fini(rdev);
  3750. kfree(rdev->bios);
  3751. rdev->bios = NULL;
  3752. }