rv770.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. static void rv770_pcie_gen2_enable(struct radeon_device *rdev);
  43. u32 rv770_page_flip(struct radeon_device *rdev, int crtc_id, u64 crtc_base)
  44. {
  45. struct radeon_crtc *radeon_crtc = rdev->mode_info.crtcs[crtc_id];
  46. u32 tmp = RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset);
  47. int i;
  48. /* Lock the graphics update lock */
  49. tmp |= AVIVO_D1GRPH_UPDATE_LOCK;
  50. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  51. /* update the scanout addresses */
  52. if (radeon_crtc->crtc_id) {
  53. WREG32(D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  54. WREG32(D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  55. } else {
  56. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  57. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(crtc_base));
  58. }
  59. WREG32(D1GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  60. (u32)crtc_base);
  61. WREG32(D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
  62. (u32)crtc_base);
  63. /* Wait for update_pending to go high. */
  64. for (i = 0; i < rdev->usec_timeout; i++) {
  65. if (RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING)
  66. break;
  67. udelay(1);
  68. }
  69. DRM_DEBUG("Update pending now high. Unlocking vupdate_lock.\n");
  70. /* Unlock the lock, so double-buffering can take place inside vblank */
  71. tmp &= ~AVIVO_D1GRPH_UPDATE_LOCK;
  72. WREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset, tmp);
  73. /* Return current update_pending status: */
  74. return RREG32(AVIVO_D1GRPH_UPDATE + radeon_crtc->crtc_offset) & AVIVO_D1GRPH_SURFACE_UPDATE_PENDING;
  75. }
  76. /* get temperature in millidegrees */
  77. int rv770_get_temp(struct radeon_device *rdev)
  78. {
  79. u32 temp = (RREG32(CG_MULT_THERMAL_STATUS) & ASIC_T_MASK) >>
  80. ASIC_T_SHIFT;
  81. int actual_temp;
  82. if (temp & 0x400)
  83. actual_temp = -256;
  84. else if (temp & 0x200)
  85. actual_temp = 255;
  86. else if (temp & 0x100) {
  87. actual_temp = temp & 0x1ff;
  88. actual_temp |= ~0x1ff;
  89. } else
  90. actual_temp = temp & 0xff;
  91. return (actual_temp * 1000) / 2;
  92. }
  93. void rv770_pm_misc(struct radeon_device *rdev)
  94. {
  95. int req_ps_idx = rdev->pm.requested_power_state_index;
  96. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  97. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  98. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  99. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  100. /* 0xff01 is a flag rather then an actual voltage */
  101. if (voltage->voltage == 0xff01)
  102. return;
  103. if (voltage->voltage != rdev->pm.current_vddc) {
  104. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  105. rdev->pm.current_vddc = voltage->voltage;
  106. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  107. }
  108. }
  109. }
  110. /*
  111. * GART
  112. */
  113. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  114. {
  115. u32 tmp;
  116. int r, i;
  117. if (rdev->gart.robj == NULL) {
  118. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  119. return -EINVAL;
  120. }
  121. r = radeon_gart_table_vram_pin(rdev);
  122. if (r)
  123. return r;
  124. radeon_gart_restore(rdev);
  125. /* Setup L2 cache */
  126. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  127. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  128. EFFECTIVE_L2_QUEUE_SIZE(7));
  129. WREG32(VM_L2_CNTL2, 0);
  130. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  131. /* Setup TLB control */
  132. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  133. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  134. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  135. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  136. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  137. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  138. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  139. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  140. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  141. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  142. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  143. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  144. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  145. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  146. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  147. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  148. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  149. (u32)(rdev->dummy_page.addr >> 12));
  150. for (i = 1; i < 7; i++)
  151. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  152. r600_pcie_gart_tlb_flush(rdev);
  153. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  154. (unsigned)(rdev->mc.gtt_size >> 20),
  155. (unsigned long long)rdev->gart.table_addr);
  156. rdev->gart.ready = true;
  157. return 0;
  158. }
  159. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  160. {
  161. u32 tmp;
  162. int i;
  163. /* Disable all tables */
  164. for (i = 0; i < 7; i++)
  165. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  166. /* Setup L2 cache */
  167. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  168. EFFECTIVE_L2_QUEUE_SIZE(7));
  169. WREG32(VM_L2_CNTL2, 0);
  170. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  171. /* Setup TLB control */
  172. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  173. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  174. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  175. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  176. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  177. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  178. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  179. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  180. radeon_gart_table_vram_unpin(rdev);
  181. }
  182. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  183. {
  184. radeon_gart_fini(rdev);
  185. rv770_pcie_gart_disable(rdev);
  186. radeon_gart_table_vram_free(rdev);
  187. }
  188. void rv770_agp_enable(struct radeon_device *rdev)
  189. {
  190. u32 tmp;
  191. int i;
  192. /* Setup L2 cache */
  193. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  194. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  195. EFFECTIVE_L2_QUEUE_SIZE(7));
  196. WREG32(VM_L2_CNTL2, 0);
  197. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  198. /* Setup TLB control */
  199. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  200. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  201. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  202. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  203. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  204. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  205. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  206. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  207. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  208. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  209. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  210. for (i = 0; i < 7; i++)
  211. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  212. }
  213. static void rv770_mc_program(struct radeon_device *rdev)
  214. {
  215. struct rv515_mc_save save;
  216. u32 tmp;
  217. int i, j;
  218. /* Initialize HDP */
  219. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  220. WREG32((0x2c14 + j), 0x00000000);
  221. WREG32((0x2c18 + j), 0x00000000);
  222. WREG32((0x2c1c + j), 0x00000000);
  223. WREG32((0x2c20 + j), 0x00000000);
  224. WREG32((0x2c24 + j), 0x00000000);
  225. }
  226. /* r7xx hw bug. Read from HDP_DEBUG1 rather
  227. * than writing to HDP_REG_COHERENCY_FLUSH_CNTL
  228. */
  229. tmp = RREG32(HDP_DEBUG1);
  230. rv515_mc_stop(rdev, &save);
  231. if (r600_mc_wait_for_idle(rdev)) {
  232. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  233. }
  234. /* Lockout access through VGA aperture*/
  235. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  236. /* Update configuration */
  237. if (rdev->flags & RADEON_IS_AGP) {
  238. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  239. /* VRAM before AGP */
  240. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  241. rdev->mc.vram_start >> 12);
  242. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  243. rdev->mc.gtt_end >> 12);
  244. } else {
  245. /* VRAM after AGP */
  246. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  247. rdev->mc.gtt_start >> 12);
  248. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  249. rdev->mc.vram_end >> 12);
  250. }
  251. } else {
  252. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  253. rdev->mc.vram_start >> 12);
  254. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  255. rdev->mc.vram_end >> 12);
  256. }
  257. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  258. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  259. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  260. WREG32(MC_VM_FB_LOCATION, tmp);
  261. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  262. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  263. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  264. if (rdev->flags & RADEON_IS_AGP) {
  265. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  266. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  267. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  268. } else {
  269. WREG32(MC_VM_AGP_BASE, 0);
  270. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  271. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  272. }
  273. if (r600_mc_wait_for_idle(rdev)) {
  274. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  275. }
  276. rv515_mc_resume(rdev, &save);
  277. /* we need to own VRAM, so turn off the VGA renderer here
  278. * to stop it overwriting our objects */
  279. rv515_vga_render_disable(rdev);
  280. }
  281. /*
  282. * CP.
  283. */
  284. void r700_cp_stop(struct radeon_device *rdev)
  285. {
  286. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  287. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  288. WREG32(SCRATCH_UMSK, 0);
  289. }
  290. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  291. {
  292. const __be32 *fw_data;
  293. int i;
  294. if (!rdev->me_fw || !rdev->pfp_fw)
  295. return -EINVAL;
  296. r700_cp_stop(rdev);
  297. WREG32(CP_RB_CNTL,
  298. #ifdef __BIG_ENDIAN
  299. BUF_SWAP_32BIT |
  300. #endif
  301. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  302. /* Reset cp */
  303. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  304. RREG32(GRBM_SOFT_RESET);
  305. mdelay(15);
  306. WREG32(GRBM_SOFT_RESET, 0);
  307. fw_data = (const __be32 *)rdev->pfp_fw->data;
  308. WREG32(CP_PFP_UCODE_ADDR, 0);
  309. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  310. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  311. WREG32(CP_PFP_UCODE_ADDR, 0);
  312. fw_data = (const __be32 *)rdev->me_fw->data;
  313. WREG32(CP_ME_RAM_WADDR, 0);
  314. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  315. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  316. WREG32(CP_PFP_UCODE_ADDR, 0);
  317. WREG32(CP_ME_RAM_WADDR, 0);
  318. WREG32(CP_ME_RAM_RADDR, 0);
  319. return 0;
  320. }
  321. void r700_cp_fini(struct radeon_device *rdev)
  322. {
  323. r700_cp_stop(rdev);
  324. radeon_ring_fini(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  325. }
  326. /*
  327. * Core functions
  328. */
  329. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  330. u32 num_tile_pipes,
  331. u32 num_backends,
  332. u32 backend_disable_mask)
  333. {
  334. u32 backend_map = 0;
  335. u32 enabled_backends_mask;
  336. u32 enabled_backends_count;
  337. u32 cur_pipe;
  338. u32 swizzle_pipe[R7XX_MAX_PIPES];
  339. u32 cur_backend;
  340. u32 i;
  341. bool force_no_swizzle;
  342. if (num_tile_pipes > R7XX_MAX_PIPES)
  343. num_tile_pipes = R7XX_MAX_PIPES;
  344. if (num_tile_pipes < 1)
  345. num_tile_pipes = 1;
  346. if (num_backends > R7XX_MAX_BACKENDS)
  347. num_backends = R7XX_MAX_BACKENDS;
  348. if (num_backends < 1)
  349. num_backends = 1;
  350. enabled_backends_mask = 0;
  351. enabled_backends_count = 0;
  352. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  353. if (((backend_disable_mask >> i) & 1) == 0) {
  354. enabled_backends_mask |= (1 << i);
  355. ++enabled_backends_count;
  356. }
  357. if (enabled_backends_count == num_backends)
  358. break;
  359. }
  360. if (enabled_backends_count == 0) {
  361. enabled_backends_mask = 1;
  362. enabled_backends_count = 1;
  363. }
  364. if (enabled_backends_count != num_backends)
  365. num_backends = enabled_backends_count;
  366. switch (rdev->family) {
  367. case CHIP_RV770:
  368. case CHIP_RV730:
  369. force_no_swizzle = false;
  370. break;
  371. case CHIP_RV710:
  372. case CHIP_RV740:
  373. default:
  374. force_no_swizzle = true;
  375. break;
  376. }
  377. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  378. switch (num_tile_pipes) {
  379. case 1:
  380. swizzle_pipe[0] = 0;
  381. break;
  382. case 2:
  383. swizzle_pipe[0] = 0;
  384. swizzle_pipe[1] = 1;
  385. break;
  386. case 3:
  387. if (force_no_swizzle) {
  388. swizzle_pipe[0] = 0;
  389. swizzle_pipe[1] = 1;
  390. swizzle_pipe[2] = 2;
  391. } else {
  392. swizzle_pipe[0] = 0;
  393. swizzle_pipe[1] = 2;
  394. swizzle_pipe[2] = 1;
  395. }
  396. break;
  397. case 4:
  398. if (force_no_swizzle) {
  399. swizzle_pipe[0] = 0;
  400. swizzle_pipe[1] = 1;
  401. swizzle_pipe[2] = 2;
  402. swizzle_pipe[3] = 3;
  403. } else {
  404. swizzle_pipe[0] = 0;
  405. swizzle_pipe[1] = 2;
  406. swizzle_pipe[2] = 3;
  407. swizzle_pipe[3] = 1;
  408. }
  409. break;
  410. case 5:
  411. if (force_no_swizzle) {
  412. swizzle_pipe[0] = 0;
  413. swizzle_pipe[1] = 1;
  414. swizzle_pipe[2] = 2;
  415. swizzle_pipe[3] = 3;
  416. swizzle_pipe[4] = 4;
  417. } else {
  418. swizzle_pipe[0] = 0;
  419. swizzle_pipe[1] = 2;
  420. swizzle_pipe[2] = 4;
  421. swizzle_pipe[3] = 1;
  422. swizzle_pipe[4] = 3;
  423. }
  424. break;
  425. case 6:
  426. if (force_no_swizzle) {
  427. swizzle_pipe[0] = 0;
  428. swizzle_pipe[1] = 1;
  429. swizzle_pipe[2] = 2;
  430. swizzle_pipe[3] = 3;
  431. swizzle_pipe[4] = 4;
  432. swizzle_pipe[5] = 5;
  433. } else {
  434. swizzle_pipe[0] = 0;
  435. swizzle_pipe[1] = 2;
  436. swizzle_pipe[2] = 4;
  437. swizzle_pipe[3] = 5;
  438. swizzle_pipe[4] = 3;
  439. swizzle_pipe[5] = 1;
  440. }
  441. break;
  442. case 7:
  443. if (force_no_swizzle) {
  444. swizzle_pipe[0] = 0;
  445. swizzle_pipe[1] = 1;
  446. swizzle_pipe[2] = 2;
  447. swizzle_pipe[3] = 3;
  448. swizzle_pipe[4] = 4;
  449. swizzle_pipe[5] = 5;
  450. swizzle_pipe[6] = 6;
  451. } else {
  452. swizzle_pipe[0] = 0;
  453. swizzle_pipe[1] = 2;
  454. swizzle_pipe[2] = 4;
  455. swizzle_pipe[3] = 6;
  456. swizzle_pipe[4] = 3;
  457. swizzle_pipe[5] = 1;
  458. swizzle_pipe[6] = 5;
  459. }
  460. break;
  461. case 8:
  462. if (force_no_swizzle) {
  463. swizzle_pipe[0] = 0;
  464. swizzle_pipe[1] = 1;
  465. swizzle_pipe[2] = 2;
  466. swizzle_pipe[3] = 3;
  467. swizzle_pipe[4] = 4;
  468. swizzle_pipe[5] = 5;
  469. swizzle_pipe[6] = 6;
  470. swizzle_pipe[7] = 7;
  471. } else {
  472. swizzle_pipe[0] = 0;
  473. swizzle_pipe[1] = 2;
  474. swizzle_pipe[2] = 4;
  475. swizzle_pipe[3] = 6;
  476. swizzle_pipe[4] = 3;
  477. swizzle_pipe[5] = 1;
  478. swizzle_pipe[6] = 7;
  479. swizzle_pipe[7] = 5;
  480. }
  481. break;
  482. }
  483. cur_backend = 0;
  484. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  485. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  486. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  487. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  488. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  489. }
  490. return backend_map;
  491. }
  492. static void rv770_gpu_init(struct radeon_device *rdev)
  493. {
  494. int i, j, num_qd_pipes;
  495. u32 ta_aux_cntl;
  496. u32 sx_debug_1;
  497. u32 smx_dc_ctl0;
  498. u32 db_debug3;
  499. u32 num_gs_verts_per_thread;
  500. u32 vgt_gs_per_es;
  501. u32 gs_prim_buffer_depth = 0;
  502. u32 sq_ms_fifo_sizes;
  503. u32 sq_config;
  504. u32 sq_thread_resource_mgmt;
  505. u32 hdp_host_path_cntl;
  506. u32 sq_dyn_gpr_size_simd_ab_0;
  507. u32 backend_map;
  508. u32 gb_tiling_config = 0;
  509. u32 cc_rb_backend_disable = 0;
  510. u32 cc_gc_shader_pipe_config = 0;
  511. u32 mc_arb_ramcfg;
  512. u32 db_debug4;
  513. /* setup chip specs */
  514. switch (rdev->family) {
  515. case CHIP_RV770:
  516. rdev->config.rv770.max_pipes = 4;
  517. rdev->config.rv770.max_tile_pipes = 8;
  518. rdev->config.rv770.max_simds = 10;
  519. rdev->config.rv770.max_backends = 4;
  520. rdev->config.rv770.max_gprs = 256;
  521. rdev->config.rv770.max_threads = 248;
  522. rdev->config.rv770.max_stack_entries = 512;
  523. rdev->config.rv770.max_hw_contexts = 8;
  524. rdev->config.rv770.max_gs_threads = 16 * 2;
  525. rdev->config.rv770.sx_max_export_size = 128;
  526. rdev->config.rv770.sx_max_export_pos_size = 16;
  527. rdev->config.rv770.sx_max_export_smx_size = 112;
  528. rdev->config.rv770.sq_num_cf_insts = 2;
  529. rdev->config.rv770.sx_num_of_sets = 7;
  530. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  531. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  532. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  533. break;
  534. case CHIP_RV730:
  535. rdev->config.rv770.max_pipes = 2;
  536. rdev->config.rv770.max_tile_pipes = 4;
  537. rdev->config.rv770.max_simds = 8;
  538. rdev->config.rv770.max_backends = 2;
  539. rdev->config.rv770.max_gprs = 128;
  540. rdev->config.rv770.max_threads = 248;
  541. rdev->config.rv770.max_stack_entries = 256;
  542. rdev->config.rv770.max_hw_contexts = 8;
  543. rdev->config.rv770.max_gs_threads = 16 * 2;
  544. rdev->config.rv770.sx_max_export_size = 256;
  545. rdev->config.rv770.sx_max_export_pos_size = 32;
  546. rdev->config.rv770.sx_max_export_smx_size = 224;
  547. rdev->config.rv770.sq_num_cf_insts = 2;
  548. rdev->config.rv770.sx_num_of_sets = 7;
  549. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  550. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  551. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  552. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  553. rdev->config.rv770.sx_max_export_pos_size -= 16;
  554. rdev->config.rv770.sx_max_export_smx_size += 16;
  555. }
  556. break;
  557. case CHIP_RV710:
  558. rdev->config.rv770.max_pipes = 2;
  559. rdev->config.rv770.max_tile_pipes = 2;
  560. rdev->config.rv770.max_simds = 2;
  561. rdev->config.rv770.max_backends = 1;
  562. rdev->config.rv770.max_gprs = 256;
  563. rdev->config.rv770.max_threads = 192;
  564. rdev->config.rv770.max_stack_entries = 256;
  565. rdev->config.rv770.max_hw_contexts = 4;
  566. rdev->config.rv770.max_gs_threads = 8 * 2;
  567. rdev->config.rv770.sx_max_export_size = 128;
  568. rdev->config.rv770.sx_max_export_pos_size = 16;
  569. rdev->config.rv770.sx_max_export_smx_size = 112;
  570. rdev->config.rv770.sq_num_cf_insts = 1;
  571. rdev->config.rv770.sx_num_of_sets = 7;
  572. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  573. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  574. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  575. break;
  576. case CHIP_RV740:
  577. rdev->config.rv770.max_pipes = 4;
  578. rdev->config.rv770.max_tile_pipes = 4;
  579. rdev->config.rv770.max_simds = 8;
  580. rdev->config.rv770.max_backends = 4;
  581. rdev->config.rv770.max_gprs = 256;
  582. rdev->config.rv770.max_threads = 248;
  583. rdev->config.rv770.max_stack_entries = 512;
  584. rdev->config.rv770.max_hw_contexts = 8;
  585. rdev->config.rv770.max_gs_threads = 16 * 2;
  586. rdev->config.rv770.sx_max_export_size = 256;
  587. rdev->config.rv770.sx_max_export_pos_size = 32;
  588. rdev->config.rv770.sx_max_export_smx_size = 224;
  589. rdev->config.rv770.sq_num_cf_insts = 2;
  590. rdev->config.rv770.sx_num_of_sets = 7;
  591. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  592. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  593. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  594. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  595. rdev->config.rv770.sx_max_export_pos_size -= 16;
  596. rdev->config.rv770.sx_max_export_smx_size += 16;
  597. }
  598. break;
  599. default:
  600. break;
  601. }
  602. /* Initialize HDP */
  603. j = 0;
  604. for (i = 0; i < 32; i++) {
  605. WREG32((0x2c14 + j), 0x00000000);
  606. WREG32((0x2c18 + j), 0x00000000);
  607. WREG32((0x2c1c + j), 0x00000000);
  608. WREG32((0x2c20 + j), 0x00000000);
  609. WREG32((0x2c24 + j), 0x00000000);
  610. j += 0x18;
  611. }
  612. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  613. /* setup tiling, simd, pipe config */
  614. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  615. switch (rdev->config.rv770.max_tile_pipes) {
  616. case 1:
  617. default:
  618. gb_tiling_config |= PIPE_TILING(0);
  619. break;
  620. case 2:
  621. gb_tiling_config |= PIPE_TILING(1);
  622. break;
  623. case 4:
  624. gb_tiling_config |= PIPE_TILING(2);
  625. break;
  626. case 8:
  627. gb_tiling_config |= PIPE_TILING(3);
  628. break;
  629. }
  630. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  631. if (rdev->family == CHIP_RV770)
  632. gb_tiling_config |= BANK_TILING(1);
  633. else
  634. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  635. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  636. gb_tiling_config |= GROUP_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  637. if ((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT)
  638. rdev->config.rv770.tiling_group_size = 512;
  639. else
  640. rdev->config.rv770.tiling_group_size = 256;
  641. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  642. gb_tiling_config |= ROW_TILING(3);
  643. gb_tiling_config |= SAMPLE_SPLIT(3);
  644. } else {
  645. gb_tiling_config |=
  646. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  647. gb_tiling_config |=
  648. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  649. }
  650. gb_tiling_config |= BANK_SWAPS(1);
  651. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  652. cc_rb_backend_disable |=
  653. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  654. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  655. cc_gc_shader_pipe_config |=
  656. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  657. cc_gc_shader_pipe_config |=
  658. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  659. if (rdev->family == CHIP_RV740)
  660. backend_map = 0x28;
  661. else
  662. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  663. rdev->config.rv770.max_tile_pipes,
  664. (R7XX_MAX_BACKENDS -
  665. r600_count_pipe_bits((cc_rb_backend_disable &
  666. R7XX_MAX_BACKENDS_MASK) >> 16)),
  667. (cc_rb_backend_disable >> 16));
  668. rdev->config.rv770.tile_config = gb_tiling_config;
  669. rdev->config.rv770.backend_map = backend_map;
  670. gb_tiling_config |= BACKEND_MAP(backend_map);
  671. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  672. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  673. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  674. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  675. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  676. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  677. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  678. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  679. WREG32(CGTS_TCC_DISABLE, 0);
  680. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  681. WREG32(CGTS_USER_TCC_DISABLE, 0);
  682. num_qd_pipes =
  683. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  684. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  685. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  686. /* set HW defaults for 3D engine */
  687. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  688. ROQ_IB2_START(0x2b)));
  689. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  690. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  691. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  692. sx_debug_1 = RREG32(SX_DEBUG_1);
  693. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  694. WREG32(SX_DEBUG_1, sx_debug_1);
  695. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  696. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  697. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  698. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  699. if (rdev->family != CHIP_RV740)
  700. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  701. GS_FLUSH_CTL(4) |
  702. ACK_FLUSH_CTL(3) |
  703. SYNC_FLUSH_CTL));
  704. db_debug3 = RREG32(DB_DEBUG3);
  705. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  706. switch (rdev->family) {
  707. case CHIP_RV770:
  708. case CHIP_RV740:
  709. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  710. break;
  711. case CHIP_RV710:
  712. case CHIP_RV730:
  713. default:
  714. db_debug3 |= DB_CLK_OFF_DELAY(2);
  715. break;
  716. }
  717. WREG32(DB_DEBUG3, db_debug3);
  718. if (rdev->family != CHIP_RV770) {
  719. db_debug4 = RREG32(DB_DEBUG4);
  720. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  721. WREG32(DB_DEBUG4, db_debug4);
  722. }
  723. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  724. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  725. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  726. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  727. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  728. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  729. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  730. WREG32(VGT_NUM_INSTANCES, 1);
  731. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  732. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  733. WREG32(CP_PERFMON_CNTL, 0);
  734. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  735. DONE_FIFO_HIWATER(0xe0) |
  736. ALU_UPDATE_FIFO_HIWATER(0x8));
  737. switch (rdev->family) {
  738. case CHIP_RV770:
  739. case CHIP_RV730:
  740. case CHIP_RV710:
  741. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  742. break;
  743. case CHIP_RV740:
  744. default:
  745. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  746. break;
  747. }
  748. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  749. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  750. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  751. */
  752. sq_config = RREG32(SQ_CONFIG);
  753. sq_config &= ~(PS_PRIO(3) |
  754. VS_PRIO(3) |
  755. GS_PRIO(3) |
  756. ES_PRIO(3));
  757. sq_config |= (DX9_CONSTS |
  758. VC_ENABLE |
  759. EXPORT_SRC_C |
  760. PS_PRIO(0) |
  761. VS_PRIO(1) |
  762. GS_PRIO(2) |
  763. ES_PRIO(3));
  764. if (rdev->family == CHIP_RV710)
  765. /* no vertex cache */
  766. sq_config &= ~VC_ENABLE;
  767. WREG32(SQ_CONFIG, sq_config);
  768. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  769. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  770. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  771. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  772. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  773. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  774. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  775. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  776. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  777. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  778. else
  779. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  780. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  781. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  782. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  783. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  784. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  785. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  786. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  787. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  788. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  789. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  790. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  791. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  792. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  793. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  794. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  795. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  796. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  797. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  798. FORCE_EOV_MAX_REZ_CNT(255)));
  799. if (rdev->family == CHIP_RV710)
  800. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  801. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  802. else
  803. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  804. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  805. switch (rdev->family) {
  806. case CHIP_RV770:
  807. case CHIP_RV730:
  808. case CHIP_RV740:
  809. gs_prim_buffer_depth = 384;
  810. break;
  811. case CHIP_RV710:
  812. gs_prim_buffer_depth = 128;
  813. break;
  814. default:
  815. break;
  816. }
  817. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  818. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  819. /* Max value for this is 256 */
  820. if (vgt_gs_per_es > 256)
  821. vgt_gs_per_es = 256;
  822. WREG32(VGT_ES_PER_GS, 128);
  823. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  824. WREG32(VGT_GS_PER_VS, 2);
  825. /* more default values. 2D/3D driver should adjust as needed */
  826. WREG32(VGT_GS_VERTEX_REUSE, 16);
  827. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  828. WREG32(VGT_STRMOUT_EN, 0);
  829. WREG32(SX_MISC, 0);
  830. WREG32(PA_SC_MODE_CNTL, 0);
  831. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  832. WREG32(PA_SC_AA_CONFIG, 0);
  833. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  834. WREG32(PA_SC_LINE_STIPPLE, 0);
  835. WREG32(SPI_INPUT_Z, 0);
  836. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  837. WREG32(CB_COLOR7_FRAG, 0);
  838. /* clear render buffer base addresses */
  839. WREG32(CB_COLOR0_BASE, 0);
  840. WREG32(CB_COLOR1_BASE, 0);
  841. WREG32(CB_COLOR2_BASE, 0);
  842. WREG32(CB_COLOR3_BASE, 0);
  843. WREG32(CB_COLOR4_BASE, 0);
  844. WREG32(CB_COLOR5_BASE, 0);
  845. WREG32(CB_COLOR6_BASE, 0);
  846. WREG32(CB_COLOR7_BASE, 0);
  847. WREG32(TCP_CNTL, 0);
  848. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  849. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  850. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  851. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  852. NUM_CLIP_SEQ(3)));
  853. }
  854. void r700_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  855. {
  856. u64 size_bf, size_af;
  857. if (mc->mc_vram_size > 0xE0000000) {
  858. /* leave room for at least 512M GTT */
  859. dev_warn(rdev->dev, "limiting VRAM\n");
  860. mc->real_vram_size = 0xE0000000;
  861. mc->mc_vram_size = 0xE0000000;
  862. }
  863. if (rdev->flags & RADEON_IS_AGP) {
  864. size_bf = mc->gtt_start;
  865. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  866. if (size_bf > size_af) {
  867. if (mc->mc_vram_size > size_bf) {
  868. dev_warn(rdev->dev, "limiting VRAM\n");
  869. mc->real_vram_size = size_bf;
  870. mc->mc_vram_size = size_bf;
  871. }
  872. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  873. } else {
  874. if (mc->mc_vram_size > size_af) {
  875. dev_warn(rdev->dev, "limiting VRAM\n");
  876. mc->real_vram_size = size_af;
  877. mc->mc_vram_size = size_af;
  878. }
  879. mc->vram_start = mc->gtt_end;
  880. }
  881. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  882. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  883. mc->mc_vram_size >> 20, mc->vram_start,
  884. mc->vram_end, mc->real_vram_size >> 20);
  885. } else {
  886. radeon_vram_location(rdev, &rdev->mc, 0);
  887. rdev->mc.gtt_base_align = 0;
  888. radeon_gtt_location(rdev, mc);
  889. }
  890. }
  891. int rv770_mc_init(struct radeon_device *rdev)
  892. {
  893. u32 tmp;
  894. int chansize, numchan;
  895. /* Get VRAM informations */
  896. rdev->mc.vram_is_ddr = true;
  897. tmp = RREG32(MC_ARB_RAMCFG);
  898. if (tmp & CHANSIZE_OVERRIDE) {
  899. chansize = 16;
  900. } else if (tmp & CHANSIZE_MASK) {
  901. chansize = 64;
  902. } else {
  903. chansize = 32;
  904. }
  905. tmp = RREG32(MC_SHARED_CHMAP);
  906. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  907. case 0:
  908. default:
  909. numchan = 1;
  910. break;
  911. case 1:
  912. numchan = 2;
  913. break;
  914. case 2:
  915. numchan = 4;
  916. break;
  917. case 3:
  918. numchan = 8;
  919. break;
  920. }
  921. rdev->mc.vram_width = numchan * chansize;
  922. /* Could aper size report 0 ? */
  923. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  924. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  925. /* Setup GPU memory space */
  926. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  927. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  928. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  929. r700_vram_gtt_location(rdev, &rdev->mc);
  930. radeon_update_bandwidth_info(rdev);
  931. return 0;
  932. }
  933. static int rv770_startup(struct radeon_device *rdev)
  934. {
  935. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  936. int r;
  937. /* enable pcie gen2 link */
  938. rv770_pcie_gen2_enable(rdev);
  939. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  940. r = r600_init_microcode(rdev);
  941. if (r) {
  942. DRM_ERROR("Failed to load firmware!\n");
  943. return r;
  944. }
  945. }
  946. r = r600_vram_scratch_init(rdev);
  947. if (r)
  948. return r;
  949. rv770_mc_program(rdev);
  950. if (rdev->flags & RADEON_IS_AGP) {
  951. rv770_agp_enable(rdev);
  952. } else {
  953. r = rv770_pcie_gart_enable(rdev);
  954. if (r)
  955. return r;
  956. }
  957. rv770_gpu_init(rdev);
  958. r = r600_blit_init(rdev);
  959. if (r) {
  960. r600_blit_fini(rdev);
  961. rdev->asic->copy.copy = NULL;
  962. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  963. }
  964. /* allocate wb buffer */
  965. r = radeon_wb_init(rdev);
  966. if (r)
  967. return r;
  968. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  969. if (r) {
  970. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  971. return r;
  972. }
  973. /* Enable IRQ */
  974. r = r600_irq_init(rdev);
  975. if (r) {
  976. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  977. radeon_irq_kms_fini(rdev);
  978. return r;
  979. }
  980. r600_irq_set(rdev);
  981. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  982. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  983. 0, 0xfffff, RADEON_CP_PACKET2);
  984. if (r)
  985. return r;
  986. r = rv770_cp_load_microcode(rdev);
  987. if (r)
  988. return r;
  989. r = r600_cp_resume(rdev);
  990. if (r)
  991. return r;
  992. r = radeon_ib_pool_start(rdev);
  993. if (r)
  994. return r;
  995. r = radeon_ib_test(rdev, RADEON_RING_TYPE_GFX_INDEX, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX]);
  996. if (r) {
  997. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  998. rdev->accel_working = false;
  999. return r;
  1000. }
  1001. return 0;
  1002. }
  1003. int rv770_resume(struct radeon_device *rdev)
  1004. {
  1005. int r;
  1006. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1007. * posting will perform necessary task to bring back GPU into good
  1008. * shape.
  1009. */
  1010. /* post card */
  1011. atom_asic_init(rdev->mode_info.atom_context);
  1012. rdev->accel_working = true;
  1013. r = rv770_startup(rdev);
  1014. if (r) {
  1015. DRM_ERROR("r600 startup failed on resume\n");
  1016. rdev->accel_working = false;
  1017. return r;
  1018. }
  1019. r = r600_audio_init(rdev);
  1020. if (r) {
  1021. dev_err(rdev->dev, "radeon: audio init failed\n");
  1022. return r;
  1023. }
  1024. return r;
  1025. }
  1026. int rv770_suspend(struct radeon_device *rdev)
  1027. {
  1028. r600_audio_fini(rdev);
  1029. radeon_ib_pool_suspend(rdev);
  1030. r600_blit_suspend(rdev);
  1031. /* FIXME: we should wait for ring to be empty */
  1032. r700_cp_stop(rdev);
  1033. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1034. r600_irq_suspend(rdev);
  1035. radeon_wb_disable(rdev);
  1036. rv770_pcie_gart_disable(rdev);
  1037. return 0;
  1038. }
  1039. /* Plan is to move initialization in that function and use
  1040. * helper function so that radeon_device_init pretty much
  1041. * do nothing more than calling asic specific function. This
  1042. * should also allow to remove a bunch of callback function
  1043. * like vram_info.
  1044. */
  1045. int rv770_init(struct radeon_device *rdev)
  1046. {
  1047. int r;
  1048. /* This don't do much */
  1049. r = radeon_gem_init(rdev);
  1050. if (r)
  1051. return r;
  1052. /* Read BIOS */
  1053. if (!radeon_get_bios(rdev)) {
  1054. if (ASIC_IS_AVIVO(rdev))
  1055. return -EINVAL;
  1056. }
  1057. /* Must be an ATOMBIOS */
  1058. if (!rdev->is_atom_bios) {
  1059. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1060. return -EINVAL;
  1061. }
  1062. r = radeon_atombios_init(rdev);
  1063. if (r)
  1064. return r;
  1065. /* Post card if necessary */
  1066. if (!radeon_card_posted(rdev)) {
  1067. if (!rdev->bios) {
  1068. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1069. return -EINVAL;
  1070. }
  1071. DRM_INFO("GPU not posted. posting now...\n");
  1072. atom_asic_init(rdev->mode_info.atom_context);
  1073. }
  1074. /* Initialize scratch registers */
  1075. r600_scratch_init(rdev);
  1076. /* Initialize surface registers */
  1077. radeon_surface_init(rdev);
  1078. /* Initialize clocks */
  1079. radeon_get_clock_info(rdev->ddev);
  1080. /* Fence driver */
  1081. r = radeon_fence_driver_init(rdev);
  1082. if (r)
  1083. return r;
  1084. /* initialize AGP */
  1085. if (rdev->flags & RADEON_IS_AGP) {
  1086. r = radeon_agp_init(rdev);
  1087. if (r)
  1088. radeon_agp_disable(rdev);
  1089. }
  1090. r = rv770_mc_init(rdev);
  1091. if (r)
  1092. return r;
  1093. /* Memory manager */
  1094. r = radeon_bo_init(rdev);
  1095. if (r)
  1096. return r;
  1097. r = radeon_irq_kms_init(rdev);
  1098. if (r)
  1099. return r;
  1100. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  1101. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  1102. rdev->ih.ring_obj = NULL;
  1103. r600_ih_ring_init(rdev, 64 * 1024);
  1104. r = r600_pcie_gart_init(rdev);
  1105. if (r)
  1106. return r;
  1107. r = radeon_ib_pool_init(rdev);
  1108. rdev->accel_working = true;
  1109. if (r) {
  1110. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1111. rdev->accel_working = false;
  1112. }
  1113. r = rv770_startup(rdev);
  1114. if (r) {
  1115. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1116. r700_cp_fini(rdev);
  1117. r600_irq_fini(rdev);
  1118. radeon_wb_fini(rdev);
  1119. r100_ib_fini(rdev);
  1120. radeon_irq_kms_fini(rdev);
  1121. rv770_pcie_gart_fini(rdev);
  1122. rdev->accel_working = false;
  1123. }
  1124. r = r600_audio_init(rdev);
  1125. if (r) {
  1126. dev_err(rdev->dev, "radeon: audio init failed\n");
  1127. return r;
  1128. }
  1129. return 0;
  1130. }
  1131. void rv770_fini(struct radeon_device *rdev)
  1132. {
  1133. r600_blit_fini(rdev);
  1134. r700_cp_fini(rdev);
  1135. r600_irq_fini(rdev);
  1136. radeon_wb_fini(rdev);
  1137. r100_ib_fini(rdev);
  1138. radeon_irq_kms_fini(rdev);
  1139. rv770_pcie_gart_fini(rdev);
  1140. r600_vram_scratch_fini(rdev);
  1141. radeon_gem_fini(rdev);
  1142. radeon_semaphore_driver_fini(rdev);
  1143. radeon_fence_driver_fini(rdev);
  1144. radeon_agp_fini(rdev);
  1145. radeon_bo_fini(rdev);
  1146. radeon_atombios_fini(rdev);
  1147. kfree(rdev->bios);
  1148. rdev->bios = NULL;
  1149. }
  1150. static void rv770_pcie_gen2_enable(struct radeon_device *rdev)
  1151. {
  1152. u32 link_width_cntl, lanes, speed_cntl, tmp;
  1153. u16 link_cntl2;
  1154. if (radeon_pcie_gen2 == 0)
  1155. return;
  1156. if (rdev->flags & RADEON_IS_IGP)
  1157. return;
  1158. if (!(rdev->flags & RADEON_IS_PCIE))
  1159. return;
  1160. /* x2 cards have a special sequence */
  1161. if (ASIC_IS_X2(rdev))
  1162. return;
  1163. /* advertise upconfig capability */
  1164. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1165. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1166. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1167. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1168. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  1169. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  1170. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  1171. LC_RECONFIG_ARC_MISSING_ESCAPE);
  1172. link_width_cntl |= lanes | LC_RECONFIG_NOW |
  1173. LC_RENEGOTIATE_EN | LC_UPCONFIGURE_SUPPORT;
  1174. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1175. } else {
  1176. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1177. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1178. }
  1179. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1180. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  1181. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  1182. tmp = RREG32(0x541c);
  1183. WREG32(0x541c, tmp | 0x8);
  1184. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  1185. link_cntl2 = RREG16(0x4088);
  1186. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  1187. link_cntl2 |= 0x2;
  1188. WREG16(0x4088, link_cntl2);
  1189. WREG32(MM_CFGREGS_CNTL, 0);
  1190. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1191. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  1192. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1193. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1194. speed_cntl |= LC_CLR_FAILED_SPD_CHANGE_CNT;
  1195. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1196. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1197. speed_cntl &= ~LC_CLR_FAILED_SPD_CHANGE_CNT;
  1198. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1199. speed_cntl = RREG32_PCIE_P(PCIE_LC_SPEED_CNTL);
  1200. speed_cntl |= LC_GEN2_EN_STRAP;
  1201. WREG32_PCIE_P(PCIE_LC_SPEED_CNTL, speed_cntl);
  1202. } else {
  1203. link_width_cntl = RREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL);
  1204. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  1205. if (1)
  1206. link_width_cntl |= LC_UPCONFIGURE_DIS;
  1207. else
  1208. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  1209. WREG32_PCIE_P(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  1210. }
  1211. }